blob: 6eeb91bffacff1b46f508ba2c9ede9c2ae490249 [file] [log] [blame]
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001//===-- SystemZInstrInfo.td - General SystemZ instructions ----*- tblgen-*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// Stack allocation
12//===----------------------------------------------------------------------===//
13
14def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i64imm:$amt),
15 [(callseq_start timm:$amt)]>;
16def ADJCALLSTACKUP : Pseudo<(outs), (ins i64imm:$amt1, i64imm:$amt2),
17 [(callseq_end timm:$amt1, timm:$amt2)]>;
18
19let neverHasSideEffects = 1 in {
20 // Takes as input the value of the stack pointer after a dynamic allocation
21 // has been made. Sets the output to the address of the dynamically-
22 // allocated area itself, skipping the outgoing arguments.
23 //
24 // This expands to an LA or LAY instruction. We restrict the offset
25 // to the range of LA and keep the LAY range in reserve for when
26 // the size of the outgoing arguments is added.
27 def ADJDYNALLOC : Pseudo<(outs GR64:$dst), (ins dynalloc12only:$src),
28 [(set GR64:$dst, dynalloc12only:$src)]>;
29}
30
31//===----------------------------------------------------------------------===//
32// Control flow instructions
33//===----------------------------------------------------------------------===//
34
Richard Sandiford9ab97cd2013-09-25 10:20:08 +000035// A return instruction (br %r14).
36let isReturn = 1, isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
37 def Return : Alias<2, (outs), (ins), [(z_retflag)]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000038
39// Unconditional branches. R1 is the condition-code mask (all 1s).
40let isBranch = 1, isTerminator = 1, isBarrier = 1, R1 = 15 in {
41 let isIndirectBranch = 1 in
Richard Sandifordd454ec02013-05-14 09:28:21 +000042 def BR : InstRR<0x07, (outs), (ins ADDR64:$R2),
43 "br\t$R2", [(brind ADDR64:$R2)]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000044
Richard Sandiford312425f2013-05-20 14:23:08 +000045 // An assembler extended mnemonic for BRC.
46 def J : InstRI<0xA74, (outs), (ins brtarget16:$I2), "j\t$I2",
47 [(br bb:$I2)]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000048
49 // An assembler extended mnemonic for BRCL. (The extension is "G"
50 // rather than "L" because "JL" is "Jump if Less".)
Richard Sandiford312425f2013-05-20 14:23:08 +000051 def JG : InstRIL<0xC04, (outs), (ins brtarget32:$I2), "jg\t$I2", []>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000052}
53
54// Conditional branches. It's easier for LLVM to handle these branches
55// in their raw BRC/BRCL form, with the 4-bit condition-code mask being
56// the first operand. It seems friendlier to use mnemonic forms like
57// JE and JLH when writing out the assembly though.
Richard Sandiford3d768e32013-07-31 12:30:20 +000058let isBranch = 1, isTerminator = 1, Uses = [CC] in {
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +000059 let isCodeGenOnly = 1, CCMaskFirst = 1 in {
Richard Sandiford3d768e32013-07-31 12:30:20 +000060 def BRC : InstRI<0xA74, (outs), (ins cond4:$valid, cond4:$R1,
61 brtarget16:$I2), "j$R1\t$I2",
62 [(z_br_ccmask cond4:$valid, cond4:$R1, bb:$I2)]>;
63 def BRCL : InstRIL<0xC04, (outs), (ins cond4:$valid, cond4:$R1,
64 brtarget32:$I2), "jg$R1\t$I2", []>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000065 }
Richard Sandiford3d768e32013-07-31 12:30:20 +000066 def AsmBRC : InstRI<0xA74, (outs), (ins uimm8zx4:$R1, brtarget16:$I2),
67 "brc\t$R1, $I2", []>;
68 def AsmBRCL : InstRIL<0xC04, (outs), (ins uimm8zx4:$R1, brtarget32:$I2),
69 "brcl\t$R1, $I2", []>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +000070}
Ulrich Weigand5f613df2013-05-06 16:15:19 +000071
Richard Sandiford0fb90ab2013-05-28 10:41:11 +000072// Fused compare-and-branch instructions. As for normal branches,
73// we handle these instructions internally in their raw CRJ-like form,
74// but use assembly macros like CRJE when writing them out.
75//
76// These instructions do not use or clobber the condition codes.
77// We nevertheless pretend that they clobber CC, so that we can lower
78// them to separate comparisons and BRCLs if the branch ends up being
79// out of range.
80multiclass CompareBranches<Operand ccmask, string pos1, string pos2> {
81 let isBranch = 1, isTerminator = 1, Defs = [CC] in {
82 def RJ : InstRIEb<0xEC76, (outs), (ins GR32:$R1, GR32:$R2, ccmask:$M3,
83 brtarget16:$RI4),
Richard Sandiforde1d9f002013-05-29 11:58:52 +000084 "crj"##pos1##"\t$R1, $R2, "##pos2##"$RI4", []>;
Richard Sandiford0fb90ab2013-05-28 10:41:11 +000085 def GRJ : InstRIEb<0xEC64, (outs), (ins GR64:$R1, GR64:$R2, ccmask:$M3,
86 brtarget16:$RI4),
Richard Sandiforde1d9f002013-05-29 11:58:52 +000087 "cgrj"##pos1##"\t$R1, $R2, "##pos2##"$RI4", []>;
88 def IJ : InstRIEc<0xEC7E, (outs), (ins GR32:$R1, imm32sx8:$I2, ccmask:$M3,
89 brtarget16:$RI4),
90 "cij"##pos1##"\t$R1, $I2, "##pos2##"$RI4", []>;
91 def GIJ : InstRIEc<0xEC7C, (outs), (ins GR64:$R1, imm64sx8:$I2, ccmask:$M3,
92 brtarget16:$RI4),
93 "cgij"##pos1##"\t$R1, $I2, "##pos2##"$RI4", []>;
Richard Sandiford93183ee2013-09-18 09:56:40 +000094 def LRJ : InstRIEb<0xEC77, (outs), (ins GR32:$R1, GR32:$R2, ccmask:$M3,
95 brtarget16:$RI4),
96 "clrj"##pos1##"\t$R1, $R2, "##pos2##"$RI4", []>;
97 def LGRJ : InstRIEb<0xEC65, (outs), (ins GR64:$R1, GR64:$R2, ccmask:$M3,
98 brtarget16:$RI4),
99 "clgrj"##pos1##"\t$R1, $R2, "##pos2##"$RI4", []>;
100 def LIJ : InstRIEc<0xEC7F, (outs), (ins GR32:$R1, imm32zx8:$I2, ccmask:$M3,
101 brtarget16:$RI4),
102 "clij"##pos1##"\t$R1, $I2, "##pos2##"$RI4", []>;
103 def LGIJ : InstRIEc<0xEC7D, (outs), (ins GR64:$R1, imm64zx8:$I2, ccmask:$M3,
104 brtarget16:$RI4),
105 "clgij"##pos1##"\t$R1, $I2, "##pos2##"$RI4", []>;
Richard Sandiford0fb90ab2013-05-28 10:41:11 +0000106 }
107}
108let isCodeGenOnly = 1 in
109 defm C : CompareBranches<cond4, "$M3", "">;
110defm AsmC : CompareBranches<uimm8zx4, "", "$M3, ">;
111
112// Define AsmParser mnemonics for each general condition-code mask
113// (integer or floating-point)
114multiclass CondExtendedMnemonic<bits<4> ccmask, string name> {
115 let R1 = ccmask in {
Richard Sandiforda68e6f52013-07-25 08:57:02 +0000116 def J : InstRI<0xA74, (outs), (ins brtarget16:$I2),
117 "j"##name##"\t$I2", []>;
118 def JG : InstRIL<0xC04, (outs), (ins brtarget32:$I2),
Richard Sandiforde1d9f002013-05-29 11:58:52 +0000119 "jg"##name##"\t$I2", []>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000120 }
Richard Sandifordf2404162013-07-25 09:11:15 +0000121 def LOCR : FixedCondUnaryRRF<"locr"##name, 0xB9F2, GR32, GR32, ccmask>;
122 def LOCGR : FixedCondUnaryRRF<"locgr"##name, 0xB9E2, GR64, GR64, ccmask>;
Richard Sandiford09a8cf32013-07-25 09:04:52 +0000123 def LOC : FixedCondUnaryRSY<"loc"##name, 0xEBF2, GR32, ccmask, 4>;
124 def LOCG : FixedCondUnaryRSY<"locg"##name, 0xEBE2, GR64, ccmask, 8>;
Richard Sandiforda68e6f52013-07-25 08:57:02 +0000125 def STOC : FixedCondStoreRSY<"stoc"##name, 0xEBF3, GR32, ccmask, 4>;
126 def STOCG : FixedCondStoreRSY<"stocg"##name, 0xEBE3, GR64, ccmask, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000127}
Richard Sandiforda68e6f52013-07-25 08:57:02 +0000128defm AsmO : CondExtendedMnemonic<1, "o">;
129defm AsmH : CondExtendedMnemonic<2, "h">;
130defm AsmNLE : CondExtendedMnemonic<3, "nle">;
131defm AsmL : CondExtendedMnemonic<4, "l">;
132defm AsmNHE : CondExtendedMnemonic<5, "nhe">;
133defm AsmLH : CondExtendedMnemonic<6, "lh">;
134defm AsmNE : CondExtendedMnemonic<7, "ne">;
135defm AsmE : CondExtendedMnemonic<8, "e">;
136defm AsmNLH : CondExtendedMnemonic<9, "nlh">;
137defm AsmHE : CondExtendedMnemonic<10, "he">;
138defm AsmNL : CondExtendedMnemonic<11, "nl">;
139defm AsmLE : CondExtendedMnemonic<12, "le">;
140defm AsmNH : CondExtendedMnemonic<13, "nh">;
141defm AsmNO : CondExtendedMnemonic<14, "no">;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000142
Richard Sandiford0fb90ab2013-05-28 10:41:11 +0000143// Define AsmParser mnemonics for each integer condition-code mask.
144// This is like the list above, except that condition 3 is not possible
145// and that the low bit of the mask is therefore always 0. This means
146// that each condition has two names. Conditions "o" and "no" are not used.
147//
148// We don't make one of the two names an alias of the other because
149// we need the custom parsing routines to select the correct register class.
150multiclass IntCondExtendedMnemonicA<bits<4> ccmask, string name> {
151 let M3 = ccmask in {
152 def CR : InstRIEb<0xEC76, (outs), (ins GR32:$R1, GR32:$R2,
153 brtarget16:$RI4),
154 "crj"##name##"\t$R1, $R2, $RI4", []>;
155 def CGR : InstRIEb<0xEC64, (outs), (ins GR64:$R1, GR64:$R2,
156 brtarget16:$RI4),
157 "cgrj"##name##"\t$R1, $R2, $RI4", []>;
Richard Sandiforde1d9f002013-05-29 11:58:52 +0000158 def CI : InstRIEc<0xEC7E, (outs), (ins GR32:$R1, imm32sx8:$I2,
159 brtarget16:$RI4),
160 "cij"##name##"\t$R1, $I2, $RI4", []>;
161 def CGI : InstRIEc<0xEC7C, (outs), (ins GR64:$R1, imm64sx8:$I2,
162 brtarget16:$RI4),
163 "cgij"##name##"\t$R1, $I2, $RI4", []>;
Richard Sandiford93183ee2013-09-18 09:56:40 +0000164 def CLR : InstRIEb<0xEC77, (outs), (ins GR32:$R1, GR32:$R2,
165 brtarget16:$RI4),
166 "clrj"##name##"\t$R1, $R2, $RI4", []>;
167 def CLGR : InstRIEb<0xEC65, (outs), (ins GR64:$R1, GR64:$R2,
168 brtarget16:$RI4),
169 "clgrj"##name##"\t$R1, $R2, $RI4", []>;
170 def CLI : InstRIEc<0xEC7F, (outs), (ins GR32:$R1, imm32zx8:$I2,
171 brtarget16:$RI4),
172 "clij"##name##"\t$R1, $I2, $RI4", []>;
173 def CLGI : InstRIEc<0xEC7D, (outs), (ins GR64:$R1, imm64zx8:$I2,
174 brtarget16:$RI4),
175 "clgij"##name##"\t$R1, $I2, $RI4", []>;
Richard Sandiford0fb90ab2013-05-28 10:41:11 +0000176 }
177}
178multiclass IntCondExtendedMnemonic<bits<4> ccmask, string name1, string name2>
179 : IntCondExtendedMnemonicA<ccmask, name1> {
180 let isAsmParserOnly = 1 in
181 defm Alt : IntCondExtendedMnemonicA<ccmask, name2>;
182}
183defm AsmJH : IntCondExtendedMnemonic<2, "h", "nle">;
184defm AsmJL : IntCondExtendedMnemonic<4, "l", "nhe">;
185defm AsmJLH : IntCondExtendedMnemonic<6, "lh", "ne">;
186defm AsmJE : IntCondExtendedMnemonic<8, "e", "nlh">;
187defm AsmJHE : IntCondExtendedMnemonic<10, "he", "nl">;
188defm AsmJLE : IntCondExtendedMnemonic<12, "le", "nh">;
189
Richard Sandiford9795d8e2013-08-05 11:07:38 +0000190// Decrement a register and branch if it is nonzero. These don't clobber CC,
191// but we might need to split long branches into sequences that do.
192let Defs = [CC] in {
193 def BRCT : BranchUnaryRI<"brct", 0xA76, GR32>;
194 def BRCTG : BranchUnaryRI<"brctg", 0xA77, GR64>;
195}
196
Richard Sandifordb86a8342013-06-27 09:27:40 +0000197//===----------------------------------------------------------------------===//
198// Select instructions
199//===----------------------------------------------------------------------===//
200
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000201def Select32 : SelectWrapper<GR32>;
202def Select64 : SelectWrapper<GR64>;
203
Richard Sandiford6cbd7f02013-09-25 10:29:47 +0000204defm CondStore8 : CondStores<GR32, nonvolatile_truncstorei8,
Richard Sandifordb86a8342013-06-27 09:27:40 +0000205 nonvolatile_anyextloadi8, bdxaddr20only>;
Richard Sandiford6cbd7f02013-09-25 10:29:47 +0000206defm CondStore16 : CondStores<GR32, nonvolatile_truncstorei16,
Richard Sandifordb86a8342013-06-27 09:27:40 +0000207 nonvolatile_anyextloadi16, bdxaddr20only>;
Richard Sandiford6cbd7f02013-09-25 10:29:47 +0000208defm CondStore32 : CondStores<GR32, nonvolatile_store,
209 nonvolatile_load, bdxaddr20only>;
210
211defm : CondStores64<CondStore8, CondStore8Inv, nonvolatile_truncstorei8,
212 nonvolatile_anyextloadi8, bdxaddr20only>;
213defm : CondStores64<CondStore16, CondStore16Inv, nonvolatile_truncstorei16,
214 nonvolatile_anyextloadi16, bdxaddr20only>;
215defm : CondStores64<CondStore32, CondStore32Inv, nonvolatile_truncstorei32,
216 nonvolatile_anyextloadi32, bdxaddr20only>;
Richard Sandifordb86a8342013-06-27 09:27:40 +0000217defm CondStore64 : CondStores<GR64, nonvolatile_store,
218 nonvolatile_load, bdxaddr20only>;
219
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000220//===----------------------------------------------------------------------===//
221// Call instructions
222//===----------------------------------------------------------------------===//
223
224// The definitions here are for the call-clobbered registers.
225let isCall = 1, Defs = [R0D, R1D, R2D, R3D, R4D, R5D, R14D,
Richard Sandifordf348f832013-09-25 10:37:17 +0000226 F0D, F1D, F2D, F3D, F4D, F5D, F6D, F7D, CC] in {
227 def CallBRASL : Alias<6, (outs), (ins pcrel32:$I2, variable_ops),
228 [(z_call pcrel32:$I2)]>;
229 def CallBASR : Alias<2, (outs), (ins ADDR64:$R2, variable_ops),
230 [(z_call ADDR64:$R2)]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000231}
232
Richard Sandiford709bda62013-08-19 12:42:31 +0000233// Sibling calls. Indirect sibling calls must be via R1, since R2 upwards
234// are argument registers and since branching to R0 is a no-op.
Richard Sandifordf348f832013-09-25 10:37:17 +0000235let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
236 def CallJG : Alias<6, (outs), (ins pcrel32:$I2),
237 [(z_sibcall pcrel32:$I2)]>;
238 let Uses = [R1D] in
239 def CallBR : Alias<2, (outs), (ins), [(z_sibcall R1D)]>;
Richard Sandiford709bda62013-08-19 12:42:31 +0000240}
241
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000242// Define the general form of the call instructions for the asm parser.
243// These instructions don't hard-code %r14 as the return address register.
Richard Sandifordf348f832013-09-25 10:37:17 +0000244def BRAS : InstRI<0xA75, (outs), (ins GR64:$R1, brtarget16:$I2),
245 "bras\t$R1, $I2", []>;
246def BRASL : InstRIL<0xC05, (outs), (ins GR64:$R1, brtarget32:$I2),
247 "brasl\t$R1, $I2", []>;
248def BASR : InstRR<0x0D, (outs), (ins GR64:$R1, ADDR64:$R2),
249 "basr\t$R1, $R2", []>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000250
251//===----------------------------------------------------------------------===//
252// Move instructions
253//===----------------------------------------------------------------------===//
254
255// Register moves.
256let neverHasSideEffects = 1 in {
Richard Sandiford0755c932013-10-01 11:26:28 +0000257 // Expands to LR, RISBHG or RISBLG, depending on the choice of registers.
258 def LRMux : UnaryRRPseudo<"l", null_frag, GRX32, GRX32>,
259 Requires<[FeatureHighWord]>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000260 def LR : UnaryRR <"l", 0x18, null_frag, GR32, GR32>;
261 def LGR : UnaryRRE<"lg", 0xB904, null_frag, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000262}
Richard Sandiford0897fce2013-08-07 11:10:06 +0000263let Defs = [CC], CCValues = 0xE, CompareZeroCCMask = 0xE in {
Richard Sandifordc62c64a2013-08-05 11:00:53 +0000264 def LTR : UnaryRR <"lt", 0x12, null_frag, GR32, GR32>;
265 def LTGR : UnaryRRE<"ltg", 0xB902, null_frag, GR64, GR64>;
266}
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000267
Richard Sandifordf2404162013-07-25 09:11:15 +0000268// Move on condition.
269let isCodeGenOnly = 1, Uses = [CC] in {
270 def LOCR : CondUnaryRRF<"loc", 0xB9F2, GR32, GR32>;
271 def LOCGR : CondUnaryRRF<"locg", 0xB9E2, GR64, GR64>;
272}
273let Uses = [CC] in {
274 def AsmLOCR : AsmCondUnaryRRF<"loc", 0xB9F2, GR32, GR32>;
275 def AsmLOCGR : AsmCondUnaryRRF<"locg", 0xB9E2, GR64, GR64>;
276}
277
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000278// Immediate moves.
Richard Sandiforda57e13b2013-06-27 09:38:48 +0000279let neverHasSideEffects = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
280 isReMaterializable = 1 in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000281 // 16-bit sign-extended immediates.
282 def LHI : UnaryRI<"lhi", 0xA78, bitconvert, GR32, imm32sx16>;
283 def LGHI : UnaryRI<"lghi", 0xA79, bitconvert, GR64, imm64sx16>;
284
285 // Other 16-bit immediates.
286 def LLILL : UnaryRI<"llill", 0xA5F, bitconvert, GR64, imm64ll16>;
287 def LLILH : UnaryRI<"llilh", 0xA5E, bitconvert, GR64, imm64lh16>;
288 def LLIHL : UnaryRI<"llihl", 0xA5D, bitconvert, GR64, imm64hl16>;
289 def LLIHH : UnaryRI<"llihh", 0xA5C, bitconvert, GR64, imm64hh16>;
290
291 // 32-bit immediates.
292 def LGFI : UnaryRIL<"lgfi", 0xC01, bitconvert, GR64, imm64sx32>;
293 def LLILF : UnaryRIL<"llilf", 0xC0F, bitconvert, GR64, imm64lf32>;
294 def LLIHF : UnaryRIL<"llihf", 0xC0E, bitconvert, GR64, imm64hf32>;
295}
296
297// Register loads.
298let canFoldAsLoad = 1, SimpleBDXLoad = 1 in {
Richard Sandiford0755c932013-10-01 11:26:28 +0000299 // Expands to L, LY or LFH, depending on the choice of register.
300 def LMux : UnaryRXYPseudo<"l", load, GRX32, 4>,
301 Requires<[FeatureHighWord]>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000302 defm L : UnaryRXPair<"l", 0x58, 0xE358, load, GR32, 4>;
Richard Sandiforda26a4b42013-10-01 10:31:04 +0000303 def LFH : UnaryRXY<"lfh", 0xE3CA, load, GRH32, 4>,
304 Requires<[FeatureHighWord]>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000305 def LG : UnaryRXY<"lg", 0xE304, load, GR64, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000306
307 // These instructions are split after register allocation, so we don't
308 // want a custom inserter.
309 let Has20BitOffset = 1, HasIndex = 1, Is128Bit = 1 in {
310 def L128 : Pseudo<(outs GR128:$dst), (ins bdxaddr20only128:$src),
311 [(set GR128:$dst, (load bdxaddr20only128:$src))]>;
312 }
313}
Richard Sandiford0897fce2013-08-07 11:10:06 +0000314let Defs = [CC], CCValues = 0xE, CompareZeroCCMask = 0xE in {
Richard Sandifordc62c64a2013-08-05 11:00:53 +0000315 def LT : UnaryRXY<"lt", 0xE312, load, GR32, 4>;
316 def LTG : UnaryRXY<"ltg", 0xE302, load, GR64, 8>;
317}
318
Richard Sandifordf6bae1e2013-07-02 15:28:56 +0000319let canFoldAsLoad = 1 in {
320 def LRL : UnaryRILPC<"lrl", 0xC4D, aligned_load, GR32>;
321 def LGRL : UnaryRILPC<"lgrl", 0xC48, aligned_load, GR64>;
322}
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000323
Richard Sandiford09a8cf32013-07-25 09:04:52 +0000324// Load on condition.
325let isCodeGenOnly = 1, Uses = [CC] in {
Richard Sandifordee834382013-07-31 12:38:08 +0000326 def LOC : CondUnaryRSY<"loc", 0xEBF2, nonvolatile_load, GR32, 4>;
327 def LOCG : CondUnaryRSY<"locg", 0xEBE2, nonvolatile_load, GR64, 8>;
Richard Sandiford09a8cf32013-07-25 09:04:52 +0000328}
329let Uses = [CC] in {
330 def AsmLOC : AsmCondUnaryRSY<"loc", 0xEBF2, GR32, 4>;
331 def AsmLOCG : AsmCondUnaryRSY<"locg", 0xEBE2, GR64, 8>;
332}
Richard Sandiford09a8cf32013-07-25 09:04:52 +0000333
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000334// Register stores.
335let SimpleBDXStore = 1 in {
Richard Sandiford0755c932013-10-01 11:26:28 +0000336 // Expands to ST, STY or STFH, depending on the choice of register.
337 def STMux : StoreRXYPseudo<store, GRX32, 4>,
338 Requires<[FeatureHighWord]>;
Richard Sandiford6cbd7f02013-09-25 10:29:47 +0000339 defm ST : StoreRXPair<"st", 0x50, 0xE350, store, GR32, 4>;
Richard Sandiforda26a4b42013-10-01 10:31:04 +0000340 def STFH : StoreRXY<"stfh", 0xE3CB, store, GRH32, 4>,
341 Requires<[FeatureHighWord]>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000342 def STG : StoreRXY<"stg", 0xE324, store, GR64, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000343
344 // These instructions are split after register allocation, so we don't
345 // want a custom inserter.
346 let Has20BitOffset = 1, HasIndex = 1, Is128Bit = 1 in {
347 def ST128 : Pseudo<(outs), (ins GR128:$src, bdxaddr20only128:$dst),
348 [(store GR128:$src, bdxaddr20only128:$dst)]>;
349 }
350}
Richard Sandiford6cbd7f02013-09-25 10:29:47 +0000351def STRL : StoreRILPC<"strl", 0xC4F, aligned_store, GR32>;
Richard Sandifordf6bae1e2013-07-02 15:28:56 +0000352def STGRL : StoreRILPC<"stgrl", 0xC4B, aligned_store, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000353
Richard Sandiforda68e6f52013-07-25 08:57:02 +0000354// Store on condition.
355let isCodeGenOnly = 1, Uses = [CC] in {
Richard Sandiford6cbd7f02013-09-25 10:29:47 +0000356 def STOC : CondStoreRSY<"stoc", 0xEBF3, GR32, 4>;
357 def STOCG : CondStoreRSY<"stocg", 0xEBE3, GR64, 8>;
Richard Sandiforda68e6f52013-07-25 08:57:02 +0000358}
359let Uses = [CC] in {
360 def AsmSTOC : AsmCondStoreRSY<"stoc", 0xEBF3, GR32, 4>;
361 def AsmSTOCG : AsmCondStoreRSY<"stocg", 0xEBE3, GR64, 8>;
362}
363
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000364// 8-bit immediate stores to 8-bit fields.
365defm MVI : StoreSIPair<"mvi", 0x92, 0xEB52, truncstorei8, imm32zx8trunc>;
366
367// 16-bit immediate stores to 16-, 32- or 64-bit fields.
368def MVHHI : StoreSIL<"mvhhi", 0xE544, truncstorei16, imm32sx16trunc>;
369def MVHI : StoreSIL<"mvhi", 0xE54C, store, imm32sx16>;
370def MVGHI : StoreSIL<"mvghi", 0xE548, store, imm64sx16>;
371
Richard Sandiford1d959002013-07-02 14:56:45 +0000372// Memory-to-memory moves.
373let mayLoad = 1, mayStore = 1 in
Richard Sandiford5e318f02013-08-27 09:54:29 +0000374 defm MVC : MemorySS<"mvc", 0xD2, z_mvc, z_mvc_loop>;
Richard Sandifordd131ff82013-07-08 09:35:23 +0000375
Richard Sandifordbb83a502013-08-16 11:29:37 +0000376// String moves.
Richard Sandiford7789b082013-09-30 08:48:38 +0000377let mayLoad = 1, mayStore = 1, Defs = [CC], Uses = [R0L] in
Richard Sandifordbb83a502013-08-16 11:29:37 +0000378 defm MVST : StringRRE<"mvst", 0xB255, z_stpcpy>;
379
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000380//===----------------------------------------------------------------------===//
381// Sign extensions
382//===----------------------------------------------------------------------===//
Richard Sandiford109a7c62013-09-16 09:03:10 +0000383//
384// Note that putting these before zero extensions mean that we will prefer
385// them for anyextload*. There's not really much to choose between the two
386// either way, but signed-extending loads have a short LH and a long LHY,
387// while zero-extending loads have only the long LLH.
388//
389//===----------------------------------------------------------------------===//
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000390
391// 32-bit extensions from registers.
392let neverHasSideEffects = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000393 def LBR : UnaryRRE<"lb", 0xB926, sext8, GR32, GR32>;
394 def LHR : UnaryRRE<"lh", 0xB927, sext16, GR32, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000395}
396
397// 64-bit extensions from registers.
398let neverHasSideEffects = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000399 def LGBR : UnaryRRE<"lgb", 0xB906, sext8, GR64, GR64>;
400 def LGHR : UnaryRRE<"lgh", 0xB907, sext16, GR64, GR64>;
401 def LGFR : UnaryRRE<"lgf", 0xB914, sext32, GR64, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000402}
Richard Sandiford0897fce2013-08-07 11:10:06 +0000403let Defs = [CC], CCValues = 0xE, CompareZeroCCMask = 0xE in
Richard Sandifordc62c64a2013-08-05 11:00:53 +0000404 def LTGFR : UnaryRRE<"ltgf", 0xB912, null_frag, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000405
406// Match 32-to-64-bit sign extensions in which the source is already
407// in a 64-bit register.
408def : Pat<(sext_inreg GR64:$src, i32),
Richard Sandiford87a44362013-09-30 10:28:35 +0000409 (LGFR (EXTRACT_SUBREG GR64:$src, subreg_l32))>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000410
Richard Sandiford89e160d2013-10-01 12:11:47 +0000411// 32-bit extensions from 8-bit memory. LBMux expands to LB or LBH,
412// depending on the choice of register.
413def LBMux : UnaryRXYPseudo<"lb", asextloadi8, GRX32, 1>,
414 Requires<[FeatureHighWord]>;
415def LB : UnaryRXY<"lb", 0xE376, asextloadi8, GR32, 1>;
416def LBH : UnaryRXY<"lbh", 0xE3C0, asextloadi8, GRH32, 1>,
417 Requires<[FeatureHighWord]>;
418
419// 32-bit extensions from 16-bit memory. LHMux expands to LH or LHH,
420// depending on the choice of register.
421def LHMux : UnaryRXYPseudo<"lh", asextloadi16, GRX32, 2>,
422 Requires<[FeatureHighWord]>;
Richard Sandiford109a7c62013-09-16 09:03:10 +0000423defm LH : UnaryRXPair<"lh", 0x48, 0xE378, asextloadi16, GR32, 2>;
Richard Sandiford89e160d2013-10-01 12:11:47 +0000424def LHH : UnaryRXY<"lhh", 0xE3C4, asextloadi16, GRH32, 2>,
425 Requires<[FeatureHighWord]>;
Richard Sandiford109a7c62013-09-16 09:03:10 +0000426def LHRL : UnaryRILPC<"lhrl", 0xC45, aligned_asextloadi16, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000427
428// 64-bit extensions from memory.
Richard Sandiford109a7c62013-09-16 09:03:10 +0000429def LGB : UnaryRXY<"lgb", 0xE377, asextloadi8, GR64, 1>;
430def LGH : UnaryRXY<"lgh", 0xE315, asextloadi16, GR64, 2>;
431def LGF : UnaryRXY<"lgf", 0xE314, asextloadi32, GR64, 4>;
432def LGHRL : UnaryRILPC<"lghrl", 0xC44, aligned_asextloadi16, GR64>;
433def LGFRL : UnaryRILPC<"lgfrl", 0xC4C, aligned_asextloadi32, GR64>;
Richard Sandiford0897fce2013-08-07 11:10:06 +0000434let Defs = [CC], CCValues = 0xE, CompareZeroCCMask = 0xE in
Richard Sandiford109a7c62013-09-16 09:03:10 +0000435 def LTGF : UnaryRXY<"ltgf", 0xE332, asextloadi32, GR64, 4>;
Richard Sandiford97846492013-07-09 09:46:39 +0000436
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000437//===----------------------------------------------------------------------===//
438// Zero extensions
439//===----------------------------------------------------------------------===//
440
441// 32-bit extensions from registers.
442let neverHasSideEffects = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000443 def LLCR : UnaryRRE<"llc", 0xB994, zext8, GR32, GR32>;
444 def LLHR : UnaryRRE<"llh", 0xB995, zext16, GR32, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000445}
446
447// 64-bit extensions from registers.
448let neverHasSideEffects = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000449 def LLGCR : UnaryRRE<"llgc", 0xB984, zext8, GR64, GR64>;
450 def LLGHR : UnaryRRE<"llgh", 0xB985, zext16, GR64, GR64>;
451 def LLGFR : UnaryRRE<"llgf", 0xB916, zext32, GR64, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000452}
453
454// Match 32-to-64-bit zero extensions in which the source is already
455// in a 64-bit register.
456def : Pat<(and GR64:$src, 0xffffffff),
Richard Sandiford87a44362013-09-30 10:28:35 +0000457 (LLGFR (EXTRACT_SUBREG GR64:$src, subreg_l32))>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000458
459// 32-bit extensions from memory.
Richard Sandiford109a7c62013-09-16 09:03:10 +0000460def LLC : UnaryRXY<"llc", 0xE394, azextloadi8, GR32, 1>;
461def LLH : UnaryRXY<"llh", 0xE395, azextloadi16, GR32, 2>;
462def LLHRL : UnaryRILPC<"llhrl", 0xC42, aligned_azextloadi16, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000463
464// 64-bit extensions from memory.
Richard Sandiford109a7c62013-09-16 09:03:10 +0000465def LLGC : UnaryRXY<"llgc", 0xE390, azextloadi8, GR64, 1>;
466def LLGH : UnaryRXY<"llgh", 0xE391, azextloadi16, GR64, 2>;
467def LLGF : UnaryRXY<"llgf", 0xE316, azextloadi32, GR64, 4>;
468def LLGHRL : UnaryRILPC<"llghrl", 0xC46, aligned_azextloadi16, GR64>;
469def LLGFRL : UnaryRILPC<"llgfrl", 0xC4E, aligned_azextloadi32, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000470
471//===----------------------------------------------------------------------===//
472// Truncations
473//===----------------------------------------------------------------------===//
474
475// Truncations of 64-bit registers to 32-bit registers.
476def : Pat<(i32 (trunc GR64:$src)),
Richard Sandiford87a44362013-09-30 10:28:35 +0000477 (EXTRACT_SUBREG GR64:$src, subreg_l32)>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000478
479// Truncations of 32-bit registers to memory.
Richard Sandiford6cbd7f02013-09-25 10:29:47 +0000480defm STC : StoreRXPair<"stc", 0x42, 0xE372, truncstorei8, GR32, 1>;
481defm STH : StoreRXPair<"sth", 0x40, 0xE370, truncstorei16, GR32, 2>;
482def STHRL : StoreRILPC<"sthrl", 0xC47, aligned_truncstorei16, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000483
484// Truncations of 64-bit registers to memory.
Richard Sandiford6cbd7f02013-09-25 10:29:47 +0000485defm : StoreGR64Pair<STC, STCY, truncstorei8>;
486defm : StoreGR64Pair<STH, STHY, truncstorei16>;
487def : StoreGR64PC<STHRL, aligned_truncstorei16>;
488defm : StoreGR64Pair<ST, STY, truncstorei32>;
489def : StoreGR64PC<STRL, aligned_truncstorei32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000490
491//===----------------------------------------------------------------------===//
492// Multi-register moves
493//===----------------------------------------------------------------------===//
494
495// Multi-register loads.
496def LMG : LoadMultipleRSY<"lmg", 0xEB04, GR64>;
497
498// Multi-register stores.
499def STMG : StoreMultipleRSY<"stmg", 0xEB24, GR64>;
500
501//===----------------------------------------------------------------------===//
502// Byte swaps
503//===----------------------------------------------------------------------===//
504
505// Byte-swapping register moves.
506let neverHasSideEffects = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000507 def LRVR : UnaryRRE<"lrv", 0xB91F, bswap, GR32, GR32>;
508 def LRVGR : UnaryRRE<"lrvg", 0xB90F, bswap, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000509}
510
Richard Sandiford30efd872013-05-31 13:25:22 +0000511// Byte-swapping loads. Unlike normal loads, these instructions are
512// allowed to access storage more than once.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000513def LRV : UnaryRXY<"lrv", 0xE31E, loadu<bswap, nonvolatile_load>, GR32, 4>;
514def LRVG : UnaryRXY<"lrvg", 0xE30F, loadu<bswap, nonvolatile_load>, GR64, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000515
Richard Sandiford30efd872013-05-31 13:25:22 +0000516// Likewise byte-swapping stores.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000517def STRV : StoreRXY<"strv", 0xE33E, storeu<bswap, nonvolatile_store>, GR32, 4>;
518def STRVG : StoreRXY<"strvg", 0xE32F, storeu<bswap, nonvolatile_store>,
519 GR64, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000520
521//===----------------------------------------------------------------------===//
522// Load address instructions
523//===----------------------------------------------------------------------===//
524
525// Load BDX-style addresses.
Richard Sandiford891a7e72013-06-27 09:42:10 +0000526let neverHasSideEffects = 1, isAsCheapAsAMove = 1, isReMaterializable = 1,
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000527 DispKey = "la" in {
528 let DispSize = "12" in
Richard Sandifordd454ec02013-05-14 09:28:21 +0000529 def LA : InstRX<0x41, (outs GR64:$R1), (ins laaddr12pair:$XBD2),
530 "la\t$R1, $XBD2",
531 [(set GR64:$R1, laaddr12pair:$XBD2)]>;
Richard Sandiforddf313ff2013-07-03 09:19:58 +0000532 let DispSize = "20" in
Richard Sandifordd454ec02013-05-14 09:28:21 +0000533 def LAY : InstRXY<0xE371, (outs GR64:$R1), (ins laaddr20pair:$XBD2),
534 "lay\t$R1, $XBD2",
535 [(set GR64:$R1, laaddr20pair:$XBD2)]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000536}
537
538// Load a PC-relative address. There's no version of this instruction
539// with a 16-bit offset, so there's no relaxation.
Richard Sandiford891a7e72013-06-27 09:42:10 +0000540let neverHasSideEffects = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
541 isReMaterializable = 1 in {
Richard Sandifordd454ec02013-05-14 09:28:21 +0000542 def LARL : InstRIL<0xC00, (outs GR64:$R1), (ins pcrel32:$I2),
543 "larl\t$R1, $I2",
544 [(set GR64:$R1, pcrel32:$I2)]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000545}
546
547//===----------------------------------------------------------------------===//
Richard Sandiford4b897052013-08-19 12:48:54 +0000548// Absolute and Negation
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000549//===----------------------------------------------------------------------===//
550
Richard Sandiford14a44492013-05-22 13:38:45 +0000551let Defs = [CC] in {
Richard Sandiford0897fce2013-08-07 11:10:06 +0000552 let CCValues = 0xF, CompareZeroCCMask = 0x8 in {
Richard Sandiford4b897052013-08-19 12:48:54 +0000553 def LPR : UnaryRR <"lp", 0x10, z_iabs32, GR32, GR32>;
554 def LPGR : UnaryRRE<"lpg", 0xB900, z_iabs64, GR64, GR64>;
555 }
556 let CCValues = 0xE, CompareZeroCCMask = 0xE in
557 def LPGFR : UnaryRRE<"lpgf", 0xB910, null_frag, GR64, GR32>;
558}
559defm : SXU<z_iabs64, LPGFR>;
560
561let Defs = [CC] in {
562 let CCValues = 0xF, CompareZeroCCMask = 0x8 in {
Richard Sandiford784a5802013-08-19 12:56:58 +0000563 def LNR : UnaryRR <"ln", 0x11, z_inegabs32, GR32, GR32>;
564 def LNGR : UnaryRRE<"lng", 0xB901, z_inegabs64, GR64, GR64>;
565 }
566 let CCValues = 0xE, CompareZeroCCMask = 0xE in
567 def LNGFR : UnaryRRE<"lngf", 0xB911, null_frag, GR64, GR32>;
568}
569defm : SXU<z_inegabs64, LNGFR>;
570
571let Defs = [CC] in {
572 let CCValues = 0xF, CompareZeroCCMask = 0x8 in {
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000573 def LCR : UnaryRR <"lc", 0x13, ineg, GR32, GR32>;
574 def LCGR : UnaryRRE<"lcg", 0xB903, ineg, GR64, GR64>;
575 }
Richard Sandiford0897fce2013-08-07 11:10:06 +0000576 let CCValues = 0xE, CompareZeroCCMask = 0xE in
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000577 def LCGFR : UnaryRRE<"lcgf", 0xB913, null_frag, GR64, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000578}
579defm : SXU<ineg, LCGFR>;
580
581//===----------------------------------------------------------------------===//
582// Insertion
583//===----------------------------------------------------------------------===//
584
585let isCodeGenOnly = 1 in
Richard Sandiford109a7c62013-09-16 09:03:10 +0000586 defm IC32 : BinaryRXPair<"ic", 0x43, 0xE373, inserti8, GR32, azextloadi8, 1>;
587defm IC : BinaryRXPair<"ic", 0x43, 0xE373, inserti8, GR64, azextloadi8, 1>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000588
Richard Sandiford109a7c62013-09-16 09:03:10 +0000589defm : InsertMem<"inserti8", IC32, GR32, azextloadi8, bdxaddr12pair>;
590defm : InsertMem<"inserti8", IC32Y, GR32, azextloadi8, bdxaddr20pair>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000591
Richard Sandiford109a7c62013-09-16 09:03:10 +0000592defm : InsertMem<"inserti8", IC, GR64, azextloadi8, bdxaddr12pair>;
593defm : InsertMem<"inserti8", ICY, GR64, azextloadi8, bdxaddr20pair>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000594
595// Insertions of a 16-bit immediate, leaving other bits unaffected.
596// We don't have or_as_insert equivalents of these operations because
597// OI is available instead.
Richard Sandiford652784e2013-09-25 11:11:53 +0000598def IILL : BinaryRI<"iill", 0xA53, insertll, GR32, imm32ll16>;
599def IILH : BinaryRI<"iilh", 0xA52, insertlh, GR32, imm32lh16>;
600def IILL64 : BinaryAliasRI<insertll, GR64, imm64ll16>;
601def IILH64 : BinaryAliasRI<insertlh, GR64, imm64lh16>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000602def IIHL : BinaryRI<"iihl", 0xA51, inserthl, GR64, imm64hl16>;
603def IIHH : BinaryRI<"iihh", 0xA50, inserthh, GR64, imm64hh16>;
604
605// ...likewise for 32-bit immediates. For GR32s this is a general
606// full-width move. (We use IILF rather than something like LLILF
607// for 32-bit moves because IILF leaves the upper 32 bits of the
608// GR64 unchanged.)
Richard Sandiford652784e2013-09-25 11:11:53 +0000609let isAsCheapAsAMove = 1, isMoveImm = 1, isReMaterializable = 1 in
610 def IILF : UnaryRIL<"iilf", 0xC09, bitconvert, GR32, uimm32>;
611def IILF64 : BinaryAliasRIL<insertlf, GR64, imm64lf32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000612def IIHF : BinaryRIL<"iihf", 0xC08, inserthf, GR64, imm64hf32>;
613
614// An alternative model of inserthf, with the first operand being
615// a zero-extended value.
616def : Pat<(or (zext32 GR32:$src), imm64hf32:$imm),
Richard Sandiford87a44362013-09-30 10:28:35 +0000617 (IIHF (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, subreg_l32),
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000618 imm64hf32:$imm)>;
619
620//===----------------------------------------------------------------------===//
621// Addition
622//===----------------------------------------------------------------------===//
623
624// Plain addition.
Richard Sandiford0897fce2013-08-07 11:10:06 +0000625let Defs = [CC], CCValues = 0xF, CompareZeroCCMask = 0x8 in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000626 // Addition of a register.
627 let isCommutable = 1 in {
Richard Sandifordc575df62013-07-19 16:26:39 +0000628 defm AR : BinaryRRAndK<"a", 0x1A, 0xB9F8, add, GR32, GR32>;
629 defm AGR : BinaryRREAndK<"ag", 0xB908, 0xB9E8, add, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000630 }
Richard Sandiforded1fab62013-07-03 10:10:02 +0000631 def AGFR : BinaryRRE<"agf", 0xB918, null_frag, GR64, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000632
633 // Addition of signed 16-bit immediates.
Richard Sandiford7d6a4532013-07-19 16:32:12 +0000634 defm AHI : BinaryRIAndK<"ahi", 0xA7A, 0xECD8, add, GR32, imm32sx16>;
635 defm AGHI : BinaryRIAndK<"aghi", 0xA7B, 0xECD9, add, GR64, imm64sx16>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000636
637 // Addition of signed 32-bit immediates.
638 def AFI : BinaryRIL<"afi", 0xC29, add, GR32, simm32>;
639 def AGFI : BinaryRIL<"agfi", 0xC28, add, GR64, imm64sx32>;
640
641 // Addition of memory.
Richard Sandiford109a7c62013-09-16 09:03:10 +0000642 defm AH : BinaryRXPair<"ah", 0x4A, 0xE37A, add, GR32, asextloadi16, 2>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000643 defm A : BinaryRXPair<"a", 0x5A, 0xE35A, add, GR32, load, 4>;
Richard Sandiford109a7c62013-09-16 09:03:10 +0000644 def AGF : BinaryRXY<"agf", 0xE318, add, GR64, asextloadi32, 4>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000645 def AG : BinaryRXY<"ag", 0xE308, add, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000646
647 // Addition to memory.
648 def ASI : BinarySIY<"asi", 0xEB6A, add, imm32sx8>;
649 def AGSI : BinarySIY<"agsi", 0xEB7A, add, imm64sx8>;
650}
651defm : SXB<add, GR64, AGFR>;
652
653// Addition producing a carry.
Richard Sandiford14a44492013-05-22 13:38:45 +0000654let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000655 // Addition of a register.
656 let isCommutable = 1 in {
Richard Sandifordfac8b102013-07-19 16:37:00 +0000657 defm ALR : BinaryRRAndK<"al", 0x1E, 0xB9FA, addc, GR32, GR32>;
658 defm ALGR : BinaryRREAndK<"alg", 0xB90A, 0xB9EA, addc, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000659 }
Richard Sandiforded1fab62013-07-03 10:10:02 +0000660 def ALGFR : BinaryRRE<"algf", 0xB91A, null_frag, GR64, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000661
Richard Sandifordfac8b102013-07-19 16:37:00 +0000662 // Addition of signed 16-bit immediates.
663 def ALHSIK : BinaryRIE<"alhsik", 0xECDA, addc, GR32, imm32sx16>,
664 Requires<[FeatureDistinctOps]>;
665 def ALGHSIK : BinaryRIE<"alghsik", 0xECDB, addc, GR64, imm64sx16>,
666 Requires<[FeatureDistinctOps]>;
667
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000668 // Addition of unsigned 32-bit immediates.
669 def ALFI : BinaryRIL<"alfi", 0xC2B, addc, GR32, uimm32>;
670 def ALGFI : BinaryRIL<"algfi", 0xC2A, addc, GR64, imm64zx32>;
671
672 // Addition of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000673 defm AL : BinaryRXPair<"al", 0x5E, 0xE35E, addc, GR32, load, 4>;
Richard Sandiford109a7c62013-09-16 09:03:10 +0000674 def ALGF : BinaryRXY<"algf", 0xE31A, addc, GR64, azextloadi32, 4>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000675 def ALG : BinaryRXY<"alg", 0xE30A, addc, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000676}
677defm : ZXB<addc, GR64, ALGFR>;
678
679// Addition producing and using a carry.
Richard Sandiford14a44492013-05-22 13:38:45 +0000680let Defs = [CC], Uses = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000681 // Addition of a register.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000682 def ALCR : BinaryRRE<"alc", 0xB998, adde, GR32, GR32>;
683 def ALCGR : BinaryRRE<"alcg", 0xB988, adde, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000684
685 // Addition of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000686 def ALC : BinaryRXY<"alc", 0xE398, adde, GR32, load, 4>;
687 def ALCG : BinaryRXY<"alcg", 0xE388, adde, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000688}
689
690//===----------------------------------------------------------------------===//
691// Subtraction
692//===----------------------------------------------------------------------===//
693
694// Plain substraction. Although immediate forms exist, we use the
695// add-immediate instruction instead.
Richard Sandiford0897fce2013-08-07 11:10:06 +0000696let Defs = [CC], CCValues = 0xF, CompareZeroCCMask = 0x8 in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000697 // Subtraction of a register.
Richard Sandifordc575df62013-07-19 16:26:39 +0000698 defm SR : BinaryRRAndK<"s", 0x1B, 0xB9F9, sub, GR32, GR32>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000699 def SGFR : BinaryRRE<"sgf", 0xB919, null_frag, GR64, GR32>;
Richard Sandifordc575df62013-07-19 16:26:39 +0000700 defm SGR : BinaryRREAndK<"sg", 0xB909, 0xB9E9, sub, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000701
702 // Subtraction of memory.
Richard Sandiford109a7c62013-09-16 09:03:10 +0000703 defm SH : BinaryRXPair<"sh", 0x4B, 0xE37B, sub, GR32, asextloadi16, 2>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000704 defm S : BinaryRXPair<"s", 0x5B, 0xE35B, sub, GR32, load, 4>;
Richard Sandiford109a7c62013-09-16 09:03:10 +0000705 def SGF : BinaryRXY<"sgf", 0xE319, sub, GR64, asextloadi32, 4>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000706 def SG : BinaryRXY<"sg", 0xE309, sub, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000707}
708defm : SXB<sub, GR64, SGFR>;
709
710// Subtraction producing a carry.
Richard Sandiford14a44492013-05-22 13:38:45 +0000711let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000712 // Subtraction of a register.
Richard Sandifordfac8b102013-07-19 16:37:00 +0000713 defm SLR : BinaryRRAndK<"sl", 0x1F, 0xB9FB, subc, GR32, GR32>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000714 def SLGFR : BinaryRRE<"slgf", 0xB91B, null_frag, GR64, GR32>;
Richard Sandifordfac8b102013-07-19 16:37:00 +0000715 defm SLGR : BinaryRREAndK<"slg", 0xB90B, 0xB9EB, subc, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000716
717 // Subtraction of unsigned 32-bit immediates. These don't match
718 // subc because we prefer addc for constants.
719 def SLFI : BinaryRIL<"slfi", 0xC25, null_frag, GR32, uimm32>;
720 def SLGFI : BinaryRIL<"slgfi", 0xC24, null_frag, GR64, imm64zx32>;
721
722 // Subtraction of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000723 defm SL : BinaryRXPair<"sl", 0x5F, 0xE35F, subc, GR32, load, 4>;
Richard Sandiford109a7c62013-09-16 09:03:10 +0000724 def SLGF : BinaryRXY<"slgf", 0xE31B, subc, GR64, azextloadi32, 4>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000725 def SLG : BinaryRXY<"slg", 0xE30B, subc, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000726}
727defm : ZXB<subc, GR64, SLGFR>;
728
729// Subtraction producing and using a carry.
Richard Sandiford14a44492013-05-22 13:38:45 +0000730let Defs = [CC], Uses = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000731 // Subtraction of a register.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000732 def SLBR : BinaryRRE<"slb", 0xB999, sube, GR32, GR32>;
733 def SLGBR : BinaryRRE<"slbg", 0xB989, sube, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000734
735 // Subtraction of memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000736 def SLB : BinaryRXY<"slb", 0xE399, sube, GR32, load, 4>;
737 def SLBG : BinaryRXY<"slbg", 0xE389, sube, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000738}
739
740//===----------------------------------------------------------------------===//
741// AND
742//===----------------------------------------------------------------------===//
743
Richard Sandiford14a44492013-05-22 13:38:45 +0000744let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000745 // ANDs of a register.
Richard Sandiford0897fce2013-08-07 11:10:06 +0000746 let isCommutable = 1, CCValues = 0xC, CompareZeroCCMask = 0x8 in {
Richard Sandiford0175b4a2013-07-19 16:21:55 +0000747 defm NR : BinaryRRAndK<"n", 0x14, 0xB9F4, and, GR32, GR32>;
Richard Sandifordc57e5862013-07-19 16:24:22 +0000748 defm NGR : BinaryRREAndK<"ng", 0xB980, 0xB9E4, and, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000749 }
750
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000751 let isConvertibleToThreeAddress = 1 in {
752 // ANDs of a 16-bit immediate, leaving other bits unaffected.
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000753 // The CC result only reflects the 16-bit field, not the full register.
Richard Sandiford652784e2013-09-25 11:11:53 +0000754 def NILL : BinaryRI<"nill", 0xA57, and, GR32, imm32ll16c>;
755 def NILH : BinaryRI<"nilh", 0xA56, and, GR32, imm32lh16c>;
756 def NILL64 : BinaryAliasRI<and, GR64, imm64ll16c>;
757 def NILH64 : BinaryAliasRI<and, GR64, imm64lh16c>;
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000758 def NIHL : BinaryRI<"nihl", 0xA55, and, GR64, imm64hl16c>;
759 def NIHH : BinaryRI<"nihh", 0xA54, and, GR64, imm64hh16c>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000760
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000761 // ANDs of a 32-bit immediate, leaving other bits unaffected.
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000762 // The CC result only reflects the 32-bit field, which means we can
763 // use it as a zero indicator for i32 operations but not otherwise.
Richard Sandiford652784e2013-09-25 11:11:53 +0000764 let CCValues = 0xC, CompareZeroCCMask = 0x8 in
765 def NILF : BinaryRIL<"nilf", 0xC0B, and, GR32, uimm32>;
766 def NILF64 : BinaryAliasRIL<and, GR64, imm64lf32c>;
Richard Sandiford6a06ba32013-07-31 11:36:35 +0000767 def NIHF : BinaryRIL<"nihf", 0xC0A, and, GR64, imm64hf32c>;
768 }
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000769
770 // ANDs of memory.
Richard Sandiford0897fce2013-08-07 11:10:06 +0000771 let CCValues = 0xC, CompareZeroCCMask = 0x8 in {
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000772 defm N : BinaryRXPair<"n", 0x54, 0xE354, and, GR32, load, 4>;
773 def NG : BinaryRXY<"ng", 0xE380, and, GR64, load, 8>;
774 }
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000775
776 // AND to memory
777 defm NI : BinarySIPair<"ni", 0x94, 0xEB54, null_frag, uimm8>;
Richard Sandiford178273a2013-09-05 10:36:45 +0000778
779 // Block AND.
780 let mayLoad = 1, mayStore = 1 in
781 defm NC : MemorySS<"nc", 0xD4, z_nc, z_nc_loop>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000782}
783defm : RMWIByte<and, bdaddr12pair, NI>;
784defm : RMWIByte<and, bdaddr20pair, NIY>;
785
786//===----------------------------------------------------------------------===//
787// OR
788//===----------------------------------------------------------------------===//
789
Richard Sandiford14a44492013-05-22 13:38:45 +0000790let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000791 // ORs of a register.
Richard Sandiford0897fce2013-08-07 11:10:06 +0000792 let isCommutable = 1, CCValues = 0xC, CompareZeroCCMask = 0x8 in {
Richard Sandiford0175b4a2013-07-19 16:21:55 +0000793 defm OR : BinaryRRAndK<"o", 0x16, 0xB9F6, or, GR32, GR32>;
Richard Sandifordc57e5862013-07-19 16:24:22 +0000794 defm OGR : BinaryRREAndK<"og", 0xB981, 0xB9E6, or, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000795 }
796
797 // ORs of a 16-bit immediate, leaving other bits unaffected.
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000798 // The CC result only reflects the 16-bit field, not the full register.
Richard Sandiford652784e2013-09-25 11:11:53 +0000799 def OILL : BinaryRI<"oill", 0xA5B, or, GR32, imm32ll16>;
800 def OILH : BinaryRI<"oilh", 0xA5A, or, GR32, imm32lh16>;
801 def OILL64 : BinaryAliasRI<or, GR64, imm64ll16>;
802 def OILH64 : BinaryAliasRI<or, GR64, imm64lh16>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000803 def OIHL : BinaryRI<"oihl", 0xA59, or, GR64, imm64hl16>;
804 def OIHH : BinaryRI<"oihh", 0xA58, or, GR64, imm64hh16>;
805
806 // ORs of a 32-bit immediate, leaving other bits unaffected.
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000807 // The CC result only reflects the 32-bit field, which means we can
808 // use it as a zero indicator for i32 operations but not otherwise.
Richard Sandiford652784e2013-09-25 11:11:53 +0000809 let CCValues = 0xC, CompareZeroCCMask = 0x8 in
810 def OILF : BinaryRIL<"oilf", 0xC0D, or, GR32, uimm32>;
811 def OILF64 : BinaryAliasRIL<or, GR64, imm64lf32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000812 def OIHF : BinaryRIL<"oihf", 0xC0C, or, GR64, imm64hf32>;
813
814 // ORs of memory.
Richard Sandiford0897fce2013-08-07 11:10:06 +0000815 let CCValues = 0xC, CompareZeroCCMask = 0x8 in {
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000816 defm O : BinaryRXPair<"o", 0x56, 0xE356, or, GR32, load, 4>;
817 def OG : BinaryRXY<"og", 0xE381, or, GR64, load, 8>;
818 }
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000819
820 // OR to memory
821 defm OI : BinarySIPair<"oi", 0x96, 0xEB56, null_frag, uimm8>;
Richard Sandiford178273a2013-09-05 10:36:45 +0000822
823 // Block OR.
824 let mayLoad = 1, mayStore = 1 in
825 defm OC : MemorySS<"oc", 0xD6, z_oc, z_oc_loop>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000826}
827defm : RMWIByte<or, bdaddr12pair, OI>;
828defm : RMWIByte<or, bdaddr20pair, OIY>;
829
830//===----------------------------------------------------------------------===//
831// XOR
832//===----------------------------------------------------------------------===//
833
Richard Sandiford14a44492013-05-22 13:38:45 +0000834let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000835 // XORs of a register.
Richard Sandiford0897fce2013-08-07 11:10:06 +0000836 let isCommutable = 1, CCValues = 0xC, CompareZeroCCMask = 0x8 in {
Richard Sandiford0175b4a2013-07-19 16:21:55 +0000837 defm XR : BinaryRRAndK<"x", 0x17, 0xB9F7, xor, GR32, GR32>;
Richard Sandifordc57e5862013-07-19 16:24:22 +0000838 defm XGR : BinaryRREAndK<"xg", 0xB982, 0xB9E7, xor, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000839 }
840
841 // XORs of a 32-bit immediate, leaving other bits unaffected.
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000842 // The CC result only reflects the 32-bit field, which means we can
843 // use it as a zero indicator for i32 operations but not otherwise.
Richard Sandiford652784e2013-09-25 11:11:53 +0000844 let CCValues = 0xC, CompareZeroCCMask = 0x8 in
845 def XILF : BinaryRIL<"xilf", 0xC07, xor, GR32, uimm32>;
846 def XILF64 : BinaryAliasRIL<xor, GR64, imm64lf32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000847 def XIHF : BinaryRIL<"xihf", 0xC06, xor, GR64, imm64hf32>;
848
849 // XORs of memory.
Richard Sandiford0897fce2013-08-07 11:10:06 +0000850 let CCValues = 0xC, CompareZeroCCMask = 0x8 in {
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000851 defm X : BinaryRXPair<"x",0x57, 0xE357, xor, GR32, load, 4>;
852 def XG : BinaryRXY<"xg", 0xE382, xor, GR64, load, 8>;
853 }
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000854
855 // XOR to memory
856 defm XI : BinarySIPair<"xi", 0x97, 0xEB57, null_frag, uimm8>;
Richard Sandiford178273a2013-09-05 10:36:45 +0000857
858 // Block XOR.
859 let mayLoad = 1, mayStore = 1 in
860 defm XC : MemorySS<"xc", 0xD7, z_xc, z_xc_loop>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000861}
862defm : RMWIByte<xor, bdaddr12pair, XI>;
863defm : RMWIByte<xor, bdaddr20pair, XIY>;
864
865//===----------------------------------------------------------------------===//
866// Multiplication
867//===----------------------------------------------------------------------===//
868
869// Multiplication of a register.
870let isCommutable = 1 in {
Richard Sandiforded1fab62013-07-03 10:10:02 +0000871 def MSR : BinaryRRE<"ms", 0xB252, mul, GR32, GR32>;
872 def MSGR : BinaryRRE<"msg", 0xB90C, mul, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000873}
Richard Sandiforded1fab62013-07-03 10:10:02 +0000874def MSGFR : BinaryRRE<"msgf", 0xB91C, null_frag, GR64, GR32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000875defm : SXB<mul, GR64, MSGFR>;
876
877// Multiplication of a signed 16-bit immediate.
878def MHI : BinaryRI<"mhi", 0xA7C, mul, GR32, imm32sx16>;
879def MGHI : BinaryRI<"mghi", 0xA7D, mul, GR64, imm64sx16>;
880
881// Multiplication of a signed 32-bit immediate.
882def MSFI : BinaryRIL<"msfi", 0xC21, mul, GR32, simm32>;
883def MSGFI : BinaryRIL<"msgfi", 0xC20, mul, GR64, imm64sx32>;
884
885// Multiplication of memory.
Richard Sandiford109a7c62013-09-16 09:03:10 +0000886defm MH : BinaryRXPair<"mh", 0x4C, 0xE37C, mul, GR32, asextloadi16, 2>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000887defm MS : BinaryRXPair<"ms", 0x71, 0xE351, mul, GR32, load, 4>;
Richard Sandiford109a7c62013-09-16 09:03:10 +0000888def MSGF : BinaryRXY<"msgf", 0xE31C, mul, GR64, asextloadi32, 4>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000889def MSG : BinaryRXY<"msg", 0xE30C, mul, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000890
891// Multiplication of a register, producing two results.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000892def MLGR : BinaryRRE<"mlg", 0xB986, z_umul_lohi64, GR128, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000893
894// Multiplication of memory, producing two results.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000895def MLG : BinaryRXY<"mlg", 0xE386, z_umul_lohi64, GR128, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000896
897//===----------------------------------------------------------------------===//
898// Division and remainder
899//===----------------------------------------------------------------------===//
900
901// Division and remainder, from registers.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000902def DSGFR : BinaryRRE<"dsgf", 0xB91D, z_sdivrem32, GR128, GR32>;
903def DSGR : BinaryRRE<"dsg", 0xB90D, z_sdivrem64, GR128, GR64>;
904def DLR : BinaryRRE<"dl", 0xB997, z_udivrem32, GR128, GR32>;
905def DLGR : BinaryRRE<"dlg", 0xB987, z_udivrem64, GR128, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000906
907// Division and remainder, from memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +0000908def DSGF : BinaryRXY<"dsgf", 0xE31D, z_sdivrem32, GR128, load, 4>;
909def DSG : BinaryRXY<"dsg", 0xE30D, z_sdivrem64, GR128, load, 8>;
910def DL : BinaryRXY<"dl", 0xE397, z_udivrem32, GR128, load, 4>;
911def DLG : BinaryRXY<"dlg", 0xE387, z_udivrem64, GR128, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000912
913//===----------------------------------------------------------------------===//
914// Shifts
915//===----------------------------------------------------------------------===//
916
917// Shift left.
918let neverHasSideEffects = 1 in {
Richard Sandiford27d1cfe2013-07-19 16:09:03 +0000919 defm SLL : ShiftRSAndK<"sll", 0x89, 0xEBDF, shl, GR32>;
920 def SLLG : ShiftRSY<"sllg", 0xEB0D, shl, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000921}
922
923// Logical shift right.
924let neverHasSideEffects = 1 in {
Richard Sandiford27d1cfe2013-07-19 16:09:03 +0000925 defm SRL : ShiftRSAndK<"srl", 0x88, 0xEBDE, srl, GR32>;
926 def SRLG : ShiftRSY<"srlg", 0xEB0C, srl, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000927}
928
929// Arithmetic shift right.
Richard Sandiford0897fce2013-08-07 11:10:06 +0000930let Defs = [CC], CCValues = 0xE, CompareZeroCCMask = 0xE in {
Richard Sandiford27d1cfe2013-07-19 16:09:03 +0000931 defm SRA : ShiftRSAndK<"sra", 0x8A, 0xEBDC, sra, GR32>;
932 def SRAG : ShiftRSY<"srag", 0xEB0A, sra, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000933}
934
935// Rotate left.
936let neverHasSideEffects = 1 in {
Richard Sandiford27d1cfe2013-07-19 16:09:03 +0000937 def RLL : ShiftRSY<"rll", 0xEB1D, rotl, GR32>;
938 def RLLG : ShiftRSY<"rllg", 0xEB1C, rotl, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000939}
940
941// Rotate second operand left and inserted selected bits into first operand.
942// These can act like 32-bit operands provided that the constant start and
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000943// end bits (operands 2 and 3) are in the range [32, 64).
Richard Sandiford14a44492013-05-22 13:38:45 +0000944let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000945 let isCodeGenOnly = 1 in
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000946 def RISBG32 : RotateSelectRIEf<"risbg", 0xEC55, GR32, GR32>;
Richard Sandiford0897fce2013-08-07 11:10:06 +0000947 let CCValues = 0xE, CompareZeroCCMask = 0xE in
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000948 def RISBG : RotateSelectRIEf<"risbg", 0xEC55, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000949}
950
Richard Sandiford6cf80b32013-07-31 11:17:35 +0000951// Forms of RISBG that only affect one word of the destination register.
952// They do not set CC.
Richard Sandiford0755c932013-10-01 11:26:28 +0000953def RISBLL : RotateSelectAliasRIEf<GR32, GR32>, Requires<[FeatureHighWord]>;
954def RISBLH : RotateSelectAliasRIEf<GR32, GRH32>, Requires<[FeatureHighWord]>;
955def RISBHL : RotateSelectAliasRIEf<GRH32, GR32>, Requires<[FeatureHighWord]>;
956def RISBHH : RotateSelectAliasRIEf<GRH32, GRH32>, Requires<[FeatureHighWord]>;
Richard Sandifordf9496062013-09-30 10:45:16 +0000957def RISBLG : RotateSelectRIEf<"risblg", 0xEC51, GR32, GR64>,
Richard Sandiford6cf80b32013-07-31 11:17:35 +0000958 Requires<[FeatureHighWord]>;
Richard Sandiford0755c932013-10-01 11:26:28 +0000959def RISBHG : RotateSelectRIEf<"risbhg", 0xEC5D, GRH32, GR64>,
960 Requires<[FeatureHighWord]>;
Richard Sandiford6cf80b32013-07-31 11:17:35 +0000961
Richard Sandiford35bb4632013-07-16 11:28:08 +0000962// Rotate second operand left and perform a logical operation with selected
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000963// bits of the first operand. The CC result only describes the selected bits,
964// so isn't useful for a full comparison against zero.
Richard Sandiford35bb4632013-07-16 11:28:08 +0000965let Defs = [CC] in {
966 def RNSBG : RotateSelectRIEf<"rnsbg", 0xEC54, GR64, GR64>;
967 def ROSBG : RotateSelectRIEf<"rosbg", 0xEC56, GR64, GR64>;
968 def RXSBG : RotateSelectRIEf<"rxsbg", 0xEC57, GR64, GR64>;
969}
970
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000971//===----------------------------------------------------------------------===//
972// Comparison
973//===----------------------------------------------------------------------===//
974
Richard Sandiford5bc670b2013-09-06 11:51:39 +0000975// Signed comparisons. We put these before the unsigned comparisons because
976// some of the signed forms have COMPARE AND BRANCH equivalents whereas none
977// of the unsigned forms do.
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +0000978let Defs = [CC], CCValues = 0xE in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000979 // Comparison with a register.
Richard Sandiford5bc670b2013-09-06 11:51:39 +0000980 def CR : CompareRR <"c", 0x19, z_scmp, GR32, GR32>;
Richard Sandiforded1fab62013-07-03 10:10:02 +0000981 def CGFR : CompareRRE<"cgf", 0xB930, null_frag, GR64, GR32>;
Richard Sandiford5bc670b2013-09-06 11:51:39 +0000982 def CGR : CompareRRE<"cg", 0xB920, z_scmp, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000983
984 // Comparison with a signed 16-bit immediate.
Richard Sandiford5bc670b2013-09-06 11:51:39 +0000985 def CHI : CompareRI<"chi", 0xA7E, z_scmp, GR32, imm32sx16>;
986 def CGHI : CompareRI<"cghi", 0xA7F, z_scmp, GR64, imm64sx16>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000987
988 // Comparison with a signed 32-bit immediate.
Richard Sandiford5bc670b2013-09-06 11:51:39 +0000989 def CFI : CompareRIL<"cfi", 0xC2D, z_scmp, GR32, simm32>;
990 def CGFI : CompareRIL<"cgfi", 0xC2C, z_scmp, GR64, imm64sx32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000991
992 // Comparison with memory.
Richard Sandiford109a7c62013-09-16 09:03:10 +0000993 defm CH : CompareRXPair<"ch", 0x49, 0xE379, z_scmp, GR32, asextloadi16, 2>;
Richard Sandiford5bc670b2013-09-06 11:51:39 +0000994 defm C : CompareRXPair<"c", 0x59, 0xE359, z_scmp, GR32, load, 4>;
Richard Sandiford109a7c62013-09-16 09:03:10 +0000995 def CGH : CompareRXY<"cgh", 0xE334, z_scmp, GR64, asextloadi16, 2>;
996 def CGF : CompareRXY<"cgf", 0xE330, z_scmp, GR64, asextloadi32, 4>;
Richard Sandiford5bc670b2013-09-06 11:51:39 +0000997 def CG : CompareRXY<"cg", 0xE320, z_scmp, GR64, load, 8>;
Richard Sandiford109a7c62013-09-16 09:03:10 +0000998 def CHRL : CompareRILPC<"chrl", 0xC65, z_scmp, GR32, aligned_asextloadi16>;
Richard Sandiford5bc670b2013-09-06 11:51:39 +0000999 def CRL : CompareRILPC<"crl", 0xC6D, z_scmp, GR32, aligned_load>;
Richard Sandiford109a7c62013-09-16 09:03:10 +00001000 def CGHRL : CompareRILPC<"cghrl", 0xC64, z_scmp, GR64, aligned_asextloadi16>;
1001 def CGFRL : CompareRILPC<"cgfrl", 0xC6C, z_scmp, GR64, aligned_asextloadi32>;
Richard Sandiford5bc670b2013-09-06 11:51:39 +00001002 def CGRL : CompareRILPC<"cgrl", 0xC68, z_scmp, GR64, aligned_load>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001003
1004 // Comparison between memory and a signed 16-bit immediate.
Richard Sandiford109a7c62013-09-16 09:03:10 +00001005 def CHHSI : CompareSIL<"chhsi", 0xE554, z_scmp, asextloadi16, imm32sx16>;
1006 def CHSI : CompareSIL<"chsi", 0xE55C, z_scmp, load, imm32sx16>;
1007 def CGHSI : CompareSIL<"cghsi", 0xE558, z_scmp, load, imm64sx16>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001008}
Richard Sandiford5bc670b2013-09-06 11:51:39 +00001009defm : SXB<z_scmp, GR64, CGFR>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001010
1011// Unsigned comparisons.
Richard Sandifordfd7f4ae2013-08-01 10:39:40 +00001012let Defs = [CC], CCValues = 0xE, IsLogical = 1 in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001013 // Comparison with a register.
Richard Sandiforded1fab62013-07-03 10:10:02 +00001014 def CLR : CompareRR <"cl", 0x15, z_ucmp, GR32, GR32>;
1015 def CLGFR : CompareRRE<"clgf", 0xB931, null_frag, GR64, GR32>;
1016 def CLGR : CompareRRE<"clg", 0xB921, z_ucmp, GR64, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001017
1018 // Comparison with a signed 32-bit immediate.
1019 def CLFI : CompareRIL<"clfi", 0xC2F, z_ucmp, GR32, uimm32>;
1020 def CLGFI : CompareRIL<"clgfi", 0xC2E, z_ucmp, GR64, imm64zx32>;
1021
1022 // Comparison with memory.
Richard Sandiforded1fab62013-07-03 10:10:02 +00001023 defm CL : CompareRXPair<"cl", 0x55, 0xE355, z_ucmp, GR32, load, 4>;
Richard Sandiford109a7c62013-09-16 09:03:10 +00001024 def CLGF : CompareRXY<"clgf", 0xE331, z_ucmp, GR64, azextloadi32, 4>;
Richard Sandiforded1fab62013-07-03 10:10:02 +00001025 def CLG : CompareRXY<"clg", 0xE321, z_ucmp, GR64, load, 8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001026 def CLHRL : CompareRILPC<"clhrl", 0xC67, z_ucmp, GR32,
Richard Sandiford109a7c62013-09-16 09:03:10 +00001027 aligned_azextloadi16>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001028 def CLRL : CompareRILPC<"clrl", 0xC6F, z_ucmp, GR32,
1029 aligned_load>;
1030 def CLGHRL : CompareRILPC<"clghrl", 0xC66, z_ucmp, GR64,
Richard Sandiford109a7c62013-09-16 09:03:10 +00001031 aligned_azextloadi16>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001032 def CLGFRL : CompareRILPC<"clgfrl", 0xC6E, z_ucmp, GR64,
Richard Sandiford109a7c62013-09-16 09:03:10 +00001033 aligned_azextloadi32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001034 def CLGRL : CompareRILPC<"clgrl", 0xC6A, z_ucmp, GR64,
1035 aligned_load>;
1036
1037 // Comparison between memory and an unsigned 8-bit immediate.
Richard Sandiford109a7c62013-09-16 09:03:10 +00001038 defm CLI : CompareSIPair<"cli", 0x95, 0xEB55, z_ucmp, azextloadi8, imm32zx8>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001039
1040 // Comparison between memory and an unsigned 16-bit immediate.
Richard Sandiford109a7c62013-09-16 09:03:10 +00001041 def CLHHSI : CompareSIL<"clhhsi", 0xE555, z_ucmp, azextloadi16, imm32zx16>;
1042 def CLFHSI : CompareSIL<"clfhsi", 0xE55D, z_ucmp, load, imm32zx16>;
1043 def CLGHSI : CompareSIL<"clghsi", 0xE559, z_ucmp, load, imm64zx16>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001044}
1045defm : ZXB<z_ucmp, GR64, CLGFR>;
1046
Richard Sandiford761703a2013-08-12 10:17:33 +00001047// Memory-to-memory comparison.
1048let mayLoad = 1, Defs = [CC] in
Richard Sandiford5e318f02013-08-27 09:54:29 +00001049 defm CLC : MemorySS<"clc", 0xD5, z_clc, z_clc_loop>;
Richard Sandiford761703a2013-08-12 10:17:33 +00001050
Richard Sandifordca232712013-08-16 11:21:54 +00001051// String comparison.
Richard Sandiford7789b082013-09-30 08:48:38 +00001052let mayLoad = 1, Defs = [CC], Uses = [R0L] in
Richard Sandifordca232712013-08-16 11:21:54 +00001053 defm CLST : StringRRE<"clst", 0xB25D, z_strcmp>;
1054
Richard Sandiford35b9be22013-08-28 10:31:43 +00001055// Test under mask.
1056let Defs = [CC] in {
Richard Sandiford652784e2013-09-25 11:11:53 +00001057 def TMLL : CompareRI<"tmll", 0xA71, z_tm_reg, GR32, imm32ll16>;
1058 def TMLH : CompareRI<"tmlh", 0xA70, z_tm_reg, GR32, imm32lh16>;
Richard Sandiford35b9be22013-08-28 10:31:43 +00001059
Richard Sandiforda9eb9972013-09-10 10:20:32 +00001060 def TMHL : CompareRI<"tmhl", 0xA73, z_tm_reg, GR64, imm64hl16>;
1061 def TMHH : CompareRI<"tmhh", 0xA72, z_tm_reg, GR64, imm64hh16>;
1062
1063 defm TM : CompareSIPair<"tm", 0x91, 0xEB51, z_tm_mem, anyextloadi8, imm32zx8>;
Richard Sandiford35b9be22013-08-28 10:31:43 +00001064}
Richard Sandiford652784e2013-09-25 11:11:53 +00001065def : CompareGR64RI<TMLL, z_tm_reg, imm64ll16>;
1066def : CompareGR64RI<TMLH, z_tm_reg, imm64lh16>;
Richard Sandiford35b9be22013-08-28 10:31:43 +00001067
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001068//===----------------------------------------------------------------------===//
Richard Sandiford03481332013-08-23 11:36:42 +00001069// Prefetch
1070//===----------------------------------------------------------------------===//
1071
1072def PFD : PrefetchRXY<"pfd", 0xE336, z_prefetch>;
1073def PFDRL : PrefetchRILPC<"pfdrl", 0xC62, z_prefetch>;
1074
1075//===----------------------------------------------------------------------===//
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001076// Atomic operations
1077//===----------------------------------------------------------------------===//
1078
1079def ATOMIC_SWAPW : AtomicLoadWBinaryReg<z_atomic_swapw>;
1080def ATOMIC_SWAP_32 : AtomicLoadBinaryReg32<atomic_swap_32>;
1081def ATOMIC_SWAP_64 : AtomicLoadBinaryReg64<atomic_swap_64>;
1082
1083def ATOMIC_LOADW_AR : AtomicLoadWBinaryReg<z_atomic_loadw_add>;
1084def ATOMIC_LOADW_AFI : AtomicLoadWBinaryImm<z_atomic_loadw_add, simm32>;
1085def ATOMIC_LOAD_AR : AtomicLoadBinaryReg32<atomic_load_add_32>;
1086def ATOMIC_LOAD_AHI : AtomicLoadBinaryImm32<atomic_load_add_32, imm32sx16>;
1087def ATOMIC_LOAD_AFI : AtomicLoadBinaryImm32<atomic_load_add_32, simm32>;
1088def ATOMIC_LOAD_AGR : AtomicLoadBinaryReg64<atomic_load_add_64>;
1089def ATOMIC_LOAD_AGHI : AtomicLoadBinaryImm64<atomic_load_add_64, imm64sx16>;
1090def ATOMIC_LOAD_AGFI : AtomicLoadBinaryImm64<atomic_load_add_64, imm64sx32>;
1091
1092def ATOMIC_LOADW_SR : AtomicLoadWBinaryReg<z_atomic_loadw_sub>;
1093def ATOMIC_LOAD_SR : AtomicLoadBinaryReg32<atomic_load_sub_32>;
1094def ATOMIC_LOAD_SGR : AtomicLoadBinaryReg64<atomic_load_sub_64>;
1095
1096def ATOMIC_LOADW_NR : AtomicLoadWBinaryReg<z_atomic_loadw_and>;
1097def ATOMIC_LOADW_NILH : AtomicLoadWBinaryImm<z_atomic_loadw_and, imm32lh16c>;
1098def ATOMIC_LOAD_NR : AtomicLoadBinaryReg32<atomic_load_and_32>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001099def ATOMIC_LOAD_NILL : AtomicLoadBinaryImm32<atomic_load_and_32, imm32ll16c>;
1100def ATOMIC_LOAD_NILH : AtomicLoadBinaryImm32<atomic_load_and_32, imm32lh16c>;
1101def ATOMIC_LOAD_NILF : AtomicLoadBinaryImm32<atomic_load_and_32, uimm32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001102def ATOMIC_LOAD_NGR : AtomicLoadBinaryReg64<atomic_load_and_64>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001103def ATOMIC_LOAD_NILL64 : AtomicLoadBinaryImm64<atomic_load_and_64, imm64ll16c>;
1104def ATOMIC_LOAD_NILH64 : AtomicLoadBinaryImm64<atomic_load_and_64, imm64lh16c>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001105def ATOMIC_LOAD_NIHL : AtomicLoadBinaryImm64<atomic_load_and_64, imm64hl16c>;
1106def ATOMIC_LOAD_NIHH : AtomicLoadBinaryImm64<atomic_load_and_64, imm64hh16c>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001107def ATOMIC_LOAD_NILF64 : AtomicLoadBinaryImm64<atomic_load_and_64, imm64lf32c>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001108def ATOMIC_LOAD_NIHF : AtomicLoadBinaryImm64<atomic_load_and_64, imm64hf32c>;
1109
1110def ATOMIC_LOADW_OR : AtomicLoadWBinaryReg<z_atomic_loadw_or>;
1111def ATOMIC_LOADW_OILH : AtomicLoadWBinaryImm<z_atomic_loadw_or, imm32lh16>;
1112def ATOMIC_LOAD_OR : AtomicLoadBinaryReg32<atomic_load_or_32>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001113def ATOMIC_LOAD_OILL : AtomicLoadBinaryImm32<atomic_load_or_32, imm32ll16>;
1114def ATOMIC_LOAD_OILH : AtomicLoadBinaryImm32<atomic_load_or_32, imm32lh16>;
1115def ATOMIC_LOAD_OILF : AtomicLoadBinaryImm32<atomic_load_or_32, uimm32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001116def ATOMIC_LOAD_OGR : AtomicLoadBinaryReg64<atomic_load_or_64>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001117def ATOMIC_LOAD_OILL64 : AtomicLoadBinaryImm64<atomic_load_or_64, imm64ll16>;
1118def ATOMIC_LOAD_OILH64 : AtomicLoadBinaryImm64<atomic_load_or_64, imm64lh16>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001119def ATOMIC_LOAD_OIHL : AtomicLoadBinaryImm64<atomic_load_or_64, imm64hl16>;
1120def ATOMIC_LOAD_OIHH : AtomicLoadBinaryImm64<atomic_load_or_64, imm64hh16>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001121def ATOMIC_LOAD_OILF64 : AtomicLoadBinaryImm64<atomic_load_or_64, imm64lf32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001122def ATOMIC_LOAD_OIHF : AtomicLoadBinaryImm64<atomic_load_or_64, imm64hf32>;
1123
1124def ATOMIC_LOADW_XR : AtomicLoadWBinaryReg<z_atomic_loadw_xor>;
1125def ATOMIC_LOADW_XILF : AtomicLoadWBinaryImm<z_atomic_loadw_xor, uimm32>;
1126def ATOMIC_LOAD_XR : AtomicLoadBinaryReg32<atomic_load_xor_32>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001127def ATOMIC_LOAD_XILF : AtomicLoadBinaryImm32<atomic_load_xor_32, uimm32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001128def ATOMIC_LOAD_XGR : AtomicLoadBinaryReg64<atomic_load_xor_64>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001129def ATOMIC_LOAD_XILF64 : AtomicLoadBinaryImm64<atomic_load_xor_64, imm64lf32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001130def ATOMIC_LOAD_XIHF : AtomicLoadBinaryImm64<atomic_load_xor_64, imm64hf32>;
1131
1132def ATOMIC_LOADW_NRi : AtomicLoadWBinaryReg<z_atomic_loadw_nand>;
1133def ATOMIC_LOADW_NILHi : AtomicLoadWBinaryImm<z_atomic_loadw_nand,
1134 imm32lh16c>;
1135def ATOMIC_LOAD_NRi : AtomicLoadBinaryReg32<atomic_load_nand_32>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001136def ATOMIC_LOAD_NILLi : AtomicLoadBinaryImm32<atomic_load_nand_32,
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001137 imm32ll16c>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001138def ATOMIC_LOAD_NILHi : AtomicLoadBinaryImm32<atomic_load_nand_32,
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001139 imm32lh16c>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001140def ATOMIC_LOAD_NILFi : AtomicLoadBinaryImm32<atomic_load_nand_32, uimm32>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001141def ATOMIC_LOAD_NGRi : AtomicLoadBinaryReg64<atomic_load_nand_64>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001142def ATOMIC_LOAD_NILL64i : AtomicLoadBinaryImm64<atomic_load_nand_64,
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001143 imm64ll16c>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001144def ATOMIC_LOAD_NILH64i : AtomicLoadBinaryImm64<atomic_load_nand_64,
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001145 imm64lh16c>;
1146def ATOMIC_LOAD_NIHLi : AtomicLoadBinaryImm64<atomic_load_nand_64,
1147 imm64hl16c>;
1148def ATOMIC_LOAD_NIHHi : AtomicLoadBinaryImm64<atomic_load_nand_64,
1149 imm64hh16c>;
Richard Sandiford652784e2013-09-25 11:11:53 +00001150def ATOMIC_LOAD_NILF64i : AtomicLoadBinaryImm64<atomic_load_nand_64,
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001151 imm64lf32c>;
1152def ATOMIC_LOAD_NIHFi : AtomicLoadBinaryImm64<atomic_load_nand_64,
1153 imm64hf32c>;
1154
1155def ATOMIC_LOADW_MIN : AtomicLoadWBinaryReg<z_atomic_loadw_min>;
1156def ATOMIC_LOAD_MIN_32 : AtomicLoadBinaryReg32<atomic_load_min_32>;
1157def ATOMIC_LOAD_MIN_64 : AtomicLoadBinaryReg64<atomic_load_min_64>;
1158
1159def ATOMIC_LOADW_MAX : AtomicLoadWBinaryReg<z_atomic_loadw_max>;
1160def ATOMIC_LOAD_MAX_32 : AtomicLoadBinaryReg32<atomic_load_max_32>;
1161def ATOMIC_LOAD_MAX_64 : AtomicLoadBinaryReg64<atomic_load_max_64>;
1162
1163def ATOMIC_LOADW_UMIN : AtomicLoadWBinaryReg<z_atomic_loadw_umin>;
1164def ATOMIC_LOAD_UMIN_32 : AtomicLoadBinaryReg32<atomic_load_umin_32>;
1165def ATOMIC_LOAD_UMIN_64 : AtomicLoadBinaryReg64<atomic_load_umin_64>;
1166
1167def ATOMIC_LOADW_UMAX : AtomicLoadWBinaryReg<z_atomic_loadw_umax>;
1168def ATOMIC_LOAD_UMAX_32 : AtomicLoadBinaryReg32<atomic_load_umax_32>;
1169def ATOMIC_LOAD_UMAX_64 : AtomicLoadBinaryReg64<atomic_load_umax_64>;
1170
1171def ATOMIC_CMP_SWAPW
1172 : Pseudo<(outs GR32:$dst), (ins bdaddr20only:$addr, GR32:$cmp, GR32:$swap,
1173 ADDR32:$bitshift, ADDR32:$negbitshift,
1174 uimm32:$bitsize),
1175 [(set GR32:$dst,
1176 (z_atomic_cmp_swapw bdaddr20only:$addr, GR32:$cmp, GR32:$swap,
1177 ADDR32:$bitshift, ADDR32:$negbitshift,
1178 uimm32:$bitsize))]> {
Richard Sandiford14a44492013-05-22 13:38:45 +00001179 let Defs = [CC];
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001180 let mayLoad = 1;
1181 let mayStore = 1;
1182 let usesCustomInserter = 1;
1183}
1184
Richard Sandiford14a44492013-05-22 13:38:45 +00001185let Defs = [CC] in {
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001186 defm CS : CmpSwapRSPair<"cs", 0xBA, 0xEB14, atomic_cmp_swap_32, GR32>;
1187 def CSG : CmpSwapRSY<"csg", 0xEB30, atomic_cmp_swap_64, GR64>;
1188}
1189
1190//===----------------------------------------------------------------------===//
1191// Miscellaneous Instructions.
1192//===----------------------------------------------------------------------===//
1193
Richard Sandiford87326c72013-08-12 10:05:58 +00001194// Extract CC into bits 29 and 28 of a register.
1195let Uses = [CC] in
Richard Sandiford564681c2013-08-12 10:28:10 +00001196 def IPM : InherentRRE<"ipm", 0xB222, GR32, (z_ipm)>;
Richard Sandiford87326c72013-08-12 10:05:58 +00001197
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001198// Read a 32-bit access register into a GR32. As with all GR32 operations,
1199// the upper 32 bits of the enclosing GR64 remain unchanged, which is useful
1200// when a 64-bit address is stored in a pair of access registers.
Richard Sandifordd454ec02013-05-14 09:28:21 +00001201def EAR : InstRRE<0xB24F, (outs GR32:$R1), (ins access_reg:$R2),
1202 "ear\t$R1, $R2",
1203 [(set GR32:$R1, (z_extract_access access_reg:$R2))]>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001204
1205// Find leftmost one, AKA count leading zeros. The instruction actually
1206// returns a pair of GR64s, the first giving the number of leading zeros
1207// and the second giving a copy of the source with the leftmost one bit
1208// cleared. We only use the first result here.
Richard Sandiford14a44492013-05-22 13:38:45 +00001209let Defs = [CC] in {
Richard Sandiforded1fab62013-07-03 10:10:02 +00001210 def FLOGR : UnaryRRE<"flog", 0xB983, null_frag, GR128, GR64>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001211}
1212def : Pat<(ctlz GR64:$src),
Richard Sandiford87a44362013-09-30 10:28:35 +00001213 (EXTRACT_SUBREG (FLOGR GR64:$src), subreg_h64)>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001214
1215// Use subregs to populate the "don't care" bits in a 32-bit to 64-bit anyext.
1216def : Pat<(i64 (anyext GR32:$src)),
Richard Sandiford87a44362013-09-30 10:28:35 +00001217 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, subreg_l32)>;
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001218
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001219// Extend GR32s and GR64s to GR128s.
1220let usesCustomInserter = 1 in {
1221 def AEXT128_64 : Pseudo<(outs GR128:$dst), (ins GR64:$src), []>;
1222 def ZEXT128_32 : Pseudo<(outs GR128:$dst), (ins GR32:$src), []>;
1223 def ZEXT128_64 : Pseudo<(outs GR128:$dst), (ins GR64:$src), []>;
1224}
1225
Richard Sandiford0dec06a2013-08-16 11:41:43 +00001226// Search a block of memory for a character.
Richard Sandiford7789b082013-09-30 08:48:38 +00001227let mayLoad = 1, Defs = [CC], Uses = [R0L] in
Richard Sandiford0dec06a2013-08-16 11:41:43 +00001228 defm SRST : StringRRE<"srst", 0xb25e, z_search_string>;
1229
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001230//===----------------------------------------------------------------------===//
1231// Peepholes.
1232//===----------------------------------------------------------------------===//
1233
1234// Use AL* for GR64 additions of unsigned 32-bit values.
1235defm : ZXB<add, GR64, ALGFR>;
1236def : Pat<(add GR64:$src1, imm64zx32:$src2),
1237 (ALGFI GR64:$src1, imm64zx32:$src2)>;
Richard Sandiford109a7c62013-09-16 09:03:10 +00001238def : Pat<(add GR64:$src1, (azextloadi32 bdxaddr20only:$addr)),
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001239 (ALGF GR64:$src1, bdxaddr20only:$addr)>;
1240
1241// Use SL* for GR64 subtractions of unsigned 32-bit values.
1242defm : ZXB<sub, GR64, SLGFR>;
1243def : Pat<(add GR64:$src1, imm64zx32n:$src2),
1244 (SLGFI GR64:$src1, imm64zx32n:$src2)>;
Richard Sandiford109a7c62013-09-16 09:03:10 +00001245def : Pat<(sub GR64:$src1, (azextloadi32 bdxaddr20only:$addr)),
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001246 (SLGF GR64:$src1, bdxaddr20only:$addr)>;
Richard Sandiford6d4bd282013-07-12 09:17:10 +00001247
1248// Optimize sign-extended 1/0 selects to -1/0 selects. This is important
1249// for vector legalization.
Richard Sandiford3d768e32013-07-31 12:30:20 +00001250def : Pat<(sra (shl (i32 (z_select_ccmask 1, 0, uimm8zx4:$valid, uimm8zx4:$cc)),
1251 (i32 31)),
1252 (i32 31)),
1253 (Select32 (LHI -1), (LHI 0), uimm8zx4:$valid, uimm8zx4:$cc)>;
1254def : Pat<(sra (shl (i64 (anyext (i32 (z_select_ccmask 1, 0, uimm8zx4:$valid,
1255 uimm8zx4:$cc)))),
Richard Sandiford6d4bd282013-07-12 09:17:10 +00001256 (i32 63)),
1257 (i32 63)),
Richard Sandiford3d768e32013-07-31 12:30:20 +00001258 (Select64 (LGHI -1), (LGHI 0), uimm8zx4:$valid, uimm8zx4:$cc)>;
Richard Sandiford178273a2013-09-05 10:36:45 +00001259
1260// Peepholes for turning scalar operations into block operations.
1261defm : BlockLoadStore<anyextloadi8, i32, MVCSequence, NCSequence, OCSequence,
1262 XCSequence, 1>;
1263defm : BlockLoadStore<anyextloadi16, i32, MVCSequence, NCSequence, OCSequence,
1264 XCSequence, 2>;
1265defm : BlockLoadStore<load, i32, MVCSequence, NCSequence, OCSequence,
1266 XCSequence, 4>;
1267defm : BlockLoadStore<anyextloadi8, i64, MVCSequence, NCSequence,
1268 OCSequence, XCSequence, 1>;
1269defm : BlockLoadStore<anyextloadi16, i64, MVCSequence, NCSequence, OCSequence,
1270 XCSequence, 2>;
1271defm : BlockLoadStore<anyextloadi32, i64, MVCSequence, NCSequence, OCSequence,
1272 XCSequence, 4>;
1273defm : BlockLoadStore<load, i64, MVCSequence, NCSequence, OCSequence,
1274 XCSequence, 8>;