Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck %s |
| 2 | |
| 3 | ; CHECK-LABEL: {{^}}test_kill_depth_0_imm_pos: |
| 4 | ; CHECK-NEXT: ; BB#0: |
| 5 | ; CHECK-NEXT: s_endpgm |
| 6 | define amdgpu_ps void @test_kill_depth_0_imm_pos() #0 { |
| 7 | call void @llvm.AMDGPU.kill(float 0.0) |
| 8 | ret void |
| 9 | } |
| 10 | |
| 11 | ; CHECK-LABEL: {{^}}test_kill_depth_0_imm_neg: |
| 12 | ; CHECK-NEXT: ; BB#0: |
| 13 | ; CHECK-NEXT: s_mov_b64 exec, 0 |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 14 | ; CHECK-NEXT: ; BB#1: |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 15 | ; CHECK-NEXT: s_endpgm |
| 16 | define amdgpu_ps void @test_kill_depth_0_imm_neg() #0 { |
| 17 | call void @llvm.AMDGPU.kill(float -0.0) |
| 18 | ret void |
| 19 | } |
| 20 | |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 21 | ; FIXME: Ideally only one would be emitted |
| 22 | ; CHECK-LABEL: {{^}}test_kill_depth_0_imm_neg_x2: |
| 23 | ; CHECK-NEXT: ; BB#0: |
| 24 | ; CHECK-NEXT: s_mov_b64 exec, 0 |
| 25 | ; CHECK-NEXT: ; BB#1: |
| 26 | ; CHECK-NEXT: s_mov_b64 exec, 0 |
| 27 | ; CHECK-NEXT: ; BB#2: |
| 28 | ; CHECK-NEXT: s_endpgm |
| 29 | define amdgpu_ps void @test_kill_depth_0_imm_neg_x2() #0 { |
| 30 | call void @llvm.AMDGPU.kill(float -0.0) |
| 31 | call void @llvm.AMDGPU.kill(float -1.0) |
| 32 | ret void |
| 33 | } |
| 34 | |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 35 | ; CHECK-LABEL: {{^}}test_kill_depth_var: |
| 36 | ; CHECK-NEXT: ; BB#0: |
| 37 | ; CHECK-NEXT: v_cmpx_le_f32_e32 vcc, 0, v0 |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 38 | ; CHECK-NEXT: ; BB#1: |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 39 | ; CHECK-NEXT: s_endpgm |
| 40 | define amdgpu_ps void @test_kill_depth_var(float %x) #0 { |
| 41 | call void @llvm.AMDGPU.kill(float %x) |
| 42 | ret void |
| 43 | } |
| 44 | |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 45 | ; FIXME: Ideally only one would be emitted |
| 46 | ; CHECK-LABEL: {{^}}test_kill_depth_var_x2_same: |
| 47 | ; CHECK-NEXT: ; BB#0: |
| 48 | ; CHECK-NEXT: v_cmpx_le_f32_e32 vcc, 0, v0 |
| 49 | ; CHECK-NEXT: ; BB#1: |
| 50 | ; CHECK-NEXT: v_cmpx_le_f32_e32 vcc, 0, v0 |
| 51 | ; CHECK-NEXT: ; BB#2: |
| 52 | ; CHECK-NEXT: s_endpgm |
| 53 | define amdgpu_ps void @test_kill_depth_var_x2_same(float %x) #0 { |
| 54 | call void @llvm.AMDGPU.kill(float %x) |
| 55 | call void @llvm.AMDGPU.kill(float %x) |
| 56 | ret void |
| 57 | } |
| 58 | |
| 59 | ; CHECK-LABEL: {{^}}test_kill_depth_var_x2: |
| 60 | ; CHECK-NEXT: ; BB#0: |
| 61 | ; CHECK-NEXT: v_cmpx_le_f32_e32 vcc, 0, v0 |
| 62 | ; CHECK-NEXT: ; BB#1: |
| 63 | ; CHECK-NEXT: v_cmpx_le_f32_e32 vcc, 0, v1 |
| 64 | ; CHECK-NEXT: ; BB#2: |
| 65 | ; CHECK-NEXT: s_endpgm |
| 66 | define amdgpu_ps void @test_kill_depth_var_x2(float %x, float %y) #0 { |
| 67 | call void @llvm.AMDGPU.kill(float %x) |
| 68 | call void @llvm.AMDGPU.kill(float %y) |
| 69 | ret void |
| 70 | } |
| 71 | |
| 72 | ; CHECK-LABEL: {{^}}test_kill_depth_var_x2_instructions: |
| 73 | ; CHECK-NEXT: ; BB#0: |
| 74 | ; CHECK-NEXT: v_cmpx_le_f32_e32 vcc, 0, v0 |
| 75 | ; CHECK-NEXT: ; BB#1: |
| 76 | ; CHECK: v_mov_b32_e64 v7, -1 |
| 77 | ; CHECK: v_cmpx_le_f32_e32 vcc, 0, v7 |
| 78 | ; CHECK-NEXT: ; BB#2: |
| 79 | ; CHECK-NEXT: s_endpgm |
| 80 | define amdgpu_ps void @test_kill_depth_var_x2_instructions(float %x) #0 { |
| 81 | call void @llvm.AMDGPU.kill(float %x) |
| 82 | %y = call float asm sideeffect "v_mov_b32_e64 v7, -1", "={VGPR7}"() |
| 83 | call void @llvm.AMDGPU.kill(float %y) |
| 84 | ret void |
| 85 | } |
| 86 | |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 87 | ; FIXME: why does the skip depend on the asm length in the same block? |
| 88 | |
| 89 | ; CHECK-LABEL: {{^}}test_kill_control_flow: |
Matt Arsenault | 5d8eb25 | 2016-09-30 01:50:20 +0000 | [diff] [blame] | 90 | ; CHECK: s_cmp_lg_u32 s{{[0-9]+}}, 0 |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 91 | ; CHECK: s_cbranch_scc1 [[RETURN_BB:BB[0-9]+_[0-9]+]] |
| 92 | |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 93 | ; CHECK-NEXT: ; BB#1: |
| 94 | ; CHECK: v_mov_b32_e64 v7, -1 |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 95 | ; CHECK: v_nop_e64 |
| 96 | ; CHECK: v_nop_e64 |
| 97 | ; CHECK: v_nop_e64 |
| 98 | ; CHECK: v_nop_e64 |
| 99 | ; CHECK: v_nop_e64 |
| 100 | ; CHECK: v_nop_e64 |
| 101 | ; CHECK: v_nop_e64 |
| 102 | ; CHECK: v_nop_e64 |
| 103 | ; CHECK: v_nop_e64 |
| 104 | ; CHECK: v_nop_e64 |
| 105 | |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 106 | ; CHECK: v_cmpx_le_f32_e32 vcc, 0, v7 |
| 107 | ; CHECK-NEXT: s_cbranch_execnz [[SPLIT_BB:BB[0-9]+_[0-9]+]] |
Matt Arsenault | 6bc43d8 | 2016-10-06 16:20:41 +0000 | [diff] [blame] | 108 | ; CHECK-NEXT: ; BB#2: |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame^] | 109 | ; CHECK-NEXT: exp null off, off, off, off done vm |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 110 | ; CHECK-NEXT: s_endpgm |
| 111 | |
| 112 | ; CHECK-NEXT: {{^}}[[SPLIT_BB]]: |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 113 | ; CHECK-NEXT: s_endpgm |
| 114 | define amdgpu_ps void @test_kill_control_flow(i32 inreg %arg) #0 { |
| 115 | entry: |
| 116 | %cmp = icmp eq i32 %arg, 0 |
| 117 | br i1 %cmp, label %bb, label %exit |
| 118 | |
| 119 | bb: |
| 120 | %var = call float asm sideeffect " |
| 121 | v_mov_b32_e64 v7, -1 |
| 122 | v_nop_e64 |
| 123 | v_nop_e64 |
| 124 | v_nop_e64 |
| 125 | v_nop_e64 |
| 126 | v_nop_e64 |
| 127 | v_nop_e64 |
| 128 | v_nop_e64 |
| 129 | v_nop_e64 |
| 130 | v_nop_e64 |
| 131 | v_nop_e64", "={VGPR7}"() |
| 132 | call void @llvm.AMDGPU.kill(float %var) |
| 133 | br label %exit |
| 134 | |
| 135 | exit: |
| 136 | ret void |
| 137 | } |
| 138 | |
| 139 | ; CHECK-LABEL: {{^}}test_kill_control_flow_remainder: |
Matt Arsenault | 5d8eb25 | 2016-09-30 01:50:20 +0000 | [diff] [blame] | 140 | ; CHECK: s_cmp_lg_u32 s{{[0-9]+}}, 0 |
Matthias Braun | 325cd2c | 2016-11-11 01:34:21 +0000 | [diff] [blame] | 141 | ; CHECK-NEXT: v_mov_b32_e32 v{{[0-9]+}}, 0 |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 142 | ; CHECK-NEXT: s_cbranch_scc1 [[RETURN_BB:BB[0-9]+_[0-9]+]] |
| 143 | |
| 144 | ; CHECK-NEXT: ; BB#1: ; %bb |
| 145 | ; CHECK: v_mov_b32_e64 v7, -1 |
| 146 | ; CHECK: v_nop_e64 |
| 147 | ; CHECK: v_nop_e64 |
| 148 | ; CHECK: v_nop_e64 |
| 149 | ; CHECK: v_nop_e64 |
| 150 | ; CHECK: v_nop_e64 |
| 151 | ; CHECK: v_nop_e64 |
| 152 | ; CHECK: v_nop_e64 |
| 153 | ; CHECK: v_nop_e64 |
| 154 | ; CHECK: ;;#ASMEND |
| 155 | ; CHECK: v_mov_b32_e64 v8, -1 |
| 156 | ; CHECK: ;;#ASMEND |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 157 | ; CHECK: v_cmpx_le_f32_e32 vcc, 0, v7 |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 158 | ; CHECK-NEXT: s_cbranch_execnz [[SPLIT_BB:BB[0-9]+_[0-9]+]] |
| 159 | |
Matt Arsenault | 6bc43d8 | 2016-10-06 16:20:41 +0000 | [diff] [blame] | 160 | ; CHECK-NEXT: ; BB#2: |
Matt Arsenault | 8a63cb9 | 2016-12-05 20:31:49 +0000 | [diff] [blame^] | 161 | ; CHECK-NEXT: exp null off, off, off, off done vm |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 162 | ; CHECK-NEXT: s_endpgm |
| 163 | |
| 164 | ; CHECK-NEXT: {{^}}[[SPLIT_BB]]: |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 165 | ; CHECK: buffer_store_dword v8 |
| 166 | ; CHECK: v_mov_b32_e64 v9, -2 |
| 167 | |
| 168 | ; CHECK: {{^}}BB{{[0-9]+_[0-9]+}}: |
| 169 | ; CHECK: buffer_store_dword v9 |
| 170 | ; CHECK-NEXT: s_endpgm |
| 171 | define amdgpu_ps void @test_kill_control_flow_remainder(i32 inreg %arg) #0 { |
| 172 | entry: |
| 173 | %cmp = icmp eq i32 %arg, 0 |
| 174 | br i1 %cmp, label %bb, label %exit |
| 175 | |
| 176 | bb: |
| 177 | %var = call float asm sideeffect " |
| 178 | v_mov_b32_e64 v7, -1 |
| 179 | v_nop_e64 |
| 180 | v_nop_e64 |
| 181 | v_nop_e64 |
| 182 | v_nop_e64 |
| 183 | v_nop_e64 |
| 184 | v_nop_e64 |
| 185 | v_nop_e64 |
| 186 | v_nop_e64 |
| 187 | v_nop_e64 |
| 188 | v_nop_e64 |
| 189 | v_nop_e64", "={VGPR7}"() |
| 190 | %live.across = call float asm sideeffect "v_mov_b32_e64 v8, -1", "={VGPR8}"() |
| 191 | call void @llvm.AMDGPU.kill(float %var) |
| 192 | store volatile float %live.across, float addrspace(1)* undef |
| 193 | %live.out = call float asm sideeffect "v_mov_b32_e64 v9, -2", "={VGPR9}"() |
| 194 | br label %exit |
| 195 | |
| 196 | exit: |
| 197 | %phi = phi float [ 0.0, %entry ], [ %live.out, %bb ] |
| 198 | store float %phi, float addrspace(1)* undef |
| 199 | ret void |
| 200 | } |
| 201 | |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 202 | ; CHECK-LABEL: {{^}}test_kill_divergent_loop: |
Matt Arsenault | 5d8eb25 | 2016-09-30 01:50:20 +0000 | [diff] [blame] | 203 | ; CHECK: v_cmp_eq_u32_e32 vcc, 0, v0 |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 204 | ; CHECK-NEXT: s_and_saveexec_b64 [[SAVEEXEC:s\[[0-9]+:[0-9]+\]]], vcc |
| 205 | ; CHECK-NEXT: s_xor_b64 [[SAVEEXEC]], exec, [[SAVEEXEC]] |
Matt Arsenault | 57431c9 | 2016-08-10 19:11:42 +0000 | [diff] [blame] | 206 | ; CHECK-NEXT: ; mask branch [[EXIT:BB[0-9]+_[0-9]+]] |
| 207 | ; CHECK-NEXT: s_cbranch_execz [[EXIT]] |
| 208 | |
| 209 | ; CHECK: {{BB[0-9]+_[0-9]+}}: ; %bb.preheader |
| 210 | ; CHECK: s_mov_b32 |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 211 | |
| 212 | ; CHECK: [[LOOP_BB:BB[0-9]+_[0-9]+]]: |
| 213 | |
| 214 | ; CHECK: v_mov_b32_e64 v7, -1 |
| 215 | ; CHECK: v_nop_e64 |
| 216 | ; CHECK: v_cmpx_le_f32_e32 vcc, 0, v7 |
| 217 | |
| 218 | ; CHECK-NEXT: ; BB#3: |
| 219 | ; CHECK: buffer_load_dword [[LOAD:v[0-9]+]] |
Matt Arsenault | 5d8eb25 | 2016-09-30 01:50:20 +0000 | [diff] [blame] | 220 | ; CHECK: v_cmp_eq_u32_e32 vcc, 0, [[LOAD]] |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 221 | ; CHECK-NEXT: s_and_b64 vcc, exec, vcc |
| 222 | ; CHECK-NEXT: s_cbranch_vccnz [[LOOP_BB]] |
| 223 | |
| 224 | ; CHECK-NEXT: {{^}}[[EXIT]]: |
| 225 | ; CHECK: s_or_b64 exec, exec, [[SAVEEXEC]] |
| 226 | ; CHECK: buffer_store_dword |
| 227 | ; CHECK: s_endpgm |
| 228 | define amdgpu_ps void @test_kill_divergent_loop(i32 %arg) #0 { |
| 229 | entry: |
| 230 | %cmp = icmp eq i32 %arg, 0 |
| 231 | br i1 %cmp, label %bb, label %exit |
| 232 | |
| 233 | bb: |
| 234 | %var = call float asm sideeffect " |
| 235 | v_mov_b32_e64 v7, -1 |
| 236 | v_nop_e64 |
| 237 | v_nop_e64 |
| 238 | v_nop_e64 |
| 239 | v_nop_e64 |
| 240 | v_nop_e64 |
| 241 | v_nop_e64 |
| 242 | v_nop_e64 |
| 243 | v_nop_e64 |
| 244 | v_nop_e64 |
| 245 | v_nop_e64", "={VGPR7}"() |
| 246 | call void @llvm.AMDGPU.kill(float %var) |
| 247 | %vgpr = load volatile i32, i32 addrspace(1)* undef |
| 248 | %loop.cond = icmp eq i32 %vgpr, 0 |
| 249 | br i1 %loop.cond, label %bb, label %exit |
| 250 | |
| 251 | exit: |
| 252 | store volatile i32 8, i32 addrspace(1)* undef |
| 253 | ret void |
| 254 | } |
| 255 | |
Matt Arsenault | 83ab049 | 2016-07-15 00:58:09 +0000 | [diff] [blame] | 256 | ; bug 28550 |
| 257 | ; CHECK-LABEL: {{^}}phi_use_def_before_kill: |
| 258 | ; CHECK: v_cndmask_b32_e64 [[PHIREG:v[0-9]+]], 0, -1.0, |
| 259 | ; CHECK: v_cmpx_le_f32_e32 vcc, 0, |
| 260 | ; CHECK-NEXT: s_cbranch_execnz [[BB4:BB[0-9]+_[0-9]+]] |
| 261 | |
| 262 | ; CHECK: exp |
| 263 | ; CHECK-NEXT: s_endpgm |
| 264 | |
| 265 | ; CHECK: [[KILLBB:BB[0-9]+_[0-9]+]]: |
Matt Arsenault | 83ab049 | 2016-07-15 00:58:09 +0000 | [diff] [blame] | 266 | ; CHECK-NEXT: s_cbranch_vccz [[PHIBB:BB[0-9]+_[0-9]+]] |
| 267 | |
| 268 | ; CHECK: [[PHIBB]]: |
| 269 | ; CHECK: v_cmp_eq_f32_e32 vcc, 0, [[PHIREG]] |
Matt Arsenault | f530e8b | 2016-11-07 19:09:33 +0000 | [diff] [blame] | 270 | ; CHECK-NEXT: s_cbranch_vccz [[ENDBB:BB[0-9]+_[0-9]+]] |
Matt Arsenault | 83ab049 | 2016-07-15 00:58:09 +0000 | [diff] [blame] | 271 | |
Matt Arsenault | 6bc43d8 | 2016-10-06 16:20:41 +0000 | [diff] [blame] | 272 | ; CHECK: ; %bb10 |
Matt Arsenault | 83ab049 | 2016-07-15 00:58:09 +0000 | [diff] [blame] | 273 | ; CHECK: v_mov_b32_e32 v{{[0-9]+}}, 9 |
| 274 | ; CHECK: buffer_store_dword |
| 275 | |
| 276 | ; CHECK: [[ENDBB]]: |
| 277 | ; CHECK-NEXT: s_endpgm |
| 278 | define amdgpu_ps void @phi_use_def_before_kill() #0 { |
| 279 | bb: |
| 280 | %tmp = fadd float undef, 1.000000e+00 |
| 281 | %tmp1 = fcmp olt float 0.000000e+00, %tmp |
| 282 | %tmp2 = select i1 %tmp1, float -1.000000e+00, float 0.000000e+00 |
| 283 | call void @llvm.AMDGPU.kill(float %tmp2) |
| 284 | br i1 undef, label %phibb, label %bb8 |
| 285 | |
| 286 | phibb: |
| 287 | %tmp5 = phi float [ %tmp2, %bb ], [ 4.0, %bb8 ] |
| 288 | %tmp6 = fcmp oeq float %tmp5, 0.000000e+00 |
| 289 | br i1 %tmp6, label %bb10, label %end |
| 290 | |
| 291 | bb8: |
| 292 | store volatile i32 8, i32 addrspace(1)* undef |
| 293 | br label %phibb |
| 294 | |
| 295 | bb10: |
| 296 | store volatile i32 9, i32 addrspace(1)* undef |
| 297 | br label %end |
| 298 | |
| 299 | end: |
| 300 | ret void |
| 301 | } |
Matt Arsenault | 786724a | 2016-07-12 21:41:32 +0000 | [diff] [blame] | 302 | |
Matt Arsenault | fa5a86a | 2016-07-15 00:58:13 +0000 | [diff] [blame] | 303 | ; CHECK-LABEL: {{^}}no_skip_no_successors: |
Matt Arsenault | bbb47da | 2016-09-08 17:19:29 +0000 | [diff] [blame] | 304 | ; CHECK: v_cmp_nge_f32 |
Matt Arsenault | f530e8b | 2016-11-07 19:09:33 +0000 | [diff] [blame] | 305 | ; CHECK-NEXT: s_cbranch_vccz [[SKIPKILL:BB[0-9]+_[0-9]+]] |
Matt Arsenault | fa5a86a | 2016-07-15 00:58:13 +0000 | [diff] [blame] | 306 | |
Matt Arsenault | 6bc43d8 | 2016-10-06 16:20:41 +0000 | [diff] [blame] | 307 | ; CHECK: ; %bb6 |
Matt Arsenault | fa5a86a | 2016-07-15 00:58:13 +0000 | [diff] [blame] | 308 | ; CHECK: s_mov_b64 exec, 0 |
| 309 | |
| 310 | ; CHECK: [[SKIPKILL]]: |
| 311 | ; CHECK: v_cmp_nge_f32 |
Matt Arsenault | f530e8b | 2016-11-07 19:09:33 +0000 | [diff] [blame] | 312 | ; CHECK-NEXT: s_cbranch_vccz [[UNREACHABLE:BB[0-9]+_[0-9]+]] |
Matt Arsenault | fa5a86a | 2016-07-15 00:58:13 +0000 | [diff] [blame] | 313 | |
| 314 | ; CHECK: [[UNREACHABLE]]: |
| 315 | ; CHECK-NEXT: .Lfunc_end{{[0-9]+}} |
| 316 | define amdgpu_ps void @no_skip_no_successors(float inreg %arg, float inreg %arg1) #0 { |
| 317 | bb: |
| 318 | %tmp = fcmp ult float %arg1, 0.000000e+00 |
| 319 | %tmp2 = fcmp ult float %arg, 0x3FCF5C2900000000 |
| 320 | br i1 %tmp, label %bb6, label %bb3 |
| 321 | |
| 322 | bb3: ; preds = %bb |
| 323 | br i1 %tmp2, label %bb5, label %bb4 |
| 324 | |
| 325 | bb4: ; preds = %bb3 |
| 326 | br i1 true, label %bb5, label %bb7 |
| 327 | |
| 328 | bb5: ; preds = %bb4, %bb3 |
| 329 | unreachable |
| 330 | |
| 331 | bb6: ; preds = %bb |
| 332 | call void @llvm.AMDGPU.kill(float -1.000000e+00) |
| 333 | unreachable |
| 334 | |
| 335 | bb7: ; preds = %bb4 |
| 336 | ret void |
| 337 | } |
| 338 | |
Matt Arsenault | b91805e | 2016-07-15 00:58:15 +0000 | [diff] [blame] | 339 | ; CHECK-LABEL: {{^}}if_after_kill_block: |
| 340 | ; CHECK: ; BB#0: |
| 341 | ; CHECK: s_and_saveexec_b64 |
| 342 | ; CHECK: s_xor_b64 |
| 343 | ; CHECK-NEXT: mask branch [[BB4:BB[0-9]+_[0-9]+]] |
| 344 | |
| 345 | ; CHECK: v_cmpx_le_f32_e32 vcc, 0, |
| 346 | ; CHECK: [[BB4]]: |
| 347 | ; CHECK: s_or_b64 exec, exec |
| 348 | ; CHECK: image_sample_c |
| 349 | |
| 350 | ; CHECK: v_cmp_neq_f32_e32 vcc, 0, |
Matt Arsenault | b91805e | 2016-07-15 00:58:15 +0000 | [diff] [blame] | 351 | ; CHECK: s_and_saveexec_b64 s{{\[[0-9]+:[0-9]+\]}}, vcc |
| 352 | ; CHECK: s_xor_b64 s{{\[[0-9]+:[0-9]+\]}}, exec |
| 353 | ; CHECK: mask branch [[END:BB[0-9]+_[0-9]+]] |
| 354 | ; CHECK-NOT: branch |
| 355 | |
Matt Arsenault | 57431c9 | 2016-08-10 19:11:42 +0000 | [diff] [blame] | 356 | ; CHECK: BB{{[0-9]+_[0-9]+}}: ; %bb8 |
Matt Arsenault | b91805e | 2016-07-15 00:58:15 +0000 | [diff] [blame] | 357 | ; CHECK: buffer_store_dword |
| 358 | |
| 359 | ; CHECK: [[END]]: |
| 360 | ; CHECK: s_or_b64 exec, exec |
| 361 | ; CHECK: s_endpgm |
| 362 | define amdgpu_ps void @if_after_kill_block(float %arg, float %arg1, <4 x i32> %arg2) #0 { |
| 363 | bb: |
| 364 | %tmp = fcmp ult float %arg1, 0.000000e+00 |
| 365 | br i1 %tmp, label %bb3, label %bb4 |
| 366 | |
| 367 | bb3: ; preds = %bb |
| 368 | call void @llvm.AMDGPU.kill(float %arg) |
| 369 | br label %bb4 |
| 370 | |
| 371 | bb4: ; preds = %bb3, %bb |
| 372 | %tmp5 = call <4 x float> @llvm.SI.image.sample.c.v4i32(<4 x i32> %arg2, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0) |
| 373 | %tmp6 = extractelement <4 x float> %tmp5, i32 0 |
| 374 | %tmp7 = fcmp une float %tmp6, 0.000000e+00 |
| 375 | br i1 %tmp7, label %bb8, label %bb9 |
| 376 | |
| 377 | bb8: ; preds = %bb9, %bb4 |
| 378 | store volatile i32 9, i32 addrspace(1)* undef |
| 379 | ret void |
| 380 | |
| 381 | bb9: ; preds = %bb4 |
| 382 | ret void |
| 383 | } |
| 384 | |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 385 | declare void @llvm.AMDGPU.kill(float) #0 |
Matt Arsenault | b91805e | 2016-07-15 00:58:15 +0000 | [diff] [blame] | 386 | declare <4 x float> @llvm.SI.image.sample.c.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #1 |
Nicolai Haehnle | 8a482b3 | 2016-08-02 19:31:14 +0000 | [diff] [blame] | 387 | declare void @llvm.amdgcn.buffer.store.f32(float, <4 x i32>, i32, i32, i1, i1) nounwind |
Matt Arsenault | 657f871 | 2016-07-12 19:01:23 +0000 | [diff] [blame] | 388 | |
| 389 | attributes #0 = { nounwind } |
Matt Arsenault | 57431c9 | 2016-08-10 19:11:42 +0000 | [diff] [blame] | 390 | attributes #1 = { nounwind readnone } |