blob: 79818ec0bfbc7baa2317626a30bb3411fd94c5ec [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsMCCodeEmitter.cpp - Convert Mips Code to Machine Code ---------===//
Akira Hatanaka750ecec2011-09-30 20:40:03 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the MipsMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13//
14#define DEBUG_TYPE "mccodeemitter"
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000015#include "MCTargetDesc/MipsBaseInfo.h"
16#include "MCTargetDesc/MipsFixupKinds.h"
17#include "MCTargetDesc/MipsMCTargetDesc.h"
18#include "llvm/ADT/APFloat.h"
19#include "llvm/ADT/Statistic.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000020#include "llvm/MC/MCCodeEmitter.h"
Akira Hatanaka5d6faed2012-12-10 20:04:40 +000021#include "llvm/MC/MCContext.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000022#include "llvm/MC/MCExpr.h"
23#include "llvm/MC/MCInst.h"
24#include "llvm/MC/MCInstrInfo.h"
25#include "llvm/MC/MCRegisterInfo.h"
26#include "llvm/MC/MCSubtargetInfo.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000027#include "llvm/Support/raw_ostream.h"
Akira Hatanaka750ecec2011-09-30 20:40:03 +000028
Akira Hatanakabe6a8182013-04-19 19:03:11 +000029#define GET_INSTRMAP_INFO
30#include "MipsGenInstrInfo.inc"
31
Akira Hatanaka750ecec2011-09-30 20:40:03 +000032using namespace llvm;
33
34namespace {
35class MipsMCCodeEmitter : public MCCodeEmitter {
Craig Topper2ed23ce2012-09-15 17:08:51 +000036 MipsMCCodeEmitter(const MipsMCCodeEmitter &) LLVM_DELETED_FUNCTION;
37 void operator=(const MipsMCCodeEmitter &) LLVM_DELETED_FUNCTION;
Akira Hatanaka750ecec2011-09-30 20:40:03 +000038 const MCInstrInfo &MCII;
Akira Hatanaka5d6faed2012-12-10 20:04:40 +000039 MCContext &Ctx;
Akira Hatanakabe6a8182013-04-19 19:03:11 +000040 const MCSubtargetInfo &STI;
Akira Hatanaka1ee768d2012-03-01 01:53:15 +000041 bool IsLittleEndian;
Jack Carter7bd3c7d2013-08-08 23:30:40 +000042 bool IsMicroMips;
Akira Hatanaka750ecec2011-09-30 20:40:03 +000043
44public:
Jack Carterab3cb422013-02-19 22:04:37 +000045 MipsMCCodeEmitter(const MCInstrInfo &mcii, MCContext &Ctx_,
46 const MCSubtargetInfo &sti, bool IsLittle) :
Jack Carter7bd3c7d2013-08-08 23:30:40 +000047 MCII(mcii), Ctx(Ctx_), STI (sti), IsLittleEndian(IsLittle) {
48 IsMicroMips = STI.getFeatureBits() & Mips::FeatureMicroMips;
49 }
Akira Hatanaka750ecec2011-09-30 20:40:03 +000050
51 ~MipsMCCodeEmitter() {}
52
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000053 void EmitByte(unsigned char C, raw_ostream &OS) const {
54 OS << (char)C;
Akira Hatanaka750ecec2011-09-30 20:40:03 +000055 }
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000056
57 void EmitInstruction(uint64_t Val, unsigned Size, raw_ostream &OS) const {
58 // Output the instruction encoding in little endian byte order.
Jack Carter7bd3c7d2013-08-08 23:30:40 +000059 // Little-endian byte ordering:
60 // mips32r2: 4 | 3 | 2 | 1
61 // microMIPS: 2 | 1 | 4 | 3
62 if (IsLittleEndian && Size == 4 && IsMicroMips) {
63 EmitInstruction(Val>>16, 2, OS);
64 EmitInstruction(Val, 2, OS);
65 } else {
66 for (unsigned i = 0; i < Size; ++i) {
67 unsigned Shift = IsLittleEndian ? i * 8 : (Size - 1 - i) * 8;
68 EmitByte((Val >> Shift) & 0xff, OS);
69 }
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000070 }
71 }
72
73 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
74 SmallVectorImpl<MCFixup> &Fixups) const;
75
76 // getBinaryCodeForInstr - TableGen'erated function for getting the
77 // binary encoding for an instruction.
Owen Andersond845d9d2012-01-24 18:37:29 +000078 uint64_t getBinaryCodeForInstr(const MCInst &MI,
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000079 SmallVectorImpl<MCFixup> &Fixups) const;
80
81 // getBranchJumpOpValue - Return binary encoding of the jump
82 // target operand. If the machine operand requires relocation,
83 // record the relocation and return zero.
84 unsigned getJumpTargetOpValue(const MCInst &MI, unsigned OpNo,
85 SmallVectorImpl<MCFixup> &Fixups) const;
86
Zoran Jovanovic507e0842013-10-29 16:38:59 +000087 // getBranchJumpOpValueMM - Return binary encoding of the microMIPS jump
88 // target operand. If the machine operand requires relocation,
89 // record the relocation and return zero.
90 unsigned getJumpTargetOpValueMM(const MCInst &MI, unsigned OpNo,
91 SmallVectorImpl<MCFixup> &Fixups) const;
92
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000093 // getBranchTargetOpValue - Return binary encoding of the branch
94 // target operand. If the machine operand requires relocation,
95 // record the relocation and return zero.
96 unsigned getBranchTargetOpValue(const MCInst &MI, unsigned OpNo,
97 SmallVectorImpl<MCFixup> &Fixups) const;
98
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +000099 // getBranchTargetOpValue - Return binary encoding of the microMIPS branch
100 // target operand. If the machine operand requires relocation,
101 // record the relocation and return zero.
102 unsigned getBranchTargetOpValueMM(const MCInst &MI, unsigned OpNo,
103 SmallVectorImpl<MCFixup> &Fixups) const;
104
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000105 // getMachineOpValue - Return binary encoding of operand. If the machin
106 // operand requires relocation, record the relocation and return zero.
107 unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
108 SmallVectorImpl<MCFixup> &Fixups) const;
109
110 unsigned getMemEncoding(const MCInst &MI, unsigned OpNo,
111 SmallVectorImpl<MCFixup> &Fixups) const;
Jack Carter97700972013-08-13 20:19:16 +0000112 unsigned getMemEncodingMMImm12(const MCInst &MI, unsigned OpNo,
113 SmallVectorImpl<MCFixup> &Fixups) const;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000114 unsigned getSizeExtEncoding(const MCInst &MI, unsigned OpNo,
115 SmallVectorImpl<MCFixup> &Fixups) const;
116 unsigned getSizeInsEncoding(const MCInst &MI, unsigned OpNo,
117 SmallVectorImpl<MCFixup> &Fixups) const;
118
Jack Carterb5cf5902013-04-17 00:18:04 +0000119 unsigned
120 getExprOpValue(const MCExpr *Expr,SmallVectorImpl<MCFixup> &Fixups) const;
121
Akira Hatanaka750ecec2011-09-30 20:40:03 +0000122}; // class MipsMCCodeEmitter
123} // namespace
124
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000125MCCodeEmitter *llvm::createMipsMCCodeEmitterEB(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +0000126 const MCRegisterInfo &MRI,
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000127 const MCSubtargetInfo &STI,
128 MCContext &Ctx)
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000129{
Jack Carterab3cb422013-02-19 22:04:37 +0000130 return new MipsMCCodeEmitter(MCII, Ctx, STI, false);
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000131}
132
133MCCodeEmitter *llvm::createMipsMCCodeEmitterEL(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +0000134 const MCRegisterInfo &MRI,
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000135 const MCSubtargetInfo &STI,
136 MCContext &Ctx)
137{
Jack Carterab3cb422013-02-19 22:04:37 +0000138 return new MipsMCCodeEmitter(MCII, Ctx, STI, true);
Akira Hatanaka750ecec2011-09-30 20:40:03 +0000139}
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000140
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000141
142// If the D<shift> instruction has a shift amount that is greater
143// than 31 (checked in calling routine), lower it to a D<shift>32 instruction
144static void LowerLargeShift(MCInst& Inst) {
145
146 assert(Inst.getNumOperands() == 3 && "Invalid no. of operands for shift!");
147 assert(Inst.getOperand(2).isImm());
148
149 int64_t Shift = Inst.getOperand(2).getImm();
150 if (Shift <= 31)
151 return; // Do nothing
152 Shift -= 32;
153
154 // saminus32
155 Inst.getOperand(2).setImm(Shift);
156
157 switch (Inst.getOpcode()) {
158 default:
159 // Calling function is not synchronized
160 llvm_unreachable("Unexpected shift instruction");
161 case Mips::DSLL:
162 Inst.setOpcode(Mips::DSLL32);
163 return;
164 case Mips::DSRL:
165 Inst.setOpcode(Mips::DSRL32);
166 return;
167 case Mips::DSRA:
168 Inst.setOpcode(Mips::DSRA32);
169 return;
Akira Hatanaka6a3fe572013-09-07 00:18:01 +0000170 case Mips::DROTR:
171 Inst.setOpcode(Mips::DROTR32);
172 return;
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000173 }
174}
175
176// Pick a DEXT or DINS instruction variant based on the pos and size operands
177static void LowerDextDins(MCInst& InstIn) {
178 int Opcode = InstIn.getOpcode();
179
180 if (Opcode == Mips::DEXT)
181 assert(InstIn.getNumOperands() == 4 &&
182 "Invalid no. of machine operands for DEXT!");
183 else // Only DEXT and DINS are possible
184 assert(InstIn.getNumOperands() == 5 &&
185 "Invalid no. of machine operands for DINS!");
186
187 assert(InstIn.getOperand(2).isImm());
188 int64_t pos = InstIn.getOperand(2).getImm();
189 assert(InstIn.getOperand(3).isImm());
190 int64_t size = InstIn.getOperand(3).getImm();
191
192 if (size <= 32) {
193 if (pos < 32) // DEXT/DINS, do nothing
194 return;
195 // DEXTU/DINSU
196 InstIn.getOperand(2).setImm(pos - 32);
197 InstIn.setOpcode((Opcode == Mips::DEXT) ? Mips::DEXTU : Mips::DINSU);
198 return;
199 }
200 // DEXTM/DINSM
201 assert(pos < 32 && "DEXT/DINS cannot have both size and pos > 32");
202 InstIn.getOperand(3).setImm(size - 32);
203 InstIn.setOpcode((Opcode == Mips::DEXT) ? Mips::DEXTM : Mips::DINSM);
204 return;
205}
206
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000207/// EncodeInstruction - Emit the instruction.
Jack Carter4e07b95d2013-08-27 19:45:28 +0000208/// Size the instruction with Desc.getSize().
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000209void MipsMCCodeEmitter::
210EncodeInstruction(const MCInst &MI, raw_ostream &OS,
211 SmallVectorImpl<MCFixup> &Fixups) const
212{
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000213
214 // Non-pseudo instructions that get changed for direct object
215 // only based on operand values.
216 // If this list of instructions get much longer we will move
217 // the check to a function call. Until then, this is more efficient.
218 MCInst TmpInst = MI;
219 switch (MI.getOpcode()) {
220 // If shift amount is >= 32 it the inst needs to be lowered further
221 case Mips::DSLL:
222 case Mips::DSRL:
223 case Mips::DSRA:
Akira Hatanaka6a3fe572013-09-07 00:18:01 +0000224 case Mips::DROTR:
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000225 LowerLargeShift(TmpInst);
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000226 break;
227 // Double extract instruction is chosen by pos and size operands
228 case Mips::DEXT:
229 case Mips::DINS:
Rafael Espindolaf30f2cc2013-05-27 22:34:59 +0000230 LowerDextDins(TmpInst);
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000231 }
232
Jack Carter97700972013-08-13 20:19:16 +0000233 unsigned long N = Fixups.size();
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000234 uint32_t Binary = getBinaryCodeForInstr(TmpInst, Fixups);
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000235
236 // Check for unimplemented opcodes.
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000237 // Unfortunately in MIPS both NOP and SLL will come in with Binary == 0
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000238 // so we have to special check for them.
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000239 unsigned Opcode = TmpInst.getOpcode();
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000240 if ((Opcode != Mips::NOP) && (Opcode != Mips::SLL) && !Binary)
241 llvm_unreachable("unimplemented opcode in EncodeInstruction()");
242
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000243 if (STI.getFeatureBits() & Mips::FeatureMicroMips) {
244 int NewOpcode = Mips::Std2MicroMips (Opcode, Mips::Arch_micromips);
245 if (NewOpcode != -1) {
Jack Carter97700972013-08-13 20:19:16 +0000246 if (Fixups.size() > N)
247 Fixups.pop_back();
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000248 Opcode = NewOpcode;
249 TmpInst.setOpcode (NewOpcode);
250 Binary = getBinaryCodeForInstr(TmpInst, Fixups);
251 }
252 }
253
Jack Carteraa7aeaa2012-10-02 23:09:40 +0000254 const MCInstrDesc &Desc = MCII.get(TmpInst.getOpcode());
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000255
Jack Carter5b5559d2012-10-03 21:58:54 +0000256 // Get byte count of instruction
257 unsigned Size = Desc.getSize();
258 if (!Size)
259 llvm_unreachable("Desc.getSize() returns 0");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000260
261 EmitInstruction(Binary, Size, OS);
262}
263
264/// getBranchTargetOpValue - Return binary encoding of the branch
265/// target operand. If the machine operand requires relocation,
266/// record the relocation and return zero.
267unsigned MipsMCCodeEmitter::
268getBranchTargetOpValue(const MCInst &MI, unsigned OpNo,
269 SmallVectorImpl<MCFixup> &Fixups) const {
270
271 const MCOperand &MO = MI.getOperand(OpNo);
Jack Carter71e6a742012-09-06 00:43:26 +0000272
Jack Carter4f69a0f2013-03-22 00:29:10 +0000273 // If the destination is an immediate, divide by 4.
274 if (MO.isImm()) return MO.getImm() >> 2;
275
Jack Carter71e6a742012-09-06 00:43:26 +0000276 assert(MO.isExpr() &&
277 "getBranchTargetOpValue expects only expressions or immediates");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000278
279 const MCExpr *Expr = MO.getExpr();
280 Fixups.push_back(MCFixup::Create(0, Expr,
281 MCFixupKind(Mips::fixup_Mips_PC16)));
282 return 0;
283}
284
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000285/// getBranchTargetOpValue - Return binary encoding of the microMIPS branch
286/// target operand. If the machine operand requires relocation,
287/// record the relocation and return zero.
288unsigned MipsMCCodeEmitter::
289getBranchTargetOpValueMM(const MCInst &MI, unsigned OpNo,
290 SmallVectorImpl<MCFixup> &Fixups) const {
291
292 const MCOperand &MO = MI.getOperand(OpNo);
293
294 // If the destination is an immediate, divide by 2.
295 if (MO.isImm()) return MO.getImm() >> 1;
296
297 assert(MO.isExpr() &&
298 "getBranchTargetOpValueMM expects only expressions or immediates");
299
300 const MCExpr *Expr = MO.getExpr();
301 Fixups.push_back(MCFixup::Create(0, Expr,
302 MCFixupKind(Mips::
303 fixup_MICROMIPS_PC16_S1)));
304 return 0;
305}
306
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000307/// getJumpTargetOpValue - Return binary encoding of the jump
308/// target operand. If the machine operand requires relocation,
309/// record the relocation and return zero.
310unsigned MipsMCCodeEmitter::
311getJumpTargetOpValue(const MCInst &MI, unsigned OpNo,
312 SmallVectorImpl<MCFixup> &Fixups) const {
313
314 const MCOperand &MO = MI.getOperand(OpNo);
Jack Carter4f69a0f2013-03-22 00:29:10 +0000315 // If the destination is an immediate, divide by 4.
316 if (MO.isImm()) return MO.getImm()>>2;
317
Jack Carter71e6a742012-09-06 00:43:26 +0000318 assert(MO.isExpr() &&
319 "getJumpTargetOpValue expects only expressions or an immediate");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000320
321 const MCExpr *Expr = MO.getExpr();
322 Fixups.push_back(MCFixup::Create(0, Expr,
323 MCFixupKind(Mips::fixup_Mips_26)));
324 return 0;
325}
326
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000327unsigned MipsMCCodeEmitter::
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000328getJumpTargetOpValueMM(const MCInst &MI, unsigned OpNo,
329 SmallVectorImpl<MCFixup> &Fixups) const {
330
331 const MCOperand &MO = MI.getOperand(OpNo);
332 // If the destination is an immediate, divide by 2.
333 if (MO.isImm()) return MO.getImm() >> 1;
334
335 assert(MO.isExpr() &&
336 "getJumpTargetOpValueMM expects only expressions or an immediate");
337
338 const MCExpr *Expr = MO.getExpr();
339 Fixups.push_back(MCFixup::Create(0, Expr,
340 MCFixupKind(Mips::fixup_MICROMIPS_26_S1)));
341 return 0;
342}
343
344unsigned MipsMCCodeEmitter::
Jack Carterb5cf5902013-04-17 00:18:04 +0000345getExprOpValue(const MCExpr *Expr,SmallVectorImpl<MCFixup> &Fixups) const {
346 int64_t Res;
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000347
Jack Carterb5cf5902013-04-17 00:18:04 +0000348 if (Expr->EvaluateAsAbsolute(Res))
349 return Res;
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000350
Akira Hatanakafe384a22012-03-27 02:33:05 +0000351 MCExpr::ExprKind Kind = Expr->getKind();
Jack Carterb5cf5902013-04-17 00:18:04 +0000352 if (Kind == MCExpr::Constant) {
353 return cast<MCConstantExpr>(Expr)->getValue();
354 }
Akira Hatanakae2eed962011-12-22 01:05:17 +0000355
Akira Hatanakafe384a22012-03-27 02:33:05 +0000356 if (Kind == MCExpr::Binary) {
Jack Carterb5cf5902013-04-17 00:18:04 +0000357 unsigned Res = getExprOpValue(cast<MCBinaryExpr>(Expr)->getLHS(), Fixups);
358 Res += getExprOpValue(cast<MCBinaryExpr>(Expr)->getRHS(), Fixups);
359 return Res;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000360 }
Jack Carterb5cf5902013-04-17 00:18:04 +0000361 if (Kind == MCExpr::SymbolRef) {
Bill Wendlingf9774c32012-04-22 07:23:04 +0000362 Mips::Fixups FixupKind = Mips::Fixups(0);
Akira Hatanakafe384a22012-03-27 02:33:05 +0000363
364 switch(cast<MCSymbolRefExpr>(Expr)->getKind()) {
Jack Carterb9f9de92012-06-27 22:48:25 +0000365 default: llvm_unreachable("Unknown fixup kind!");
366 break;
Jack Carterb9f9de92012-06-27 22:48:25 +0000367 case MCSymbolRefExpr::VK_Mips_GPOFF_HI :
368 FixupKind = Mips::fixup_Mips_GPOFF_HI;
369 break;
370 case MCSymbolRefExpr::VK_Mips_GPOFF_LO :
371 FixupKind = Mips::fixup_Mips_GPOFF_LO;
372 break;
373 case MCSymbolRefExpr::VK_Mips_GOT_PAGE :
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +0000374 FixupKind = IsMicroMips ? Mips::fixup_MICROMIPS_GOT_PAGE
375 : Mips::fixup_Mips_GOT_PAGE;
Jack Carterb9f9de92012-06-27 22:48:25 +0000376 break;
377 case MCSymbolRefExpr::VK_Mips_GOT_OFST :
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +0000378 FixupKind = IsMicroMips ? Mips::fixup_MICROMIPS_GOT_OFST
379 : Mips::fixup_Mips_GOT_OFST;
Jack Carterb9f9de92012-06-27 22:48:25 +0000380 break;
Jack Carter5ddcfda2012-07-13 19:15:47 +0000381 case MCSymbolRefExpr::VK_Mips_GOT_DISP :
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +0000382 FixupKind = IsMicroMips ? Mips::fixup_MICROMIPS_GOT_DISP
383 : Mips::fixup_Mips_GOT_DISP;
Jack Carter5ddcfda2012-07-13 19:15:47 +0000384 break;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000385 case MCSymbolRefExpr::VK_Mips_GPREL:
386 FixupKind = Mips::fixup_Mips_GPREL16;
387 break;
388 case MCSymbolRefExpr::VK_Mips_GOT_CALL:
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +0000389 FixupKind = IsMicroMips ? Mips::fixup_MICROMIPS_CALL16
390 : Mips::fixup_Mips_CALL16;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000391 break;
392 case MCSymbolRefExpr::VK_Mips_GOT16:
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +0000393 FixupKind = IsMicroMips ? Mips::fixup_MICROMIPS_GOT16
394 : Mips::fixup_Mips_GOT_Global;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000395 break;
396 case MCSymbolRefExpr::VK_Mips_GOT:
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +0000397 FixupKind = IsMicroMips ? Mips::fixup_MICROMIPS_GOT16
398 : Mips::fixup_Mips_GOT_Local;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000399 break;
400 case MCSymbolRefExpr::VK_Mips_ABS_HI:
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +0000401 FixupKind = IsMicroMips ? Mips::fixup_MICROMIPS_HI16
402 : Mips::fixup_Mips_HI16;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000403 break;
404 case MCSymbolRefExpr::VK_Mips_ABS_LO:
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +0000405 FixupKind = IsMicroMips ? Mips::fixup_MICROMIPS_LO16
406 : Mips::fixup_Mips_LO16;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000407 break;
408 case MCSymbolRefExpr::VK_Mips_TLSGD:
409 FixupKind = Mips::fixup_Mips_TLSGD;
410 break;
411 case MCSymbolRefExpr::VK_Mips_TLSLDM:
412 FixupKind = Mips::fixup_Mips_TLSLDM;
413 break;
414 case MCSymbolRefExpr::VK_Mips_DTPREL_HI:
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +0000415 FixupKind = IsMicroMips ? Mips::fixup_MICROMIPS_TLS_DTPREL_HI16
416 : Mips::fixup_Mips_DTPREL_HI;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000417 break;
418 case MCSymbolRefExpr::VK_Mips_DTPREL_LO:
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +0000419 FixupKind = IsMicroMips ? Mips::fixup_MICROMIPS_TLS_DTPREL_LO16
420 : Mips::fixup_Mips_DTPREL_LO;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000421 break;
422 case MCSymbolRefExpr::VK_Mips_GOTTPREL:
423 FixupKind = Mips::fixup_Mips_GOTTPREL;
424 break;
425 case MCSymbolRefExpr::VK_Mips_TPREL_HI:
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +0000426 FixupKind = IsMicroMips ? Mips::fixup_MICROMIPS_TLS_TPREL_HI16
427 : Mips::fixup_Mips_TPREL_HI;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000428 break;
429 case MCSymbolRefExpr::VK_Mips_TPREL_LO:
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +0000430 FixupKind = IsMicroMips ? Mips::fixup_MICROMIPS_TLS_TPREL_LO16
431 : Mips::fixup_Mips_TPREL_LO;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000432 break;
Jack Carter84491ab2012-08-06 21:26:03 +0000433 case MCSymbolRefExpr::VK_Mips_HIGHER:
434 FixupKind = Mips::fixup_Mips_HIGHER;
435 break;
436 case MCSymbolRefExpr::VK_Mips_HIGHEST:
437 FixupKind = Mips::fixup_Mips_HIGHEST;
438 break;
Jack Carterb05cb672012-11-21 23:38:59 +0000439 case MCSymbolRefExpr::VK_Mips_GOT_HI16:
440 FixupKind = Mips::fixup_Mips_GOT_HI16;
441 break;
442 case MCSymbolRefExpr::VK_Mips_GOT_LO16:
443 FixupKind = Mips::fixup_Mips_GOT_LO16;
444 break;
445 case MCSymbolRefExpr::VK_Mips_CALL_HI16:
446 FixupKind = Mips::fixup_Mips_CALL_HI16;
447 break;
448 case MCSymbolRefExpr::VK_Mips_CALL_LO16:
449 FixupKind = Mips::fixup_Mips_CALL_LO16;
450 break;
Akira Hatanakafe384a22012-03-27 02:33:05 +0000451 } // switch
452
Jack Carterb5cf5902013-04-17 00:18:04 +0000453 Fixups.push_back(MCFixup::Create(0, Expr, MCFixupKind(FixupKind)));
454 return 0;
455 }
Akira Hatanakafe384a22012-03-27 02:33:05 +0000456 return 0;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000457}
458
Jack Carterb5cf5902013-04-17 00:18:04 +0000459/// getMachineOpValue - Return binary encoding of operand. If the machine
460/// operand requires relocation, record the relocation and return zero.
461unsigned MipsMCCodeEmitter::
462getMachineOpValue(const MCInst &MI, const MCOperand &MO,
463 SmallVectorImpl<MCFixup> &Fixups) const {
464 if (MO.isReg()) {
465 unsigned Reg = MO.getReg();
Bill Wendlingbc07a892013-06-18 07:20:20 +0000466 unsigned RegNo = Ctx.getRegisterInfo()->getEncodingValue(Reg);
Jack Carterb5cf5902013-04-17 00:18:04 +0000467 return RegNo;
468 } else if (MO.isImm()) {
469 return static_cast<unsigned>(MO.getImm());
470 } else if (MO.isFPImm()) {
471 return static_cast<unsigned>(APFloat(MO.getFPImm())
472 .bitcastToAPInt().getHiBits(32).getLimitedValue());
473 }
474 // MO must be an Expr.
475 assert(MO.isExpr());
476 return getExprOpValue(MO.getExpr(),Fixups);
477}
478
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000479/// getMemEncoding - Return binary encoding of memory related operand.
480/// If the offset operand requires relocation, record the relocation.
481unsigned
482MipsMCCodeEmitter::getMemEncoding(const MCInst &MI, unsigned OpNo,
483 SmallVectorImpl<MCFixup> &Fixups) const {
484 // Base register is encoded in bits 20-16, offset is encoded in bits 15-0.
485 assert(MI.getOperand(OpNo).isReg());
486 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo),Fixups) << 16;
487 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups);
488
489 return (OffBits & 0xFFFF) | RegBits;
490}
491
Jack Carter97700972013-08-13 20:19:16 +0000492unsigned MipsMCCodeEmitter::
493getMemEncodingMMImm12(const MCInst &MI, unsigned OpNo,
494 SmallVectorImpl<MCFixup> &Fixups) const {
495 // Base register is encoded in bits 20-16, offset is encoded in bits 11-0.
496 assert(MI.getOperand(OpNo).isReg());
497 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups) << 16;
498 unsigned OffBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups);
499
500 return (OffBits & 0x0FFF) | RegBits;
501}
502
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000503unsigned
504MipsMCCodeEmitter::getSizeExtEncoding(const MCInst &MI, unsigned OpNo,
505 SmallVectorImpl<MCFixup> &Fixups) const {
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000506 assert(MI.getOperand(OpNo).isImm());
Bruno Cardoso Lopes56b70de2011-12-07 22:35:30 +0000507 unsigned SizeEncoding = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups);
508 return SizeEncoding - 1;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000509}
510
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000511// FIXME: should be called getMSBEncoding
512//
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000513unsigned
514MipsMCCodeEmitter::getSizeInsEncoding(const MCInst &MI, unsigned OpNo,
515 SmallVectorImpl<MCFixup> &Fixups) const {
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000516 assert(MI.getOperand(OpNo-1).isImm());
517 assert(MI.getOperand(OpNo).isImm());
Bruno Cardoso Lopes56b70de2011-12-07 22:35:30 +0000518 unsigned Position = getMachineOpValue(MI, MI.getOperand(OpNo-1), Fixups);
519 unsigned Size = getMachineOpValue(MI, MI.getOperand(OpNo), Fixups);
Akira Hatanaka049e9e42011-11-23 22:19:28 +0000520
Bruno Cardoso Lopes56b70de2011-12-07 22:35:30 +0000521 return Position + Size - 1;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000522}
523
524#include "MipsGenMCCodeEmitter.inc"
525