blob: c59d3b8477a01ed2eaf191e4d8a67b9cf2ad3103 [file] [log] [blame]
Chris Lattner101b8cd2002-12-16 16:15:28 +00001//===-- RegAllocLocal.cpp - A BasicBlock generic register allocator -------===//
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner101b8cd2002-12-16 16:15:28 +00009//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner74e4e9b2003-08-03 21:47:31 +000015#define DEBUG_TYPE "regalloc"
Evan Cheng0ffff1c2006-11-15 20:55:15 +000016#include "llvm/BasicBlock.h"
Chris Lattnerb4e41112002-12-28 20:40:43 +000017#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattner101b8cd2002-12-16 16:15:28 +000018#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnerca4362f2002-12-28 21:08:26 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng8291ab42008-02-06 08:00:32 +000021#include "llvm/CodeGen/Passes.h"
Jim Laskey29e635d2006-08-02 12:30:23 +000022#include "llvm/CodeGen/RegAllocRegistry.h"
Chris Lattnerb4d58d72003-01-14 22:00:31 +000023#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner101b8cd2002-12-16 16:15:28 +000024#include "llvm/Target/TargetMachine.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000025#include "llvm/Support/CommandLine.h"
26#include "llvm/Support/Debug.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000027#include "llvm/Support/Compiler.h"
Chris Lattner1003dc72007-02-01 05:32:05 +000028#include "llvm/ADT/IndexedMap.h"
Evan Cheng0ffff1c2006-11-15 20:55:15 +000029#include "llvm/ADT/SmallVector.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000030#include "llvm/ADT/Statistic.h"
Evan Cheng1ec748c2008-02-06 19:16:53 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattnerc8b07dd2004-10-26 15:35:58 +000032#include <algorithm>
Evan Chengbe3d44c2008-04-02 17:23:50 +000033#include <map>
Chris Lattnerc330b982004-01-31 21:27:19 +000034using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000035
Chris Lattneraee775a2006-12-19 22:41:21 +000036STATISTIC(NumStores, "Number of stores added");
37STATISTIC(NumLoads , "Number of loads added");
Jim Laskey95eda5b2006-08-01 14:21:23 +000038
Dan Gohmand78c4002008-05-13 00:00:25 +000039static RegisterRegAlloc
40 localRegAlloc("local", " local register allocator",
41 createLocalRegisterAllocator);
42
Chris Lattneraee775a2006-12-19 22:41:21 +000043namespace {
Bill Wendling31fd60b2007-05-08 19:02:46 +000044 class VISIBILITY_HIDDEN RALocal : public MachineFunctionPass {
Devang Patel09f162c2007-05-01 21:15:47 +000045 public:
Devang Patel8c78a0b2007-05-03 01:11:54 +000046 static char ID;
Bill Wendling31fd60b2007-05-08 19:02:46 +000047 RALocal() : MachineFunctionPass((intptr_t)&ID) {}
Devang Patel09f162c2007-05-01 21:15:47 +000048 private:
Chris Lattnerb4e41112002-12-28 20:40:43 +000049 const TargetMachine *TM;
Chris Lattner101b8cd2002-12-16 16:15:28 +000050 MachineFunction *MF;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000051 const TargetRegisterInfo *TRI;
Owen Anderson0ec92e92008-01-07 01:35:56 +000052 const TargetInstrInfo *TII;
Chris Lattner42714ec2002-12-25 05:05:46 +000053
Chris Lattner815b85e2003-08-04 23:36:39 +000054 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
55 // values are spilled.
Chris Lattnerb4e41112002-12-28 20:40:43 +000056 std::map<unsigned, int> StackSlotForVirtReg;
Chris Lattner101b8cd2002-12-16 16:15:28 +000057
58 // Virt2PhysRegMap - This map contains entries for each virtual register
Alkis Evlogimenosd8bace72004-02-25 21:55:45 +000059 // that is currently available in a physical register.
Chris Lattner1003dc72007-02-01 05:32:05 +000060 IndexedMap<unsigned, VirtReg2IndexFunctor> Virt2PhysRegMap;
Chris Lattner80cbed42004-02-09 02:12:04 +000061
62 unsigned &getVirt2PhysRegMapSlot(unsigned VirtReg) {
Alkis Evlogimenosd8bace72004-02-25 21:55:45 +000063 return Virt2PhysRegMap[VirtReg];
Chris Lattner80cbed42004-02-09 02:12:04 +000064 }
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +000065
Chris Lattner490627a2004-02-09 01:26:13 +000066 // PhysRegsUsed - This array is effectively a map, containing entries for
67 // each physical register that currently has a value (ie, it is in
68 // Virt2PhysRegMap). The value mapped to is the virtual register
69 // corresponding to the physical register (the inverse of the
70 // Virt2PhysRegMap), or 0. The value is set to 0 if this register is pinned
Chris Lattner9b1a6eb2006-09-08 19:03:30 +000071 // because it is used by a future instruction, and to -2 if it is not
72 // allocatable. If the entry for a physical register is -1, then the
73 // physical register is "not in the map".
Chris Lattner101b8cd2002-12-16 16:15:28 +000074 //
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +000075 std::vector<int> PhysRegsUsed;
Chris Lattner101b8cd2002-12-16 16:15:28 +000076
77 // PhysRegsUseOrder - This contains a list of the physical registers that
78 // currently have a virtual register value in them. This list provides an
79 // ordering of registers, imposing a reallocation order. This list is only
80 // used if all registers are allocated and we have to spill one, in which
81 // case we spill the least recently used register. Entries at the front of
82 // the list are the least recently used registers, entries at the back are
83 // the most recently used.
84 //
85 std::vector<unsigned> PhysRegsUseOrder;
86
Evan Cheng54c20b552008-01-17 02:08:17 +000087 // Virt2LastUseMap - This maps each virtual register to its last use
88 // (MachineInstr*, operand index pair).
89 IndexedMap<std::pair<MachineInstr*, unsigned>, VirtReg2IndexFunctor>
90 Virt2LastUseMap;
91
92 std::pair<MachineInstr*,unsigned>& getVirtRegLastUse(unsigned Reg) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +000093 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
Evan Cheng54c20b552008-01-17 02:08:17 +000094 return Virt2LastUseMap[Reg];
95 }
96
Chris Lattnerbfa53192003-01-13 00:25:40 +000097 // VirtRegModified - This bitset contains information about which virtual
98 // registers need to be spilled back to memory when their registers are
99 // scavenged. If a virtual register has simply been rematerialized, there
100 // is no reason to spill it to memory when we need the register back.
Chris Lattnerd4627092002-12-18 08:14:26 +0000101 //
Evan Chengdc5b4c52008-01-17 00:35:26 +0000102 BitVector VirtRegModified;
Owen Anderson45d44752008-07-08 22:24:50 +0000103
104 // UsedInMultipleBlocks - Tracks whether a particular register is used in
105 // more than one block.
106 BitVector UsedInMultipleBlocks;
Chris Lattnerbfa53192003-01-13 00:25:40 +0000107
108 void markVirtRegModified(unsigned Reg, bool Val = true) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000109 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
110 Reg -= TargetRegisterInfo::FirstVirtualRegister;
Evan Chengdc5b4c52008-01-17 00:35:26 +0000111 if (Val)
112 VirtRegModified.set(Reg);
113 else
114 VirtRegModified.reset(Reg);
Chris Lattnerbfa53192003-01-13 00:25:40 +0000115 }
116
117 bool isVirtRegModified(unsigned Reg) const {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000118 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
119 assert(Reg - TargetRegisterInfo::FirstVirtualRegister < VirtRegModified.size()
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000120 && "Illegal virtual register!");
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000121 return VirtRegModified[Reg - TargetRegisterInfo::FirstVirtualRegister];
Chris Lattnerbfa53192003-01-13 00:25:40 +0000122 }
Chris Lattnerd4627092002-12-18 08:14:26 +0000123
Evan Cheng4bf87f12007-06-26 21:05:13 +0000124 void AddToPhysRegsUseOrder(unsigned Reg) {
125 std::vector<unsigned>::iterator It =
126 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), Reg);
127 if (It != PhysRegsUseOrder.end())
128 PhysRegsUseOrder.erase(It);
129 PhysRegsUseOrder.push_back(Reg);
130 }
131
Chris Lattner101b8cd2002-12-16 16:15:28 +0000132 void MarkPhysRegRecentlyUsed(unsigned Reg) {
Chris Lattner7cc20d42006-09-03 07:15:37 +0000133 if (PhysRegsUseOrder.empty() ||
134 PhysRegsUseOrder.back() == Reg) return; // Already most recently used
Chris Lattner763729c52002-12-24 00:04:55 +0000135
136 for (unsigned i = PhysRegsUseOrder.size(); i != 0; --i)
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000137 if (areRegsEqual(Reg, PhysRegsUseOrder[i-1])) {
138 unsigned RegMatch = PhysRegsUseOrder[i-1]; // remove from middle
139 PhysRegsUseOrder.erase(PhysRegsUseOrder.begin()+i-1);
140 // Add it to the end of the list
141 PhysRegsUseOrder.push_back(RegMatch);
142 if (RegMatch == Reg)
143 return; // Found an exact match, exit early
144 }
Chris Lattner101b8cd2002-12-16 16:15:28 +0000145 }
146
147 public:
Chris Lattner101b8cd2002-12-16 16:15:28 +0000148 virtual const char *getPassName() const {
149 return "Local Register Allocator";
150 }
151
Chris Lattnerbfa53192003-01-13 00:25:40 +0000152 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Chris Lattnerbfa53192003-01-13 00:25:40 +0000153 AU.addRequiredID(PHIEliminationID);
Alkis Evlogimenos71390902003-12-18 22:40:24 +0000154 AU.addRequiredID(TwoAddressInstructionPassID);
Chris Lattnerbfa53192003-01-13 00:25:40 +0000155 MachineFunctionPass::getAnalysisUsage(AU);
156 }
157
Chris Lattner101b8cd2002-12-16 16:15:28 +0000158 private:
159 /// runOnMachineFunction - Register allocate the whole function
160 bool runOnMachineFunction(MachineFunction &Fn);
161
162 /// AllocateBasicBlock - Register allocate the specified basic block.
163 void AllocateBasicBlock(MachineBasicBlock &MBB);
164
Chris Lattnerd4627092002-12-18 08:14:26 +0000165
Chris Lattnerd4627092002-12-18 08:14:26 +0000166 /// areRegsEqual - This method returns true if the specified registers are
167 /// related to each other. To do this, it checks to see if they are equal
168 /// or if the first register is in the alias set of the second register.
169 ///
170 bool areRegsEqual(unsigned R1, unsigned R2) const {
171 if (R1 == R2) return true;
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000172 for (const unsigned *AliasSet = TRI->getAliasSet(R2);
Alkis Evlogimenos5f1f3372003-10-08 05:20:08 +0000173 *AliasSet; ++AliasSet) {
174 if (*AliasSet == R1) return true;
175 }
Chris Lattnerd4627092002-12-18 08:14:26 +0000176 return false;
177 }
178
Chris Lattnerb4e41112002-12-28 20:40:43 +0000179 /// getStackSpaceFor - This returns the frame index of the specified virtual
Chris Lattner815b85e2003-08-04 23:36:39 +0000180 /// register on the stack, allocating space if necessary.
Chris Lattnerb4e41112002-12-28 20:40:43 +0000181 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000182
Chris Lattner815b85e2003-08-04 23:36:39 +0000183 /// removePhysReg - This method marks the specified physical register as no
184 /// longer being in use.
185 ///
Chris Lattnerd4627092002-12-18 08:14:26 +0000186 void removePhysReg(unsigned PhysReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000187
188 /// spillVirtReg - This method spills the value specified by PhysReg into
189 /// the virtual register slot specified by VirtReg. It then updates the RA
190 /// data structures to indicate the fact that PhysReg is now available.
191 ///
Chris Lattner84b40662004-02-22 19:08:15 +0000192 void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
Chris Lattner101b8cd2002-12-16 16:15:28 +0000193 unsigned VirtReg, unsigned PhysReg);
194
Chris Lattner0129b862002-12-16 17:44:42 +0000195 /// spillPhysReg - This method spills the specified physical register into
Chris Lattner931947d2003-08-17 18:01:15 +0000196 /// the virtual register slot associated with it. If OnlyVirtRegs is set to
197 /// true, then the request is ignored if the physical register does not
198 /// contain a virtual register.
Chris Lattnerbfa53192003-01-13 00:25:40 +0000199 ///
Chris Lattnerddedac52004-02-17 03:57:19 +0000200 void spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
Chris Lattner931947d2003-08-17 18:01:15 +0000201 unsigned PhysReg, bool OnlyVirtRegs = false);
Chris Lattner0129b862002-12-16 17:44:42 +0000202
Chris Lattnerbfa53192003-01-13 00:25:40 +0000203 /// assignVirtToPhysReg - This method updates local state so that we know
204 /// that PhysReg is the proper container for VirtReg now. The physical
205 /// register must not be used for anything else when this is called.
206 ///
207 void assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg);
208
Chris Lattner4664bd52002-12-17 02:50:10 +0000209 /// isPhysRegAvailable - Return true if the specified physical register is
210 /// free and available for use. This also includes checking to see if
211 /// aliased registers are all free...
212 ///
Chris Lattnerd4627092002-12-18 08:14:26 +0000213 bool isPhysRegAvailable(unsigned PhysReg) const;
Chris Lattnerbfa53192003-01-13 00:25:40 +0000214
215 /// getFreeReg - Look to see if there is a free register available in the
216 /// specified register class. If not, return 0.
217 ///
218 unsigned getFreeReg(const TargetRegisterClass *RC);
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000219
Chris Lattnerbfa53192003-01-13 00:25:40 +0000220 /// getReg - Find a physical register to hold the specified virtual
Chris Lattner101b8cd2002-12-16 16:15:28 +0000221 /// register. If all compatible physical registers are used, this method
222 /// spills the last used virtual register to the stack, and uses that
223 /// register.
224 ///
Chris Lattnerddedac52004-02-17 03:57:19 +0000225 unsigned getReg(MachineBasicBlock &MBB, MachineInstr *MI,
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000226 unsigned VirtReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000227
Chris Lattnerddedac52004-02-17 03:57:19 +0000228 /// reloadVirtReg - This method transforms the specified specified virtual
229 /// register use to refer to a physical register. This method may do this
230 /// in one of several ways: if the register is available in a physical
231 /// register already, it uses that physical register. If the value is not
232 /// in a physical register, and if there are physical registers available,
233 /// it loads it into a register. If register pressure is high, and it is
234 /// possible, it tries to fold the load of the virtual register into the
235 /// instruction itself. It avoids doing this if register pressure is low to
236 /// improve the chance that subsequent instructions can use the reloaded
237 /// value. This method returns the modified instruction.
Chris Lattner101b8cd2002-12-16 16:15:28 +0000238 ///
Chris Lattnerddedac52004-02-17 03:57:19 +0000239 MachineInstr *reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
240 unsigned OpNum);
Misha Brukman835702a2005-04-21 22:36:52 +0000241
Chris Lattner815b85e2003-08-04 23:36:39 +0000242
243 void reloadPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I,
244 unsigned PhysReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000245 };
Bill Wendling31fd60b2007-05-08 19:02:46 +0000246 char RALocal::ID = 0;
Chris Lattner101b8cd2002-12-16 16:15:28 +0000247}
248
Chris Lattner815b85e2003-08-04 23:36:39 +0000249/// getStackSpaceFor - This allocates space for the specified virtual register
250/// to be held on the stack.
Bill Wendling31fd60b2007-05-08 19:02:46 +0000251int RALocal::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
Chris Lattner815b85e2003-08-04 23:36:39 +0000252 // Find the location Reg would belong...
Dan Gohman8a950732008-07-09 19:51:00 +0000253 std::map<unsigned, int>::iterator I = StackSlotForVirtReg.find(VirtReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000254
Dan Gohman8a950732008-07-09 19:51:00 +0000255 if (I != StackSlotForVirtReg.end())
Chris Lattner101b8cd2002-12-16 16:15:28 +0000256 return I->second; // Already has space allocated?
257
Chris Lattnerb4e41112002-12-28 20:40:43 +0000258 // Allocate a new stack object for this spill location...
Chris Lattnerc66f27f2004-08-15 22:02:22 +0000259 int FrameIdx = MF->getFrameInfo()->CreateStackObject(RC->getSize(),
260 RC->getAlignment());
Chris Lattner101b8cd2002-12-16 16:15:28 +0000261
Chris Lattner101b8cd2002-12-16 16:15:28 +0000262 // Assign the slot...
Chris Lattnerb4e41112002-12-28 20:40:43 +0000263 StackSlotForVirtReg.insert(I, std::make_pair(VirtReg, FrameIdx));
264 return FrameIdx;
Chris Lattner101b8cd2002-12-16 16:15:28 +0000265}
266
Chris Lattner4664bd52002-12-17 02:50:10 +0000267
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000268/// removePhysReg - This method marks the specified physical register as no
Chris Lattnerd4627092002-12-18 08:14:26 +0000269/// longer being in use.
270///
Bill Wendling31fd60b2007-05-08 19:02:46 +0000271void RALocal::removePhysReg(unsigned PhysReg) {
Chris Lattner490627a2004-02-09 01:26:13 +0000272 PhysRegsUsed[PhysReg] = -1; // PhyReg no longer used
Chris Lattnerd4627092002-12-18 08:14:26 +0000273
274 std::vector<unsigned>::iterator It =
275 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), PhysReg);
Alkis Evlogimenosebbd66c2004-01-13 06:24:30 +0000276 if (It != PhysRegsUseOrder.end())
277 PhysRegsUseOrder.erase(It);
Chris Lattnerd4627092002-12-18 08:14:26 +0000278}
279
Chris Lattnerbfa53192003-01-13 00:25:40 +0000280
Chris Lattner101b8cd2002-12-16 16:15:28 +0000281/// spillVirtReg - This method spills the value specified by PhysReg into the
282/// virtual register slot specified by VirtReg. It then updates the RA data
283/// structures to indicate the fact that PhysReg is now available.
284///
Bill Wendling31fd60b2007-05-08 19:02:46 +0000285void RALocal::spillVirtReg(MachineBasicBlock &MBB,
286 MachineBasicBlock::iterator I,
287 unsigned VirtReg, unsigned PhysReg) {
Chris Lattner92a199d2003-08-05 04:13:58 +0000288 assert(VirtReg && "Spilling a physical register is illegal!"
Chris Lattner506fa682003-08-05 00:49:09 +0000289 " Must not have appropriate kill for the register or use exists beyond"
290 " the intended one.");
Bill Wendlingd7a258d2008-02-26 21:47:57 +0000291 DOUT << " Spilling register " << TRI->getName(PhysReg)
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000292 << " containing %reg" << VirtReg;
Owen Andersoneee14602008-01-01 21:11:32 +0000293
Evan Cheng54c20b552008-01-17 02:08:17 +0000294 if (!isVirtRegModified(VirtReg)) {
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000295 DOUT << " which has not been modified, so no store necessary!";
Evan Cheng54c20b552008-01-17 02:08:17 +0000296 std::pair<MachineInstr*, unsigned> &LastUse = getVirtRegLastUse(VirtReg);
297 if (LastUse.first)
298 LastUse.first->getOperand(LastUse.second).setIsKill();
Evan Cheng1ec748c2008-02-06 19:16:53 +0000299 } else {
300 // Otherwise, there is a virtual register corresponding to this physical
301 // register. We only need to spill it into its stack slot if it has been
302 // modified.
Chris Lattnera10fff52007-12-31 04:13:23 +0000303 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Chris Lattner506fa682003-08-05 00:49:09 +0000304 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000305 DOUT << " to stack slot #" << FrameIndex;
Evan Cheng1ec748c2008-02-06 19:16:53 +0000306 // If the instruction reads the register that's spilled, (e.g. this can
307 // happen if it is a move to a physical register), then the spill
308 // instruction is not a kill.
Evan Cheng63254462008-03-05 00:59:57 +0000309 bool isKill = !(I != MBB.end() && I->readsRegister(PhysReg));
Evan Chengad4d57a2008-02-11 08:30:52 +0000310 TII->storeRegToStackSlot(MBB, I, PhysReg, isKill, FrameIndex, RC);
Alkis Evlogimenosd0a60b72004-02-19 06:19:09 +0000311 ++NumStores; // Update statistics
Chris Lattner101b8cd2002-12-16 16:15:28 +0000312 }
Chris Lattner80cbed42004-02-09 02:12:04 +0000313
314 getVirt2PhysRegMapSlot(VirtReg) = 0; // VirtReg no longer available
Chris Lattner101b8cd2002-12-16 16:15:28 +0000315
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000316 DOUT << "\n";
Chris Lattnerd4627092002-12-18 08:14:26 +0000317 removePhysReg(PhysReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000318}
319
Chris Lattner4664bd52002-12-17 02:50:10 +0000320
Chris Lattnerbfa53192003-01-13 00:25:40 +0000321/// spillPhysReg - This method spills the specified physical register into the
Chris Lattner931947d2003-08-17 18:01:15 +0000322/// virtual register slot associated with it. If OnlyVirtRegs is set to true,
323/// then the request is ignored if the physical register does not contain a
324/// virtual register.
Chris Lattnerbfa53192003-01-13 00:25:40 +0000325///
Bill Wendling31fd60b2007-05-08 19:02:46 +0000326void RALocal::spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
327 unsigned PhysReg, bool OnlyVirtRegs) {
Chris Lattner490627a2004-02-09 01:26:13 +0000328 if (PhysRegsUsed[PhysReg] != -1) { // Only spill it if it's used!
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000329 assert(PhysRegsUsed[PhysReg] != -2 && "Non allocable reg used!");
Chris Lattner490627a2004-02-09 01:26:13 +0000330 if (PhysRegsUsed[PhysReg] || !OnlyVirtRegs)
331 spillVirtReg(MBB, I, PhysRegsUsed[PhysReg], PhysReg);
Alkis Evlogimenos5f1f3372003-10-08 05:20:08 +0000332 } else {
Chris Lattnerbfa53192003-01-13 00:25:40 +0000333 // If the selected register aliases any other registers, we must make
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000334 // sure that one of the aliases isn't alive.
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000335 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Chris Lattner490627a2004-02-09 01:26:13 +0000336 *AliasSet; ++AliasSet)
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000337 if (PhysRegsUsed[*AliasSet] != -1 && // Spill aliased register.
338 PhysRegsUsed[*AliasSet] != -2) // If allocatable.
Evan Cheng4bf87f12007-06-26 21:05:13 +0000339 if (PhysRegsUsed[*AliasSet])
340 spillVirtReg(MBB, I, PhysRegsUsed[*AliasSet], *AliasSet);
Chris Lattnerbfa53192003-01-13 00:25:40 +0000341 }
342}
343
344
345/// assignVirtToPhysReg - This method updates local state so that we know
346/// that PhysReg is the proper container for VirtReg now. The physical
347/// register must not be used for anything else when this is called.
348///
Bill Wendling31fd60b2007-05-08 19:02:46 +0000349void RALocal::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
Chris Lattner490627a2004-02-09 01:26:13 +0000350 assert(PhysRegsUsed[PhysReg] == -1 && "Phys reg already assigned!");
Chris Lattnerbfa53192003-01-13 00:25:40 +0000351 // Update information to note the fact that this register was just used, and
352 // it holds VirtReg.
353 PhysRegsUsed[PhysReg] = VirtReg;
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000354 getVirt2PhysRegMapSlot(VirtReg) = PhysReg;
Evan Cheng4bf87f12007-06-26 21:05:13 +0000355 AddToPhysRegsUseOrder(PhysReg); // New use of PhysReg
Chris Lattnerbfa53192003-01-13 00:25:40 +0000356}
357
358
Chris Lattner4664bd52002-12-17 02:50:10 +0000359/// isPhysRegAvailable - Return true if the specified physical register is free
360/// and available for use. This also includes checking to see if aliased
361/// registers are all free...
362///
Bill Wendling31fd60b2007-05-08 19:02:46 +0000363bool RALocal::isPhysRegAvailable(unsigned PhysReg) const {
Chris Lattner490627a2004-02-09 01:26:13 +0000364 if (PhysRegsUsed[PhysReg] != -1) return false;
Chris Lattner4664bd52002-12-17 02:50:10 +0000365
366 // If the selected register aliases any other allocated registers, it is
367 // not free!
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000368 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Alkis Evlogimenos5f1f3372003-10-08 05:20:08 +0000369 *AliasSet; ++AliasSet)
Evan Cheng52c15b32008-02-22 20:30:53 +0000370 if (PhysRegsUsed[*AliasSet] >= 0) // Aliased register in use?
Alkis Evlogimenos5f1f3372003-10-08 05:20:08 +0000371 return false; // Can't use this reg then.
Chris Lattner4664bd52002-12-17 02:50:10 +0000372 return true;
373}
374
375
Chris Lattnerbfa53192003-01-13 00:25:40 +0000376/// getFreeReg - Look to see if there is a free register available in the
377/// specified register class. If not, return 0.
Chris Lattner101b8cd2002-12-16 16:15:28 +0000378///
Bill Wendling31fd60b2007-05-08 19:02:46 +0000379unsigned RALocal::getFreeReg(const TargetRegisterClass *RC) {
Chris Lattnerb4e41112002-12-28 20:40:43 +0000380 // Get iterators defining the range of registers that are valid to allocate in
381 // this class, which also specifies the preferred allocation order.
382 TargetRegisterClass::iterator RI = RC->allocation_order_begin(*MF);
383 TargetRegisterClass::iterator RE = RC->allocation_order_end(*MF);
Chris Lattner4664bd52002-12-17 02:50:10 +0000384
Chris Lattnerbfa53192003-01-13 00:25:40 +0000385 for (; RI != RE; ++RI)
386 if (isPhysRegAvailable(*RI)) { // Is reg unused?
387 assert(*RI != 0 && "Cannot use register!");
388 return *RI; // Found an unused register!
389 }
390 return 0;
391}
392
393
Chris Lattnerbfa53192003-01-13 00:25:40 +0000394/// getReg - Find a physical register to hold the specified virtual
395/// register. If all compatible physical registers are used, this method spills
396/// the last used virtual register to the stack, and uses that register.
397///
Bill Wendling31fd60b2007-05-08 19:02:46 +0000398unsigned RALocal::getReg(MachineBasicBlock &MBB, MachineInstr *I,
399 unsigned VirtReg) {
Chris Lattnera10fff52007-12-31 04:13:23 +0000400 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Chris Lattnerbfa53192003-01-13 00:25:40 +0000401
402 // First check to see if we have a free register of the requested type...
403 unsigned PhysReg = getFreeReg(RC);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000404
Chris Lattner4664bd52002-12-17 02:50:10 +0000405 // If we didn't find an unused register, scavenge one now!
Chris Lattner101b8cd2002-12-16 16:15:28 +0000406 if (PhysReg == 0) {
Chris Lattner0129b862002-12-16 17:44:42 +0000407 assert(!PhysRegsUseOrder.empty() && "No allocated registers??");
Chris Lattner4664bd52002-12-17 02:50:10 +0000408
409 // Loop over all of the preallocated registers from the least recently used
410 // to the most recently used. When we find one that is capable of holding
411 // our register, use it.
412 for (unsigned i = 0; PhysReg == 0; ++i) {
Chris Lattner101b8cd2002-12-16 16:15:28 +0000413 assert(i != PhysRegsUseOrder.size() &&
414 "Couldn't find a register of the appropriate class!");
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000415
Chris Lattner4664bd52002-12-17 02:50:10 +0000416 unsigned R = PhysRegsUseOrder[i];
Chris Lattnere6235442003-08-23 23:49:42 +0000417
418 // We can only use this register if it holds a virtual register (ie, it
419 // can be spilled). Do not use it if it is an explicitly allocated
420 // physical register!
Chris Lattner490627a2004-02-09 01:26:13 +0000421 assert(PhysRegsUsed[R] != -1 &&
Chris Lattnere6235442003-08-23 23:49:42 +0000422 "PhysReg in PhysRegsUseOrder, but is not allocated?");
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000423 if (PhysRegsUsed[R] && PhysRegsUsed[R] != -2) {
Chris Lattnere6235442003-08-23 23:49:42 +0000424 // If the current register is compatible, use it.
Chris Lattner5943c502004-08-15 22:23:09 +0000425 if (RC->contains(R)) {
Chris Lattnere6235442003-08-23 23:49:42 +0000426 PhysReg = R;
427 break;
428 } else {
429 // If one of the registers aliased to the current register is
430 // compatible, use it.
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000431 for (const unsigned *AliasIt = TRI->getAliasSet(R);
Chris Lattner7cc20d42006-09-03 07:15:37 +0000432 *AliasIt; ++AliasIt) {
433 if (RC->contains(*AliasIt) &&
434 // If this is pinned down for some reason, don't use it. For
435 // example, if CL is pinned, and we run across CH, don't use
436 // CH as justification for using scavenging ECX (which will
437 // fail).
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000438 PhysRegsUsed[*AliasIt] != 0 &&
439
440 // Make sure the register is allocatable. Don't allocate SIL on
441 // x86-32.
442 PhysRegsUsed[*AliasIt] != -2) {
Chris Lattner7cc20d42006-09-03 07:15:37 +0000443 PhysReg = *AliasIt; // Take an aliased register
Alkis Evlogimenos5f1f3372003-10-08 05:20:08 +0000444 break;
445 }
446 }
Chris Lattnere6235442003-08-23 23:49:42 +0000447 }
Chris Lattner4664bd52002-12-17 02:50:10 +0000448 }
Chris Lattner101b8cd2002-12-16 16:15:28 +0000449 }
450
Chris Lattner4664bd52002-12-17 02:50:10 +0000451 assert(PhysReg && "Physical register not assigned!?!?");
452
Chris Lattner101b8cd2002-12-16 16:15:28 +0000453 // At this point PhysRegsUseOrder[i] is the least recently used register of
454 // compatible register class. Spill it to memory and reap its remains.
Chris Lattner0129b862002-12-16 17:44:42 +0000455 spillPhysReg(MBB, I, PhysReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000456 }
457
458 // Now that we know which register we need to assign this to, do it now!
Chris Lattnerbfa53192003-01-13 00:25:40 +0000459 assignVirtToPhysReg(VirtReg, PhysReg);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000460 return PhysReg;
461}
462
Chris Lattner4664bd52002-12-17 02:50:10 +0000463
Chris Lattnerddedac52004-02-17 03:57:19 +0000464/// reloadVirtReg - This method transforms the specified specified virtual
465/// register use to refer to a physical register. This method may do this in
466/// one of several ways: if the register is available in a physical register
467/// already, it uses that physical register. If the value is not in a physical
468/// register, and if there are physical registers available, it loads it into a
469/// register. If register pressure is high, and it is possible, it tries to
470/// fold the load of the virtual register into the instruction itself. It
471/// avoids doing this if register pressure is low to improve the chance that
472/// subsequent instructions can use the reloaded value. This method returns the
473/// modified instruction.
Chris Lattner101b8cd2002-12-16 16:15:28 +0000474///
Bill Wendling31fd60b2007-05-08 19:02:46 +0000475MachineInstr *RALocal::reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
476 unsigned OpNum) {
Chris Lattnerddedac52004-02-17 03:57:19 +0000477 unsigned VirtReg = MI->getOperand(OpNum).getReg();
478
479 // If the virtual register is already available, just update the instruction
480 // and return.
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000481 if (unsigned PR = getVirt2PhysRegMapSlot(VirtReg)) {
Bill Wendling811153a2008-02-29 18:52:01 +0000482 MarkPhysRegRecentlyUsed(PR); // Already have this value available!
Chris Lattner10d63412006-05-04 17:52:23 +0000483 MI->getOperand(OpNum).setReg(PR); // Assign the input register
Bill Wendling811153a2008-02-29 18:52:01 +0000484 getVirtRegLastUse(VirtReg) = std::make_pair(MI, OpNum);
Chris Lattnerddedac52004-02-17 03:57:19 +0000485 return MI;
Chris Lattner101b8cd2002-12-16 16:15:28 +0000486 }
487
Chris Lattnerba9e3e22004-02-17 04:08:37 +0000488 // Otherwise, we need to fold it into the current instruction, or reload it.
489 // If we have registers available to hold the value, use them.
Chris Lattnera10fff52007-12-31 04:13:23 +0000490 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Chris Lattnerba9e3e22004-02-17 04:08:37 +0000491 unsigned PhysReg = getFreeReg(RC);
Chris Lattner4e21b232004-02-17 08:09:40 +0000492 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Chris Lattnerba9e3e22004-02-17 04:08:37 +0000493
Chris Lattner4e21b232004-02-17 08:09:40 +0000494 if (PhysReg) { // Register is available, allocate it!
495 assignVirtToPhysReg(VirtReg, PhysReg);
496 } else { // No registers available.
Evan Cheng6a804622008-02-07 19:46:55 +0000497 // Force some poor hapless value out of the register file to
Chris Lattnerba9e3e22004-02-17 04:08:37 +0000498 // make room for the new register, and reload it.
499 PhysReg = getReg(MBB, MI, VirtReg);
500 }
501
Chris Lattnerbfa53192003-01-13 00:25:40 +0000502 markVirtRegModified(VirtReg, false); // Note that this reg was just reloaded
503
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000504 DOUT << " Reloading %reg" << VirtReg << " into "
Bill Wendlingd7a258d2008-02-26 21:47:57 +0000505 << TRI->getName(PhysReg) << "\n";
Chris Lattner815b85e2003-08-04 23:36:39 +0000506
Chris Lattner101b8cd2002-12-16 16:15:28 +0000507 // Add move instruction(s)
Owen Andersoneee14602008-01-01 21:11:32 +0000508 TII->loadRegFromStackSlot(MBB, MI, PhysReg, FrameIndex, RC);
Alkis Evlogimenosd0a60b72004-02-19 06:19:09 +0000509 ++NumLoads; // Update statistics
Chris Lattnerddedac52004-02-17 03:57:19 +0000510
Chris Lattnera10fff52007-12-31 04:13:23 +0000511 MF->getRegInfo().setPhysRegUsed(PhysReg);
Chris Lattner10d63412006-05-04 17:52:23 +0000512 MI->getOperand(OpNum).setReg(PhysReg); // Assign the input register
Evan Cheng54c20b552008-01-17 02:08:17 +0000513 getVirtRegLastUse(VirtReg) = std::make_pair(MI, OpNum);
Chris Lattnerddedac52004-02-17 03:57:19 +0000514 return MI;
Chris Lattner101b8cd2002-12-16 16:15:28 +0000515}
516
Evan Cheng4bf87f12007-06-26 21:05:13 +0000517/// isReadModWriteImplicitKill - True if this is an implicit kill for a
518/// read/mod/write register, i.e. update partial register.
519static bool isReadModWriteImplicitKill(MachineInstr *MI, unsigned Reg) {
520 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
521 MachineOperand& MO = MI->getOperand(i);
522 if (MO.isRegister() && MO.getReg() == Reg && MO.isImplicit() &&
523 MO.isDef() && !MO.isDead())
524 return true;
525 }
526 return false;
527}
Chris Lattner815b85e2003-08-04 23:36:39 +0000528
Evan Cheng4bf87f12007-06-26 21:05:13 +0000529/// isReadModWriteImplicitDef - True if this is an implicit def for a
530/// read/mod/write register, i.e. update partial register.
531static bool isReadModWriteImplicitDef(MachineInstr *MI, unsigned Reg) {
532 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
533 MachineOperand& MO = MI->getOperand(i);
534 if (MO.isRegister() && MO.getReg() == Reg && MO.isImplicit() &&
535 !MO.isDef() && MO.isKill())
536 return true;
537 }
538 return false;
539}
Chris Lattner815b85e2003-08-04 23:36:39 +0000540
Owen Anderson45d44752008-07-08 22:24:50 +0000541// precedes - Helper function to determine with MachineInstr A
542// precedes MachineInstr B within the same MBB.
543static bool precedes(MachineBasicBlock::iterator A,
544 MachineBasicBlock::iterator B) {
545 if (A == B)
546 return false;
547
548 MachineBasicBlock::iterator I = A->getParent()->begin();
549 while (I != A->getParent()->end()) {
550 if (I == A)
551 return true;
552 else if (I == B)
553 return false;
554
555 ++I;
556 }
557
558 return false;
559}
560
Bill Wendling31fd60b2007-05-08 19:02:46 +0000561void RALocal::AllocateBasicBlock(MachineBasicBlock &MBB) {
Chris Lattner101b8cd2002-12-16 16:15:28 +0000562 // loop over each instruction
Chris Lattner619dfaa2005-11-09 18:22:42 +0000563 MachineBasicBlock::iterator MII = MBB.begin();
Chris Lattner4ff6c162006-06-15 22:21:53 +0000564
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000565 DEBUG(const BasicBlock *LBB = MBB.getBasicBlock();
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000566 if (LBB) DOUT << "\nStarting RegAlloc of BB: " << LBB->getName());
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000567
Chris Lattner4ff6c162006-06-15 22:21:53 +0000568 // If this is the first basic block in the machine function, add live-in
569 // registers as active.
Evan Cheng427412e2008-05-28 17:22:32 +0000570 if (&MBB == &*MF->begin() || MBB.isLandingPad()) {
571 for (MachineBasicBlock::livein_iterator I = MBB.livein_begin(),
572 E = MBB.livein_end(); I != E; ++I) {
573 unsigned Reg = *I;
Chris Lattnera10fff52007-12-31 04:13:23 +0000574 MF->getRegInfo().setPhysRegUsed(Reg);
Chris Lattner4ff6c162006-06-15 22:21:53 +0000575 PhysRegsUsed[Reg] = 0; // It is free and reserved now
Evan Cheng4bf87f12007-06-26 21:05:13 +0000576 AddToPhysRegsUseOrder(Reg);
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000577 for (const unsigned *AliasSet = TRI->getSubRegisters(Reg);
Chris Lattner4ff6c162006-06-15 22:21:53 +0000578 *AliasSet; ++AliasSet) {
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000579 if (PhysRegsUsed[*AliasSet] != -2) {
Evan Cheng4bf87f12007-06-26 21:05:13 +0000580 AddToPhysRegsUseOrder(*AliasSet);
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000581 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
Chris Lattnera10fff52007-12-31 04:13:23 +0000582 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000583 }
Chris Lattner4ff6c162006-06-15 22:21:53 +0000584 }
585 }
586 }
587
Owen Anderson45d44752008-07-08 22:24:50 +0000588
589 MachineRegisterInfo& MRI = MBB.getParent()->getRegInfo();
590 // Keep track of the most recently seen previous use or def of each reg,
591 // so that we can update them with dead/kill markers.
592 std::map<unsigned, std::pair<MachineInstr*, unsigned> > LastUseDef;
593 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
594 I != E; ++I) {
595 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
596 MachineOperand& MO = I->getOperand(i);
597 // Uses don't trigger any flags, but we need to save
598 // them for later. Also, we have to process these
599 // _before_ processing the defs, since an instr
600 // uses regs before it defs them.
601 if (MO.isReg() && MO.getReg() && MO.isUse())
602 LastUseDef[MO.getReg()] = std::make_pair(I, i);
603 }
604
605 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
606 MachineOperand& MO = I->getOperand(i);
607 // Defs others than 2-addr redefs _do_ trigger flag changes:
608 // - A def followed by a def is dead
609 // - A use followed by a def is a kill
610 if (MO.isReg() && MO.getReg() && MO.isDef() &&
611 !I->isRegReDefinedByTwoAddr(MO.getReg())) {
612 std::map<unsigned, std::pair<MachineInstr*, unsigned> >::iterator
613 last = LastUseDef.find(MO.getReg());
614 if (last != LastUseDef.end()) {
615 MachineOperand& lastUD =
616 last->second.first->getOperand(last->second.second);
617 if (lastUD.isDef())
618 lastUD.setIsDead(true);
619 else if (lastUD.isUse())
620 lastUD.setIsKill(true);
621 }
622
623 LastUseDef[MO.getReg()] = std::make_pair(I, i);
624 }
625 }
626 }
627
628 // Live-out (of the function) registers contain return values of the function,
629 // so we need to make sure they are alive at return time.
630 if (!MBB.empty() && MBB.back().getDesc().isReturn()) {
631 MachineInstr* Ret = &MBB.back();
632 for (MachineRegisterInfo::liveout_iterator
633 I = MF->getRegInfo().liveout_begin(),
634 E = MF->getRegInfo().liveout_end(); I != E; ++I)
635 if (!Ret->readsRegister(*I)) {
636 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
637 LastUseDef[*I] = std::make_pair(Ret, Ret->getNumOperands()-1);
638 }
639 }
640
641 // Finally, loop over the final use/def of each reg
642 // in the block and determine if it is dead.
643 for (std::map<unsigned, std::pair<MachineInstr*, unsigned> >::iterator
644 I = LastUseDef.begin(), E = LastUseDef.end(); I != E; ++I) {
645 MachineInstr* MI = I->second.first;
646 unsigned idx = I->second.second;
647 MachineOperand& MO = MI->getOperand(idx);
648
649 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(MO.getReg());
650
651 // A crude approximation of "live-out" calculation
652 bool usedOutsideBlock = isPhysReg ? false :
653 UsedInMultipleBlocks.test(MO.getReg() -
654 TargetRegisterInfo::FirstVirtualRegister);
655 if (!isPhysReg && !usedOutsideBlock)
656 for (MachineRegisterInfo::reg_iterator UI = MRI.reg_begin(MO.getReg()),
657 UE = MRI.reg_end(); UI != UE; ++UI)
658 // Two cases:
659 // - used in another block
660 // - used in the same block before it is defined (loop)
661 if (UI->getParent() != &MBB ||
Owen Anderson27b8a212008-07-08 23:36:37 +0000662 (MO.isDef() && UI.getOperand().isUse() && precedes(&*UI, MI))) {
Owen Anderson45d44752008-07-08 22:24:50 +0000663 UsedInMultipleBlocks.set(MO.getReg() -
664 TargetRegisterInfo::FirstVirtualRegister);
665 usedOutsideBlock = true;
666 break;
667 }
668
669 // Physical registers and those that are not live-out of the block
670 // are killed/dead at their last use/def within this block.
671 if (isPhysReg || !usedOutsideBlock) {
672 if (MO.isUse())
673 MO.setIsKill(true);
674 else if (MI->getOperand(idx).isDef())
675 MO.setIsDead(true);
676 }
677 }
678
Chris Lattner4ff6c162006-06-15 22:21:53 +0000679 // Otherwise, sequentially allocate each instruction in the MBB.
Chris Lattner619dfaa2005-11-09 18:22:42 +0000680 while (MII != MBB.end()) {
681 MachineInstr *MI = MII++;
Chris Lattner03ad8852008-01-07 07:27:27 +0000682 const TargetInstrDesc &TID = MI->getDesc();
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000683 DEBUG(DOUT << "\nStarting RegAlloc of: " << *MI;
684 DOUT << " Regs have values: ";
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000685 for (unsigned i = 0; i != TRI->getNumRegs(); ++i)
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000686 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2)
Bill Wendlingd7a258d2008-02-26 21:47:57 +0000687 DOUT << "[" << TRI->getName(i)
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000688 << ",%reg" << PhysRegsUsed[i] << "] ";
689 DOUT << "\n");
Chris Lattner101b8cd2002-12-16 16:15:28 +0000690
Chris Lattner4664bd52002-12-17 02:50:10 +0000691 // Loop over the implicit uses, making sure that they are at the head of the
692 // use order list, so they don't get reallocated.
Jim Laskey4b49c232006-07-21 21:15:20 +0000693 if (TID.ImplicitUses) {
694 for (const unsigned *ImplicitUses = TID.ImplicitUses;
695 *ImplicitUses; ++ImplicitUses)
696 MarkPhysRegRecentlyUsed(*ImplicitUses);
697 }
Chris Lattner101b8cd2002-12-16 16:15:28 +0000698
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000699 SmallVector<unsigned, 8> Kills;
700 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
701 MachineOperand& MO = MI->getOperand(i);
Evan Cheng4bf87f12007-06-26 21:05:13 +0000702 if (MO.isRegister() && MO.isKill()) {
703 if (!MO.isImplicit())
704 Kills.push_back(MO.getReg());
705 else if (!isReadModWriteImplicitKill(MI, MO.getReg()))
706 // These are extra physical register kills when a sub-register
707 // is defined (def of a sub-register is a read/mod/write of the
708 // larger registers). Ignore.
709 Kills.push_back(MO.getReg());
710 }
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000711 }
712
Brian Gaeke91e16e72003-08-15 21:19:25 +0000713 // Get the used operands into registers. This has the potential to spill
Chris Lattner815b85e2003-08-04 23:36:39 +0000714 // incoming values if we are out of registers. Note that we completely
715 // ignore physical register uses here. We assume that if an explicit
716 // physical register is referenced by the instruction, that it is guaranteed
717 // to be live-in, or the input is badly hosed.
Chris Lattner101b8cd2002-12-16 16:15:28 +0000718 //
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000719 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
720 MachineOperand& MO = MI->getOperand(i);
721 // here we are looking for only used operands (never def&use)
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000722 if (MO.isRegister() && !MO.isDef() && MO.getReg() && !MO.isImplicit() &&
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000723 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattnerddedac52004-02-17 03:57:19 +0000724 MI = reloadVirtReg(MBB, MI, i);
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000725 }
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000726
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000727 // If this instruction is the last user of this register, kill the
Chris Lattner3d894dd2004-02-17 17:49:10 +0000728 // value, freeing the register being used, so it doesn't need to be
729 // spilled to memory.
730 //
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000731 for (unsigned i = 0, e = Kills.size(); i != e; ++i) {
732 unsigned VirtReg = Kills[i];
Chris Lattner3d894dd2004-02-17 17:49:10 +0000733 unsigned PhysReg = VirtReg;
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000734 if (TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Chris Lattner3d894dd2004-02-17 17:49:10 +0000735 // If the virtual register was never materialized into a register, it
736 // might not be in the map, but it won't hurt to zero it out anyway.
737 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
738 PhysReg = PhysRegSlot;
739 PhysRegSlot = 0;
Chris Lattnerb2e73162006-09-08 20:21:31 +0000740 } else if (PhysRegsUsed[PhysReg] == -2) {
741 // Unallocatable register dead, ignore.
742 continue;
Evan Cheng4bf87f12007-06-26 21:05:13 +0000743 } else {
Evan Cheng5163a8f2007-10-22 19:42:28 +0000744 assert((!PhysRegsUsed[PhysReg] || PhysRegsUsed[PhysReg] == -1) &&
Evan Cheng4bf87f12007-06-26 21:05:13 +0000745 "Silently clearing a virtual register?");
Chris Lattner3d894dd2004-02-17 17:49:10 +0000746 }
Chris Lattnerbfa53192003-01-13 00:25:40 +0000747
Chris Lattner3d894dd2004-02-17 17:49:10 +0000748 if (PhysReg) {
Bill Wendlingd7a258d2008-02-26 21:47:57 +0000749 DOUT << " Last use of " << TRI->getName(PhysReg)
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000750 << "[%reg" << VirtReg <<"], removing it from live set\n";
Chris Lattner3d894dd2004-02-17 17:49:10 +0000751 removePhysReg(PhysReg);
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000752 for (const unsigned *AliasSet = TRI->getSubRegisters(PhysReg);
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000753 *AliasSet; ++AliasSet) {
754 if (PhysRegsUsed[*AliasSet] != -2) {
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000755 DOUT << " Last use of "
Bill Wendlingd7a258d2008-02-26 21:47:57 +0000756 << TRI->getName(*AliasSet)
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000757 << "[%reg" << VirtReg <<"], removing it from live set\n";
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000758 removePhysReg(*AliasSet);
759 }
760 }
Chris Lattnerbfa53192003-01-13 00:25:40 +0000761 }
762 }
763
764 // Loop over all of the operands of the instruction, spilling registers that
765 // are defined, and marking explicit destinations in the PhysRegsUsed map.
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000766 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
767 MachineOperand& MO = MI->getOperand(i);
Evan Cheng8c9c6d72006-11-10 08:43:01 +0000768 if (MO.isRegister() && MO.isDef() && !MO.isImplicit() && MO.getReg() &&
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000769 TargetRegisterInfo::isPhysicalRegister(MO.getReg())) {
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000770 unsigned Reg = MO.getReg();
Chris Lattner050c64c2006-09-08 19:11:11 +0000771 if (PhysRegsUsed[Reg] == -2) continue; // Something like ESP.
Evan Cheng4bf87f12007-06-26 21:05:13 +0000772 // These are extra physical register defs when a sub-register
773 // is defined (def of a sub-register is a read/mod/write of the
774 // larger registers). Ignore.
775 if (isReadModWriteImplicitDef(MI, MO.getReg())) continue;
776
Chris Lattnera10fff52007-12-31 04:13:23 +0000777 MF->getRegInfo().setPhysRegUsed(Reg);
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000778 spillPhysReg(MBB, MI, Reg, true); // Spill any existing value in reg
Chris Lattnerbfa53192003-01-13 00:25:40 +0000779 PhysRegsUsed[Reg] = 0; // It is free and reserved now
Evan Cheng4bf87f12007-06-26 21:05:13 +0000780 AddToPhysRegsUseOrder(Reg);
781
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000782 for (const unsigned *AliasSet = TRI->getSubRegisters(Reg);
Alkis Evlogimenosebbd66c2004-01-13 06:24:30 +0000783 *AliasSet; ++AliasSet) {
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000784 if (PhysRegsUsed[*AliasSet] != -2) {
Chris Lattnera10fff52007-12-31 04:13:23 +0000785 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Evan Cheng4bf87f12007-06-26 21:05:13 +0000786 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
787 AddToPhysRegsUseOrder(*AliasSet);
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000788 }
Alkis Evlogimenosebbd66c2004-01-13 06:24:30 +0000789 }
Chris Lattnerbfa53192003-01-13 00:25:40 +0000790 }
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000791 }
Chris Lattnerbfa53192003-01-13 00:25:40 +0000792
793 // Loop over the implicit defs, spilling them as well.
Jim Laskey4b49c232006-07-21 21:15:20 +0000794 if (TID.ImplicitDefs) {
795 for (const unsigned *ImplicitDefs = TID.ImplicitDefs;
796 *ImplicitDefs; ++ImplicitDefs) {
797 unsigned Reg = *ImplicitDefs;
Evan Cheng4bf87f12007-06-26 21:05:13 +0000798 if (PhysRegsUsed[Reg] != -2) {
Chris Lattner698000b2006-09-19 18:02:01 +0000799 spillPhysReg(MBB, MI, Reg, true);
Evan Cheng4bf87f12007-06-26 21:05:13 +0000800 AddToPhysRegsUseOrder(Reg);
Chris Lattner698000b2006-09-19 18:02:01 +0000801 PhysRegsUsed[Reg] = 0; // It is free and reserved now
802 }
Chris Lattnera10fff52007-12-31 04:13:23 +0000803 MF->getRegInfo().setPhysRegUsed(Reg);
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000804 for (const unsigned *AliasSet = TRI->getSubRegisters(Reg);
Jim Laskey4b49c232006-07-21 21:15:20 +0000805 *AliasSet; ++AliasSet) {
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000806 if (PhysRegsUsed[*AliasSet] != -2) {
Evan Cheng4bf87f12007-06-26 21:05:13 +0000807 AddToPhysRegsUseOrder(*AliasSet);
808 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
Chris Lattnera10fff52007-12-31 04:13:23 +0000809 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000810 }
Jim Laskey4b49c232006-07-21 21:15:20 +0000811 }
Alkis Evlogimenosebbd66c2004-01-13 06:24:30 +0000812 }
Alkis Evlogimenos9bced942003-12-13 01:20:58 +0000813 }
Chris Lattnerbfa53192003-01-13 00:25:40 +0000814
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000815 SmallVector<unsigned, 8> DeadDefs;
816 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
817 MachineOperand& MO = MI->getOperand(i);
818 if (MO.isRegister() && MO.isDead())
819 DeadDefs.push_back(MO.getReg());
820 }
821
Chris Lattner101b8cd2002-12-16 16:15:28 +0000822 // Okay, we have allocated all of the source operands and spilled any values
823 // that would be destroyed by defs of this instruction. Loop over the
Chris Lattner24f0f0e2005-01-23 22:51:56 +0000824 // explicit defs and assign them to a register, spilling incoming values if
Chris Lattnerbfa53192003-01-13 00:25:40 +0000825 // we need to scavenge a register.
Chris Lattnerd4627092002-12-18 08:14:26 +0000826 //
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000827 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
828 MachineOperand& MO = MI->getOperand(i);
Evan Chengddfb10b2006-09-05 20:32:06 +0000829 if (MO.isRegister() && MO.isDef() && MO.getReg() &&
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000830 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000831 unsigned DestVirtReg = MO.getReg();
Chris Lattner101b8cd2002-12-16 16:15:28 +0000832 unsigned DestPhysReg;
833
Alkis Evlogimenosc17d57b2003-12-18 13:08:52 +0000834 // If DestVirtReg already has a value, use it.
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000835 if (!(DestPhysReg = getVirt2PhysRegMapSlot(DestVirtReg)))
Alkis Evlogimenos80da8652004-02-12 02:27:10 +0000836 DestPhysReg = getReg(MBB, MI, DestVirtReg);
Chris Lattnera10fff52007-12-31 04:13:23 +0000837 MF->getRegInfo().setPhysRegUsed(DestPhysReg);
Chris Lattner5a78ee82003-05-12 03:54:14 +0000838 markVirtRegModified(DestVirtReg);
Evan Cheng54c20b552008-01-17 02:08:17 +0000839 getVirtRegLastUse(DestVirtReg) = std::make_pair((MachineInstr*)0, 0);
Bill Wendlingd7a258d2008-02-26 21:47:57 +0000840 DOUT << " Assigning " << TRI->getName(DestPhysReg)
Evan Chenga1977d32008-02-22 19:57:06 +0000841 << " to %reg" << DestVirtReg << "\n";
Chris Lattner10d63412006-05-04 17:52:23 +0000842 MI->getOperand(i).setReg(DestPhysReg); // Assign the output register
Chris Lattner101b8cd2002-12-16 16:15:28 +0000843 }
Alkis Evlogimenos61719d42004-02-26 22:00:20 +0000844 }
Chris Lattnerd4627092002-12-18 08:14:26 +0000845
Chris Lattner3d894dd2004-02-17 17:49:10 +0000846 // If this instruction defines any registers that are immediately dead,
847 // kill them now.
848 //
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000849 for (unsigned i = 0, e = DeadDefs.size(); i != e; ++i) {
850 unsigned VirtReg = DeadDefs[i];
Chris Lattner3d894dd2004-02-17 17:49:10 +0000851 unsigned PhysReg = VirtReg;
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000852 if (TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Chris Lattner3d894dd2004-02-17 17:49:10 +0000853 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
854 PhysReg = PhysRegSlot;
855 assert(PhysReg != 0);
856 PhysRegSlot = 0;
Chris Lattnerb2e73162006-09-08 20:21:31 +0000857 } else if (PhysRegsUsed[PhysReg] == -2) {
858 // Unallocatable register dead, ignore.
859 continue;
Chris Lattner3d894dd2004-02-17 17:49:10 +0000860 }
Chris Lattnerbfa53192003-01-13 00:25:40 +0000861
Chris Lattner3d894dd2004-02-17 17:49:10 +0000862 if (PhysReg) {
Bill Wendlingd7a258d2008-02-26 21:47:57 +0000863 DOUT << " Register " << TRI->getName(PhysReg)
Chris Lattner3d894dd2004-02-17 17:49:10 +0000864 << " [%reg" << VirtReg
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000865 << "] is never used, removing it frame live list\n";
Chris Lattner3d894dd2004-02-17 17:49:10 +0000866 removePhysReg(PhysReg);
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000867 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000868 *AliasSet; ++AliasSet) {
869 if (PhysRegsUsed[*AliasSet] != -2) {
Bill Wendlingd7a258d2008-02-26 21:47:57 +0000870 DOUT << " Register " << TRI->getName(*AliasSet)
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000871 << " [%reg" << *AliasSet
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000872 << "] is never used, removing it frame live list\n";
Evan Cheng0ffff1c2006-11-15 20:55:15 +0000873 removePhysReg(*AliasSet);
874 }
875 }
Chris Lattnerd4627092002-12-18 08:14:26 +0000876 }
877 }
Chris Lattner619dfaa2005-11-09 18:22:42 +0000878
879 // Finally, if this is a noop copy instruction, zap it.
880 unsigned SrcReg, DstReg;
Dan Gohman8ab08642008-07-09 19:55:19 +0000881 if (TII->isMoveInstr(*MI, SrcReg, DstReg) && SrcReg == DstReg)
Chris Lattner619dfaa2005-11-09 18:22:42 +0000882 MBB.erase(MI);
Chris Lattner101b8cd2002-12-16 16:15:28 +0000883 }
884
Chris Lattner619dfaa2005-11-09 18:22:42 +0000885 MachineBasicBlock::iterator MI = MBB.getFirstTerminator();
Chris Lattner101b8cd2002-12-16 16:15:28 +0000886
887 // Spill all physical registers holding virtual registers now.
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000888 for (unsigned i = 0, e = TRI->getNumRegs(); i != e; ++i)
Anton Korobeynikov18991d72008-02-20 12:07:57 +0000889 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2) {
Chris Lattner490627a2004-02-09 01:26:13 +0000890 if (unsigned VirtReg = PhysRegsUsed[i])
Alkis Evlogimenos80da8652004-02-12 02:27:10 +0000891 spillVirtReg(MBB, MI, VirtReg, i);
Chris Lattner490627a2004-02-09 01:26:13 +0000892 else
893 removePhysReg(i);
Anton Korobeynikov18991d72008-02-20 12:07:57 +0000894 }
Chris Lattner101b8cd2002-12-16 16:15:28 +0000895
Chris Lattner35ecaa72005-11-09 05:28:45 +0000896#if 0
897 // This checking code is very expensive.
Chris Lattner80cbed42004-02-09 02:12:04 +0000898 bool AllOk = true;
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000899 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattnera10fff52007-12-31 04:13:23 +0000900 e = MF->getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner80cbed42004-02-09 02:12:04 +0000901 if (unsigned PR = Virt2PhysRegMap[i]) {
Bill Wendling22e978a2006-12-07 20:04:42 +0000902 cerr << "Register still mapped: " << i << " -> " << PR << "\n";
Chris Lattner80cbed42004-02-09 02:12:04 +0000903 AllOk = false;
904 }
905 assert(AllOk && "Virtual registers still in phys regs?");
906#endif
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000907
Chris Lattner931947d2003-08-17 18:01:15 +0000908 // Clear any physical register which appear live at the end of the basic
909 // block, but which do not hold any virtual registers. e.g., the stack
910 // pointer.
911 PhysRegsUseOrder.clear();
Chris Lattner101b8cd2002-12-16 16:15:28 +0000912}
913
914/// runOnMachineFunction - Register allocate the whole function
915///
Bill Wendling31fd60b2007-05-08 19:02:46 +0000916bool RALocal::runOnMachineFunction(MachineFunction &Fn) {
Bill Wendling9d46fcd2006-11-17 02:09:07 +0000917 DOUT << "Machine Function " << "\n";
Chris Lattner101b8cd2002-12-16 16:15:28 +0000918 MF = &Fn;
Chris Lattnerb4e41112002-12-28 20:40:43 +0000919 TM = &Fn.getTarget();
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000920 TRI = TM->getRegisterInfo();
Owen Anderson0ec92e92008-01-07 01:35:56 +0000921 TII = TM->getInstrInfo();
Chris Lattner101b8cd2002-12-16 16:15:28 +0000922
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000923 PhysRegsUsed.assign(TRI->getNumRegs(), -1);
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000924
925 // At various places we want to efficiently check to see whether a register
926 // is allocatable. To handle this, we mark all unallocatable registers as
927 // being pinned down, permanently.
928 {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000929 BitVector Allocable = TRI->getAllocatableSet(Fn);
Chris Lattner9b1a6eb2006-09-08 19:03:30 +0000930 for (unsigned i = 0, e = Allocable.size(); i != e; ++i)
931 if (!Allocable[i])
932 PhysRegsUsed[i] = -2; // Mark the reg unallocable.
933 }
Chris Lattner490627a2004-02-09 01:26:13 +0000934
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000935 // initialize the virtual->physical register map to have a 'null'
936 // mapping for all virtual registers
Evan Chengdc5b4c52008-01-17 00:35:26 +0000937 unsigned LastVirtReg = MF->getRegInfo().getLastVirtReg();
938 Virt2PhysRegMap.grow(LastVirtReg);
Evan Cheng54c20b552008-01-17 02:08:17 +0000939 Virt2LastUseMap.grow(LastVirtReg);
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000940 VirtRegModified.resize(LastVirtReg+1-TargetRegisterInfo::FirstVirtualRegister);
Owen Anderson45d44752008-07-08 22:24:50 +0000941 UsedInMultipleBlocks.resize(LastVirtReg+1-TargetRegisterInfo::FirstVirtualRegister);
942
Chris Lattner101b8cd2002-12-16 16:15:28 +0000943 // Loop over all of the basic blocks, eliminating virtual register references
944 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
945 MBB != MBBe; ++MBB)
946 AllocateBasicBlock(*MBB);
947
Chris Lattnerb4e41112002-12-28 20:40:43 +0000948 StackSlotForVirtReg.clear();
Alkis Evlogimenosde6a3812004-02-13 18:20:47 +0000949 PhysRegsUsed.clear();
Chris Lattnerbfa53192003-01-13 00:25:40 +0000950 VirtRegModified.clear();
Owen Anderson45d44752008-07-08 22:24:50 +0000951 UsedInMultipleBlocks.clear();
Chris Lattner80cbed42004-02-09 02:12:04 +0000952 Virt2PhysRegMap.clear();
Evan Cheng54c20b552008-01-17 02:08:17 +0000953 Virt2LastUseMap.clear();
Chris Lattner101b8cd2002-12-16 16:15:28 +0000954 return true;
955}
956
Chris Lattnerc330b982004-01-31 21:27:19 +0000957FunctionPass *llvm::createLocalRegisterAllocator() {
Bill Wendling31fd60b2007-05-08 19:02:46 +0000958 return new RALocal();
Chris Lattner101b8cd2002-12-16 16:15:28 +0000959}