blob: edba8747e97dbfe1ac79d4e2040fab0920a45b5a [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000023#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000029#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000030#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000031#include "llvm/IR/CallingConv.h"
32#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000034#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000035#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000038#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000039
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000040using namespace llvm;
41
Akira Hatanaka90131ac2012-10-19 21:47:33 +000042STATISTIC(NumTailCalls, "Number of tail calls");
43
44static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000045LargeGOT("mxgot", cl::Hidden,
46 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
47
Akira Hatanaka1cb02422013-05-20 18:07:43 +000048static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000049NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000050 cl::desc("MIPS: Don't trap on integer division by zero."),
51 cl::init(false));
52
Akira Hatanakaac8c6692012-10-27 00:29:43 +000053static const uint16_t O32IntRegs[4] = {
54 Mips::A0, Mips::A1, Mips::A2, Mips::A3
55};
56
57static const uint16_t Mips64IntRegs[8] = {
58 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
59 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
60};
61
62static const uint16_t Mips64DPRegs[8] = {
63 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
64 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
65};
66
Jia Liuf54f60f2012-02-28 07:46:26 +000067// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000068// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000069// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000070static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000071 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000072 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000073
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000074 Size = CountPopulation_64(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000075 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000076 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000077}
78
Akira Hatanaka96ca1822013-03-13 00:54:29 +000079SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000080 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
81 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
82}
83
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000084SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
85 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000086 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000087 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000088}
89
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000090SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
91 SelectionDAG &DAG,
92 unsigned Flag) const {
93 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
94}
95
96SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
97 SelectionDAG &DAG,
98 unsigned Flag) const {
99 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
100}
101
102SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
103 SelectionDAG &DAG,
104 unsigned Flag) const {
105 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
106}
107
108SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
109 SelectionDAG &DAG,
110 unsigned Flag) const {
111 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
112 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000113}
114
Chris Lattner5e693ed2009-07-28 03:13:23 +0000115const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
116 switch (Opcode) {
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000117 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000118 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000119 case MipsISD::Hi: return "MipsISD::Hi";
120 case MipsISD::Lo: return "MipsISD::Lo";
121 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000122 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000123 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000124 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000125 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
126 case MipsISD::FPCmp: return "MipsISD::FPCmp";
127 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
128 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000129 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000130 case MipsISD::MFHI: return "MipsISD::MFHI";
131 case MipsISD::MFLO: return "MipsISD::MFLO";
132 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000133 case MipsISD::Mult: return "MipsISD::Mult";
134 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000135 case MipsISD::MAdd: return "MipsISD::MAdd";
136 case MipsISD::MAddu: return "MipsISD::MAddu";
137 case MipsISD::MSub: return "MipsISD::MSub";
138 case MipsISD::MSubu: return "MipsISD::MSubu";
139 case MipsISD::DivRem: return "MipsISD::DivRem";
140 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000141 case MipsISD::DivRem16: return "MipsISD::DivRem16";
142 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000143 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
144 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000145 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000146 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000147 case MipsISD::Ext: return "MipsISD::Ext";
148 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000149 case MipsISD::LWL: return "MipsISD::LWL";
150 case MipsISD::LWR: return "MipsISD::LWR";
151 case MipsISD::SWL: return "MipsISD::SWL";
152 case MipsISD::SWR: return "MipsISD::SWR";
153 case MipsISD::LDL: return "MipsISD::LDL";
154 case MipsISD::LDR: return "MipsISD::LDR";
155 case MipsISD::SDL: return "MipsISD::SDL";
156 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000157 case MipsISD::EXTP: return "MipsISD::EXTP";
158 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
159 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
160 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
161 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
162 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
163 case MipsISD::SHILO: return "MipsISD::SHILO";
164 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
165 case MipsISD::MULT: return "MipsISD::MULT";
166 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000167 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000168 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
169 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
170 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000171 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
172 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
173 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000174 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
175 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000176 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
177 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
178 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
179 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000180 case MipsISD::VCEQ: return "MipsISD::VCEQ";
181 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
182 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
183 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
184 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000185 case MipsISD::VSMAX: return "MipsISD::VSMAX";
186 case MipsISD::VSMIN: return "MipsISD::VSMIN";
187 case MipsISD::VUMAX: return "MipsISD::VUMAX";
188 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000189 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
190 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000191 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000192 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000193 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000194 case MipsISD::ILVEV: return "MipsISD::ILVEV";
195 case MipsISD::ILVOD: return "MipsISD::ILVOD";
196 case MipsISD::ILVL: return "MipsISD::ILVL";
197 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000198 case MipsISD::PCKEV: return "MipsISD::PCKEV";
199 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Akira Hatanaka15506782011-06-07 18:58:42 +0000200 default: return NULL;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000201 }
202}
203
204MipsTargetLowering::
Chris Lattner5e693ed2009-07-28 03:13:23 +0000205MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka7b502922011-09-26 21:47:02 +0000206 : TargetLowering(TM, new MipsTargetObjectFile()),
207 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka7989f152011-10-28 18:47:24 +0000208 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
209 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000210 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000211 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000212 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000213 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000214
Wesley Peck527da1b2010-11-23 03:31:01 +0000215 // Load extented operations for i1 types must be promoted
Owen Anderson9f944592009-08-11 20:47:22 +0000216 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
217 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
218 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000219
Eli Friedman1fa07e12009-07-17 04:07:24 +0000220 // MIPS doesn't have extending float->double load/store
Owen Anderson9f944592009-08-11 20:47:22 +0000221 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
222 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000223
Wesley Peck527da1b2010-11-23 03:31:01 +0000224 // Used by legalize types to correctly generate the setcc result.
225 // Without this, every float setcc comes with a AND/OR with the result,
226 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000227 // which is used implicitly by brcond and select operations.
Owen Anderson9f944592009-08-11 20:47:22 +0000228 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000229
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000230 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000231 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000232 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000233 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000234 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
235 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
236 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
237 setOperationAction(ISD::SELECT, MVT::f32, Custom);
238 setOperationAction(ISD::SELECT, MVT::f64, Custom);
239 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000240 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
241 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000242 setOperationAction(ISD::SETCC, MVT::f32, Custom);
243 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000244 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000245 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000246 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
247 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000248 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000249
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +0000250 if (!TM.Options.NoNaNsFPMath) {
251 setOperationAction(ISD::FABS, MVT::f32, Custom);
252 setOperationAction(ISD::FABS, MVT::f64, Custom);
253 }
254
Akira Hatanakada00aa82012-03-10 00:03:50 +0000255 if (HasMips64) {
256 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
257 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
258 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
259 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
260 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
261 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000262 setOperationAction(ISD::LOAD, MVT::i64, Custom);
263 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000264 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000265 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000266
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000267 if (!HasMips64) {
268 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
269 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
270 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
271 }
272
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000273 setOperationAction(ISD::ADD, MVT::i32, Custom);
274 if (HasMips64)
275 setOperationAction(ISD::ADD, MVT::i64, Custom);
276
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000277 setOperationAction(ISD::SDIV, MVT::i32, Expand);
278 setOperationAction(ISD::SREM, MVT::i32, Expand);
279 setOperationAction(ISD::UDIV, MVT::i32, Expand);
280 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000281 setOperationAction(ISD::SDIV, MVT::i64, Expand);
282 setOperationAction(ISD::SREM, MVT::i64, Expand);
283 setOperationAction(ISD::UDIV, MVT::i64, Expand);
284 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000285
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000286 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000287 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
288 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
289 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
290 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000291 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
292 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000293 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000295 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000296 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
297 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000298 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000300 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000301 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
302 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
303 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
304 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000305 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000306 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000307 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
308 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000309
Akira Hatanakabb49e722011-09-20 23:53:09 +0000310 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000311 setOperationAction(ISD::ROTR, MVT::i32, Expand);
312
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000313 if (!Subtarget->hasMips64r2())
314 setOperationAction(ISD::ROTR, MVT::i64, Expand);
315
Owen Anderson9f944592009-08-11 20:47:22 +0000316 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000317 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000318 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000319 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000320 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
321 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000322 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
323 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000324 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000325 setOperationAction(ISD::FLOG, MVT::f32, Expand);
326 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
327 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
328 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000329 setOperationAction(ISD::FMA, MVT::f32, Expand);
330 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000331 setOperationAction(ISD::FREM, MVT::f32, Expand);
332 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000333
Akira Hatanaka47ad6742012-04-11 22:59:08 +0000334 if (!TM.Options.NoNaNsFPMath) {
335 setOperationAction(ISD::FNEG, MVT::f32, Expand);
336 setOperationAction(ISD::FNEG, MVT::f64, Expand);
337 }
338
Akira Hatanakac0b02062013-01-30 00:26:49 +0000339 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
340
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000341 setOperationAction(ISD::VAARG, MVT::Other, Expand);
342 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
343 setOperationAction(ISD::VAEND, MVT::Other, Expand);
344
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000345 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000346 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
347 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000348
Jia Liuf54f60f2012-02-28 07:46:26 +0000349 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
350 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
351 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
352 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000353
Eli Friedman30a49e92011-08-03 21:06:02 +0000354 setInsertFencesForAtomic(true);
355
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +0000356 if (!Subtarget->hasSEInReg()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000357 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
358 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000359 }
360
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000361 if (!Subtarget->hasBitCount()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000362 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000363 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
364 }
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000365
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000366 if (!Subtarget->hasSwap()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000367 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000368 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
369 }
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000370
Akira Hatanaka019e5922012-06-02 00:04:42 +0000371 if (HasMips64) {
372 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
373 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
374 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
375 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
376 }
377
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000378 setOperationAction(ISD::TRAP, MVT::Other, Legal);
379
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000380 setTargetDAGCombine(ISD::SDIVREM);
381 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000382 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000383 setTargetDAGCombine(ISD::AND);
384 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000385 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000386
Akira Hatanaka956dd222012-03-08 01:59:33 +0000387 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000388
Akira Hatanaka961883c2012-02-02 03:17:04 +0000389 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000390
Akira Hatanakaf0295372012-02-02 03:13:40 +0000391 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
392 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000393
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000394 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000395}
396
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000397const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
398 if (TM.getSubtargetImpl()->inMips16Mode())
399 return llvm::createMips16TargetLowering(TM);
Jia Liuf54f60f2012-02-28 07:46:26 +0000400
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000401 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000402}
403
Matt Arsenault758659232013-05-18 00:21:46 +0000404EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakab13b3332013-01-04 20:06:01 +0000405 if (!VT.isVector())
406 return MVT::i32;
407 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000408}
409
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000410static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000411 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000412 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000413 if (DCI.isBeforeLegalizeOps())
414 return SDValue();
415
Akira Hatanakab1538f92011-10-03 21:06:13 +0000416 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000417 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
418 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000419 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
420 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000421 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000422
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000423 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000424 N->getOperand(0), N->getOperand(1));
425 SDValue InChain = DAG.getEntryNode();
426 SDValue InGlue = DivRem;
427
428 // insert MFLO
429 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000430 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000431 InGlue);
432 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
433 InChain = CopyFromLo.getValue(1);
434 InGlue = CopyFromLo.getValue(2);
435 }
436
437 // insert MFHI
438 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000439 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000440 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000441 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
442 }
443
444 return SDValue();
445}
446
Akira Hatanaka89af5892013-04-18 01:00:46 +0000447static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000448 switch (CC) {
449 default: llvm_unreachable("Unknown fp condition code!");
450 case ISD::SETEQ:
451 case ISD::SETOEQ: return Mips::FCOND_OEQ;
452 case ISD::SETUNE: return Mips::FCOND_UNE;
453 case ISD::SETLT:
454 case ISD::SETOLT: return Mips::FCOND_OLT;
455 case ISD::SETGT:
456 case ISD::SETOGT: return Mips::FCOND_OGT;
457 case ISD::SETLE:
458 case ISD::SETOLE: return Mips::FCOND_OLE;
459 case ISD::SETGE:
460 case ISD::SETOGE: return Mips::FCOND_OGE;
461 case ISD::SETULT: return Mips::FCOND_ULT;
462 case ISD::SETULE: return Mips::FCOND_ULE;
463 case ISD::SETUGT: return Mips::FCOND_UGT;
464 case ISD::SETUGE: return Mips::FCOND_UGE;
465 case ISD::SETUO: return Mips::FCOND_UN;
466 case ISD::SETO: return Mips::FCOND_OR;
467 case ISD::SETNE:
468 case ISD::SETONE: return Mips::FCOND_ONE;
469 case ISD::SETUEQ: return Mips::FCOND_UEQ;
470 }
471}
472
473
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000474/// This function returns true if the floating point conditional branches and
475/// conditional moves which use condition code CC should be inverted.
476static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000477 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
478 return false;
479
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000480 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
481 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000482
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000483 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000484}
485
486// Creates and returns an FPCmp node from a setcc node.
487// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000488static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000489 // must be a SETCC node
490 if (Op.getOpcode() != ISD::SETCC)
491 return Op;
492
493 SDValue LHS = Op.getOperand(0);
494
495 if (!LHS.getValueType().isFloatingPoint())
496 return Op;
497
498 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000499 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000500
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000501 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
502 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000503 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
504
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000505 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka89af5892013-04-18 01:00:46 +0000506 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000507}
508
509// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000510static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000511 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000512 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
513 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000514 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000515
516 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000517 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000518}
519
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000520static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000521 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000522 const MipsSubtarget *Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000523 if (DCI.isBeforeLegalizeOps())
524 return SDValue();
525
526 SDValue SetCC = N->getOperand(0);
527
528 if ((SetCC.getOpcode() != ISD::SETCC) ||
529 !SetCC.getOperand(0).getValueType().isInteger())
530 return SDValue();
531
532 SDValue False = N->getOperand(2);
533 EVT FalseTy = False.getValueType();
534
535 if (!FalseTy.isInteger())
536 return SDValue();
537
538 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
539
540 if (!CN || CN->getZExtValue())
541 return SDValue();
542
Andrew Trickef9de2a2013-05-25 02:42:55 +0000543 const SDLoc DL(N);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000544 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
545 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000546
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000547 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
548 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000549
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000550 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
551}
552
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000553static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000554 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000555 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000556 // Pattern match EXT.
557 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
558 // => ext $dst, $src, size, pos
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000559 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000560 return SDValue();
561
562 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000563 unsigned ShiftRightOpc = ShiftRight.getOpcode();
564
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000565 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000566 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000567 return SDValue();
568
569 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000570 ConstantSDNode *CN;
571 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
572 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000573
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000574 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000575 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000576
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000577 // Op's second operand must be a shifted mask.
578 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000579 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000580 return SDValue();
581
582 // Return if the shifted mask does not start at bit 0 or the sum of its size
583 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000584 EVT ValTy = N->getValueType(0);
585 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000586 return SDValue();
587
Andrew Trickef9de2a2013-05-25 02:42:55 +0000588 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000589 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanakaeea541c2011-08-17 22:59:46 +0000590 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000591}
Jia Liuf54f60f2012-02-28 07:46:26 +0000592
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000593static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000594 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000595 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000596 // Pattern match INS.
597 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000598 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000599 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000600 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000601 return SDValue();
602
603 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
604 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
605 ConstantSDNode *CN;
606
607 // See if Op's first operand matches (and $src1 , mask0).
608 if (And0.getOpcode() != ISD::AND)
609 return SDValue();
610
611 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000612 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000613 return SDValue();
614
615 // See if Op's second operand matches (and (shl $src, pos), mask1).
616 if (And1.getOpcode() != ISD::AND)
617 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000618
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000619 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000620 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000621 return SDValue();
622
623 // The shift masks must have the same position and size.
624 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
625 return SDValue();
626
627 SDValue Shl = And1.getOperand(0);
628 if (Shl.getOpcode() != ISD::SHL)
629 return SDValue();
630
631 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
632 return SDValue();
633
634 unsigned Shamt = CN->getZExtValue();
635
636 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000637 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000638 EVT ValTy = N->getValueType(0);
639 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000640 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000641
Andrew Trickef9de2a2013-05-25 02:42:55 +0000642 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000643 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000644 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000645}
Jia Liuf54f60f2012-02-28 07:46:26 +0000646
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000647static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000648 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000649 const MipsSubtarget *Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000650 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
651
652 if (DCI.isBeforeLegalizeOps())
653 return SDValue();
654
655 SDValue Add = N->getOperand(1);
656
657 if (Add.getOpcode() != ISD::ADD)
658 return SDValue();
659
660 SDValue Lo = Add.getOperand(1);
661
662 if ((Lo.getOpcode() != MipsISD::Lo) ||
663 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
664 return SDValue();
665
666 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000667 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000668
669 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
670 Add.getOperand(0));
671 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
672}
673
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000674SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000675 const {
676 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000677 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000678
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000679 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000680 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000681 case ISD::SDIVREM:
682 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000683 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000684 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000685 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000686 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000687 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000688 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000689 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000690 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000691 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000692 }
693
694 return SDValue();
695}
696
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000697void
698MipsTargetLowering::LowerOperationWrapper(SDNode *N,
699 SmallVectorImpl<SDValue> &Results,
700 SelectionDAG &DAG) const {
701 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
702
703 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
704 Results.push_back(Res.getValue(I));
705}
706
707void
708MipsTargetLowering::ReplaceNodeResults(SDNode *N,
709 SmallVectorImpl<SDValue> &Results,
710 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000711 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000712}
713
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000714SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000715LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000716{
Wesley Peck527da1b2010-11-23 03:31:01 +0000717 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000718 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000719 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
720 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
721 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
722 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
723 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
724 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
725 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
726 case ISD::SELECT: return lowerSELECT(Op, DAG);
727 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
728 case ISD::SETCC: return lowerSETCC(Op, DAG);
729 case ISD::VASTART: return lowerVASTART(Op, DAG);
730 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
731 case ISD::FABS: return lowerFABS(Op, DAG);
732 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
733 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
734 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000735 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
736 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
737 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
738 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
739 case ISD::LOAD: return lowerLOAD(Op, DAG);
740 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000741 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000742 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000743 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000744 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000745}
746
Akira Hatanakae2489122011-04-15 21:51:11 +0000747//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000748// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000749//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000750
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000751// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000752// MachineFunction as a live in value. It also creates a corresponding
753// virtual register for it.
754static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000755addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000756{
Chris Lattnera10fff52007-12-31 04:13:23 +0000757 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
758 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000759 return VReg;
760}
761
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000762static MachineBasicBlock *expandPseudoDIV(MachineInstr *MI,
763 MachineBasicBlock &MBB,
764 const TargetInstrInfo &TII,
765 bool Is64Bit) {
766 if (NoZeroDivCheck)
767 return &MBB;
768
769 // Insert instruction "teq $divisor_reg, $zero, 7".
770 MachineBasicBlock::iterator I(MI);
771 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000772 MachineOperand &Divisor = MI->getOperand(2);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000773 MIB = BuildMI(MBB, llvm::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000774 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
775 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000776
777 // Use the 32-bit sub-register if this is a 64-bit division.
778 if (Is64Bit)
779 MIB->getOperand(0).setSubReg(Mips::sub_32);
780
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000781 // Clear Divisor's kill flag.
782 Divisor.setIsKill(false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000783 return &MBB;
784}
785
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000786MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000787MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000788 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000789 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000790 default:
791 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000792 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000793 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000794 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000795 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000796 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000797 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000798 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000799 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000800
801 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000802 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000803 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000804 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000805 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000806 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000807 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000808 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000809
810 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000811 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000812 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000813 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000814 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000815 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000816 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000817 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000818
819 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000820 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000821 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000822 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000823 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000824 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000825 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000826 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000827
828 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000829 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000830 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000831 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000832 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000833 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000834 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000835 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000836
837 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000838 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000839 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000840 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000841 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000842 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000843 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000844 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000845
846 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000847 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000848 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000849 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000850 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000851 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000852 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000853 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000854
855 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000856 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000857 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000858 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000859 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000860 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000861 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000862 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000863 case Mips::PseudoSDIV:
864 case Mips::PseudoUDIV:
865 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), false);
866 case Mips::PseudoDSDIV:
867 case Mips::PseudoDUDIV:
868 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), true);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000869 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000870}
871
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000872// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
873// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
874MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000875MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +0000876 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +0000877 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000878 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000879
880 MachineFunction *MF = BB->getParent();
881 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000882 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000883 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000884 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000885 unsigned LL, SC, AND, NOR, ZERO, BEQ;
886
887 if (Size == 4) {
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000888 LL = Mips::LL;
889 SC = Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000890 AND = Mips::AND;
891 NOR = Mips::NOR;
892 ZERO = Mips::ZERO;
893 BEQ = Mips::BEQ;
894 }
895 else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000896 LL = Mips::LLD;
897 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000898 AND = Mips::AND64;
899 NOR = Mips::NOR64;
900 ZERO = Mips::ZERO_64;
901 BEQ = Mips::BEQ64;
902 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000903
Akira Hatanaka0e019592011-07-19 20:11:17 +0000904 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000905 unsigned Ptr = MI->getOperand(1).getReg();
906 unsigned Incr = MI->getOperand(2).getReg();
907
Akira Hatanaka0e019592011-07-19 20:11:17 +0000908 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
909 unsigned AndRes = RegInfo.createVirtualRegister(RC);
910 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000911
912 // insert new blocks after the current block
913 const BasicBlock *LLVM_BB = BB->getBasicBlock();
914 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
915 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
916 MachineFunction::iterator It = BB;
917 ++It;
918 MF->insert(It, loopMBB);
919 MF->insert(It, exitMBB);
920
921 // Transfer the remainder of BB and its successor edges to exitMBB.
922 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000923 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000924 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
925
926 // thisMBB:
927 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000928 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000929 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +0000930 loopMBB->addSuccessor(loopMBB);
931 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000932
933 // loopMBB:
934 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +0000935 // <binop> storeval, oldval, incr
936 // sc success, storeval, 0(ptr)
937 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000938 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000939 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000940 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +0000941 // and andres, oldval, incr
942 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000943 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
944 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000945 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +0000946 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000947 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000948 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +0000949 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000950 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000951 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
952 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000953
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000954 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000955
Akira Hatanakae4e9a592011-07-19 03:42:13 +0000956 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000957}
958
959MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000960MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +0000961 MachineBasicBlock *BB,
962 unsigned Size, unsigned BinOpcode,
963 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000964 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000965 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000966
967 MachineFunction *MF = BB->getParent();
968 MachineRegisterInfo &RegInfo = MF->getRegInfo();
969 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
970 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000971 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000972
973 unsigned Dest = MI->getOperand(0).getReg();
974 unsigned Ptr = MI->getOperand(1).getReg();
975 unsigned Incr = MI->getOperand(2).getReg();
976
Akira Hatanaka0e019592011-07-19 20:11:17 +0000977 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
978 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000979 unsigned Mask = RegInfo.createVirtualRegister(RC);
980 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +0000981 unsigned NewVal = RegInfo.createVirtualRegister(RC);
982 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000983 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +0000984 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
985 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
986 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
987 unsigned AndRes = RegInfo.createVirtualRegister(RC);
988 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +0000989 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +0000990 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
991 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
992 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
993 unsigned SllRes = RegInfo.createVirtualRegister(RC);
994 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000995
996 // insert new blocks after the current block
997 const BasicBlock *LLVM_BB = BB->getBasicBlock();
998 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +0000999 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001000 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1001 MachineFunction::iterator It = BB;
1002 ++It;
1003 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001004 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001005 MF->insert(It, exitMBB);
1006
1007 // Transfer the remainder of BB and its successor edges to exitMBB.
1008 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001009 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001010 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1011
Akira Hatanaka08636b42011-07-19 17:09:53 +00001012 BB->addSuccessor(loopMBB);
1013 loopMBB->addSuccessor(loopMBB);
1014 loopMBB->addSuccessor(sinkMBB);
1015 sinkMBB->addSuccessor(exitMBB);
1016
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001017 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001018 // addiu masklsb2,$0,-4 # 0xfffffffc
1019 // and alignedaddr,ptr,masklsb2
1020 // andi ptrlsb2,ptr,3
1021 // sll shiftamt,ptrlsb2,3
1022 // ori maskupper,$0,255 # 0xff
1023 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001024 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001025 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001026
1027 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001028 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001029 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001030 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001031 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001032 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001033 if (Subtarget->isLittle()) {
1034 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1035 } else {
1036 unsigned Off = RegInfo.createVirtualRegister(RC);
1037 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1038 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1039 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1040 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001041 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001042 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001043 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001044 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001045 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001046 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001047
Akira Hatanaka27292632011-07-18 18:52:12 +00001048 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001049 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001050 // ll oldval,0(alignedaddr)
1051 // binop binopres,oldval,incr2
1052 // and newval,binopres,mask
1053 // and maskedoldval0,oldval,mask2
1054 // or storeval,maskedoldval0,newval
1055 // sc success,storeval,0(alignedaddr)
1056 // beq success,$0,loopMBB
1057
Akira Hatanaka27292632011-07-18 18:52:12 +00001058 // atomic.swap
1059 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001060 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001061 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001062 // and maskedoldval0,oldval,mask2
1063 // or storeval,maskedoldval0,newval
1064 // sc success,storeval,0(alignedaddr)
1065 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001066
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001067 BB = loopMBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001068 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001069 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001070 // and andres, oldval, incr2
1071 // nor binopres, $0, andres
1072 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001073 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1074 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001075 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001076 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001077 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001078 // <binop> binopres, oldval, incr2
1079 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001080 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1081 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001082 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001083 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001084 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001085 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001086
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001087 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001088 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001089 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001090 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001091 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001092 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001093 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001094 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001095
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001096 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001097 // and maskedoldval1,oldval,mask
1098 // srl srlres,maskedoldval1,shiftamt
1099 // sll sllres,srlres,24
1100 // sra dest,sllres,24
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001101 BB = sinkMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001102 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001103
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001104 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001105 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001106 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001107 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001108 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001109 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001110 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001111 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001112
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001113 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001114
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001115 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001116}
1117
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001118MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1119 MachineBasicBlock *BB,
1120 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001121 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001122
1123 MachineFunction *MF = BB->getParent();
1124 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001125 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001126 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001127 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001128 unsigned LL, SC, ZERO, BNE, BEQ;
1129
1130 if (Size == 4) {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001131 LL = Mips::LL;
1132 SC = Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001133 ZERO = Mips::ZERO;
1134 BNE = Mips::BNE;
1135 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001136 } else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001137 LL = Mips::LLD;
1138 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001139 ZERO = Mips::ZERO_64;
1140 BNE = Mips::BNE64;
1141 BEQ = Mips::BEQ64;
1142 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001143
1144 unsigned Dest = MI->getOperand(0).getReg();
1145 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001146 unsigned OldVal = MI->getOperand(2).getReg();
1147 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001148
Akira Hatanaka0e019592011-07-19 20:11:17 +00001149 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001150
1151 // insert new blocks after the current block
1152 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1153 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1154 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1155 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1156 MachineFunction::iterator It = BB;
1157 ++It;
1158 MF->insert(It, loop1MBB);
1159 MF->insert(It, loop2MBB);
1160 MF->insert(It, exitMBB);
1161
1162 // Transfer the remainder of BB and its successor edges to exitMBB.
1163 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001164 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001165 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1166
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001167 // thisMBB:
1168 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001169 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001170 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001171 loop1MBB->addSuccessor(exitMBB);
1172 loop1MBB->addSuccessor(loop2MBB);
1173 loop2MBB->addSuccessor(loop1MBB);
1174 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001175
1176 // loop1MBB:
1177 // ll dest, 0(ptr)
1178 // bne dest, oldval, exitMBB
1179 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001180 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1181 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001182 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001183
1184 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001185 // sc success, newval, 0(ptr)
1186 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001187 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001188 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001189 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001190 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001191 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001192
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001193 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001194
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001195 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001196}
1197
1198MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001199MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001200 MachineBasicBlock *BB,
1201 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001202 assert((Size == 1 || Size == 2) &&
1203 "Unsupported size for EmitAtomicCmpSwapPartial.");
1204
1205 MachineFunction *MF = BB->getParent();
1206 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1207 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1208 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001209 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001210
1211 unsigned Dest = MI->getOperand(0).getReg();
1212 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001213 unsigned CmpVal = MI->getOperand(2).getReg();
1214 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001215
Akira Hatanaka0e019592011-07-19 20:11:17 +00001216 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1217 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001218 unsigned Mask = RegInfo.createVirtualRegister(RC);
1219 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001220 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1221 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1222 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1223 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1224 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1225 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1226 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1227 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1228 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1229 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1230 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1231 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1232 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1233 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001234
1235 // insert new blocks after the current block
1236 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1237 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1238 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001239 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001240 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1241 MachineFunction::iterator It = BB;
1242 ++It;
1243 MF->insert(It, loop1MBB);
1244 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001245 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001246 MF->insert(It, exitMBB);
1247
1248 // Transfer the remainder of BB and its successor edges to exitMBB.
1249 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001250 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001251 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1252
Akira Hatanaka08636b42011-07-19 17:09:53 +00001253 BB->addSuccessor(loop1MBB);
1254 loop1MBB->addSuccessor(sinkMBB);
1255 loop1MBB->addSuccessor(loop2MBB);
1256 loop2MBB->addSuccessor(loop1MBB);
1257 loop2MBB->addSuccessor(sinkMBB);
1258 sinkMBB->addSuccessor(exitMBB);
1259
Akira Hatanakae4503582011-07-19 18:14:26 +00001260 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001261 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001262 // addiu masklsb2,$0,-4 # 0xfffffffc
1263 // and alignedaddr,ptr,masklsb2
1264 // andi ptrlsb2,ptr,3
1265 // sll shiftamt,ptrlsb2,3
1266 // ori maskupper,$0,255 # 0xff
1267 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001268 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001269 // andi maskedcmpval,cmpval,255
1270 // sll shiftedcmpval,maskedcmpval,shiftamt
1271 // andi maskednewval,newval,255
1272 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001273 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001274 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001275 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001276 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001277 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001278 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001279 if (Subtarget->isLittle()) {
1280 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1281 } else {
1282 unsigned Off = RegInfo.createVirtualRegister(RC);
1283 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1284 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1285 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1286 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001287 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001288 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001289 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001290 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001291 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1292 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001293 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001294 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001295 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001296 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001297 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001298 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001299 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001300
1301 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001302 // ll oldval,0(alginedaddr)
1303 // and maskedoldval0,oldval,mask
1304 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001305 BB = loop1MBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001306 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001307 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001308 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001309 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001310 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001311
1312 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001313 // and maskedoldval1,oldval,mask2
1314 // or storeval,maskedoldval1,shiftednewval
1315 // sc success,storeval,0(alignedaddr)
1316 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001317 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001318 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001319 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001320 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001321 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001322 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001323 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001324 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001325 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001326
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001327 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001328 // srl srlres,maskedoldval0,shiftamt
1329 // sll sllres,srlres,24
1330 // sra dest,sllres,24
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001331 BB = sinkMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001332 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001333
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001334 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001335 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001336 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001337 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001338 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001339 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001340
1341 MI->eraseFromParent(); // The instruction is gone now.
1342
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001343 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001344}
1345
Akira Hatanakae2489122011-04-15 21:51:11 +00001346//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001347// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001348//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001349SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001350 SDValue Chain = Op.getOperand(0);
1351 SDValue Table = Op.getOperand(1);
1352 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001353 SDLoc DL(Op);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001354 EVT PTy = getPointerTy();
1355 unsigned EntrySize =
1356 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1357
1358 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1359 DAG.getConstant(EntrySize, PTy));
1360 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1361
1362 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1363 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1364 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1365 0);
1366 Chain = Addr.getValue(1);
1367
1368 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1369 // For PIC, the sequence is:
1370 // BRIND(load(Jumptable + index) + RelocBase)
1371 // RelocBase can be JumpTable, GOT or some sort of global base.
1372 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1373 getPICJumpTableRelocBase(Table, DAG));
1374 }
1375
1376 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1377}
1378
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001379SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001380 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001381 // the block to branch to if the condition is true.
1382 SDValue Chain = Op.getOperand(0);
1383 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001384 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001385
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001386 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001387
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001388 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001389 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001390 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001391
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001392 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001393 Mips::CondCode CC =
1394 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001395 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1396 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001397 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001398 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001399 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001400}
1401
1402SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001403lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001404{
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001405 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001406
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001407 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001408 if (Cond.getOpcode() != MipsISD::FPCmp)
1409 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001410
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001411 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001412 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001413}
1414
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001415SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001416lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001417{
Andrew Trickef9de2a2013-05-25 02:42:55 +00001418 SDLoc DL(Op);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001419 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault758659232013-05-18 00:21:46 +00001420 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1421 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001422 Op.getOperand(0), Op.getOperand(1),
1423 Op.getOperand(4));
1424
1425 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1426 Op.getOperand(3));
1427}
1428
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001429SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1430 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001431
1432 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1433 "Floating point operand expected.");
1434
1435 SDValue True = DAG.getConstant(1, MVT::i32);
1436 SDValue False = DAG.getConstant(0, MVT::i32);
1437
Andrew Trickef9de2a2013-05-25 02:42:55 +00001438 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanakab7f78592012-03-09 23:46:03 +00001439}
1440
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001441SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001442 SelectionDAG &DAG) const {
Dale Johannesen400dc2e2009-02-06 21:50:26 +00001443 // FIXME there isn't actually debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00001444 SDLoc DL(Op);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001445 EVT Ty = Op.getValueType();
1446 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1447 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001448
Akira Hatanaka09b23eb2011-10-11 00:55:05 +00001449 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanaka92a96e12012-09-12 23:27:55 +00001450 const MipsTargetObjectFile &TLOF =
1451 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peck527da1b2010-11-23 03:31:01 +00001452
Chris Lattner58e8be82009-08-13 05:41:27 +00001453 // %gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001454 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001455 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00001456 MipsII::MO_GPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001457 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001458 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakaad495022012-08-22 03:18:13 +00001459 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001460 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattner58e8be82009-08-13 05:41:27 +00001461 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001462
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001463 // %hi/%lo relocation
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001464 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001465 }
1466
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001467 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001468 return getAddrLocal(N, Ty, DAG, HasMips64);
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001469
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001470 if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001471 return getAddrGlobalLargeGOT(N, Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001472 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1473 MachinePointerInfo::getGOT());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001474
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001475 return getAddrGlobal(N, Ty, DAG,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001476 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16,
1477 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001478}
1479
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001480SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001481 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001482 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1483 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001484
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001485 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1486 return getAddrNonPIC(N, Ty, DAG);
1487
1488 return getAddrLocal(N, Ty, DAG, HasMips64);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001489}
1490
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001491SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001492lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001493{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001494 // If the relocation model is PIC, use the General Dynamic TLS Model or
1495 // Local Dynamic TLS model, otherwise use the Initial Exec or
1496 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001497
1498 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001499 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001500 const GlobalValue *GV = GA->getGlobal();
1501 EVT PtrVT = getPointerTy();
1502
Hans Wennborgaea41202012-05-04 09:40:39 +00001503 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1504
1505 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001506 // General Dynamic and Local Dynamic TLS Model.
1507 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1508 : MipsII::MO_TLSGD;
1509
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001510 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1511 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1512 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001513 unsigned PtrSize = PtrVT.getSizeInBits();
1514 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1515
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001516 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001517
1518 ArgListTy Args;
1519 ArgListEntry Entry;
1520 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001521 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001522 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001523
Justin Holewinskiaa583972012-05-25 16:35:28 +00001524 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng65f9d192012-02-28 18:51:51 +00001525 false, false, false, false, 0, CallingConv::C,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001526 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng65f9d192012-02-28 18:51:51 +00001527 /*isReturnValueUsed=*/true,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001528 TlsGetAddr, Args, DAG, DL);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001529 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001530
Akira Hatanakabff84e12011-12-14 18:26:41 +00001531 SDValue Ret = CallResult.first;
1532
Hans Wennborgaea41202012-05-04 09:40:39 +00001533 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001534 return Ret;
1535
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001536 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001537 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001538 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1539 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001540 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001541 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1542 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1543 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001544 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001545
1546 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001547 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001548 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001549 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001550 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001551 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001552 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001553 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001554 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001555 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001556 } else {
1557 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001558 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001559 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001560 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001561 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001562 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001563 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1564 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1565 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001566 }
1567
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001568 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1569 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001570}
1571
1572SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001573lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001574{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001575 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1576 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001577
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001578 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1579 return getAddrNonPIC(N, Ty, DAG);
1580
1581 return getAddrLocal(N, Ty, DAG, HasMips64);
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001582}
1583
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001584SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001585lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001586{
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001587 // gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001588 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001589 // but the asm printer currently doesn't support this feature without
Wesley Peck527da1b2010-11-23 03:31:01 +00001590 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopes98bda582008-07-28 19:26:25 +00001591 // stuff below.
Eli Friedman57c11da2009-08-03 02:22:28 +00001592 //if (IsInSmallSection(C->getType())) {
Owen Anderson9f944592009-08-11 20:47:22 +00001593 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1594 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00001595 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001596 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1597 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001598
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001599 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001600 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001601
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001602 return getAddrLocal(N, Ty, DAG, HasMips64);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001603}
1604
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001605SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001606 MachineFunction &MF = DAG.getMachineFunction();
1607 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1608
Andrew Trickef9de2a2013-05-25 02:42:55 +00001609 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001610 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1611 getPointerTy());
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001612
1613 // vastart just stores the address of the VarArgsFrameIndex slot into the
1614 // memory location argument.
1615 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001616 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001617 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001618}
Jia Liuf54f60f2012-02-28 07:46:26 +00001619
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001620static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1621 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001622 EVT TyX = Op.getOperand(0).getValueType();
1623 EVT TyY = Op.getOperand(1).getValueType();
1624 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1625 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001626 SDLoc DL(Op);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001627 SDValue Res;
1628
1629 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1630 // to i32.
1631 SDValue X = (TyX == MVT::f32) ?
1632 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1633 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1634 Const1);
1635 SDValue Y = (TyY == MVT::f32) ?
1636 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1637 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1638 Const1);
1639
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001640 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001641 // ext E, Y, 31, 1 ; extract bit31 of Y
1642 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1643 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1644 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1645 } else {
1646 // sll SllX, X, 1
1647 // srl SrlX, SllX, 1
1648 // srl SrlY, Y, 31
1649 // sll SllY, SrlX, 31
1650 // or Or, SrlX, SllY
1651 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1652 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1653 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1654 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1655 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1656 }
1657
1658 if (TyX == MVT::f32)
1659 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1660
1661 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1662 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1663 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001664}
1665
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001666static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1667 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001668 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1669 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1670 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1671 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001672 SDLoc DL(Op);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001673
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001674 // Bitcast to integer nodes.
1675 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1676 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001677
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001678 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001679 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1680 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1681 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1682 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001683
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001684 if (WidthX > WidthY)
1685 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1686 else if (WidthY > WidthX)
1687 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001688
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001689 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1690 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1691 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1692 }
1693
1694 // (d)sll SllX, X, 1
1695 // (d)srl SrlX, SllX, 1
1696 // (d)srl SrlY, Y, width(Y)-1
1697 // (d)sll SllY, SrlX, width(Y)-1
1698 // or Or, SrlX, SllY
1699 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1700 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1701 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1702 DAG.getConstant(WidthY - 1, MVT::i32));
1703
1704 if (WidthX > WidthY)
1705 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1706 else if (WidthY > WidthX)
1707 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1708
1709 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1710 DAG.getConstant(WidthX - 1, MVT::i32));
1711 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1712 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001713}
1714
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001715SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001716MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001717 if (Subtarget->hasMips64())
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001718 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001719
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001720 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001721}
1722
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001723static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG,
1724 bool HasExtractInsert) {
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001725 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001726 SDLoc DL(Op);
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001727
1728 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1729 // to i32.
1730 SDValue X = (Op.getValueType() == MVT::f32) ?
1731 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1732 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1733 Const1);
1734
1735 // Clear MSB.
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001736 if (HasExtractInsert)
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001737 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1738 DAG.getRegister(Mips::ZERO, MVT::i32),
1739 DAG.getConstant(31, MVT::i32), Const1, X);
1740 else {
1741 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1742 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1743 }
1744
1745 if (Op.getValueType() == MVT::f32)
1746 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1747
1748 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1749 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1750 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1751}
1752
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001753static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG,
1754 bool HasExtractInsert) {
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001755 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001756 SDLoc DL(Op);
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001757
1758 // Bitcast to integer node.
1759 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1760
1761 // Clear MSB.
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001762 if (HasExtractInsert)
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001763 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1764 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1765 DAG.getConstant(63, MVT::i32), Const1, X);
1766 else {
1767 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1768 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1769 }
1770
1771 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1772}
1773
1774SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001775MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001776 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001777 return lowerFABS64(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001778
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001779 return lowerFABS32(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001780}
1781
Akira Hatanaka66277522011-06-02 00:24:44 +00001782SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001783lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00001784 // check the depth
1785 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00001786 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00001787
1788 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1789 MFI->setFrameAddressIsTaken(true);
1790 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001791 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001792 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka9189d712011-11-11 04:11:56 +00001793 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00001794 return FrameAddr;
1795}
1796
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001797SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001798 SelectionDAG &DAG) const {
1799 // check the depth
1800 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1801 "Return address can be determined only for current frame.");
1802
1803 MachineFunction &MF = DAG.getMachineFunction();
1804 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001805 MVT VT = Op.getSimpleValueType();
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001806 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1807 MFI->setReturnAddressIsTaken(true);
1808
1809 // Return RA, which contains the return address. Mark it an implicit live-in.
1810 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001811 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001812}
1813
Akira Hatanakac0b02062013-01-30 00:26:49 +00001814// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1815// generated from __builtin_eh_return (offset, handler)
1816// The effect of this is to adjust the stack pointer by "offset"
1817// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001818SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00001819 const {
1820 MachineFunction &MF = DAG.getMachineFunction();
1821 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1822
1823 MipsFI->setCallsEhReturn();
1824 SDValue Chain = Op.getOperand(0);
1825 SDValue Offset = Op.getOperand(1);
1826 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001827 SDLoc DL(Op);
Akira Hatanakac0b02062013-01-30 00:26:49 +00001828 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
1829
1830 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1831 // EH_RETURN nodes, so that instructions are emitted back-to-back.
1832 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
1833 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
1834 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1835 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1836 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1837 DAG.getRegister(OffsetReg, Ty),
1838 DAG.getRegister(AddrReg, getPointerTy()),
1839 Chain.getValue(1));
1840}
1841
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001842SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001843 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00001844 // FIXME: Need pseudo-fence for 'singlethread' fences
1845 // FIXME: Set SType for weaker fences where supported/appropriate.
1846 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001847 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001848 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00001849 DAG.getConstant(SType, MVT::i32));
1850}
1851
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001852SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001853 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001854 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001855 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1856 SDValue Shamt = Op.getOperand(2);
1857
1858 // if shamt < 32:
1859 // lo = (shl lo, shamt)
1860 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1861 // else:
1862 // lo = 0
1863 // hi = (shl lo, shamt[4:0])
1864 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1865 DAG.getConstant(-1, MVT::i32));
1866 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1867 DAG.getConstant(1, MVT::i32));
1868 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1869 Not);
1870 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1871 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1872 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1873 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1874 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001875 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1876 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001877 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1878
1879 SDValue Ops[2] = {Lo, Hi};
1880 return DAG.getMergeValues(Ops, 2, DL);
1881}
1882
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001883SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001884 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001885 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001886 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1887 SDValue Shamt = Op.getOperand(2);
1888
1889 // if shamt < 32:
1890 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1891 // if isSRA:
1892 // hi = (sra hi, shamt)
1893 // else:
1894 // hi = (srl hi, shamt)
1895 // else:
1896 // if isSRA:
1897 // lo = (sra hi, shamt[4:0])
1898 // hi = (sra hi, 31)
1899 // else:
1900 // lo = (srl hi, shamt[4:0])
1901 // hi = 0
1902 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1903 DAG.getConstant(-1, MVT::i32));
1904 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1905 DAG.getConstant(1, MVT::i32));
1906 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1907 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1908 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1909 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1910 Hi, Shamt);
1911 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1912 DAG.getConstant(0x20, MVT::i32));
1913 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1914 DAG.getConstant(31, MVT::i32));
1915 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1916 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1917 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1918 ShiftRightHi);
1919
1920 SDValue Ops[2] = {Lo, Hi};
1921 return DAG.getMergeValues(Ops, 2, DL);
1922}
1923
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001924static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001925 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00001926 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001927 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00001928 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001929 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001930 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1931
1932 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00001933 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001934 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001935
1936 SDValue Ops[] = { Chain, Ptr, Src };
1937 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1938 LD->getMemOperand());
1939}
1940
1941// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001942SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001943 LoadSDNode *LD = cast<LoadSDNode>(Op);
1944 EVT MemVT = LD->getMemoryVT();
1945
1946 // Return if load is aligned or if MemVT is neither i32 nor i64.
1947 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1948 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1949 return SDValue();
1950
1951 bool IsLittle = Subtarget->isLittle();
1952 EVT VT = Op.getValueType();
1953 ISD::LoadExtType ExtType = LD->getExtensionType();
1954 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1955
1956 assert((VT == MVT::i32) || (VT == MVT::i64));
1957
1958 // Expand
1959 // (set dst, (i64 (load baseptr)))
1960 // to
1961 // (set tmp, (ldl (add baseptr, 7), undef))
1962 // (set dst, (ldr baseptr, tmp))
1963 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001964 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001965 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001966 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001967 IsLittle ? 0 : 7);
1968 }
1969
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001970 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001971 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001972 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001973 IsLittle ? 0 : 3);
1974
1975 // Expand
1976 // (set dst, (i32 (load baseptr))) or
1977 // (set dst, (i64 (sextload baseptr))) or
1978 // (set dst, (i64 (extload baseptr)))
1979 // to
1980 // (set tmp, (lwl (add baseptr, 3), undef))
1981 // (set dst, (lwr baseptr, tmp))
1982 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
1983 (ExtType == ISD::EXTLOAD))
1984 return LWR;
1985
1986 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
1987
1988 // Expand
1989 // (set dst, (i64 (zextload baseptr)))
1990 // to
1991 // (set tmp0, (lwl (add baseptr, 3), undef))
1992 // (set tmp1, (lwr baseptr, tmp0))
1993 // (set tmp2, (shl tmp1, 32))
1994 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001995 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001996 SDValue Const32 = DAG.getConstant(32, MVT::i32);
1997 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00001998 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
1999 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002000 return DAG.getMergeValues(Ops, 2, DL);
2001}
2002
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002003static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002004 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002005 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2006 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002007 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002008 SDVTList VTList = DAG.getVTList(MVT::Other);
2009
2010 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002011 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002012 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002013
2014 SDValue Ops[] = { Chain, Value, Ptr };
2015 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2016 SD->getMemOperand());
2017}
2018
2019// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002020static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2021 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002022 SDValue Value = SD->getValue(), Chain = SD->getChain();
2023 EVT VT = Value.getValueType();
2024
2025 // Expand
2026 // (store val, baseptr) or
2027 // (truncstore val, baseptr)
2028 // to
2029 // (swl val, (add baseptr, 3))
2030 // (swr val, baseptr)
2031 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002032 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002033 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002034 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002035 }
2036
2037 assert(VT == MVT::i64);
2038
2039 // Expand
2040 // (store val, baseptr)
2041 // to
2042 // (sdl val, (add baseptr, 7))
2043 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002044 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2045 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002046}
2047
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002048// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2049static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2050 SDValue Val = SD->getValue();
2051
2052 if (Val.getOpcode() != ISD::FP_TO_SINT)
2053 return SDValue();
2054
2055 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002056 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002057 Val.getOperand(0));
2058
Andrew Trickef9de2a2013-05-25 02:42:55 +00002059 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002060 SD->getPointerInfo(), SD->isVolatile(),
2061 SD->isNonTemporal(), SD->getAlignment());
2062}
2063
Akira Hatanakad82ee942013-05-16 20:45:17 +00002064SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2065 StoreSDNode *SD = cast<StoreSDNode>(Op);
2066 EVT MemVT = SD->getMemoryVT();
2067
2068 // Lower unaligned integer stores.
2069 if ((SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
2070 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2071 return lowerUnalignedIntStore(SD, DAG, Subtarget->isLittle());
2072
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002073 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002074}
2075
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002076SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002077 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2078 || cast<ConstantSDNode>
2079 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2080 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2081 return SDValue();
2082
2083 // The pattern
2084 // (add (frameaddr 0), (frame_to_args_offset))
2085 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2086 // (add FrameObject, 0)
2087 // where FrameObject is a fixed StackObject with offset 0 which points to
2088 // the old stack pointer.
2089 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2090 EVT ValTy = Op->getValueType(0);
2091 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2092 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002093 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002094 DAG.getConstant(0, ValTy));
2095}
2096
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002097SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2098 SelectionDAG &DAG) const {
2099 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002100 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002101 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002102 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002103}
2104
Akira Hatanakae2489122011-04-15 21:51:11 +00002105//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002106// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002107//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002108
Akira Hatanakae2489122011-04-15 21:51:11 +00002109//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002110// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002111// Mips O32 ABI rules:
2112// ---
2113// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002114// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002115// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002116// f64 - Only passed in two aliased f32 registers if no int reg has been used
2117// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002118// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2119// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002120//
2121// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002122//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002123
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002124static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2125 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
2126 CCState &State, const uint16_t *F64Regs) {
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002127
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002128 static const unsigned IntRegsSize = 4, FloatRegsSize = 2;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002129
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002130 static const uint16_t IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2131 static const uint16_t F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002132
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002133 // Do not process byval args here.
2134 if (ArgFlags.isByVal())
2135 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002136
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002137 // Promote i8 and i16
2138 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2139 LocVT = MVT::i32;
2140 if (ArgFlags.isSExt())
2141 LocInfo = CCValAssign::SExt;
2142 else if (ArgFlags.isZExt())
2143 LocInfo = CCValAssign::ZExt;
2144 else
2145 LocInfo = CCValAssign::AExt;
2146 }
2147
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002148 unsigned Reg;
2149
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002150 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2151 // is true: function is vararg, argument is 3rd or higher, there is previous
2152 // argument which is not f32 or f64.
2153 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2154 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002155 unsigned OrigAlign = ArgFlags.getOrigAlign();
2156 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002157
2158 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002159 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002160 // If this is the first part of an i64 arg,
2161 // the allocated register must be either A0 or A2.
2162 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2163 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002164 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002165 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2166 // Allocate int register and shadow next int register. If first
2167 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002168 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2169 if (Reg == Mips::A1 || Reg == Mips::A3)
2170 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2171 State.AllocateReg(IntRegs, IntRegsSize);
2172 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002173 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2174 // we are guaranteed to find an available float register
2175 if (ValVT == MVT::f32) {
2176 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2177 // Shadow int register
2178 State.AllocateReg(IntRegs, IntRegsSize);
2179 } else {
2180 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2181 // Shadow int registers
2182 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2183 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2184 State.AllocateReg(IntRegs, IntRegsSize);
2185 State.AllocateReg(IntRegs, IntRegsSize);
2186 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002187 } else
2188 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002189
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002190 if (!Reg) {
2191 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2192 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002193 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002194 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002195 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002196
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002197 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002198}
2199
Akira Hatanakabfb66242013-08-20 23:38:40 +00002200static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2201 MVT LocVT, CCValAssign::LocInfo LocInfo,
2202 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2203 static const uint16_t F64Regs[] = { Mips::D6, Mips::D7 };
2204
2205 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2206}
2207
2208static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2209 MVT LocVT, CCValAssign::LocInfo LocInfo,
2210 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2211 static const uint16_t F64Regs[] = { Mips::D12_64, Mips::D12_64 };
2212
2213 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2214}
2215
Akira Hatanaka202f6402011-11-12 02:20:46 +00002216#include "MipsGenCallingConv.inc"
2217
Akira Hatanakae2489122011-04-15 21:51:11 +00002218//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002219// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002220//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002221
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002222// Return next O32 integer argument register.
2223static unsigned getNextIntArgReg(unsigned Reg) {
2224 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2225 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2226}
2227
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002228SDValue
2229MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002230 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002231 bool IsTailCall, SelectionDAG &DAG) const {
2232 if (!IsTailCall) {
2233 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2234 DAG.getIntPtrConstant(Offset));
2235 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2236 false, 0);
2237 }
2238
2239 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2240 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2241 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2242 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2243 /*isVolatile=*/ true, false, 0);
2244}
2245
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002246void MipsTargetLowering::
2247getOpndList(SmallVectorImpl<SDValue> &Ops,
2248 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2249 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2250 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2251 // Insert node "GP copy globalreg" before call to function.
2252 //
2253 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2254 // in PIC mode) allow symbols to be resolved via lazy binding.
2255 // The lazy binding stub requires GP to point to the GOT.
2256 if (IsPICCall && !InternalLinkage) {
2257 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2258 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2259 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2260 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002261
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002262 // Build a sequence of copy-to-reg nodes chained together with token
2263 // chain and flag operands which copy the outgoing args into registers.
2264 // The InFlag in necessary since all emitted instructions must be
2265 // stuck together.
2266 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002267
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002268 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2269 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2270 RegsToPass[i].second, InFlag);
2271 InFlag = Chain.getValue(1);
2272 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002273
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002274 // Add argument registers to the end of the list so that they are
2275 // known live into the call.
2276 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2277 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2278 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002279
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002280 // Add a register mask operand representing the call-preserved registers.
2281 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2282 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2283 assert(Mask && "Missing call preserved mask for calling convention");
Reed Kotler783c7942013-05-10 22:25:39 +00002284 if (Subtarget->inMips16HardFloat()) {
2285 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2286 llvm::StringRef Sym = G->getGlobal()->getName();
2287 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
2288 if (F->hasFnAttribute("__Mips16RetHelper")) {
2289 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2290 }
2291 }
2292 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002293 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2294
2295 if (InFlag.getNode())
2296 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002297}
2298
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002299/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002300/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002301SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002302MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002303 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002304 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002305 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002306 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2307 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2308 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002309 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002310 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002311 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002312 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002313 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002314
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002315 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002316 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanaka7c619f12011-05-20 21:39:54 +00002317 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002318 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002319 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002320
2321 // Analyze operands of the call, assigning locations to each operand.
2322 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002323 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002324 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler783c7942013-05-10 22:25:39 +00002325 MipsCC::SpecialCallingConvType SpecialCallingConv =
2326 getSpecialCallingConv(Callee);
Akira Hatanakabfb66242013-08-20 23:38:40 +00002327 MipsCC MipsCCInfo(CallConv, IsO32, Subtarget->isFP64bit(), CCInfo,
2328 SpecialCallingConv);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002329
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002330 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Reed Kotlerc03807a2013-08-30 19:40:56 +00002331 Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002332 Callee.getNode(), CLI.Args);
Wesley Peck527da1b2010-11-23 03:31:01 +00002333
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002334 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002335 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002336
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002337 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002338 if (IsTailCall)
2339 IsTailCall =
2340 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002341 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002342
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002343 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002344 ++NumTailCalls;
2345
Akira Hatanaka79738332011-09-19 20:26:02 +00002346 // Chain is the output chain of the last Load/Store or CopyToReg node.
2347 // ByValChain is the output chain of the last Memcpy node created for copying
2348 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002349 unsigned StackAlignment = TFL->getStackAlignment();
2350 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanaka79738332011-09-19 20:26:02 +00002351 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002352
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002353 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002354 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002355
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002356 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakabeda2242012-07-31 18:46:41 +00002357 IsN64 ? Mips::SP_64 : Mips::SP,
2358 getPointerTy());
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002359
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002360 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002361 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002362 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002363 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002364
2365 // Walk the register/memloc assignments, inserting copies/loads.
2366 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002367 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002368 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002369 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002370 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2371
2372 // ByVal Arg.
2373 if (Flags.isByVal()) {
2374 assert(Flags.getByValSize() &&
2375 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002376 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002377 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002378 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002379 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002380 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2381 ++ByValArg;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002382 continue;
2383 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002384
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002385 // Promote the value if needed.
2386 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002387 default: llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002388 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002389 if (VA.isRegLoc()) {
2390 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002391 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2392 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002393 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002394 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002395 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakae2489122011-04-15 21:51:11 +00002396 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002397 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002398 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka27916972011-04-15 19:52:08 +00002399 if (!Subtarget->isLittle())
2400 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002401 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002402 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2403 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2404 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002405 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002406 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002407 }
2408 break;
Chris Lattner52f16de2008-03-17 06:57:02 +00002409 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002410 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002411 break;
2412 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002413 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002414 break;
2415 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002416 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002417 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002418 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002419
2420 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002421 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002422 if (VA.isRegLoc()) {
2423 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002424 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002425 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002426
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002427 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002428 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002429
Wesley Peck527da1b2010-11-23 03:31:01 +00002430 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002431 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002432 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002433 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002434 }
2435
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002436 // Transform all store nodes into one single node because all store
2437 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002438 if (!MemOpChains.empty())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002439 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002440 &MemOpChains[0], MemOpChains.size());
2441
Bill Wendling24c79f22008-09-16 21:48:12 +00002442 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002443 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2444 // node so that legalize doesn't hack it.
Akira Hatanakab20a3252011-10-28 19:49:00 +00002445 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002446 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002447 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002448 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002449
2450 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002451 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002452 const GlobalValue *Val = G->getGlobal();
2453 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002454
2455 if (InternalLinkage)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002456 Callee = getAddrLocal(G, Ty, DAG, HasMips64);
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002457 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002458 Callee = getAddrGlobalLargeGOT(G, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002459 MipsII::MO_CALL_LO16, Chain,
2460 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002461 else
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002462 Callee = getAddrGlobal(G, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2463 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002464 } else
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002465 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002466 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002467 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002468 }
2469 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002470 const char *Sym = S->getSymbol();
2471
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002472 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002473 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(),
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002474 MipsII::MO_NO_FLAG);
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002475 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002476 Callee = getAddrGlobalLargeGOT(S, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002477 MipsII::MO_CALL_LO16, Chain,
2478 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka02b0e482013-02-22 21:10:03 +00002479 else // N64 || PIC
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002480 Callee = getAddrGlobal(S, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2481 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002482
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002483 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002484 }
2485
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002486 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002487 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002488
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002489 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2490 CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002491
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002492 if (IsTailCall)
2493 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002494
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002495 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002496 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002497
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002498 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002499 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trickad6d08a2013-05-29 22:03:55 +00002500 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002501 InFlag = Chain.getValue(1);
2502
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002503 // Handle result values, copying them out of physregs into vregs that we
2504 // return.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002505 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2506 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002507}
2508
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002509/// LowerCallResult - Lower the result values of a call into the
2510/// appropriate copies out of appropriate physical registers.
2511SDValue
2512MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002513 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002514 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002515 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002516 SmallVectorImpl<SDValue> &InVals,
2517 const SDNode *CallNode,
2518 const Type *RetTy) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002519 // Assign locations to each value returned by this call.
2520 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002521 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002522 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanakabfb66242013-08-20 23:38:40 +00002523 MipsCC MipsCCInfo(CallConv, IsO32, Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002524
Reed Kotlerc03807a2013-08-30 19:40:56 +00002525 MipsCCInfo.analyzeCallResult(Ins, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002526 CallNode, RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002527
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002528 // Copy all of the result registers out of their specified physreg.
2529 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002530 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002531 RVLocs[i].getLocVT(), InFlag);
2532 Chain = Val.getValue(1);
2533 InFlag = Val.getValue(2);
2534
2535 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002536 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002537
2538 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002539 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002540
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002541 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002542}
2543
Akira Hatanakae2489122011-04-15 21:51:11 +00002544//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002545// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002546//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002547/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002548/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002549SDValue
2550MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002551 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002552 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002553 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002554 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002555 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002556 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002557 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002558 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002559 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002560
Dan Gohman31ae5862010-04-17 14:41:14 +00002561 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002562
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002563 // Used with vargs to acumulate store chains.
2564 std::vector<SDValue> OutChains;
2565
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002566 // Assign locations to all of the incoming arguments.
2567 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002568 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002569 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakabfb66242013-08-20 23:38:40 +00002570 MipsCC MipsCCInfo(CallConv, IsO32, Subtarget->isFP64bit(), CCInfo);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002571 Function::const_arg_iterator FuncArg =
2572 DAG.getMachineFunction().getFunction()->arg_begin();
Reed Kotlerc03807a2013-08-30 19:40:56 +00002573 bool UseSoftFloat = Subtarget->mipsSEUsesSoftFloat();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002574
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002575 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002576 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2577 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002578
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002579 unsigned CurArgIdx = 0;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002580 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002581
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002582 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002583 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002584 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2585 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002586 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002587 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2588 bool IsRegLoc = VA.isRegLoc();
2589
2590 if (Flags.isByVal()) {
2591 assert(Flags.getByValSize() &&
2592 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002593 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002594 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002595 MipsCCInfo, *ByValArg);
2596 ++ByValArg;
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002597 continue;
2598 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002599
2600 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002601 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002602 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002603 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002604 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002605
Wesley Peck527da1b2010-11-23 03:31:01 +00002606 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002607 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002608 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2609 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002610
2611 // If this is an 8 or 16-bit value, it has been passed promoted
2612 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002613 // truncate to the right size.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002614 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattner3c049702009-03-26 05:28:14 +00002615 unsigned Opcode = 0;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002616 if (VA.getLocInfo() == CCValAssign::SExt)
2617 Opcode = ISD::AssertSext;
2618 else if (VA.getLocInfo() == CCValAssign::ZExt)
2619 Opcode = ISD::AssertZext;
Chris Lattner3c049702009-03-26 05:28:14 +00002620 if (Opcode)
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002621 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002622 DAG.getValueType(ValVT));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002623 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002624 }
2625
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002626 // Handle floating point arguments passed in integer registers and
2627 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002628 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002629 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2630 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002631 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002632 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002633 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002634 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002635 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002636 if (!Subtarget->isLittle())
2637 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002638 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002639 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002640 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002641
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002642 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002643 } else { // VA.isRegLoc()
2644
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002645 // sanity check
2646 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002647
Wesley Peck527da1b2010-11-23 03:31:01 +00002648 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002649 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002650 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002651
2652 // Create load nodes to retrieve arguments from the stack
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002653 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakad1c58ed2013-11-09 02:38:51 +00002654 SDValue Load = DAG.getLoad(ValVT, DL, Chain, FIN,
2655 MachinePointerInfo::getFixedStack(FI),
2656 false, false, false, 0);
2657 InVals.push_back(Load);
2658 OutChains.push_back(Load.getValue(1));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002659 }
2660 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002661
2662 // The mips ABIs for returning structs by value requires that we copy
2663 // the sret argument into $v0 for the return. Save the argument into
2664 // a virtual register so that we can access it from the return points.
2665 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2666 unsigned Reg = MipsFI->getSRetReturnReg();
2667 if (!Reg) {
Akira Hatanaka0c7d1312012-10-19 22:11:40 +00002668 Reg = MF.getRegInfo().
2669 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002670 MipsFI->setSRetReturnReg(Reg);
2671 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002672 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2673 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002674 }
2675
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002676 if (IsVarArg)
2677 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002678
Wesley Peck527da1b2010-11-23 03:31:01 +00002679 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002680 // the size of Ins and InVals. This only happens when on varg functions
2681 if (!OutChains.empty()) {
2682 OutChains.push_back(Chain);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002683 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002684 &OutChains[0], OutChains.size());
2685 }
2686
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002687 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002688}
2689
Akira Hatanakae2489122011-04-15 21:51:11 +00002690//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002691// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002692//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002693
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002694bool
2695MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002696 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002697 const SmallVectorImpl<ISD::OutputArg> &Outs,
2698 LLVMContext &Context) const {
2699 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002700 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002701 RVLocs, Context);
2702 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2703}
2704
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002705SDValue
2706MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002707 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002708 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002709 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002710 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002711 // CCValAssign - represent the assignment of
2712 // the return value to a location
2713 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002714 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002715
2716 // CCState - Info about the registers and stack slot.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002717 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002718 *DAG.getContext());
Akira Hatanakabfb66242013-08-20 23:38:40 +00002719 MipsCC MipsCCInfo(CallConv, IsO32, Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002720
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002721 // Analyze return values.
Reed Kotlerc03807a2013-08-30 19:40:56 +00002722 MipsCCInfo.analyzeReturn(Outs, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002723 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002724
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002725 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002726 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002727
2728 // Copy the result values into the output registers.
2729 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002730 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002731 CCValAssign &VA = RVLocs[i];
2732 assert(VA.isRegLoc() && "Can only return in registers!");
2733
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002734 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002735 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002736
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002737 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002738
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002739 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002740 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002741 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002742 }
2743
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002744 // The mips ABIs for returning structs by value requires that we copy
2745 // the sret argument into $v0 for the return. We saved the argument into
2746 // a virtual register in the entry block, so now we copy the value out
2747 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002748 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002749 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2750 unsigned Reg = MipsFI->getSRetReturnReg();
2751
Wesley Peck527da1b2010-11-23 03:31:01 +00002752 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00002753 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002754 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka868b3a32012-10-24 02:10:54 +00002755 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002756
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002757 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002758 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002759 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002760 }
2761
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002762 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00002763
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002764 // Add the flag if we have it.
2765 if (Flag.getNode())
2766 RetOps.push_back(Flag);
2767
2768 // Return on Mips is always a "jr $ra"
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002769 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002770}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002771
Akira Hatanakae2489122011-04-15 21:51:11 +00002772//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002773// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00002774//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002775
2776/// getConstraintType - Given a constraint letter, return the type of
2777/// constraint it is for this target.
2778MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peck527da1b2010-11-23 03:31:01 +00002779getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002780{
Daniel Sanders8b59af12013-11-12 12:56:01 +00002781 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002782 // GCC config/mips/constraints.md
2783 //
Wesley Peck527da1b2010-11-23 03:31:01 +00002784 // 'd' : An address register. Equivalent to r
2785 // unless generating MIPS16 code.
2786 // 'y' : Equivalent to r; retained for
2787 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00002788 // 'c' : A register suitable for use in an indirect
2789 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002790 // 'l' : The lo register. 1 word storage.
2791 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002792 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002793 switch (Constraint[0]) {
2794 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002795 case 'd':
2796 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002797 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00002798 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00002799 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002800 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002801 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00002802 case 'R':
2803 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002804 }
2805 }
2806 return TargetLowering::getConstraintType(Constraint);
2807}
2808
John Thompsone8360b72010-10-29 17:29:13 +00002809/// Examine constraint type and operand type and determine a weight value.
2810/// This object must already have been set up with the operand type
2811/// and the current alternative constraint selected.
2812TargetLowering::ConstraintWeight
2813MipsTargetLowering::getSingleConstraintMatchWeight(
2814 AsmOperandInfo &info, const char *constraint) const {
2815 ConstraintWeight weight = CW_Invalid;
2816 Value *CallOperandVal = info.CallOperandVal;
2817 // If we don't have a value, we can't do a match,
2818 // but allow it at the lowest weight.
2819 if (CallOperandVal == NULL)
2820 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00002821 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002822 // Look at the constraint type.
2823 switch (*constraint) {
2824 default:
2825 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2826 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002827 case 'd':
2828 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00002829 if (type->isIntegerTy())
2830 weight = CW_Register;
2831 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002832 case 'f': // FPU or MSA register
2833 if (Subtarget->hasMSA() && type->isVectorTy() &&
2834 cast<VectorType>(type)->getBitWidth() == 128)
2835 weight = CW_Register;
2836 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00002837 weight = CW_Register;
2838 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00002839 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00002840 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002841 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00002842 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00002843 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002844 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002845 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00002846 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00002847 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00002848 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00002849 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00002850 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00002851 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002852 if (isa<ConstantInt>(CallOperandVal))
2853 weight = CW_Constant;
2854 break;
Jack Carter0e149b02013-03-04 21:33:15 +00002855 case 'R':
2856 weight = CW_Memory;
2857 break;
John Thompsone8360b72010-10-29 17:29:13 +00002858 }
2859 return weight;
2860}
2861
Akira Hatanaka7473b472013-08-14 00:21:25 +00002862/// This is a helper function to parse a physical register string and split it
2863/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
2864/// that is returned indicates whether parsing was successful. The second flag
2865/// is true if the numeric part exists.
2866static std::pair<bool, bool>
2867parsePhysicalReg(const StringRef &C, std::string &Prefix,
2868 unsigned long long &Reg) {
2869 if (C.front() != '{' || C.back() != '}')
2870 return std::make_pair(false, false);
2871
2872 // Search for the first numeric character.
2873 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
2874 I = std::find_if(B, E, std::ptr_fun(isdigit));
2875
2876 Prefix.assign(B, I - B);
2877
2878 // The second flag is set to false if no numeric characters were found.
2879 if (I == E)
2880 return std::make_pair(true, false);
2881
2882 // Parse the numeric characters.
2883 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
2884 true);
2885}
2886
2887std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
2888parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const {
2889 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2890 const TargetRegisterClass *RC;
2891 std::string Prefix;
2892 unsigned long long Reg;
2893
2894 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
2895
2896 if (!R.first)
2897 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2898
2899 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
2900 // No numeric characters follow "hi" or "lo".
2901 if (R.second)
2902 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2903
2904 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00002905 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002906 return std::make_pair(*(RC->begin()), RC);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002907 } else if (Prefix.compare(0, 4, "$msa") == 0) {
2908 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
2909
2910 // No numeric characters follow the name.
2911 if (R.second)
2912 return std::make_pair((unsigned)0, (const TargetRegisterClass *)0);
2913
2914 Reg = StringSwitch<unsigned long long>(Prefix)
2915 .Case("$msair", Mips::MSAIR)
2916 .Case("$msacsr", Mips::MSACSR)
2917 .Case("$msaaccess", Mips::MSAAccess)
2918 .Case("$msasave", Mips::MSASave)
2919 .Case("$msamodify", Mips::MSAModify)
2920 .Case("$msarequest", Mips::MSARequest)
2921 .Case("$msamap", Mips::MSAMap)
2922 .Case("$msaunmap", Mips::MSAUnmap)
2923 .Default(0);
2924
2925 if (!Reg)
2926 return std::make_pair((unsigned)0, (const TargetRegisterClass *)0);
2927
2928 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
2929 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002930 }
2931
2932 if (!R.second)
2933 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2934
2935 if (Prefix == "$f") { // Parse $f0-$f31.
2936 // If the size of FP registers is 64-bit or Reg is an even number, select
2937 // the 64-bit register class. Otherwise, select the 32-bit register class.
2938 if (VT == MVT::Other)
2939 VT = (Subtarget->isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
2940
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002941 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002942
2943 if (RC == &Mips::AFGR64RegClass) {
2944 assert(Reg % 2 == 0);
2945 Reg >>= 1;
2946 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00002947 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00002948 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002949 else if (Prefix == "$w") { // Parse $w0-$w31.
2950 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002951 } else { // Parse $0-$31.
2952 assert(Prefix == "$");
2953 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
2954 }
2955
2956 assert(Reg < RC->getNumRegs());
2957 return std::make_pair(*(RC->begin() + Reg), RC);
2958}
2959
Eric Christophereaf77dc2011-06-29 19:33:04 +00002960/// Given a register class constraint, like 'r', if this corresponds directly
2961/// to an LLVM register class, return a register of 0 and the register class
2962/// pointer.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002963std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier295bd432013-06-22 18:37:38 +00002964getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002965{
2966 if (Constraint.size() == 1) {
2967 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00002968 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2969 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002970 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00002971 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2972 if (Subtarget->inMips16Mode())
2973 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002974 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00002975 }
Jack Carterb3530942012-07-02 23:35:23 +00002976 if (VT == MVT::i64 && !HasMips64)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002977 return std::make_pair(0U, &Mips::GPR32RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00002978 if (VT == MVT::i64 && HasMips64)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002979 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00002980 // This will generate an error message
2981 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Daniel Sanders8b59af12013-11-12 12:56:01 +00002982 case 'f': // FPU or MSA register
2983 if (VT == MVT::v16i8)
2984 return std::make_pair(0U, &Mips::MSA128BRegClass);
2985 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
2986 return std::make_pair(0U, &Mips::MSA128HRegClass);
2987 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
2988 return std::make_pair(0U, &Mips::MSA128WRegClass);
2989 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
2990 return std::make_pair(0U, &Mips::MSA128DRegClass);
2991 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00002992 return std::make_pair(0U, &Mips::FGR32RegClass);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002993 else if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
Akira Hatanakac669d7a2012-01-04 02:45:01 +00002994 if (Subtarget->isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00002995 return std::make_pair(0U, &Mips::FGR64RegClass);
2996 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00002997 }
Eric Christophere3c494d2012-05-07 06:25:10 +00002998 break;
2999 case 'c': // register suitable for indirect jump
3000 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003001 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003002 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003003 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003004 case 'l': // register suitable for indirect jump
3005 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003006 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3007 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003008 case 'x': // register suitable for indirect jump
3009 // Fixme: Not triggering the use of both hi and low
3010 // This will generate an error message
3011 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003012 }
3013 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003014
3015 std::pair<unsigned, const TargetRegisterClass *> R;
3016 R = parseRegForInlineAsmConstraint(Constraint, VT);
3017
3018 if (R.second)
3019 return R;
3020
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003021 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3022}
3023
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003024/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3025/// vector. If it is invalid, don't add anything to Ops.
3026void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3027 std::string &Constraint,
3028 std::vector<SDValue>&Ops,
3029 SelectionDAG &DAG) const {
3030 SDValue Result(0, 0);
3031
3032 // Only support length 1 constraints for now.
3033 if (Constraint.length() > 1) return;
3034
3035 char ConstraintLetter = Constraint[0];
3036 switch (ConstraintLetter) {
3037 default: break; // This will fall through to the generic implementation
3038 case 'I': // Signed 16 bit constant
3039 // If this fails, the parent routine will give an error
3040 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3041 EVT Type = Op.getValueType();
3042 int64_t Val = C->getSExtValue();
3043 if (isInt<16>(Val)) {
3044 Result = DAG.getTargetConstant(Val, Type);
3045 break;
3046 }
3047 }
3048 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003049 case 'J': // integer zero
3050 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3051 EVT Type = Op.getValueType();
3052 int64_t Val = C->getZExtValue();
3053 if (Val == 0) {
3054 Result = DAG.getTargetConstant(0, Type);
3055 break;
3056 }
3057 }
3058 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003059 case 'K': // unsigned 16 bit immediate
3060 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3061 EVT Type = Op.getValueType();
3062 uint64_t Val = (uint64_t)C->getZExtValue();
3063 if (isUInt<16>(Val)) {
3064 Result = DAG.getTargetConstant(Val, Type);
3065 break;
3066 }
3067 }
3068 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003069 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3070 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3071 EVT Type = Op.getValueType();
3072 int64_t Val = C->getSExtValue();
3073 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3074 Result = DAG.getTargetConstant(Val, Type);
3075 break;
3076 }
3077 }
3078 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003079 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3080 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3081 EVT Type = Op.getValueType();
3082 int64_t Val = C->getSExtValue();
3083 if ((Val >= -65535) && (Val <= -1)) {
3084 Result = DAG.getTargetConstant(Val, Type);
3085 break;
3086 }
3087 }
3088 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003089 case 'O': // signed 15 bit immediate
3090 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3091 EVT Type = Op.getValueType();
3092 int64_t Val = C->getSExtValue();
3093 if ((isInt<15>(Val))) {
3094 Result = DAG.getTargetConstant(Val, Type);
3095 break;
3096 }
3097 }
3098 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003099 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3100 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3101 EVT Type = Op.getValueType();
3102 int64_t Val = C->getSExtValue();
3103 if ((Val <= 65535) && (Val >= 1)) {
3104 Result = DAG.getTargetConstant(Val, Type);
3105 break;
3106 }
3107 }
3108 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003109 }
3110
3111 if (Result.getNode()) {
3112 Ops.push_back(Result);
3113 return;
3114 }
3115
3116 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3117}
3118
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003119bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3120 Type *Ty) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003121 // No global is ever allowed as a base.
3122 if (AM.BaseGV)
3123 return false;
3124
3125 switch (AM.Scale) {
3126 case 0: // "r+i" or just "i", depending on HasBaseReg.
3127 break;
3128 case 1:
3129 if (!AM.HasBaseReg) // allow "r+i".
3130 break;
3131 return false; // disallow "r+r" or "r+r+i".
3132 default:
3133 return false;
3134 }
3135
3136 return true;
3137}
3138
3139bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003140MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3141 // The Mips target isn't yet aware of offsets.
3142 return false;
3143}
Evan Cheng16993aa2009-10-27 19:56:55 +00003144
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003145EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003146 unsigned SrcAlign,
3147 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003148 bool MemcpyStrSrc,
3149 MachineFunction &MF) const {
3150 if (Subtarget->hasMips64())
3151 return MVT::i64;
3152
3153 return MVT::i32;
3154}
3155
Evan Cheng83896a52009-10-28 01:43:28 +00003156bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3157 if (VT != MVT::f32 && VT != MVT::f64)
3158 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003159 if (Imm.isNegZero())
3160 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003161 return Imm.isZero();
3162}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003163
3164unsigned MipsTargetLowering::getJumpTableEncoding() const {
3165 if (IsN64)
3166 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003167
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003168 return TargetLowering::getJumpTableEncoding();
3169}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003170
Akira Hatanakae092f722013-03-05 22:54:59 +00003171/// This function returns true if CallSym is a long double emulation routine.
3172static bool isF128SoftLibCall(const char *CallSym) {
3173 const char *const LibCalls[] =
3174 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3175 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3176 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3177 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3178 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3179 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3180 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3181 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3182 "truncl"};
3183
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003184 const char *const *End = LibCalls + array_lengthof(LibCalls);
Akira Hatanakae092f722013-03-05 22:54:59 +00003185
3186 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003187 MipsTargetLowering::LTStr Comp;
Akira Hatanakae092f722013-03-05 22:54:59 +00003188
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003189#ifndef NDEBUG
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003190 for (const char *const *I = LibCalls; I < End - 1; ++I)
Akira Hatanakae092f722013-03-05 22:54:59 +00003191 assert(Comp(*I, *(I + 1)));
3192#endif
3193
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003194 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanakae092f722013-03-05 22:54:59 +00003195}
3196
3197/// This function returns true if Ty is fp128 or i128 which was originally a
3198/// fp128.
3199static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3200 if (Ty->isFP128Ty())
3201 return true;
3202
3203 const ExternalSymbolSDNode *ES =
3204 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3205
3206 // If the Ty is i128 and the function being called is a long double emulation
3207 // routine, then the original type is f128.
3208 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3209}
3210
Reed Kotler783c7942013-05-10 22:25:39 +00003211MipsTargetLowering::MipsCC::SpecialCallingConvType
3212 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3213 MipsCC::SpecialCallingConvType SpecialCallingConv =
3214 MipsCC::NoSpecialCallingConv;;
3215 if (Subtarget->inMips16HardFloat()) {
3216 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3217 llvm::StringRef Sym = G->getGlobal()->getName();
3218 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
3219 if (F->hasFnAttribute("__Mips16RetHelper")) {
3220 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3221 }
3222 }
3223 }
3224 return SpecialCallingConv;
3225}
3226
3227MipsTargetLowering::MipsCC::MipsCC(
Akira Hatanakabfb66242013-08-20 23:38:40 +00003228 CallingConv::ID CC, bool IsO32_, bool IsFP64_, CCState &Info,
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003229 MipsCC::SpecialCallingConvType SpecialCallingConv_)
Akira Hatanakabfb66242013-08-20 23:38:40 +00003230 : CCInfo(Info), CallConv(CC), IsO32(IsO32_), IsFP64(IsFP64_),
Reed Kotler783c7942013-05-10 22:25:39 +00003231 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003232 // Pre-allocate reserved argument area.
Akira Hatanaka5001be52013-02-15 21:45:11 +00003233 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003234}
3235
Reed Kotler783c7942013-05-10 22:25:39 +00003236
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003237void MipsTargetLowering::MipsCC::
Akira Hatanaka5001be52013-02-15 21:45:11 +00003238analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003239 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3240 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003241 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3242 "CallingConv::Fast shouldn't be used for vararg functions.");
3243
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003244 unsigned NumOpnds = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003245 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003246
3247 for (unsigned I = 0; I != NumOpnds; ++I) {
3248 MVT ArgVT = Args[I].VT;
3249 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3250 bool R;
3251
3252 if (ArgFlags.isByVal()) {
3253 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3254 continue;
3255 }
3256
Akira Hatanaka5001be52013-02-15 21:45:11 +00003257 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003258 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003259 else {
3260 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3261 IsSoftFloat);
3262 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3263 }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003264
3265 if (R) {
3266#ifndef NDEBUG
3267 dbgs() << "Call operand #" << I << " has unhandled type "
3268 << EVT(ArgVT).getEVTString();
3269#endif
3270 llvm_unreachable(0);
3271 }
3272 }
3273}
3274
3275void MipsTargetLowering::MipsCC::
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003276analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3277 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003278 unsigned NumArgs = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003279 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003280 unsigned CurArgIdx = 0;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003281
3282 for (unsigned I = 0; I != NumArgs; ++I) {
3283 MVT ArgVT = Args[I].VT;
3284 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003285 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3286 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003287
3288 if (ArgFlags.isByVal()) {
3289 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3290 continue;
3291 }
3292
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003293 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3294
3295 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003296 continue;
3297
3298#ifndef NDEBUG
3299 dbgs() << "Formal Arg #" << I << " has unhandled type "
3300 << EVT(ArgVT).getEVTString();
3301#endif
3302 llvm_unreachable(0);
3303 }
3304}
3305
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003306template<typename Ty>
3307void MipsTargetLowering::MipsCC::
3308analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3309 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanakae092f722013-03-05 22:54:59 +00003310 CCAssignFn *Fn;
3311
3312 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3313 Fn = RetCC_F128Soft;
3314 else
3315 Fn = RetCC_Mips;
3316
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003317 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3318 MVT VT = RetVals[I].VT;
3319 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3320 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3321
Akira Hatanakae092f722013-03-05 22:54:59 +00003322 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003323#ifndef NDEBUG
3324 dbgs() << "Call result #" << I << " has unhandled type "
3325 << EVT(VT).getEVTString() << '\n';
3326#endif
3327 llvm_unreachable(0);
3328 }
3329 }
3330}
3331
3332void MipsTargetLowering::MipsCC::
3333analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3334 const SDNode *CallNode, const Type *RetTy) const {
3335 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3336}
3337
3338void MipsTargetLowering::MipsCC::
3339analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3340 const Type *RetTy) const {
3341 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3342}
3343
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003344void MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3345 MVT LocVT,
3346 CCValAssign::LocInfo LocInfo,
3347 ISD::ArgFlagsTy ArgFlags) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003348 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3349
3350 struct ByValArgInfo ByVal;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003351 unsigned RegSize = regSize();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003352 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3353 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3354 RegSize * 2);
3355
Akira Hatanaka5001be52013-02-15 21:45:11 +00003356 if (useRegsForByval())
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003357 allocateRegs(ByVal, ByValSize, Align);
3358
3359 // Allocate space on caller's stack.
3360 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3361 Align);
3362 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3363 LocInfo));
3364 ByValArgs.push_back(ByVal);
3365}
3366
Akira Hatanaka5001be52013-02-15 21:45:11 +00003367unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3368 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3369}
3370
3371unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3372 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3373}
3374
3375const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3376 return IsO32 ? O32IntRegs : Mips64IntRegs;
3377}
3378
3379llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3380 if (CallConv == CallingConv::Fast)
3381 return CC_Mips_FastCC;
3382
Reed Kotler783c7942013-05-10 22:25:39 +00003383 if (SpecialCallingConv == Mips16RetHelperConv)
3384 return CC_Mips16RetHelper;
Akira Hatanakabfb66242013-08-20 23:38:40 +00003385 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003386}
3387
3388llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
Akira Hatanakabfb66242013-08-20 23:38:40 +00003389 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN_VarArg;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003390}
3391
3392const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3393 return IsO32 ? O32IntRegs : Mips64DPRegs;
3394}
3395
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003396void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3397 unsigned ByValSize,
3398 unsigned Align) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003399 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3400 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003401 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3402 "Byval argument's size and alignment should be a multiple of"
3403 "RegSize.");
3404
3405 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3406
3407 // If Align > RegSize, the first arg register must be even.
3408 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3409 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3410 ++ByVal.FirstIdx;
3411 }
3412
3413 // Mark the registers allocated.
3414 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3415 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3416 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3417}
Akira Hatanaka25dad192012-10-27 00:10:18 +00003418
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003419MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3420 const SDNode *CallNode,
3421 bool IsSoftFloat) const {
3422 if (IsSoftFloat || IsO32)
3423 return VT;
3424
3425 // Check if the original type was fp128.
Akira Hatanakae092f722013-03-05 22:54:59 +00003426 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003427 assert(VT == MVT::i64);
3428 return MVT::f64;
3429 }
3430
3431 return VT;
3432}
3433
Akira Hatanaka25dad192012-10-27 00:10:18 +00003434void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003435copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanaka25dad192012-10-27 00:10:18 +00003436 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3437 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3438 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3439 MachineFunction &MF = DAG.getMachineFunction();
3440 MachineFrameInfo *MFI = MF.getFrameInfo();
3441 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3442 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3443 int FrameObjOffset;
3444
3445 if (RegAreaSize)
3446 FrameObjOffset = (int)CC.reservedArgArea() -
3447 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3448 else
3449 FrameObjOffset = ByVal.Address;
3450
3451 // Create frame object.
3452 EVT PtrTy = getPointerTy();
3453 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3454 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3455 InVals.push_back(FIN);
3456
3457 if (!ByVal.NumRegs)
3458 return;
3459
3460 // Copy arg registers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003461 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003462 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3463
3464 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3465 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003466 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003467 unsigned Offset = I * CC.regSize();
3468 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3469 DAG.getConstant(Offset, PtrTy));
3470 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3471 StorePtr, MachinePointerInfo(FuncArg, Offset),
3472 false, false, 0);
3473 OutChains.push_back(Store);
3474 }
3475}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003476
3477// Copy byVal arg to registers and stack.
3478void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003479passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00003480 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +00003481 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003482 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3483 const MipsCC &CC, const ByValArgInfo &ByVal,
3484 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3485 unsigned ByValSize = Flags.getByValSize();
3486 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3487 unsigned RegSize = CC.regSize();
3488 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3489 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3490
3491 if (ByVal.NumRegs) {
3492 const uint16_t *ArgRegs = CC.intArgRegs();
3493 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3494 unsigned I = 0;
3495
3496 // Copy words to registers.
3497 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3498 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3499 DAG.getConstant(Offset, PtrTy));
3500 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3501 MachinePointerInfo(), false, false, false,
3502 Alignment);
3503 MemOpChains.push_back(LoadVal.getValue(1));
3504 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3505 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3506 }
3507
3508 // Return if the struct has been fully copied.
3509 if (ByValSize == Offset)
3510 return;
3511
3512 // Copy the remainder of the byval argument with sub-word loads and shifts.
3513 if (LeftoverBytes) {
3514 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3515 "Size of the remainder should be smaller than RegSize.");
3516 SDValue Val;
3517
3518 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3519 Offset < ByValSize; LoadSize /= 2) {
3520 unsigned RemSize = ByValSize - Offset;
3521
3522 if (RemSize < LoadSize)
3523 continue;
3524
3525 // Load subword.
3526 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3527 DAG.getConstant(Offset, PtrTy));
3528 SDValue LoadVal =
3529 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3530 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3531 false, false, Alignment);
3532 MemOpChains.push_back(LoadVal.getValue(1));
3533
3534 // Shift the loaded value.
3535 unsigned Shamt;
3536
3537 if (isLittle)
3538 Shamt = TotalSizeLoaded;
3539 else
3540 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3541
3542 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3543 DAG.getConstant(Shamt, MVT::i32));
3544
3545 if (Val.getNode())
3546 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3547 else
3548 Val = Shift;
3549
3550 Offset += LoadSize;
3551 TotalSizeLoaded += LoadSize;
3552 Alignment = std::min(Alignment, LoadSize);
3553 }
3554
3555 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3556 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3557 return;
3558 }
3559 }
3560
3561 // Copy remainder of byval arg to it with memcpy.
3562 unsigned MemCpySize = ByValSize - Offset;
3563 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3564 DAG.getConstant(Offset, PtrTy));
3565 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3566 DAG.getIntPtrConstant(ByVal.Address));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003567 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3568 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003569 MachinePointerInfo(0), MachinePointerInfo(0));
3570 MemOpChains.push_back(Chain);
3571}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003572
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003573void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3574 const MipsCC &CC, SDValue Chain,
3575 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanaka2a134022012-10-27 00:21:13 +00003576 unsigned NumRegs = CC.numIntArgRegs();
3577 const uint16_t *ArgRegs = CC.intArgRegs();
3578 const CCState &CCInfo = CC.getCCInfo();
3579 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3580 unsigned RegSize = CC.regSize();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003581 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003582 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3583 MachineFunction &MF = DAG.getMachineFunction();
3584 MachineFrameInfo *MFI = MF.getFrameInfo();
3585 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3586
3587 // Offset of the first variable argument from stack pointer.
3588 int VaArgOffset;
3589
3590 if (NumRegs == Idx)
3591 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3592 else
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003593 VaArgOffset = (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
Akira Hatanaka2a134022012-10-27 00:21:13 +00003594
3595 // Record the frame index of the first variable argument
3596 // which is a value necessary to VASTART.
3597 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3598 MipsFI->setVarArgsFrameIndex(FI);
3599
3600 // Copy the integer registers that have not been used for argument passing
3601 // to the argument register save area. For O32, the save area is allocated
3602 // in the caller's stack frame, while for N32/64, it is allocated in the
3603 // callee's stack frame.
3604 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003605 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003606 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3607 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3608 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3609 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3610 MachinePointerInfo(), false, false, 0);
3611 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3612 OutChains.push_back(Store);
3613 }
3614}