blob: 6b12fb2a3496cb22e910ab2d0ccc1c63e0723db5 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUSubtarget.cpp - AMDGPU Subtarget Information ----------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// Implements the AMDGPU specific subclass of TargetSubtarget.
Tom Stellard75aadc22012-12-11 21:25:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "AMDGPUSubtarget.h"
Quentin Colombetf3f7d4d2017-07-05 18:40:56 +000015#include "AMDGPU.h"
16#include "AMDGPUTargetMachine.h"
Quentin Colombetf3f7d4d2017-07-05 18:40:56 +000017#include "AMDGPUCallLowering.h"
18#include "AMDGPUInstructionSelector.h"
19#include "AMDGPULegalizerInfo.h"
20#include "AMDGPURegisterBankInfo.h"
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +000021#include "SIMachineFunctionInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000022#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000023#include "llvm/ADT/SmallString.h"
Tom Stellard83f0bce2015-01-29 16:55:25 +000024#include "llvm/CodeGen/MachineScheduler.h"
Tom Stellardc5a154d2018-06-28 23:47:12 +000025#include "llvm/MC/MCSubtargetInfo.h"
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +000026#include "llvm/IR/MDBuilder.h"
David Blaikie1be62f02017-11-03 22:32:11 +000027#include "llvm/CodeGen/TargetFrameLowering.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000028#include <algorithm>
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000029
Tom Stellard75aadc22012-12-11 21:25:42 +000030using namespace llvm;
31
Chandler Carruthe96dd892014-04-21 22:55:11 +000032#define DEBUG_TYPE "amdgpu-subtarget"
33
Tom Stellard75aadc22012-12-11 21:25:42 +000034#define GET_SUBTARGETINFO_TARGET_DESC
35#define GET_SUBTARGETINFO_CTOR
Tom Stellard5bfbae52018-07-11 20:59:01 +000036#define AMDGPUSubtarget GCNSubtarget
Tom Stellard75aadc22012-12-11 21:25:42 +000037#include "AMDGPUGenSubtargetInfo.inc"
Tom Stellardc5a154d2018-06-28 23:47:12 +000038#define GET_SUBTARGETINFO_TARGET_DESC
39#define GET_SUBTARGETINFO_CTOR
Tom Stellard5bfbae52018-07-11 20:59:01 +000040#undef AMDGPUSubtarget
Tom Stellardc5a154d2018-06-28 23:47:12 +000041#include "R600GenSubtargetInfo.inc"
Tom Stellard75aadc22012-12-11 21:25:42 +000042
Tom Stellard5bfbae52018-07-11 20:59:01 +000043GCNSubtarget::~GCNSubtarget() = default;
Matt Arsenault43e92fe2016-06-24 06:30:11 +000044
Tom Stellardc5a154d2018-06-28 23:47:12 +000045R600Subtarget &
46R600Subtarget::initializeSubtargetDependencies(const Triple &TT,
47 StringRef GPU, StringRef FS) {
Matt Arsenault055e4dc2019-03-29 19:14:54 +000048 SmallString<256> FullFS("+promote-alloca,");
Tom Stellardc5a154d2018-06-28 23:47:12 +000049 FullFS += FS;
50 ParseSubtargetFeatures(GPU, FullFS);
51
52 // FIXME: I don't think think Evergreen has any useful support for
53 // denormals, but should be checked. Should we issue a warning somewhere
54 // if someone tries to enable these?
Tom Stellard5bfbae52018-07-11 20:59:01 +000055 if (getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellardc5a154d2018-06-28 23:47:12 +000056 FP32Denormals = false;
57 }
58
59 HasMulU24 = getGeneration() >= EVERGREEN;
60 HasMulI24 = hasCaymanISA();
61
62 return *this;
63}
64
Tom Stellard5bfbae52018-07-11 20:59:01 +000065GCNSubtarget &
66GCNSubtarget::initializeSubtargetDependencies(const Triple &TT,
Matt Arsenaultf426ddb2019-04-03 01:58:57 +000067 StringRef GPU, StringRef FS) {
Eric Christopherac4b69e2014-07-25 22:22:39 +000068 // Determine default and user-specified characteristics
Matt Arsenaultf171cf22014-07-14 23:40:49 +000069 // On SI+, we want FP64 denormals to be on by default. FP32 denormals can be
70 // enabled, but some instructions do not respect them and they run at the
71 // double precision rate, so don't enable by default.
72 //
73 // We want to be able to turn these off, but making this a subtarget feature
74 // for SI has the unhelpful behavior that it unsets everything else if you
75 // disable it.
David Stuttardf77079f2019-01-14 11:55:24 +000076 //
77 // Similarly we want enable-prt-strict-null to be on by default and not to
78 // unset everything else if it is disabled
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +000079
Matt Arsenaultf426ddb2019-04-03 01:58:57 +000080 // Assuming ECC is enabled is the conservative default.
Matt Arsenaultdf24c922019-05-16 14:48:34 +000081 SmallString<256> FullFS("+promote-alloca,+load-store-opt,+sram-ecc,+xnack,");
Jan Veselyd1c9b612017-12-04 22:57:29 +000082
Changpeng Fangb41574a2015-12-22 20:55:23 +000083 if (isAmdHsaOS()) // Turn on FlatForGlobal for HSA.
Matt Arsenaulte0c1f9e2019-03-17 21:31:35 +000084 FullFS += "+flat-for-global,+unaligned-buffer-access,+trap-handler,";
Matt Arsenaulta6867fd2017-01-23 22:31:03 +000085
Jan Veselyd1c9b612017-12-04 22:57:29 +000086 // FIXME: I don't think think Evergreen has any useful support for
87 // denormals, but should be checked. Should we issue a warning somewhere
88 // if someone tries to enable these?
89 if (getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
90 FullFS += "+fp64-fp16-denormals,";
91 } else {
92 FullFS += "-fp32-denormals,";
93 }
94
David Stuttardf77079f2019-01-14 11:55:24 +000095 FullFS += "+enable-prt-strict-null,"; // This is overridden by a disable in FS
96
Stanislav Mekhanoshin8bcc9bb2019-06-13 19:18:29 +000097 // Disable mutually exclusive bits.
98 if (FS.find_lower("+wavefrontsize") != StringRef::npos) {
99 if (FS.find_lower("wavefrontsize16") == StringRef::npos)
100 FullFS += "-wavefrontsize16,";
101 if (FS.find_lower("wavefrontsize32") == StringRef::npos)
102 FullFS += "-wavefrontsize32,";
103 if (FS.find_lower("wavefrontsize64") == StringRef::npos)
104 FullFS += "-wavefrontsize64,";
105 }
106
Matt Arsenaultd9a23ab2014-07-13 02:08:26 +0000107 FullFS += FS;
108
109 ParseSubtargetFeatures(GPU, FullFS);
Tom Stellard2e59a452014-06-13 01:32:00 +0000110
Jan Veselyd1c9b612017-12-04 22:57:29 +0000111 // We don't support FP64 for EG/NI atm.
112 assert(!hasFP64() || (getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS));
113
Matt Arsenaultd8f7ea32017-01-27 17:42:26 +0000114 // Unless +-flat-for-global is specified, turn on FlatForGlobal for all OS-es
115 // on VI and newer hardware to avoid assertion failures due to missing ADDR64
116 // variants of MUBUF instructions.
117 if (!hasAddr64() && !FS.contains("flat-for-global")) {
118 FlatForGlobal = true;
119 }
120
Matt Arsenault24ee0782016-02-12 02:40:47 +0000121 // Set defaults if needed.
122 if (MaxPrivateElementSize == 0)
Matt Arsenaulte8ed8e52016-05-11 00:28:54 +0000123 MaxPrivateElementSize = 4;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000124
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000125 if (LDSBankCount == 0)
126 LDSBankCount = 32;
127
128 if (TT.getArch() == Triple::amdgcn) {
129 if (LocalMemorySize == 0)
130 LocalMemorySize = 32768;
131
132 // Do something sensible for unspecified target.
133 if (!HasMovrel && !HasVGPRIndexMode)
134 HasMovrel = true;
135 }
136
Matt Arsenaultd7047272019-02-08 19:18:01 +0000137 // Don't crash on invalid devices.
138 if (WavefrontSize == 0)
139 WavefrontSize = 64;
140
Tom Stellardc5a154d2018-06-28 23:47:12 +0000141 HasFminFmaxLegacy = getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS;
142
Matt Arsenaultdf24c922019-05-16 14:48:34 +0000143 if (DoesNotSupportXNACK && EnableXNACK) {
144 ToggleFeature(AMDGPU::FeatureXNACK);
145 EnableXNACK = false;
146 }
147
Matt Arsenaultf426ddb2019-04-03 01:58:57 +0000148 // ECC is on by default, but turn it off if the hardware doesn't support it
149 // anyway. This matters for the gfx9 targets with d16 loads, but don't support
150 // ECC.
151 if (DoesNotSupportSRAMECC && EnableSRAMECC) {
152 ToggleFeature(AMDGPU::FeatureSRAMECC);
153 EnableSRAMECC = false;
154 }
155
Eric Christopherac4b69e2014-07-25 22:22:39 +0000156 return *this;
157}
158
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000159AMDGPUSubtarget::AMDGPUSubtarget(const Triple &TT) :
Tom Stellardc5a154d2018-06-28 23:47:12 +0000160 TargetTriple(TT),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000161 Has16BitInsts(false),
162 HasMadMixInsts(false),
163 FP32Denormals(false),
164 FPExceptions(false),
165 HasSDWA(false),
166 HasVOP3PInsts(false),
167 HasMulI24(true),
168 HasMulU24(true),
Matt Arsenault6c7ba822018-08-15 21:03:55 +0000169 HasInv2PiInlineImm(false),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000170 HasFminFmaxLegacy(true),
171 EnablePromoteAlloca(false),
David Stuttard20de3e92018-09-14 10:27:19 +0000172 HasTrigReducedRange(false),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000173 LocalMemorySize(0),
174 WavefrontSize(0)
175 { }
176
Tom Stellard5bfbae52018-07-11 20:59:01 +0000177GCNSubtarget::GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000178 const GCNTargetMachine &TM) :
Tom Stellardc5a154d2018-06-28 23:47:12 +0000179 AMDGPUGenSubtargetInfo(TT, GPU, FS),
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000180 AMDGPUSubtarget(TT),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000181 TargetTriple(TT),
Matt Arsenaulte0c1f9e2019-03-17 21:31:35 +0000182 Gen(TT.getOS() == Triple::AMDHSA ? SEA_ISLANDS : SOUTHERN_ISLANDS),
Stanislav Mekhanoshin06d3b412018-09-17 16:04:32 +0000183 InstrItins(getInstrItineraryForCPU(GPU)),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000184 LDSBankCount(0),
185 MaxPrivateElementSize(0),
Tom Stellard40ce8af2015-01-28 16:04:26 +0000186
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000187 FastFMAF32(false),
188 HalfRate64Ops(false),
189
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000190 FP64FP16Denormals(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000191 FlatForGlobal(false),
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000192 AutoWaitcntBeforeBarrier(false),
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000193 CodeObjectV3(false),
Tom Stellard64a9d082016-10-14 18:10:39 +0000194 UnalignedScratchAccess(false),
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000195 UnalignedBufferAccess(false),
196
Matt Arsenaulte823d922017-02-18 18:29:53 +0000197 HasApertureRegs(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000198 EnableXNACK(false),
Matt Arsenaultdf24c922019-05-16 14:48:34 +0000199 DoesNotSupportXNACK(false),
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000200 EnableCuMode(false),
Wei Ding205bfdb2017-02-10 02:15:29 +0000201 TrapHandler(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000202
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000203 EnableLoadStoreOpt(false),
204 EnableUnsafeDSOffsetFolding(false),
205 EnableSIScheduler(false),
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000206 EnableDS128(false),
David Stuttardf77079f2019-01-14 11:55:24 +0000207 EnablePRTStrictNull(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000208 DumpCode(false),
209
210 FP64(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000211 GCN3Encoding(false),
212 CIInsts(false),
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000213 GFX8Insts(false),
Matt Arsenault2021f082017-02-18 19:12:26 +0000214 GFX9Insts(false),
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000215 GFX10Insts(false),
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000216 GFX7GFX8GFX9Insts(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000217 SGPRInitBug(false),
218 HasSMemRealTime(false),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000219 HasIntClamp(false),
Matt Arsenault0084adc2018-04-30 19:08:16 +0000220 HasFmaMixInsts(false),
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000221 HasMovrel(false),
222 HasVGPRIndexMode(false),
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000223 HasScalarStores(false),
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000224 HasScalarAtomics(false),
Sam Kolton3c4933f2017-06-22 06:26:41 +0000225 HasSDWAOmod(false),
226 HasSDWAScalar(false),
227 HasSDWASdst(false),
228 HasSDWAMac(false),
Sam Koltona179d252017-06-27 15:02:23 +0000229 HasSDWAOutModsVOPC(false),
Sam Kolton07dbde22017-01-20 10:01:25 +0000230 HasDPP(false),
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000231 HasDPP8(false),
Ryan Taylor1f334d02018-08-28 15:07:30 +0000232 HasR128A16(false),
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000233 HasNSAEncoding(false),
Matt Arsenault0084adc2018-04-30 19:08:16 +0000234 HasDLInsts(false),
Stanislav Mekhanoshin0e858b02019-02-09 00:34:21 +0000235 HasDot1Insts(false),
236 HasDot2Insts(false),
Konstantin Zhuravlyov108927b2018-11-05 22:44:19 +0000237 EnableSRAMECC(false),
Matt Arsenaultf426ddb2019-04-03 01:58:57 +0000238 DoesNotSupportSRAMECC(false),
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000239 HasNoSdstCMPX(false),
240 HasVscnt(false),
241 HasRegisterBanking(false),
242 HasVOP3Literal(false),
243 HasNoDataDepHazard(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000244 FlatAddressSpace(false),
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000245 FlatInstOffsets(false),
246 FlatGlobalInsts(false),
247 FlatScratchInsts(false),
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000248 ScalarFlatScratchInsts(false),
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000249 AddNoCarryInsts(false),
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000250 HasUnpackedD16VMem(false),
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000251 LDSMisalignedBug(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000252
Alexander Timofeev18009562016-12-08 17:28:47 +0000253 ScalarizeGlobal(false),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000254
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000255 HasVcmpxPermlaneHazard(false),
256 HasVMEMtoScalarWriteHazard(false),
257 HasSMEMtoVectorWriteHazard(false),
258 HasInstFwdPrefetchBug(false),
259 HasVcmpxExecWARHazard(false),
260 HasLdsBranchVmemWARHazard(false),
261 HasNSAtoVMEMBug(false),
262 HasFlatSegmentOffsetBug(false),
263
Tom Stellard5bfbae52018-07-11 20:59:01 +0000264 FeatureDisable(false),
Tom Stellard752ddbd2018-07-11 22:15:15 +0000265 InstrInfo(initializeSubtargetDependencies(TT, GPU, FS)),
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000266 TLInfo(TM, *this),
Tom Stellard5bfbae52018-07-11 20:59:01 +0000267 FrameLowering(TargetFrameLowering::StackGrowsUp, getStackAlignment(), 0) {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000268 CallLoweringInfo.reset(new AMDGPUCallLowering(*getTargetLowering()));
269 Legalizer.reset(new AMDGPULegalizerInfo(*this, TM));
270 RegBankInfo.reset(new AMDGPURegisterBankInfo(*getRegisterInfo()));
271 InstSelector.reset(new AMDGPUInstructionSelector(
272 *this, *static_cast<AMDGPURegisterBankInfo *>(RegBankInfo.get()), TM));
Tom Stellarda40f9712014-01-22 21:55:43 +0000273}
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000274
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +0000275unsigned GCNSubtarget::getConstantBusLimit(unsigned Opcode) const {
276 if (getGeneration() < GFX10)
277 return 1;
278
279 switch (Opcode) {
280 case AMDGPU::V_LSHLREV_B64:
281 case AMDGPU::V_LSHLREV_B64_gfx10:
282 case AMDGPU::V_LSHL_B64:
283 case AMDGPU::V_LSHRREV_B64:
284 case AMDGPU::V_LSHRREV_B64_gfx10:
285 case AMDGPU::V_LSHR_B64:
286 case AMDGPU::V_ASHRREV_I64:
287 case AMDGPU::V_ASHRREV_I64_gfx10:
288 case AMDGPU::V_ASHR_I64:
289 return 1;
290 }
291
292 return 2;
293}
294
Tom Stellard5bfbae52018-07-11 20:59:01 +0000295unsigned AMDGPUSubtarget::getMaxLocalMemSizeWithWaveCount(unsigned NWaves,
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000296 const Function &F) const {
297 if (NWaves == 1)
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000298 return getLocalMemorySize();
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000299 unsigned WorkGroupSize = getFlatWorkGroupSizes(F).second;
300 unsigned WorkGroupsPerCu = getMaxWorkGroupsPerCU(WorkGroupSize);
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000301 if (!WorkGroupsPerCu)
302 return 0;
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000303 unsigned MaxWaves = getMaxWavesPerEU();
304 return getLocalMemorySize() * MaxWaves / WorkGroupsPerCu / NWaves;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000305}
306
Tom Stellard5bfbae52018-07-11 20:59:01 +0000307unsigned AMDGPUSubtarget::getOccupancyWithLocalMemSize(uint32_t Bytes,
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000308 const Function &F) const {
309 unsigned WorkGroupSize = getFlatWorkGroupSizes(F).second;
310 unsigned WorkGroupsPerCu = getMaxWorkGroupsPerCU(WorkGroupSize);
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000311 if (!WorkGroupsPerCu)
312 return 0;
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000313 unsigned MaxWaves = getMaxWavesPerEU();
314 unsigned Limit = getLocalMemorySize() * MaxWaves / WorkGroupsPerCu;
315 unsigned NumWaves = Limit / (Bytes ? Bytes : 1u);
316 NumWaves = std::min(NumWaves, MaxWaves);
317 NumWaves = std::max(NumWaves, 1u);
318 return NumWaves;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000319}
320
Tom Stellard44b30b42018-05-22 02:03:23 +0000321unsigned
Tom Stellard5bfbae52018-07-11 20:59:01 +0000322AMDGPUSubtarget::getOccupancyWithLocalMemSize(const MachineFunction &MF) const {
Tom Stellard44b30b42018-05-22 02:03:23 +0000323 const auto *MFI = MF.getInfo<SIMachineFunctionInfo>();
324 return getOccupancyWithLocalMemSize(MFI->getLDSSize(), MF.getFunction());
325}
326
Matt Arsenaultb7918022017-10-23 17:09:35 +0000327std::pair<unsigned, unsigned>
Tom Stellard5bfbae52018-07-11 20:59:01 +0000328AMDGPUSubtarget::getDefaultFlatWorkGroupSize(CallingConv::ID CC) const {
Matt Arsenaultb7918022017-10-23 17:09:35 +0000329 switch (CC) {
330 case CallingConv::AMDGPU_CS:
331 case CallingConv::AMDGPU_KERNEL:
332 case CallingConv::SPIR_KERNEL:
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000333 return std::make_pair(getWavefrontSize() * 2,
334 std::max(getWavefrontSize() * 4, 256u));
Matt Arsenaultb7918022017-10-23 17:09:35 +0000335 case CallingConv::AMDGPU_VS:
336 case CallingConv::AMDGPU_LS:
337 case CallingConv::AMDGPU_HS:
338 case CallingConv::AMDGPU_ES:
339 case CallingConv::AMDGPU_GS:
340 case CallingConv::AMDGPU_PS:
341 return std::make_pair(1, getWavefrontSize());
342 default:
343 return std::make_pair(1, 16 * getWavefrontSize());
344 }
345}
346
Tom Stellard5bfbae52018-07-11 20:59:01 +0000347std::pair<unsigned, unsigned> AMDGPUSubtarget::getFlatWorkGroupSizes(
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000348 const Function &F) const {
Matt Arsenaultb7918022017-10-23 17:09:35 +0000349 // FIXME: 1024 if function.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000350 // Default minimum/maximum flat work group sizes.
351 std::pair<unsigned, unsigned> Default =
Matt Arsenaultb7918022017-10-23 17:09:35 +0000352 getDefaultFlatWorkGroupSize(F.getCallingConv());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000353
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000354 // Requested minimum/maximum flat work group sizes.
355 std::pair<unsigned, unsigned> Requested = AMDGPU::getIntegerPairAttribute(
356 F, "amdgpu-flat-work-group-size", Default);
357
358 // Make sure requested minimum is less than requested maximum.
359 if (Requested.first > Requested.second)
360 return Default;
361
362 // Make sure requested values do not violate subtarget's specifications.
363 if (Requested.first < getMinFlatWorkGroupSize())
364 return Default;
365 if (Requested.second > getMaxFlatWorkGroupSize())
366 return Default;
367
368 return Requested;
369}
370
Tom Stellard5bfbae52018-07-11 20:59:01 +0000371std::pair<unsigned, unsigned> AMDGPUSubtarget::getWavesPerEU(
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000372 const Function &F) const {
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000373 // Default minimum/maximum number of waves per execution unit.
Konstantin Zhuravlyovfd871372017-02-09 21:33:23 +0000374 std::pair<unsigned, unsigned> Default(1, getMaxWavesPerEU());
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000375
376 // Default/requested minimum/maximum flat work group sizes.
377 std::pair<unsigned, unsigned> FlatWorkGroupSizes = getFlatWorkGroupSizes(F);
378
379 // If minimum/maximum flat work group sizes were explicitly requested using
380 // "amdgpu-flat-work-group-size" attribute, then set default minimum/maximum
381 // number of waves per execution unit to values implied by requested
382 // minimum/maximum flat work group sizes.
383 unsigned MinImpliedByFlatWorkGroupSize =
384 getMaxWavesPerEU(FlatWorkGroupSizes.second);
385 bool RequestedFlatWorkGroupSize = false;
386
Matt Arsenault4fb580c2019-06-05 20:32:32 +0000387 if (F.hasFnAttribute("amdgpu-flat-work-group-size")) {
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000388 Default.first = MinImpliedByFlatWorkGroupSize;
389 RequestedFlatWorkGroupSize = true;
390 }
391
392 // Requested minimum/maximum number of waves per execution unit.
393 std::pair<unsigned, unsigned> Requested = AMDGPU::getIntegerPairAttribute(
394 F, "amdgpu-waves-per-eu", Default, true);
395
396 // Make sure requested minimum is less than requested maximum.
397 if (Requested.second && Requested.first > Requested.second)
398 return Default;
399
400 // Make sure requested values do not violate subtarget's specifications.
401 if (Requested.first < getMinWavesPerEU() ||
402 Requested.first > getMaxWavesPerEU())
403 return Default;
404 if (Requested.second > getMaxWavesPerEU())
405 return Default;
406
407 // Make sure requested values are compatible with values implied by requested
408 // minimum/maximum flat work group sizes.
409 if (RequestedFlatWorkGroupSize &&
Konstantin Zhuravlyov2ec725c2017-07-16 19:38:47 +0000410 Requested.first < MinImpliedByFlatWorkGroupSize)
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000411 return Default;
412
413 return Requested;
414}
415
Tom Stellard5bfbae52018-07-11 20:59:01 +0000416bool AMDGPUSubtarget::makeLIDRangeMetadata(Instruction *I) const {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000417 Function *Kernel = I->getParent()->getParent();
418 unsigned MinSize = 0;
419 unsigned MaxSize = getFlatWorkGroupSizes(*Kernel).second;
420 bool IdQuery = false;
421
422 // If reqd_work_group_size is present it narrows value down.
423 if (auto *CI = dyn_cast<CallInst>(I)) {
424 const Function *F = CI->getCalledFunction();
425 if (F) {
426 unsigned Dim = UINT_MAX;
427 switch (F->getIntrinsicID()) {
428 case Intrinsic::amdgcn_workitem_id_x:
429 case Intrinsic::r600_read_tidig_x:
430 IdQuery = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000431 LLVM_FALLTHROUGH;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000432 case Intrinsic::r600_read_local_size_x:
433 Dim = 0;
434 break;
435 case Intrinsic::amdgcn_workitem_id_y:
436 case Intrinsic::r600_read_tidig_y:
437 IdQuery = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000438 LLVM_FALLTHROUGH;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000439 case Intrinsic::r600_read_local_size_y:
440 Dim = 1;
441 break;
442 case Intrinsic::amdgcn_workitem_id_z:
443 case Intrinsic::r600_read_tidig_z:
444 IdQuery = true;
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000445 LLVM_FALLTHROUGH;
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000446 case Intrinsic::r600_read_local_size_z:
447 Dim = 2;
448 break;
449 default:
450 break;
451 }
452 if (Dim <= 3) {
453 if (auto Node = Kernel->getMetadata("reqd_work_group_size"))
454 if (Node->getNumOperands() == 3)
455 MinSize = MaxSize = mdconst::extract<ConstantInt>(
456 Node->getOperand(Dim))->getZExtValue();
457 }
458 }
459 }
460
461 if (!MaxSize)
462 return false;
463
464 // Range metadata is [Lo, Hi). For ID query we need to pass max size
465 // as Hi. For size query we need to pass Hi + 1.
466 if (IdQuery)
467 MinSize = 0;
468 else
469 ++MaxSize;
470
471 MDBuilder MDB(I->getContext());
472 MDNode *MaxWorkGroupSizeRange = MDB.createRange(APInt(32, MinSize),
473 APInt(32, MaxSize));
474 I->setMetadata(LLVMContext::MD_range, MaxWorkGroupSizeRange);
475 return true;
476}
477
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000478uint64_t AMDGPUSubtarget::getExplicitKernArgSize(const Function &F,
479 unsigned &MaxAlign) const {
480 assert(F.getCallingConv() == CallingConv::AMDGPU_KERNEL ||
481 F.getCallingConv() == CallingConv::SPIR_KERNEL);
482
483 const DataLayout &DL = F.getParent()->getDataLayout();
484 uint64_t ExplicitArgBytes = 0;
485 MaxAlign = 1;
486
487 for (const Argument &Arg : F.args()) {
488 Type *ArgTy = Arg.getType();
489
490 unsigned Align = DL.getABITypeAlignment(ArgTy);
491 uint64_t AllocSize = DL.getTypeAllocSize(ArgTy);
492 ExplicitArgBytes = alignTo(ExplicitArgBytes, Align) + AllocSize;
493 MaxAlign = std::max(MaxAlign, Align);
494 }
495
496 return ExplicitArgBytes;
497}
498
499unsigned AMDGPUSubtarget::getKernArgSegmentSize(const Function &F,
500 unsigned &MaxAlign) const {
501 uint64_t ExplicitArgBytes = getExplicitKernArgSize(F, MaxAlign);
502
503 unsigned ExplicitOffset = getExplicitKernelArgOffset(F);
504
505 uint64_t TotalSize = ExplicitOffset + ExplicitArgBytes;
506 unsigned ImplicitBytes = getImplicitArgNumBytes(F);
507 if (ImplicitBytes != 0) {
508 unsigned Alignment = getAlignmentForImplicitArgPtr();
509 TotalSize = alignTo(ExplicitArgBytes, Alignment) + ImplicitBytes;
510 }
511
512 // Being able to dereference past the end is useful for emitting scalar loads.
513 return alignTo(TotalSize, 4);
514}
515
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000516R600Subtarget::R600Subtarget(const Triple &TT, StringRef GPU, StringRef FS,
517 const TargetMachine &TM) :
Tom Stellardc5a154d2018-06-28 23:47:12 +0000518 R600GenSubtargetInfo(TT, GPU, FS),
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000519 AMDGPUSubtarget(TT),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000520 InstrInfo(*this),
521 FrameLowering(TargetFrameLowering::StackGrowsUp, getStackAlignment(), 0),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000522 FMA(false),
523 CaymanISA(false),
524 CFALUBug(false),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000525 HasVertexCache(false),
526 R600ALUInst(false),
527 FP64(false),
528 TexVTXClauseSize(0),
529 Gen(R600),
530 TLInfo(TM, initializeSubtargetDependencies(TT, GPU, FS)),
Matt Arsenault0da63502018-08-31 05:49:54 +0000531 InstrItins(getInstrItineraryForCPU(GPU)) { }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000532
Tom Stellard5bfbae52018-07-11 20:59:01 +0000533void GCNSubtarget::overrideSchedPolicy(MachineSchedPolicy &Policy,
Matt Arsenault55dff272016-06-28 00:11:26 +0000534 unsigned NumRegionInstrs) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000535 // Track register pressure so the scheduler can try to decrease
536 // pressure once register usage is above the threshold defined by
537 // SIRegisterInfo::getRegPressureSetLimit()
538 Policy.ShouldTrackPressure = true;
Tom Stellard83f0bce2015-01-29 16:55:25 +0000539
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000540 // Enabling both top down and bottom up scheduling seems to give us less
541 // register spills than just using one of these approaches on its own.
542 Policy.OnlyTopDown = false;
543 Policy.OnlyBottomUp = false;
Tom Stellard83f0bce2015-01-29 16:55:25 +0000544
Alexander Timofeev9f61fea2017-02-14 14:29:05 +0000545 // Enabling ShouldTrackLaneMasks crashes the SI Machine Scheduler.
546 if (!enableSIScheduler())
547 Policy.ShouldTrackLaneMasks = true;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000548}
Tom Stellard0bc954e2016-03-30 16:35:09 +0000549
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000550bool GCNSubtarget::hasMadF16() const {
551 return InstrInfo.pseudoToMCOpcode(AMDGPU::V_MAD_F16) != -1;
552}
553
Tom Stellard5bfbae52018-07-11 20:59:01 +0000554unsigned GCNSubtarget::getOccupancyWithNumSGPRs(unsigned SGPRs) const {
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000555 if (getGeneration() >= AMDGPUSubtarget::GFX10)
556 return 10;
557
Tom Stellard5bfbae52018-07-11 20:59:01 +0000558 if (getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000559 if (SGPRs <= 80)
560 return 10;
561 if (SGPRs <= 88)
562 return 9;
563 if (SGPRs <= 100)
564 return 8;
565 return 7;
566 }
567 if (SGPRs <= 48)
568 return 10;
569 if (SGPRs <= 56)
570 return 9;
571 if (SGPRs <= 64)
572 return 8;
573 if (SGPRs <= 72)
574 return 7;
575 if (SGPRs <= 80)
576 return 6;
577 return 5;
578}
579
Tom Stellard5bfbae52018-07-11 20:59:01 +0000580unsigned GCNSubtarget::getOccupancyWithNumVGPRs(unsigned VGPRs) const {
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000581 if (VGPRs <= 24)
582 return 10;
583 if (VGPRs <= 28)
584 return 9;
585 if (VGPRs <= 32)
586 return 8;
587 if (VGPRs <= 36)
588 return 7;
589 if (VGPRs <= 40)
590 return 6;
591 if (VGPRs <= 48)
592 return 5;
593 if (VGPRs <= 64)
594 return 4;
595 if (VGPRs <= 84)
596 return 3;
597 if (VGPRs <= 128)
598 return 2;
599 return 1;
600}
Matt Arsenault4eae3012016-10-28 20:31:47 +0000601
Tom Stellard5bfbae52018-07-11 20:59:01 +0000602unsigned GCNSubtarget::getReservedNumSGPRs(const MachineFunction &MF) const {
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000603 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000604 if (getGeneration() >= AMDGPUSubtarget::GFX10)
605 return 2; // VCC. FLAT_SCRATCH and XNACK are no longer in SGPRs.
606
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000607 if (MFI.hasFlatScratchInit()) {
608 if (getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
609 return 6; // FLAT_SCRATCH, XNACK, VCC (in that order).
610 if (getGeneration() == AMDGPUSubtarget::SEA_ISLANDS)
611 return 4; // FLAT_SCRATCH, VCC (in that order).
612 }
613
614 if (isXNACKEnabled())
615 return 4; // XNACK, VCC (in that order).
616 return 2; // VCC.
617}
618
Tom Stellard5bfbae52018-07-11 20:59:01 +0000619unsigned GCNSubtarget::getMaxNumSGPRs(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000620 const Function &F = MF.getFunction();
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000621 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
622
623 // Compute maximum number of SGPRs function can use using default/requested
624 // minimum number of waves per execution unit.
625 std::pair<unsigned, unsigned> WavesPerEU = MFI.getWavesPerEU();
626 unsigned MaxNumSGPRs = getMaxNumSGPRs(WavesPerEU.first, false);
627 unsigned MaxAddressableNumSGPRs = getMaxNumSGPRs(WavesPerEU.first, true);
628
629 // Check if maximum number of SGPRs was explicitly requested using
630 // "amdgpu-num-sgpr" attribute.
631 if (F.hasFnAttribute("amdgpu-num-sgpr")) {
632 unsigned Requested = AMDGPU::getIntegerAttribute(
633 F, "amdgpu-num-sgpr", MaxNumSGPRs);
634
635 // Make sure requested value does not violate subtarget's specifications.
636 if (Requested && (Requested <= getReservedNumSGPRs(MF)))
637 Requested = 0;
638
639 // If more SGPRs are required to support the input user/system SGPRs,
640 // increase to accommodate them.
641 //
642 // FIXME: This really ends up using the requested number of SGPRs + number
643 // of reserved special registers in total. Theoretically you could re-use
644 // the last input registers for these special registers, but this would
645 // require a lot of complexity to deal with the weird aliasing.
646 unsigned InputNumSGPRs = MFI.getNumPreloadedSGPRs();
647 if (Requested && Requested < InputNumSGPRs)
648 Requested = InputNumSGPRs;
649
650 // Make sure requested value is compatible with values implied by
651 // default/requested minimum/maximum number of waves per execution unit.
652 if (Requested && Requested > getMaxNumSGPRs(WavesPerEU.first, false))
653 Requested = 0;
654 if (WavesPerEU.second &&
655 Requested && Requested < getMinNumSGPRs(WavesPerEU.second))
656 Requested = 0;
657
658 if (Requested)
659 MaxNumSGPRs = Requested;
660 }
661
Matt Arsenault4eae3012016-10-28 20:31:47 +0000662 if (hasSGPRInitBug())
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000663 MaxNumSGPRs = AMDGPU::IsaInfo::FIXED_NUM_SGPRS_FOR_INIT_BUG;
Matt Arsenault4eae3012016-10-28 20:31:47 +0000664
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000665 return std::min(MaxNumSGPRs - getReservedNumSGPRs(MF),
666 MaxAddressableNumSGPRs);
667}
Matt Arsenault4eae3012016-10-28 20:31:47 +0000668
Tom Stellard5bfbae52018-07-11 20:59:01 +0000669unsigned GCNSubtarget::getMaxNumVGPRs(const MachineFunction &MF) const {
Matthias Braunf1caa282017-12-15 22:22:58 +0000670 const Function &F = MF.getFunction();
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000671 const SIMachineFunctionInfo &MFI = *MF.getInfo<SIMachineFunctionInfo>();
672
673 // Compute maximum number of VGPRs function can use using default/requested
674 // minimum number of waves per execution unit.
675 std::pair<unsigned, unsigned> WavesPerEU = MFI.getWavesPerEU();
676 unsigned MaxNumVGPRs = getMaxNumVGPRs(WavesPerEU.first);
677
678 // Check if maximum number of VGPRs was explicitly requested using
679 // "amdgpu-num-vgpr" attribute.
680 if (F.hasFnAttribute("amdgpu-num-vgpr")) {
681 unsigned Requested = AMDGPU::getIntegerAttribute(
682 F, "amdgpu-num-vgpr", MaxNumVGPRs);
683
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +0000684 // Make sure requested value is compatible with values implied by
685 // default/requested minimum/maximum number of waves per execution unit.
686 if (Requested && Requested > getMaxNumVGPRs(WavesPerEU.first))
687 Requested = 0;
688 if (WavesPerEU.second &&
689 Requested && Requested < getMinNumVGPRs(WavesPerEU.second))
690 Requested = 0;
691
692 if (Requested)
693 MaxNumVGPRs = Requested;
694 }
695
Konstantin Zhuravlyove004b3d2018-06-21 20:28:19 +0000696 return MaxNumVGPRs;
Matt Arsenault4eae3012016-10-28 20:31:47 +0000697}
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000698
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000699namespace {
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000700struct MemOpClusterMutation : ScheduleDAGMutation {
701 const SIInstrInfo *TII;
702
703 MemOpClusterMutation(const SIInstrInfo *tii) : TII(tii) {}
704
Clement Courbetb70355f2019-03-29 08:33:05 +0000705 void apply(ScheduleDAGInstrs *DAG) override {
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000706 SUnit *SUa = nullptr;
707 // Search for two consequent memory operations and link them
708 // to prevent scheduler from moving them apart.
709 // In DAG pre-process SUnits are in the original order of
710 // the instructions before scheduling.
711 for (SUnit &SU : DAG->SUnits) {
712 MachineInstr &MI2 = *SU.getInstr();
713 if (!MI2.mayLoad() && !MI2.mayStore()) {
714 SUa = nullptr;
715 continue;
716 }
717 if (!SUa) {
718 SUa = &SU;
719 continue;
720 }
721
722 MachineInstr &MI1 = *SUa->getInstr();
723 if ((TII->isVMEM(MI1) && TII->isVMEM(MI2)) ||
724 (TII->isFLAT(MI1) && TII->isFLAT(MI2)) ||
725 (TII->isSMRD(MI1) && TII->isSMRD(MI2)) ||
726 (TII->isDS(MI1) && TII->isDS(MI2))) {
727 SU.addPredBarrier(SUa);
728
729 for (const SDep &SI : SU.Preds) {
730 if (SI.getSUnit() != SUa)
731 SUa->addPred(SDep(SI.getSUnit(), SDep::Artificial));
732 }
733
734 if (&SU != &DAG->ExitSU) {
735 for (const SDep &SI : SUa->Succs) {
736 if (SI.getSUnit() != &SU)
737 SI.getSUnit()->addPred(SDep(&SU, SDep::Artificial));
738 }
739 }
740 }
741
742 SUa = &SU;
743 }
744 }
745};
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000746} // namespace
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000747
Tom Stellard5bfbae52018-07-11 20:59:01 +0000748void GCNSubtarget::getPostRAMutations(
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +0000749 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations) const {
750 Mutations.push_back(llvm::make_unique<MemOpClusterMutation>(&InstrInfo));
751}
Tom Stellardc5a154d2018-06-28 23:47:12 +0000752
Tom Stellard5bfbae52018-07-11 20:59:01 +0000753const AMDGPUSubtarget &AMDGPUSubtarget::get(const MachineFunction &MF) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000754 if (MF.getTarget().getTargetTriple().getArch() == Triple::amdgcn)
Tom Stellard5bfbae52018-07-11 20:59:01 +0000755 return static_cast<const AMDGPUSubtarget&>(MF.getSubtarget<GCNSubtarget>());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000756 else
Tom Stellard5bfbae52018-07-11 20:59:01 +0000757 return static_cast<const AMDGPUSubtarget&>(MF.getSubtarget<R600Subtarget>());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000758}
759
Tom Stellard5bfbae52018-07-11 20:59:01 +0000760const AMDGPUSubtarget &AMDGPUSubtarget::get(const TargetMachine &TM, const Function &F) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000761 if (TM.getTargetTriple().getArch() == Triple::amdgcn)
Tom Stellard5bfbae52018-07-11 20:59:01 +0000762 return static_cast<const AMDGPUSubtarget&>(TM.getSubtarget<GCNSubtarget>(F));
Tom Stellardc5a154d2018-06-28 23:47:12 +0000763 else
Tom Stellard5bfbae52018-07-11 20:59:01 +0000764 return static_cast<const AMDGPUSubtarget&>(TM.getSubtarget<R600Subtarget>(F));
Tom Stellardc5a154d2018-06-28 23:47:12 +0000765}