blob: 087d90766be0ecbcde9e5f3ac6e2c76739ea2abb [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
Tom Stellardc93fc112015-12-10 02:13:01 +000017#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000018#include "AMDGPU.h"
19#include "AMDGPUTargetTransformInfo.h"
20#include "R600ISelLowering.h"
21#include "R600InstrInfo.h"
22#include "R600MachineScheduler.h"
23#include "SIISelLowering.h"
24#include "SIInstrInfo.h"
25#include "llvm/Analysis/Passes.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000026#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
29#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000030#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
31#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "llvm/IR/Verifier.h"
33#include "llvm/MC/MCAsmInfo.h"
34#include "llvm/IR/LegacyPassManager.h"
35#include "llvm/Support/TargetRegistry.h"
36#include "llvm/Support/raw_os_ostream.h"
37#include "llvm/Transforms/IPO.h"
38#include "llvm/Transforms/Scalar.h"
39#include <llvm/CodeGen/Passes.h>
40
41using namespace llvm;
42
43extern "C" void LLVMInitializeAMDGPUTarget() {
44 // Register the target
45 RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget);
46 RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000047
48 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000049 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +000050 initializeSIFixSGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000051 initializeSIFoldOperandsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000052 initializeSIFixControlFlowLiveIntervalsPass(*PR);
53 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +000054 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +000055 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +000056 initializeAMDGPUPromoteAllocaPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +000057 initializeSIAnnotateControlFlowPass(*PR);
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000058 initializeSIDebuggerInsertNopsPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +000059 initializeSIInsertWaitsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000060 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +000061 initializeSILowerControlFlowPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +000062}
63
Tom Stellarde135ffd2015-09-25 21:41:28 +000064static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Tom Stellardc93fc112015-12-10 02:13:01 +000065 return make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +000066}
67
Tom Stellard45bb48e2015-06-13 03:28:10 +000068static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
69 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
70}
71
72static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +000073R600SchedRegistry("r600", "Run R600's custom scheduler",
74 createR600MachineScheduler);
75
76static MachineSchedRegistry
77SISchedRegistry("si", "Run SI's custom scheduler",
78 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +000079
80static std::string computeDataLayout(const Triple &TT) {
81 std::string Ret = "e-p:32:32";
82
83 if (TT.getArch() == Triple::amdgcn) {
84 // 32-bit private, local, and region pointers. 64-bit global and constant.
85 Ret += "-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32-p24:64:64";
86 }
87
88 Ret += "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128-v192:256-v256:256"
89 "-v512:512-v1024:1024-v2048:2048-n32:64";
90
91 return Ret;
92}
93
Matt Arsenaultb22828f2016-01-27 02:17:49 +000094LLVM_READNONE
95static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
96 if (!GPU.empty())
97 return GPU;
98
99 // HSA only supports CI+, so change the default GPU to a CI for HSA.
100 if (TT.getArch() == Triple::amdgcn)
101 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
102
103 return "";
104}
105
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000106static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
107 if (!RM.hasValue())
108 return Reloc::PIC_;
109 return *RM;
110}
111
Tom Stellard45bb48e2015-06-13 03:28:10 +0000112AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
113 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000114 TargetOptions Options,
115 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000116 CodeModel::Model CM,
117 CodeGenOpt::Level OptLevel)
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000118 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
119 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000120 TLOF(createTLOF(getTargetTriple())),
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000121 Subtarget(TT, getTargetCPU(), FS, *this), IntrinsicInfo() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000122 setRequiresStructuredCFG(true);
123 initAsmInfo();
124}
125
Tom Stellarde135ffd2015-09-25 21:41:28 +0000126AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000127
128//===----------------------------------------------------------------------===//
129// R600 Target Machine (R600 -> Cayman)
130//===----------------------------------------------------------------------===//
131
132R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000133 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000134 TargetOptions Options,
135 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000136 CodeModel::Model CM, CodeGenOpt::Level OL)
Tom Stellard5dde1d22016-02-05 18:29:17 +0000137 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000138
139//===----------------------------------------------------------------------===//
140// GCN Target Machine (SI+)
141//===----------------------------------------------------------------------===//
142
143GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000144 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000145 TargetOptions Options,
146 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000147 CodeModel::Model CM, CodeGenOpt::Level OL)
Tom Stellard5dde1d22016-02-05 18:29:17 +0000148 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000149
150//===----------------------------------------------------------------------===//
151// AMDGPU Pass Setup
152//===----------------------------------------------------------------------===//
153
154namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000155
Tom Stellard45bb48e2015-06-13 03:28:10 +0000156class AMDGPUPassConfig : public TargetPassConfig {
157public:
158 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000159 : TargetPassConfig(TM, PM) {
160
161 // Exceptions and StackMaps are not supported, so these passes will never do
162 // anything.
163 disablePass(&StackMapLivenessID);
164 disablePass(&FuncletLayoutID);
165 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000166
167 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
168 return getTM<AMDGPUTargetMachine>();
169 }
170
171 ScheduleDAGInstrs *
172 createMachineScheduler(MachineSchedContext *C) const override {
173 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
174 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
175 return createR600MachineScheduler(C);
Tom Stellardde008d32016-01-21 04:28:34 +0000176 else if (ST.enableSIScheduler())
177 return createSIMachineScheduler(C);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000178 return nullptr;
179 }
180
181 void addIRPasses() override;
182 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000183 bool addPreISel() override;
184 bool addInstSelector() override;
185 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000186};
187
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000188class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000189public:
190 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
191 : AMDGPUPassConfig(TM, PM) { }
192
193 bool addPreISel() override;
194 void addPreRegAlloc() override;
195 void addPreSched2() override;
196 void addPreEmitPass() override;
197};
198
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000199class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000200public:
201 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
202 : AMDGPUPassConfig(TM, PM) { }
203 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000204 void addMachineSSAOptimization() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000205 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000206#ifdef LLVM_BUILD_GLOBAL_ISEL
207 bool addIRTranslator() override;
208 bool addRegBankSelect() override;
209#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000210 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
211 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000212 void addPreRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000213 void addPreSched2() override;
214 void addPreEmitPass() override;
215};
216
217} // End of anonymous namespace
218
219TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000220 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000221 return TargetTransformInfo(
222 AMDGPUTTIImpl(this, F.getParent()->getDataLayout()));
223 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000224}
225
226void AMDGPUPassConfig::addIRPasses() {
Matt Arsenaultbde80342016-05-18 15:41:07 +0000227 // There is no reason to run these.
228 disablePass(&StackMapLivenessID);
229 disablePass(&FuncletLayoutID);
230 disablePass(&PatchableFunctionID);
231
Tom Stellard45bb48e2015-06-13 03:28:10 +0000232 // Function calls are not supported, so make sure we inline everything.
233 addPass(createAMDGPUAlwaysInlinePass());
234 addPass(createAlwaysInlinerPass());
235 // We need to add the barrier noop pass, otherwise adding the function
236 // inlining pass will cause all of the PassConfigs passes to be run
237 // one function at a time, which means if we have a nodule with two
238 // functions, then we will generate code for the first function
239 // without ever running any passes on the second.
240 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000241
Tom Stellardfd253952015-08-07 23:19:30 +0000242 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
243 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000244
Tom Stellard45bb48e2015-06-13 03:28:10 +0000245 TargetPassConfig::addIRPasses();
246}
247
248void AMDGPUPassConfig::addCodeGenPrepare() {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000249 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
250 const AMDGPUSubtarget &ST = *TM.getSubtargetImpl();
Matt Arsenault8b175672016-02-02 19:32:42 +0000251 if (TM.getOptLevel() > CodeGenOpt::None && ST.isPromoteAllocaEnabled()) {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000252 addPass(createAMDGPUPromoteAlloca(&TM));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000253 addPass(createSROAPass());
254 }
255 TargetPassConfig::addCodeGenPrepare();
256}
257
258bool
259AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000260 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000261 return false;
262}
263
264bool AMDGPUPassConfig::addInstSelector() {
265 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
266 return false;
267}
268
Matt Arsenault0a109002015-09-25 17:41:20 +0000269bool AMDGPUPassConfig::addGCPasses() {
270 // Do nothing. GC is not supported.
271 return false;
272}
273
Tom Stellard45bb48e2015-06-13 03:28:10 +0000274//===----------------------------------------------------------------------===//
275// R600 Pass Setup
276//===----------------------------------------------------------------------===//
277
278bool R600PassConfig::addPreISel() {
279 AMDGPUPassConfig::addPreISel();
Tom Stellardbc4497b2016-02-12 23:45:29 +0000280 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
281 if (ST.IsIRStructurizerEnabled())
282 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000283 addPass(createR600TextureIntrinsicsReplacer());
284 return false;
285}
286
287void R600PassConfig::addPreRegAlloc() {
288 addPass(createR600VectorRegMerger(*TM));
289}
290
291void R600PassConfig::addPreSched2() {
292 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
293 addPass(createR600EmitClauseMarkers(), false);
294 if (ST.isIfCvtEnabled())
295 addPass(&IfConverterID, false);
296 addPass(createR600ClauseMergePass(*TM), false);
297}
298
299void R600PassConfig::addPreEmitPass() {
300 addPass(createAMDGPUCFGStructurizerPass(), false);
301 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
302 addPass(&FinalizeMachineBundlesID, false);
303 addPass(createR600Packetizer(*TM), false);
304 addPass(createR600ControlFlowFinalizer(*TM), false);
305}
306
307TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
308 return new R600PassConfig(this, PM);
309}
310
311//===----------------------------------------------------------------------===//
312// GCN Pass Setup
313//===----------------------------------------------------------------------===//
314
315bool GCNPassConfig::addPreISel() {
316 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000317
318 // FIXME: We need to run a pass to propagate the attributes when calls are
319 // supported.
320 addPass(&AMDGPUAnnotateKernelFeaturesID);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000321 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
Tom Stellard45bb48e2015-06-13 03:28:10 +0000322 addPass(createSinkingPass());
323 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000324 addPass(createAMDGPUAnnotateUniformValues());
Tom Stellardbc4497b2016-02-12 23:45:29 +0000325 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000326
Tom Stellard45bb48e2015-06-13 03:28:10 +0000327 return false;
328}
329
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000330void GCNPassConfig::addMachineSSAOptimization() {
331 TargetPassConfig::addMachineSSAOptimization();
332
333 // We want to fold operands after PeepholeOptimizer has run (or as part of
334 // it), because it will eliminate extra copies making it easier to fold the
335 // real source operand. We want to eliminate dead instructions after, so that
336 // we see fewer uses of the copies. We then need to clean up the dead
337 // instructions leftover after the operands are folded as well.
338 //
339 // XXX - Can we get away without running DeadMachineInstructionElim again?
340 addPass(&SIFoldOperandsID);
341 addPass(&DeadMachineInstructionElimID);
342}
343
Tom Stellard45bb48e2015-06-13 03:28:10 +0000344bool GCNPassConfig::addInstSelector() {
345 AMDGPUPassConfig::addInstSelector();
346 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000347 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000348 return false;
349}
350
Tom Stellard000c5af2016-04-14 19:09:28 +0000351#ifdef LLVM_BUILD_GLOBAL_ISEL
352bool GCNPassConfig::addIRTranslator() {
353 addPass(new IRTranslator());
354 return false;
355}
356
357bool GCNPassConfig::addRegBankSelect() {
358 return false;
359}
360#endif
361
Tom Stellard45bb48e2015-06-13 03:28:10 +0000362void GCNPassConfig::addPreRegAlloc() {
363 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
364
365 // This needs to be run directly before register allocation because
366 // earlier passes might recompute live intervals.
367 // TODO: handle CodeGenOpt::None; fast RA ignores spill weights set by the pass
368 if (getOptLevel() > CodeGenOpt::None) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000369 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
370 }
371
372 if (getOptLevel() > CodeGenOpt::None && ST.loadStoreOptEnabled()) {
373 // Don't do this with no optimizations since it throws away debug info by
374 // merging nonadjacent loads.
375
376 // This should be run after scheduling, but before register allocation. It
377 // also need extra copies to the address operand to be eliminated.
Tom Stellard45bb48e2015-06-13 03:28:10 +0000378 insertPass(&MachineSchedulerID, &SILoadStoreOptimizerID);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000379 insertPass(&MachineSchedulerID, &RegisterCoalescerID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000380 }
381 addPass(createSIShrinkInstructionsPass(), false);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000382 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000383}
384
385void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000386 TargetPassConfig::addFastRegAlloc(RegAllocPass);
387}
388
389void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000390 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000391}
392
Tom Stellard45bb48e2015-06-13 03:28:10 +0000393void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000394}
395
396void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000397
398 // The hazard recognizer that runs as part of the post-ra scheduler does not
399 // gaurantee to be able handle all hazards correctly. This is because
400 // if there are multiple scheduling regions in a basic block, the regions
401 // are scheduled bottom up, so when we begin to schedule a region we don't
402 // know what instructions were emitted directly before it.
403 //
404 // Here we add a stand-alone hazard recognizer pass which can handle all cases.
405 // hazard recognizer pass.
406 addPass(&PostRAHazardRecognizerID);
407
Tom Stellard6e1967e2016-02-05 17:42:38 +0000408 addPass(createSIInsertWaitsPass(), false);
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000409 addPass(createSIShrinkInstructionsPass());
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000410 addPass(createSILowerControlFlowPass(), false);
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +0000411 addPass(createSIDebuggerInsertNopsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000412}
413
414TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
415 return new GCNPassConfig(this, PM);
416}