blob: 79b0b455ccd0acc529a036d98c546ebbf19d2577 [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsTargetMachine.cpp - Define TargetMachine for Mips -------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// Implements the info about Mips target spec.
11//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000013
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "Mips.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000016#include "Mips16FrameLowering.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000017#include "Mips16ISelDAGToDAG.h"
18#include "Mips16ISelLowering.h"
19#include "Mips16InstrInfo.h"
Akira Hatanakafab89292012-08-02 18:21:47 +000020#include "MipsFrameLowering.h"
21#include "MipsInstrInfo.h"
Reed Kotler1595f362013-04-09 19:46:01 +000022#include "MipsSEFrameLowering.h"
Reed Kotler1595f362013-04-09 19:46:01 +000023#include "MipsSEISelDAGToDAG.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000024#include "MipsSEISelLowering.h"
25#include "MipsSEInstrInfo.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000026#include "MipsTargetObjectFile.h"
Reed Kotler1595f362013-04-09 19:46:01 +000027#include "llvm/Analysis/TargetTransformInfo.h"
Andrew Trickccb67362012-02-03 05:12:41 +000028#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000029#include "llvm/CodeGen/TargetPassConfig.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000030#include "llvm/IR/LegacyPassManager.h"
Reed Kotler1595f362013-04-09 19:46:01 +000031#include "llvm/Support/Debug.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000032#include "llvm/Support/TargetRegistry.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000033#include "llvm/Support/raw_ostream.h"
Richard Sandiford37cd6cf2013-08-23 10:27:02 +000034#include "llvm/Transforms/Scalar.h"
Vasileios Kalintiris6312f512015-03-14 08:34:25 +000035
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000036using namespace llvm;
37
Chandler Carruthe96dd892014-04-21 22:55:11 +000038#define DEBUG_TYPE "mips"
39
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000040extern "C" void LLVMInitializeMipsTarget() {
41 // Register the target.
Akira Hatanaka3d673cc2011-09-21 03:00:58 +000042 RegisterTargetMachine<MipsebTargetMachine> X(TheMipsTarget);
Eli Friedman57c11da2009-08-03 02:22:28 +000043 RegisterTargetMachine<MipselTargetMachine> Y(TheMipselTarget);
Akira Hatanaka30651802012-07-31 21:39:17 +000044 RegisterTargetMachine<MipsebTargetMachine> A(TheMips64Target);
45 RegisterTargetMachine<MipselTargetMachine> B(TheMips64elTarget);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000046}
47
Daniel Sandersed64d622015-06-11 15:34:59 +000048static std::string computeDataLayout(const Triple &TT, StringRef CPU,
Mehdi Amini93e1ea12015-03-12 00:07:24 +000049 const TargetOptions &Options,
50 bool isLittle) {
Eric Christopher8b770652015-01-26 19:03:15 +000051 std::string Ret = "";
Daniel Sanders50f17232015-09-15 16:17:27 +000052 MipsABIInfo ABI = MipsABIInfo::computeTargetABI(TT, CPU, Options.MCOptions);
Eric Christopher8b770652015-01-26 19:03:15 +000053
54 // There are both little and big endian mips.
55 if (isLittle)
56 Ret += "e";
57 else
58 Ret += "E";
59
60 Ret += "-m:m";
61
62 // Pointers are 32 bit on some ABIs.
63 if (!ABI.IsN64())
64 Ret += "-p:32:32";
65
Sanjay Pateld4e1bb82015-07-07 21:31:54 +000066 // 8 and 16 bit integers only need to have natural alignment, but try to
Eric Christopher8b770652015-01-26 19:03:15 +000067 // align them to 32 bits. 64 bit integers have natural alignment.
68 Ret += "-i8:8:32-i16:16:32-i64:64";
69
70 // 32 bit registers are always available and the stack is at least 64 bit
71 // aligned. On N64 64 bit registers are also available and the stack is
72 // 128 bit aligned.
73 if (ABI.IsN64() || ABI.IsN32())
74 Ret += "-n32:64-S128";
75 else
76 Ret += "-n32-S64";
77
78 return Ret;
79}
80
Rafael Espindola8c34dd82016-05-18 22:04:49 +000081static Reloc::Model getEffectiveRelocModel(CodeModel::Model CM,
82 Optional<Reloc::Model> RM) {
83 if (!RM.hasValue() || CM == CodeModel::JITDefault)
84 return Reloc::Static;
85 return *RM;
86}
87
Bruno Cardoso Lopes43318832007-08-28 05:13:42 +000088// On function prologue, the stack is created by decrementing
89// its pointer. Once decremented, all references are done with positive
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000090// offset from the stack/frame pointer, using StackGrowsUp enables
Bruno Cardoso Lopes4659aad2008-08-06 06:14:43 +000091// an easier handling.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000092// Using CodeModel::Large enables different CALL behavior.
Daniel Sanders3e5de882015-06-11 19:41:26 +000093MipsTargetMachine::MipsTargetMachine(const Target &T, const Triple &TT,
Eric Christopher4407dde2014-07-02 00:54:07 +000094 StringRef CPU, StringRef FS,
95 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +000096 Optional<Reloc::Model> RM,
97 CodeModel::Model CM, CodeGenOpt::Level OL,
98 bool isLittle)
Daniel Sanders3e5de882015-06-11 19:41:26 +000099 : LLVMTargetMachine(T, computeDataLayout(TT, CPU, Options, isLittle), TT,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000100 CPU, FS, Options, getEffectiveRelocModel(CM, RM), CM,
101 OL),
Eric Christophera5762812015-01-26 17:33:46 +0000102 isLittle(isLittle), TLOF(make_unique<MipsTargetObjectFile>()),
Daniel Sanders50f17232015-09-15 16:17:27 +0000103 ABI(MipsABIInfo::computeTargetABI(TT, CPU, Options.MCOptions)),
Daniel Sanders3e5de882015-06-11 19:41:26 +0000104 Subtarget(nullptr), DefaultSubtarget(TT, CPU, FS, isLittle, *this),
105 NoMips16Subtarget(TT, CPU, FS.empty() ? "-mips16" : FS.str() + ",-mips16",
Eric Christopher90724282015-01-08 18:18:57 +0000106 isLittle, *this),
Daniel Sanders3e5de882015-06-11 19:41:26 +0000107 Mips16Subtarget(TT, CPU, FS.empty() ? "+mips16" : FS.str() + ",+mips16",
108 isLittle, *this) {
Eric Christopher4e7d1e72014-07-18 23:41:32 +0000109 Subtarget = &DefaultSubtarget;
Rafael Espindola227144c2013-05-13 01:16:13 +0000110 initAsmInfo();
Bruno Cardoso Lopes35d86e62007-10-09 03:01:19 +0000111}
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000112
Reid Kleckner357600e2014-11-20 23:37:18 +0000113MipsTargetMachine::~MipsTargetMachine() {}
114
David Blaikiea379b1812011-12-20 02:50:00 +0000115void MipsebTargetMachine::anchor() { }
116
Daniel Sanders3e5de882015-06-11 19:41:26 +0000117MipsebTargetMachine::MipsebTargetMachine(const Target &T, const Triple &TT,
118 StringRef CPU, StringRef FS,
119 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000120 Optional<Reloc::Model> RM,
121 CodeModel::Model CM,
Daniel Sanders3e5de882015-06-11 19:41:26 +0000122 CodeGenOpt::Level OL)
123 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Akira Hatanaka3d673cc2011-09-21 03:00:58 +0000124
David Blaikiea379b1812011-12-20 02:50:00 +0000125void MipselTargetMachine::anchor() { }
126
Daniel Sanders3e5de882015-06-11 19:41:26 +0000127MipselTargetMachine::MipselTargetMachine(const Target &T, const Triple &TT,
128 StringRef CPU, StringRef FS,
129 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000130 Optional<Reloc::Model> RM,
131 CodeModel::Model CM,
Daniel Sanders3e5de882015-06-11 19:41:26 +0000132 CodeGenOpt::Level OL)
133 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Bruno Cardoso Lopes326a0372008-06-04 01:45:25 +0000134
Eric Christophera9353d12014-09-26 01:44:08 +0000135const MipsSubtarget *
David Majnemerde360752014-09-26 02:57:05 +0000136MipsTargetMachine::getSubtargetImpl(const Function &F) const {
Duncan P. N. Exon Smith2e753142015-02-14 02:37:48 +0000137 Attribute CPUAttr = F.getFnAttribute("target-cpu");
138 Attribute FSAttr = F.getFnAttribute("target-features");
Eric Christophera9353d12014-09-26 01:44:08 +0000139
140 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
141 ? CPUAttr.getValueAsString().str()
142 : TargetCPU;
143 std::string FS = !FSAttr.hasAttribute(Attribute::None)
144 ? FSAttr.getValueAsString().str()
145 : TargetFS;
146 bool hasMips16Attr =
Duncan P. N. Exon Smith2e753142015-02-14 02:37:48 +0000147 !F.getFnAttribute("mips16").hasAttribute(Attribute::None);
Eric Christophera9353d12014-09-26 01:44:08 +0000148 bool hasNoMips16Attr =
Duncan P. N. Exon Smith2e753142015-02-14 02:37:48 +0000149 !F.getFnAttribute("nomips16").hasAttribute(Attribute::None);
Eric Christophera9353d12014-09-26 01:44:08 +0000150
Eric Christopher6a0551e2014-09-29 21:57:54 +0000151 // FIXME: This is related to the code below to reset the target options,
152 // we need to know whether or not the soft float flag is set on the
Toma Tabacu506cfd02015-05-07 10:29:52 +0000153 // function, so we can enable it as a subtarget feature.
Eric Christopher824f42f2015-05-12 01:26:05 +0000154 bool softFloat =
155 F.hasFnAttribute("use-soft-float") &&
156 F.getFnAttribute("use-soft-float").getValueAsString() == "true";
Eric Christopher6a0551e2014-09-29 21:57:54 +0000157
Eric Christophera9353d12014-09-26 01:44:08 +0000158 if (hasMips16Attr)
159 FS += FS.empty() ? "+mips16" : ",+mips16";
160 else if (hasNoMips16Attr)
161 FS += FS.empty() ? "-mips16" : ",-mips16";
Toma Tabacu506cfd02015-05-07 10:29:52 +0000162 if (softFloat)
163 FS += FS.empty() ? "+soft-float" : ",+soft-float";
Eric Christophera9353d12014-09-26 01:44:08 +0000164
Toma Tabacu506cfd02015-05-07 10:29:52 +0000165 auto &I = SubtargetMap[CPU + FS];
Eric Christophera9353d12014-09-26 01:44:08 +0000166 if (!I) {
167 // This needs to be done before we create a new subtarget since any
168 // creation will depend on the TM and the code generation flags on the
169 // function that reside in TargetOptions.
170 resetTargetOptions(F);
Daniel Sandersc81f4502015-06-16 15:44:21 +0000171 I = llvm::make_unique<MipsSubtarget>(TargetTriple, CPU, FS, isLittle,
172 *this);
Eric Christophera9353d12014-09-26 01:44:08 +0000173 }
174 return I.get();
175}
176
Eric Christopher4e7d1e72014-07-18 23:41:32 +0000177void MipsTargetMachine::resetSubtarget(MachineFunction *MF) {
178 DEBUG(dbgs() << "resetSubtarget\n");
Eric Christophera9353d12014-09-26 01:44:08 +0000179
David Majnemerde360752014-09-26 02:57:05 +0000180 Subtarget = const_cast<MipsSubtarget *>(getSubtargetImpl(*MF->getFunction()));
Eric Christopherfc6de422014-08-05 02:39:49 +0000181 MF->setSubtarget(Subtarget);
Eric Christopher4e7d1e72014-07-18 23:41:32 +0000182 return;
183}
184
Andrew Trickccb67362012-02-03 05:12:41 +0000185namespace {
186/// Mips Code Generator Pass Configuration Options.
187class MipsPassConfig : public TargetPassConfig {
188public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000189 MipsPassConfig(MipsTargetMachine *TM, PassManagerBase &PM)
Akira Hatanaka3c0d6af2013-10-07 19:13:53 +0000190 : TargetPassConfig(TM, PM) {
191 // The current implementation of long branch pass requires a scratch
192 // register ($at) to be available before branch instructions. Tail merging
193 // can break this requirement, so disable it when long branch pass is
194 // enabled.
195 EnableTailMerge = !getMipsSubtarget().enableLongBranchPass();
196 }
Andrew Trickccb67362012-02-03 05:12:41 +0000197
198 MipsTargetMachine &getMipsTargetMachine() const {
199 return getTM<MipsTargetMachine>();
200 }
201
202 const MipsSubtarget &getMipsSubtarget() const {
203 return *getMipsTargetMachine().getSubtargetImpl();
204 }
205
Craig Topper56c590a2014-04-29 07:58:02 +0000206 void addIRPasses() override;
207 bool addInstSelector() override;
208 void addMachineSSAOptimization() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000209 void addPreEmitPass() override;
Reed Kotler96b74022014-03-10 16:31:25 +0000210
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000211 void addPreRegAlloc() override;
Reed Kotler96b74022014-03-10 16:31:25 +0000212
Andrew Trickccb67362012-02-03 05:12:41 +0000213};
214} // namespace
215
Andrew Trickf8ea1082012-02-04 02:56:59 +0000216TargetPassConfig *MipsTargetMachine::createPassConfig(PassManagerBase &PM) {
217 return new MipsPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000218}
219
Reed Kotlerfe94cc32013-04-10 16:58:04 +0000220void MipsPassConfig::addIRPasses() {
221 TargetPassConfig::addIRPasses();
Robin Morissete2de06b2014-10-16 20:34:57 +0000222 addPass(createAtomicExpandPass(&getMipsTargetMachine()));
Reed Kotlerfe94cc32013-04-10 16:58:04 +0000223 if (getMipsSubtarget().os16())
Vasileios Kalintiris6312f512015-03-14 08:34:25 +0000224 addPass(createMipsOs16Pass(getMipsTargetMachine()));
Reed Kotler783c7942013-05-10 22:25:39 +0000225 if (getMipsSubtarget().inMips16HardFloat())
Vasileios Kalintiris6611eb32015-03-14 09:02:23 +0000226 addPass(createMips16HardFloatPass(getMipsTargetMachine()));
Reed Kotlerfe94cc32013-04-10 16:58:04 +0000227}
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000228// Install an instruction selector pass using
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000229// the ISelDag to gen Mips code.
Bill Wendlingb12f16e2012-05-01 08:27:43 +0000230bool MipsPassConfig::addInstSelector() {
Vasileios Kalintiris46fa9b72015-03-14 09:20:52 +0000231 addPass(createMipsModuleISelDagPass(getMipsTargetMachine()));
Eric Christophera08db01b2014-07-18 20:29:02 +0000232 addPass(createMips16ISelDag(getMipsTargetMachine()));
233 addPass(createMipsSEISelDag(getMipsTargetMachine()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000234 return false;
235}
236
Akira Hatanaka168d4e52013-11-27 23:38:42 +0000237void MipsPassConfig::addMachineSSAOptimization() {
238 addPass(createMipsOptimizePICCallPass(getMipsTargetMachine()));
239 TargetPassConfig::addMachineSSAOptimization();
240}
241
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000242void MipsPassConfig::addPreRegAlloc() {
243 if (getOptLevel() == CodeGenOpt::None)
Reed Kotler96b74022014-03-10 16:31:25 +0000244 addPass(createMipsOptimizePICCallPass(getMipsTargetMachine()));
Reed Kotler96b74022014-03-10 16:31:25 +0000245}
246
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000247TargetIRAnalysis MipsTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000248 return TargetIRAnalysis([this](const Function &F) {
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000249 if (Subtarget->allowMixed16_32()) {
250 DEBUG(errs() << "No Target Transform Info Pass Added\n");
251 // FIXME: This is no longer necessary as the TTI returned is per-function.
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000252 return TargetTransformInfo(F.getParent()->getDataLayout());
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000253 }
Chandler Carruth93dcdc42015-01-31 11:17:59 +0000254
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000255 DEBUG(errs() << "Target Transform Info Pass Added\n");
Chandler Carruthc956ab662015-02-01 14:22:17 +0000256 return TargetTransformInfo(BasicTTIImpl(this, F));
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000257 });
Reed Kotler1595f362013-04-09 19:46:01 +0000258}
259
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000260// Implemented by targets that want to run passes immediately before
261// machine code is emitted. return true if -print-machineinstrs should
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000262// print out the code after the passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000263void MipsPassConfig::addPreEmitPass() {
Akira Hatanakaeb365222012-06-14 01:19:35 +0000264 MipsTargetMachine &TM = getMipsTargetMachine();
Daniel Sanderse8efff32016-03-14 16:24:05 +0000265
266 // The delay slot filler pass can potientially create forbidden slot (FS)
267 // hazards for MIPSR6 which the hazard schedule pass (HSP) will fix. Any
268 // (new) pass that creates compact branches after the HSP must handle FS
269 // hazards itself or be pipelined before the HSP.
Matthias Braunb2f23882014-12-11 23:18:03 +0000270 addPass(createMipsDelaySlotFillerPass(TM));
Chad Rosier7a21bb12016-03-14 18:10:20 +0000271 addPass(createMipsHazardSchedule());
Matthias Braunb2f23882014-12-11 23:18:03 +0000272 addPass(createMipsLongBranchPass(TM));
Eric Christophera08db01b2014-07-18 20:29:02 +0000273 addPass(createMipsConstantIslandPass(TM));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000274}