blob: 0250002c33a93809d6ddb00e8e9c726d3272e78d [file] [log] [blame]
Matt Arsenaultf0c5c6b2018-05-22 20:42:00 +00001; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,SI,SIVI %s
2; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=fiji -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,VI,GFX89,SIVI %s
3; RUN: llc -amdgpu-scalarize-global-loads=false -march=amdgcn -mcpu=gfx900 -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,GFX9,GFX89 %s
4
5; GCN-LABEL: {{^}}v_mul_i16:
6; SI: s_mov_b32 [[K:s[0-9]+]], 0xffff{{$}}
7; SI: v_and_b32_e32 v{{[0-9]+}}, [[K]]
8; SI: v_and_b32_e32 v{{[0-9]+}}, [[K]]
9; SI: v_mul_u32_u24
10
11; GFX89: v_mul_lo_u16_e32 v0, v0, v1
12define i16 @v_mul_i16(i16 %a, i16 %b) {
13 %r.val = mul i16 %a, %b
14 ret i16 %r.val
15}
16
17; FIXME: Should emit scalar mul or maybe i16 v_mul here
18; GCN-LABEL: {{^}}s_mul_i16:
19; GCN: v_mul_u32_u24
20define amdgpu_kernel void @s_mul_i16(i16 %a, i16 %b) {
21 %r.val = mul i16 %a, %b
22 store volatile i16 %r.val, i16 addrspace(1)* null
23 ret void
24}
25
26; FIXME: Should emit u16 mul here. Instead it's worse than SI
27; GCN-LABEL: {{^}}v_mul_i16_uniform_load:
28; SI: v_mul_u32_u24
29; GFX89: v_mul_lo_i32
30define amdgpu_kernel void @v_mul_i16_uniform_load(
31 i16 addrspace(1)* %r,
32 i16 addrspace(1)* %a,
33 i16 addrspace(1)* %b) {
34entry:
35 %a.val = load i16, i16 addrspace(1)* %a
36 %b.val = load i16, i16 addrspace(1)* %b
37 %r.val = mul i16 %a.val, %b.val
38 store i16 %r.val, i16 addrspace(1)* %r
39 ret void
40}
41
42; GCN-LABEL: {{^}}v_mul_v2i16:
43; SI: v_mul_lo_i32
44; SI: v_mul_lo_i32
45
46; VI: v_mul_lo_u16_sdwa
47; VI: v_mul_lo_u16_e32
48; VI: v_or_b32_e32
49
50
51; GFX9: s_waitcnt
52; GFX9-NEXT: v_pk_mul_lo_u16 v0, v0, v1
53; GFX9-NEXT: s_setpc_b64
54define <2 x i16> @v_mul_v2i16(<2 x i16> %a, <2 x i16> %b) {
55 %r.val = mul <2 x i16> %a, %b
56 ret <2 x i16> %r.val
57}
58
59; FIXME: Unpack garbage on gfx9
60; GCN-LABEL: {{^}}v_mul_v3i16:
61; SI: v_mul_lo_i32
62; SI: v_mul_lo_i32
63; SI: v_mul_lo_i32
64
65; VI: v_mul_lo_u16
66; VI: v_mul_lo_u16
67; VI: v_mul_lo_u16
68
Matt Arsenault02dc7e12018-06-15 15:15:46 +000069; GFX9: s_waitcnt
70; GFX9-NEXT: v_pk_mul_lo_u16
71; GFX9-NEXT: v_pk_mul_lo_u16
72; GFX9-NEXT: s_setpc_b64
Matt Arsenaultf0c5c6b2018-05-22 20:42:00 +000073define <3 x i16> @v_mul_v3i16(<3 x i16> %a, <3 x i16> %b) {
74 %r.val = mul <3 x i16> %a, %b
75 ret <3 x i16> %r.val
76}
77
78; GCN-LABEL: {{^}}v_mul_v4i16:
79; SI: v_mul_lo_i32
80; SI: v_mul_lo_i32
81; SI: v_mul_lo_i32
82; SI: v_mul_lo_i32
83
84; VI: v_mul_lo_u16_sdwa
85; VI: v_mul_lo_u16_e32
86; VI: v_mul_lo_u16_sdwa
87; VI: v_mul_lo_u16_e32
88; VI: v_or_b32_e32
89; VI: v_or_b32_e32
90
91; GFX9: s_waitcnt
Matt Arsenaultf0c5c6b2018-05-22 20:42:00 +000092; GFX9-NEXT: v_pk_mul_lo_u16 v1, v1, v3
Matt Arsenault02dc7e12018-06-15 15:15:46 +000093; GFX9-NEXT: v_pk_mul_lo_u16 v0, v0, v2
Matt Arsenaultf0c5c6b2018-05-22 20:42:00 +000094; GFX9-NEXT: s_setpc_b64
95define <4 x i16> @v_mul_v4i16(<4 x i16> %a, <4 x i16> %b) {
96 %r.val = mul <4 x i16> %a, %b
97 ret <4 x i16> %r.val
98}