blob: ba72969b82617e16c452934a0cdbaa38e83b7046 [file] [log] [blame]
Matt Arsenaultbbb47da2016-09-08 17:19:29 +00001; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=SI -check-prefix=FUNC %s
Matt Arsenault7aad8fd2017-01-24 22:02:15 +00002; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=VI -check-prefix=FUNC %s
Matt Arsenault06bd3932014-08-01 17:00:29 +00003; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck -check-prefix=R600 -check-prefix=FUNC %s
4
Tom Stellard75aadc22012-12-11 21:25:42 +00005
Tom Stellardc54731a2013-07-23 23:55:03 +00006; DAGCombiner will transform:
7; (fabs (f32 bitcast (i32 a))) => (f32 bitcast (and (i32 a), 0x7FFFFFFF))
8; unless isFabsFree returns true
Tom Stellard75aadc22012-12-11 21:25:42 +00009
Matt Arsenault697300b2018-06-07 10:15:20 +000010; FUNC-LABEL: {{^}}s_fabs_fn_free:
Matt Arsenault06bd3932014-08-01 17:00:29 +000011; R600-NOT: AND
12; R600: |PV.{{[XYZW]}}|
13
Matt Arsenault697300b2018-06-07 10:15:20 +000014; GCN: s_and_b32 s{{[0-9]+}}, s{{[0-9]+}}, 0x7fffffff
15define amdgpu_kernel void @s_fabs_fn_free(float addrspace(1)* %out, i32 %in) {
Matt Arsenault06bd3932014-08-01 17:00:29 +000016 %bc= bitcast i32 %in to float
17 %fabs = call float @fabs(float %bc)
18 store float %fabs, float addrspace(1)* %out
19 ret void
20}
21
Matt Arsenault697300b2018-06-07 10:15:20 +000022; FUNC-LABEL: {{^}}s_fabs_free:
Matt Arsenault06bd3932014-08-01 17:00:29 +000023; R600-NOT: AND
24; R600: |PV.{{[XYZW]}}|
25
Matt Arsenault697300b2018-06-07 10:15:20 +000026; GCN: s_and_b32 s{{[0-9]+}}, s{{[0-9]+}}, 0x7fffffff
27define amdgpu_kernel void @s_fabs_free(float addrspace(1)* %out, i32 %in) {
Matt Arsenault06bd3932014-08-01 17:00:29 +000028 %bc= bitcast i32 %in to float
29 %fabs = call float @llvm.fabs.f32(float %bc)
30 store float %fabs, float addrspace(1)* %out
Tom Stellardc54731a2013-07-23 23:55:03 +000031 ret void
Tom Stellard75aadc22012-12-11 21:25:42 +000032}
33
Matt Arsenault697300b2018-06-07 10:15:20 +000034; FUNC-LABEL: {{^}}s_fabs_f32:
Matt Arsenault06bd3932014-08-01 17:00:29 +000035; R600: |{{(PV|T[0-9])\.[XYZW]}}|
36
Matt Arsenault697300b2018-06-07 10:15:20 +000037; GCN: s_and_b32 s{{[0-9]+}}, s{{[0-9]+}}, 0x7fffffff
38define amdgpu_kernel void @s_fabs_f32(float addrspace(1)* %out, float %in) {
Matt Arsenault06bd3932014-08-01 17:00:29 +000039 %fabs = call float @llvm.fabs.f32(float %in)
40 store float %fabs, float addrspace(1)* %out
Tom Stellard175e7a82013-11-27 21:23:39 +000041 ret void
42}
43
Tom Stellard79243d92014-10-01 17:15:17 +000044; FUNC-LABEL: {{^}}fabs_v2f32:
Matt Arsenault06bd3932014-08-01 17:00:29 +000045; R600: |{{(PV|T[0-9])\.[XYZW]}}|
46; R600: |{{(PV|T[0-9])\.[XYZW]}}|
47
Marek Olsakfa6607d2015-02-11 14:26:46 +000048; GCN: v_and_b32
49; GCN: v_and_b32
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000050define amdgpu_kernel void @fabs_v2f32(<2 x float> addrspace(1)* %out, <2 x float> %in) {
Matt Arsenault06bd3932014-08-01 17:00:29 +000051 %fabs = call <2 x float> @llvm.fabs.v2f32(<2 x float> %in)
52 store <2 x float> %fabs, <2 x float> addrspace(1)* %out
Tom Stellard175e7a82013-11-27 21:23:39 +000053 ret void
54}
55
Tom Stellard79243d92014-10-01 17:15:17 +000056; FUNC-LABEL: {{^}}fabs_v4f32:
Matt Arsenault06bd3932014-08-01 17:00:29 +000057; R600: |{{(PV|T[0-9])\.[XYZW]}}|
58; R600: |{{(PV|T[0-9])\.[XYZW]}}|
59; R600: |{{(PV|T[0-9])\.[XYZW]}}|
60; R600: |{{(PV|T[0-9])\.[XYZW]}}|
61
Marek Olsakfa6607d2015-02-11 14:26:46 +000062; GCN: v_and_b32
63; GCN: v_and_b32
64; GCN: v_and_b32
65; GCN: v_and_b32
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000066define amdgpu_kernel void @fabs_v4f32(<4 x float> addrspace(1)* %out, <4 x float> %in) {
Matt Arsenault06bd3932014-08-01 17:00:29 +000067 %fabs = call <4 x float> @llvm.fabs.v4f32(<4 x float> %in)
68 store <4 x float> %fabs, <4 x float> addrspace(1)* %out
69 ret void
70}
71
Marek Olsakfa6607d2015-02-11 14:26:46 +000072; GCN-LABEL: {{^}}fabs_fn_fold:
Matt Arsenault8c4a3522018-06-26 19:10:00 +000073; SI: s_load_dwordx2 s{{\[}}[[ABS_VALUE:[0-9]+]]:[[MUL_VAL:[0-9]+]]{{\]}}, s[{{[0-9]+:[0-9]+}}], 0xb
74; VI: s_load_dwordx2 s{{\[}}[[ABS_VALUE:[0-9]+]]:[[MUL_VAL:[0-9]+]]{{\]}}, s[{{[0-9]+:[0-9]+}}], 0x2c
Marek Olsakfa6607d2015-02-11 14:26:46 +000075; GCN-NOT: and
Matt Arsenault8c4a3522018-06-26 19:10:00 +000076; GCN: v_mov_b32_e32 [[V_MUL_VI:v[0-9]+]], s[[MUL_VAL]]
77; GCN: v_mul_f32_e64 v{{[0-9]+}}, |s[[ABS_VALUE]]|, [[V_MUL_VI]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000078define amdgpu_kernel void @fabs_fn_fold(float addrspace(1)* %out, float %in0, float %in1) {
Matt Arsenault06bd3932014-08-01 17:00:29 +000079 %fabs = call float @fabs(float %in0)
80 %fmul = fmul float %fabs, %in1
81 store float %fmul, float addrspace(1)* %out
82 ret void
83}
84
Matt Arsenaulte11d8ac2017-10-13 21:10:22 +000085; FUNC-LABEL: {{^}}fabs_fold:
Matt Arsenault8c4a3522018-06-26 19:10:00 +000086; SI: s_load_dwordx2 s{{\[}}[[ABS_VALUE:[0-9]+]]:[[MUL_VAL:[0-9]+]]{{\]}}, s[{{[0-9]+:[0-9]+}}], 0xb
87; VI: s_load_dwordx2 s{{\[}}[[ABS_VALUE:[0-9]+]]:[[MUL_VAL:[0-9]+]]{{\]}}, s[{{[0-9]+:[0-9]+}}], 0x2c
Marek Olsakfa6607d2015-02-11 14:26:46 +000088; GCN-NOT: and
Matt Arsenault8c4a3522018-06-26 19:10:00 +000089; GCN: v_mov_b32_e32 [[V_MUL_VI:v[0-9]+]], s[[MUL_VAL]]
90; GCN: v_mul_f32_e64 v{{[0-9]+}}, |s[[ABS_VALUE]]|, [[V_MUL_VI]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000091define amdgpu_kernel void @fabs_fold(float addrspace(1)* %out, float %in0, float %in1) {
Matt Arsenault06bd3932014-08-01 17:00:29 +000092 %fabs = call float @llvm.fabs.f32(float %in0)
93 %fmul = fmul float %fabs, %in1
94 store float %fmul, float addrspace(1)* %out
Vincent Lejeune29c0c212014-05-10 19:18:39 +000095 ret void
96}
97
Matt Arsenaulte11d8ac2017-10-13 21:10:22 +000098; Make sure we turn some integer operations back into fabs
99; FUNC-LABEL: {{^}}bitpreserve_fabs_f32:
100; GCN: v_add_f32_e64 v{{[0-9]+}}, |s{{[0-9]+}}|, 1.0
101define amdgpu_kernel void @bitpreserve_fabs_f32(float addrspace(1)* %out, float %in) {
102 %in.bc = bitcast float %in to i32
103 %int.abs = and i32 %in.bc, 2147483647
104 %bc = bitcast i32 %int.abs to float
105 %fadd = fadd float %bc, 1.0
106 store float %fadd, float addrspace(1)* %out
107 ret void
108}
109
Matt Arsenault06bd3932014-08-01 17:00:29 +0000110declare float @fabs(float) readnone
111declare float @llvm.fabs.f32(float) readnone
112declare <2 x float> @llvm.fabs.v2f32(<2 x float>) readnone
113declare <4 x float> @llvm.fabs.v4f32(<4 x float>) readnone