blob: 41876eb71259da29718ea19027106c783b0295cf [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard45bb48e2015-06-13 03:28:10 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// The AMDGPU target machine contains all of the hardware specific
Tom Stellard45bb48e2015-06-13 03:28:10 +000011/// information needed to emit code for R600 and SI GPUs.
12//
13//===----------------------------------------------------------------------===//
14
15#include "AMDGPUTargetMachine.h"
16#include "AMDGPU.h"
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +000017#include "AMDGPUAliasAnalysis.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000018#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000019#include "AMDGPUInstructionSelector.h"
20#include "AMDGPULegalizerInfo.h"
Matt Arsenault9aa45f02017-07-06 20:57:05 +000021#include "AMDGPUMacroFusion.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000022#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000023#include "AMDGPUTargetTransformInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000024#include "GCNIterativeScheduler.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000025#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000026#include "R600MachineScheduler.h"
Matt Arsenaultbc6d07c2019-03-14 22:54:43 +000027#include "SIMachineFunctionInfo.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000028#include "SIMachineScheduler.h"
Richard Trieu8ce2ee92019-05-14 21:54:37 +000029#include "TargetInfo/AMDGPUTargetInfo.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000030#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000031#include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
Tom Stellardca166212017-01-30 21:56:46 +000032#include "llvm/CodeGen/GlobalISel/Legalizer.h"
33#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Matt Arsenaultbc6d07c2019-03-14 22:54:43 +000034#include "llvm/CodeGen/MIRParser/MIParser.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000035#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000036#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000037#include "llvm/IR/Attributes.h"
38#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000039#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000040#include "llvm/Pass.h"
41#include "llvm/Support/CommandLine.h"
42#include "llvm/Support/Compiler.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000043#include "llvm/Support/TargetRegistry.h"
David Blaikie6054e652018-03-23 23:58:19 +000044#include "llvm/Target/TargetLoweringObjectFile.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000045#include "llvm/Transforms/IPO.h"
46#include "llvm/Transforms/IPO/AlwaysInliner.h"
47#include "llvm/Transforms/IPO/PassManagerBuilder.h"
48#include "llvm/Transforms/Scalar.h"
49#include "llvm/Transforms/Scalar/GVN.h"
Sameer Sahasrabuddheb4f2d1c2018-09-25 09:39:21 +000050#include "llvm/Transforms/Utils.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000051#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000052#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000053
54using namespace llvm;
55
Matt Arsenaultc5816112016-06-24 06:30:22 +000056static cl::opt<bool> EnableR600StructurizeCFG(
57 "r600-ir-structurize",
58 cl::desc("Use StructurizeCFG IR pass"),
59 cl::init(true));
60
Matt Arsenault03d85842016-06-27 20:32:13 +000061static cl::opt<bool> EnableSROA(
62 "amdgpu-sroa",
63 cl::desc("Run SROA after promote alloca pass"),
64 cl::ReallyHidden,
65 cl::init(true));
66
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +000067static cl::opt<bool>
68EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden,
69 cl::desc("Run early if-conversion"),
70 cl::init(false));
71
Matt Arsenault4d47ac32019-03-27 16:58:30 +000072static cl::opt<bool>
73OptExecMaskPreRA("amdgpu-opt-exec-mask-pre-ra", cl::Hidden,
74 cl::desc("Run pre-RA exec mask optimizations"),
75 cl::init(true));
76
Matt Arsenault03d85842016-06-27 20:32:13 +000077static cl::opt<bool> EnableR600IfConvert(
78 "r600-if-convert",
79 cl::desc("Use if conversion pass"),
80 cl::ReallyHidden,
81 cl::init(true));
82
Matt Arsenault908b9e22016-07-01 03:33:52 +000083// Option to disable vectorizer for tests.
84static cl::opt<bool> EnableLoadStoreVectorizer(
85 "amdgpu-load-store-vectorizer",
86 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000087 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000088 cl::Hidden);
89
Hiroshi Inouec8e92452018-01-29 05:17:03 +000090// Option to control global loads scalarization
Alexander Timofeev18009562016-12-08 17:28:47 +000091static cl::opt<bool> ScalarizeGlobal(
92 "amdgpu-scalarize-global-loads",
93 cl::desc("Enable global load scalarization"),
Alexander Timofeev982aee62017-07-04 17:32:00 +000094 cl::init(true),
Alexander Timofeev18009562016-12-08 17:28:47 +000095 cl::Hidden);
96
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +000097// Option to run internalize pass.
98static cl::opt<bool> InternalizeSymbols(
99 "amdgpu-internalize-symbols",
100 cl::desc("Enable elimination of non-kernel functions and unused globals"),
101 cl::init(false),
102 cl::Hidden);
103
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000104// Option to inline all early.
105static cl::opt<bool> EarlyInlineAll(
106 "amdgpu-early-inline-all",
107 cl::desc("Inline all functions early"),
108 cl::init(false),
109 cl::Hidden);
110
Sam Koltonf60ad582017-03-21 12:51:34 +0000111static cl::opt<bool> EnableSDWAPeephole(
112 "amdgpu-sdwa-peephole",
113 cl::desc("Enable SDWA peepholer"),
Sam Kolton9fa16962017-04-06 15:03:28 +0000114 cl::init(true));
Sam Koltonf60ad582017-03-21 12:51:34 +0000115
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000116static cl::opt<bool> EnableDPPCombine(
117 "amdgpu-dpp-combine",
118 cl::desc("Enable DPP combiner"),
Valery Pykhtinded96df2019-02-11 11:15:03 +0000119 cl::init(true));
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000120
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000121// Enable address space based alias analysis
122static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden,
123 cl::desc("Enable AMDGPU Alias Analysis"),
124 cl::init(true));
125
Jan Sjodina06bfe02017-05-15 20:18:37 +0000126// Option to run late CFG structurizer
Matt Arsenaultcc852232017-10-10 20:22:07 +0000127static cl::opt<bool, true> LateCFGStructurize(
Jan Sjodina06bfe02017-05-15 20:18:37 +0000128 "amdgpu-late-structurize",
129 cl::desc("Enable late CFG structurization"),
Matt Arsenaultcc852232017-10-10 20:22:07 +0000130 cl::location(AMDGPUTargetMachine::EnableLateStructurizeCFG),
Jan Sjodina06bfe02017-05-15 20:18:37 +0000131 cl::Hidden);
132
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000133static cl::opt<bool, true> EnableAMDGPUFunctionCallsOpt(
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000134 "amdgpu-function-calls",
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000135 cl::desc("Enable AMDGPU function call support"),
Matt Arsenaulta6801992018-07-10 14:03:41 +0000136 cl::location(AMDGPUTargetMachine::EnableFunctionCalls),
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000137 cl::init(true),
Matt Arsenaulta6801992018-07-10 14:03:41 +0000138 cl::Hidden);
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000139
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000140// Enable lib calls simplifications
141static cl::opt<bool> EnableLibCallSimplify(
142 "amdgpu-simplify-libcall",
Matt Arsenault2e4d3382018-05-29 19:35:46 +0000143 cl::desc("Enable amdgpu library simplifications"),
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000144 cl::init(true),
145 cl::Hidden);
146
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000147static cl::opt<bool> EnableLowerKernelArguments(
148 "amdgpu-ir-lower-kernel-arguments",
149 cl::desc("Lower kernel argument loads in IR pass"),
150 cl::init(true),
151 cl::Hidden);
152
Stanislav Mekhanoshinc29d4912019-05-01 16:40:49 +0000153static cl::opt<bool> EnableRegReassign(
154 "amdgpu-reassign-regs",
155 cl::desc("Enable register reassign optimizations on gfx10+"),
156 cl::init(true),
157 cl::Hidden);
158
Neil Henning66416572018-10-08 15:49:19 +0000159// Enable atomic optimization
160static cl::opt<bool> EnableAtomicOptimizations(
161 "amdgpu-atomic-optimizations",
162 cl::desc("Enable atomic optimizations"),
163 cl::init(false),
164 cl::Hidden);
165
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000166// Enable Mode register optimization
167static cl::opt<bool> EnableSIModeRegisterPass(
168 "amdgpu-mode-register",
169 cl::desc("Enable mode register pass"),
170 cl::init(true),
171 cl::Hidden);
172
Stanislav Mekhanoshinc8f78f82019-04-05 20:11:32 +0000173// Option is used in lit tests to prevent deadcoding of patterns inspected.
174static cl::opt<bool>
175EnableDCEInRA("amdgpu-dce-in-ra",
176 cl::init(true), cl::Hidden,
177 cl::desc("Enable machine DCE inside regalloc"));
178
Nikita Popov3db93ac2019-04-07 17:22:16 +0000179static cl::opt<bool> EnableScalarIRPasses(
180 "amdgpu-scalar-ir-passes",
181 cl::desc("Enable scalar IR passes"),
182 cl::init(true),
183 cl::Hidden);
184
Tom Stellard45bb48e2015-06-13 03:28:10 +0000185extern "C" void LLVMInitializeAMDGPUTarget() {
186 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +0000187 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
188 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000189
190 PassRegistry *PR = PassRegistry::getPassRegistry();
Tom Stellarda2f57be2017-08-02 22:19:45 +0000191 initializeR600ClauseMergePassPass(*PR);
192 initializeR600ControlFlowFinalizerPass(*PR);
193 initializeR600PacketizerPass(*PR);
194 initializeR600ExpandSpecialInstrsPassPass(*PR);
195 initializeR600VectorRegMergerPass(*PR);
Tom Stellarde753c522018-04-09 16:09:13 +0000196 initializeGlobalISel(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000197 initializeAMDGPUDAGToDAGISelPass(*PR);
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000198 initializeGCNDPPCombinePass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000199 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +0000200 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000201 initializeSIFixVGPRCopiesPass(*PR);
Ron Liebermancac749a2018-11-16 01:13:34 +0000202 initializeSIFixupVectorISelPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000203 initializeSIFoldOperandsPass(*PR);
Sam Koltonf60ad582017-03-21 12:51:34 +0000204 initializeSIPeepholeSDWAPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000205 initializeSIShrinkInstructionsPass(*PR);
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000206 initializeSIOptimizeExecMaskingPreRAPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +0000207 initializeSILoadStoreOptimizerPass(*PR);
Scott Linder11ef7982018-10-26 13:18:36 +0000208 initializeAMDGPUFixFunctionBitcastsPass(*PR);
Matt Arsenault746e0652017-06-02 18:02:42 +0000209 initializeAMDGPUAlwaysInlinePass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +0000210 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000211 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenault7016f132017-08-03 22:30:46 +0000212 initializeAMDGPUArgumentUsageInfoPass(*PR);
Neil Henning66416572018-10-08 15:49:19 +0000213 initializeAMDGPUAtomicOptimizerPass(*PR);
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000214 initializeAMDGPULowerKernelArgumentsPass(*PR);
Matt Arsenault372d7962018-05-18 21:35:00 +0000215 initializeAMDGPULowerKernelAttributesPass(*PR);
Matt Arsenault0699ef32017-02-09 22:00:42 +0000216 initializeAMDGPULowerIntrinsicsPass(*PR);
Yaxun Liude4b88d2017-10-10 19:39:48 +0000217 initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +0000218 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +0000219 initializeAMDGPUCodeGenPreparePass(*PR);
Matt Arsenaultc06574f2017-07-28 18:40:05 +0000220 initializeAMDGPURewriteOutArgumentsPass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000221 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +0000222 initializeSIAnnotateControlFlowPass(*PR);
Kannan Narayananacb089e2017-04-12 03:25:12 +0000223 initializeSIInsertWaitcntsPass(*PR);
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000224 initializeSIModeRegisterPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000225 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000226 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000227 initializeSIInsertSkipsPass(*PR);
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000228 initializeSIMemoryLegalizerPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000229 initializeSIOptimizeExecMaskingPass(*PR);
Neil Henning0a30f332019-04-01 15:19:52 +0000230 initializeSIPreAllocateWWMRegsPass(*PR);
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +0000231 initializeSIFormMemoryClausesPass(*PR);
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000232 initializeAMDGPUUnifyDivergentExitNodesPass(*PR);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000233 initializeAMDGPUAAWrapperPassPass(*PR);
Matt Arsenault8ba740a2018-11-07 20:26:42 +0000234 initializeAMDGPUExternalAAWrapperPass(*PR);
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000235 initializeAMDGPUUseNativeCallsPass(*PR);
236 initializeAMDGPUSimplifyLibCallsPass(*PR);
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000237 initializeAMDGPUInlinerPass(*PR);
Stanislav Mekhanoshin3b7925f2019-05-01 16:49:31 +0000238 initializeGCNRegBankReassignPass(*PR);
Stanislav Mekhanoshinc29d4912019-05-01 16:40:49 +0000239 initializeGCNNSAReassignPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000240}
241
Tom Stellarde135ffd2015-09-25 21:41:28 +0000242static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000243 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000244}
245
Tom Stellard45bb48e2015-06-13 03:28:10 +0000246static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000247 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000248}
249
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000250static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
251 return new SIScheduleDAGMI(C);
252}
253
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000254static ScheduleDAGInstrs *
255createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
256 ScheduleDAGMILive *DAG =
Stanislav Mekhanoshin582a5232017-02-15 17:19:50 +0000257 new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000258 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
259 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Matt Arsenault9aa45f02017-07-06 20:57:05 +0000260 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000261 return DAG;
262}
263
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000264static ScheduleDAGInstrs *
265createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
266 auto DAG = new GCNIterativeScheduler(C,
267 GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY);
268 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
269 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
270 return DAG;
271}
272
273static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) {
274 return new GCNIterativeScheduler(C,
275 GCNIterativeScheduler::SCHEDULE_MINREGFORCED);
276}
277
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000278static ScheduleDAGInstrs *
279createIterativeILPMachineScheduler(MachineSchedContext *C) {
280 auto DAG = new GCNIterativeScheduler(C,
281 GCNIterativeScheduler::SCHEDULE_ILP);
282 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
283 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
284 DAG->addMutation(createAMDGPUMacroFusionDAGMutation());
285 return DAG;
286}
287
Tom Stellard45bb48e2015-06-13 03:28:10 +0000288static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000289R600SchedRegistry("r600", "Run R600's custom scheduler",
290 createR600MachineScheduler);
291
292static MachineSchedRegistry
293SISchedRegistry("si", "Run SI's custom scheduler",
294 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000295
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000296static MachineSchedRegistry
297GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
298 "Run GCN scheduler to maximize occupancy",
299 createGCNMaxOccupancyMachineScheduler);
300
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000301static MachineSchedRegistry
302IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental",
303 "Run GCN scheduler to maximize occupancy (experimental)",
304 createIterativeGCNMaxOccupancyMachineScheduler);
305
306static MachineSchedRegistry
307GCNMinRegSchedRegistry("gcn-minreg",
308 "Run GCN iterative scheduler for minimal register usage (experimental)",
309 createMinRegScheduler);
310
Valery Pykhtinf2fe9722017-11-20 14:35:53 +0000311static MachineSchedRegistry
312GCNILPSchedRegistry("gcn-ilp",
313 "Run GCN iterative scheduler for ILP scheduling (experimental)",
314 createIterativeILPMachineScheduler);
315
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000316static StringRef computeDataLayout(const Triple &TT) {
317 if (TT.getArch() == Triple::r600) {
318 // 32-bit pointers.
Yaxun Liucc56a8b2017-11-06 14:32:33 +0000319 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Matt Arsenault95329f82018-03-27 19:26:40 +0000320 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000321 }
322
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000323 // 32-bit private, local, and region pointers. 64-bit global, constant and
Neil Henning523dab02019-03-18 14:44:28 +0000324 // flat, non-integral buffer fat pointers.
Yaxun Liu0124b542018-02-13 18:00:25 +0000325 return "e-p:64:64-p1:64:64-p2:32:32-p3:32:32-p4:64:64-p5:32:32-p6:32:32"
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000326 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Neil Henning523dab02019-03-18 14:44:28 +0000327 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-S32-A5"
328 "-ni:7";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000329}
330
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000331LLVM_READNONE
332static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
333 if (!GPU.empty())
334 return GPU;
335
Matt Arsenaulte0c1f9e2019-03-17 21:31:35 +0000336 // Need to default to a target with flat support for HSA.
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000337 if (TT.getArch() == Triple::amdgcn)
Matt Arsenaulte0c1f9e2019-03-17 21:31:35 +0000338 return TT.getOS() == Triple::AMDHSA ? "generic-hsa" : "generic";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000339
Matt Arsenault8e001942016-06-02 18:37:16 +0000340 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000341}
342
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000343static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000344 // The AMDGPU toolchain only supports generating shared objects, so we
345 // must always use PIC.
346 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000347}
348
Tom Stellard45bb48e2015-06-13 03:28:10 +0000349AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
350 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000351 TargetOptions Options,
352 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000353 Optional<CodeModel::Model> CM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000354 CodeGenOpt::Level OptLevel)
Matthias Braunbb8507e2017-10-12 22:57:28 +0000355 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
356 FS, Options, getEffectiveRelocModel(RM),
David Greenca29c272018-12-07 12:10:23 +0000357 getEffectiveCodeModel(CM, CodeModel::Small), OptLevel),
Rafael Espindola79e238a2017-08-03 02:16:21 +0000358 TLOF(createTLOF(getTargetTriple())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000359 initAsmInfo();
360}
361
Vlad Tsyrklevich688e7522018-07-10 00:46:07 +0000362bool AMDGPUTargetMachine::EnableLateStructurizeCFG = false;
Matt Arsenaulta6801992018-07-10 14:03:41 +0000363bool AMDGPUTargetMachine::EnableFunctionCalls = false;
364
365AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Vlad Tsyrklevich688e7522018-07-10 00:46:07 +0000366
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000367StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
368 Attribute GPUAttr = F.getFnAttribute("target-cpu");
369 return GPUAttr.hasAttribute(Attribute::None) ?
370 getTargetCPU() : GPUAttr.getValueAsString();
371}
372
373StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
374 Attribute FSAttr = F.getFnAttribute("target-features");
375
376 return FSAttr.hasAttribute(Attribute::None) ?
377 getTargetFeatureString() :
378 FSAttr.getValueAsString();
379}
380
Matt Arsenaulte745d992017-09-19 07:40:11 +0000381/// Predicate for Internalize pass.
Benjamin Kramerf9ab3dd2017-10-31 23:21:30 +0000382static bool mustPreserveGV(const GlobalValue &GV) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000383 if (const Function *F = dyn_cast<Function>(&GV))
384 return F->isDeclaration() || AMDGPU::isEntryFunctionCC(F->getCallingConv());
385
386 return !GV.use_empty();
387}
388
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000389void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
Stanislav Mekhanoshinee2dd782017-03-17 17:13:41 +0000390 Builder.DivergentTarget = true;
391
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000392 bool EnableOpt = getOptLevel() > CodeGenOpt::None;
Matt Arsenaulte745d992017-09-19 07:40:11 +0000393 bool Internalize = InternalizeSymbols;
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000394 bool EarlyInline = EarlyInlineAll && EnableOpt && !EnableFunctionCalls;
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000395 bool AMDGPUAA = EnableAMDGPUAliasAnalysis && EnableOpt;
396 bool LibCallSimplify = EnableLibCallSimplify && EnableOpt;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000397
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000398 if (EnableFunctionCalls) {
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000399 delete Builder.Inliner;
Stanislav Mekhanoshin56418202017-09-20 06:10:15 +0000400 Builder.Inliner = createAMDGPUFunctionInliningPass();
Stanislav Mekhanoshin2e3bf372017-09-20 06:34:28 +0000401 }
Stanislav Mekhanoshin5670e6d2017-09-20 04:25:58 +0000402
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000403 Builder.addExtension(
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000404 PassManagerBuilder::EP_ModuleOptimizerEarly,
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000405 [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &,
406 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000407 if (AMDGPUAA) {
408 PM.add(createAMDGPUAAWrapperPass());
409 PM.add(createAMDGPUExternalAAWrapperPass());
410 }
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000411 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000412 if (Internalize) {
Matt Arsenaulte745d992017-09-19 07:40:11 +0000413 PM.add(createInternalizePass(mustPreserveGV));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000414 PM.add(createGlobalDCEPass());
415 }
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000416 if (EarlyInline)
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000417 PM.add(createAMDGPUAlwaysInlinePass(false));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000418 });
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000419
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000420 const auto &Opt = Options;
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000421 Builder.addExtension(
422 PassManagerBuilder::EP_EarlyAsPossible,
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000423 [AMDGPUAA, LibCallSimplify, &Opt](const PassManagerBuilder &,
424 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000425 if (AMDGPUAA) {
426 PM.add(createAMDGPUAAWrapperPass());
427 PM.add(createAMDGPUExternalAAWrapperPass());
428 }
Stanislav Mekhanoshin7f377942017-08-11 16:42:09 +0000429 PM.add(llvm::createAMDGPUUseNativeCallsPass());
430 if (LibCallSimplify)
Stanislav Mekhanoshin1d8cf2b2017-09-29 23:40:19 +0000431 PM.add(llvm::createAMDGPUSimplifyLibCallsPass(Opt));
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000432 });
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000433
434 Builder.addExtension(
435 PassManagerBuilder::EP_CGSCCOptimizerLate,
436 [](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
437 // Add infer address spaces pass to the opt pipeline after inlining
438 // but before SROA to increase SROA opportunities.
439 PM.add(createInferAddressSpacesPass());
Matt Arsenault372d7962018-05-18 21:35:00 +0000440
441 // This should run after inlining to have any chance of doing anything,
442 // and before other cleanup optimizations.
443 PM.add(createAMDGPULowerKernelAttributesPass());
Stanislav Mekhanoshin50c2f252017-06-19 23:17:36 +0000444 });
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000445}
446
Tom Stellard45bb48e2015-06-13 03:28:10 +0000447//===----------------------------------------------------------------------===//
448// R600 Target Machine (R600 -> Cayman)
449//===----------------------------------------------------------------------===//
450
451R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000452 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000453 TargetOptions Options,
454 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000455 Optional<CodeModel::Model> CM,
456 CodeGenOpt::Level OL, bool JIT)
457 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000458 setRequiresStructuredCFG(true);
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000459
Matt Arsenault09a09ef2019-02-28 00:52:33 +0000460 // Override the default since calls aren't supported for r600.
Matt Arsenault5d567dc2019-02-28 00:40:32 +0000461 if (EnableFunctionCalls &&
462 EnableAMDGPUFunctionCallsOpt.getNumOccurrences() == 0)
463 EnableFunctionCalls = false;
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000464}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000465
466const R600Subtarget *R600TargetMachine::getSubtargetImpl(
467 const Function &F) const {
468 StringRef GPU = getGPUName(F);
469 StringRef FS = getFeatureString(F);
470
471 SmallString<128> SubtargetKey(GPU);
472 SubtargetKey.append(FS);
473
474 auto &I = SubtargetMap[SubtargetKey];
475 if (!I) {
476 // This needs to be done before we create a new subtarget since any
477 // creation will depend on the TM and the code generation flags on the
478 // function that reside in TargetOptions.
479 resetTargetOptions(F);
480 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
481 }
482
483 return I.get();
484}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000485
Tom Stellardc7624312018-05-30 22:55:35 +0000486TargetTransformInfo
487R600TargetMachine::getTargetTransformInfo(const Function &F) {
488 return TargetTransformInfo(R600TTIImpl(this, F));
489}
490
Tom Stellard45bb48e2015-06-13 03:28:10 +0000491//===----------------------------------------------------------------------===//
492// GCN Target Machine (SI+)
493//===----------------------------------------------------------------------===//
494
495GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000496 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000497 TargetOptions Options,
498 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000499 Optional<CodeModel::Model> CM,
500 CodeGenOpt::Level OL, bool JIT)
501 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000502
Tom Stellard5bfbae52018-07-11 20:59:01 +0000503const GCNSubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000504 StringRef GPU = getGPUName(F);
505 StringRef FS = getFeatureString(F);
506
507 SmallString<128> SubtargetKey(GPU);
508 SubtargetKey.append(FS);
509
510 auto &I = SubtargetMap[SubtargetKey];
511 if (!I) {
512 // This needs to be done before we create a new subtarget since any
513 // creation will depend on the TM and the code generation flags on the
514 // function that reside in TargetOptions.
515 resetTargetOptions(F);
Tom Stellard5bfbae52018-07-11 20:59:01 +0000516 I = llvm::make_unique<GCNSubtarget>(TargetTriple, GPU, FS, *this);
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000517 }
518
Alexander Timofeev18009562016-12-08 17:28:47 +0000519 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
520
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000521 return I.get();
522}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000523
Tom Stellardc7624312018-05-30 22:55:35 +0000524TargetTransformInfo
525GCNTargetMachine::getTargetTransformInfo(const Function &F) {
526 return TargetTransformInfo(GCNTTIImpl(this, F));
527}
528
Tom Stellard45bb48e2015-06-13 03:28:10 +0000529//===----------------------------------------------------------------------===//
530// AMDGPU Pass Setup
531//===----------------------------------------------------------------------===//
532
533namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000534
Tom Stellard45bb48e2015-06-13 03:28:10 +0000535class AMDGPUPassConfig : public TargetPassConfig {
536public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000537 AMDGPUPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000538 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000539 // Exceptions and StackMaps are not supported, so these passes will never do
540 // anything.
541 disablePass(&StackMapLivenessID);
542 disablePass(&FuncletLayoutID);
543 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000544
545 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
546 return getTM<AMDGPUTargetMachine>();
547 }
548
Matthias Braun115efcd2016-11-28 20:11:54 +0000549 ScheduleDAGInstrs *
550 createMachineScheduler(MachineSchedContext *C) const override {
551 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
552 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
553 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
554 return DAG;
555 }
556
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000557 void addEarlyCSEOrGVNPass();
558 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000559 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000560 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000561 bool addPreISel() override;
562 bool addInstSelector() override;
563 bool addGCPasses() override;
Amara Emersond1896802019-04-15 04:53:46 +0000564
565 std::unique_ptr<CSEConfigBase> getCSEConfig() const override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000566};
567
Amara Emersond1896802019-04-15 04:53:46 +0000568std::unique_ptr<CSEConfigBase> AMDGPUPassConfig::getCSEConfig() const {
569 return getStandardCSEConfigForOpt(TM->getOptLevel());
570}
571
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000572class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000573public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000574 R600PassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000575 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000576
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000577 ScheduleDAGInstrs *createMachineScheduler(
578 MachineSchedContext *C) const override {
579 return createR600MachineScheduler(C);
580 }
581
Tom Stellard45bb48e2015-06-13 03:28:10 +0000582 bool addPreISel() override;
Tom Stellard20287692017-08-08 04:57:55 +0000583 bool addInstSelector() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000584 void addPreRegAlloc() override;
585 void addPreSched2() override;
586 void addPreEmitPass() override;
587};
588
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000589class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000590public:
Matthias Braunbb8507e2017-10-12 22:57:28 +0000591 GCNPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM)
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000592 : AMDGPUPassConfig(TM, PM) {
Matt Arsenaulta2025382017-08-03 23:24:05 +0000593 // It is necessary to know the register usage of the entire call graph. We
594 // allow calls without EnableAMDGPUFunctionCalls if they are marked
595 // noinline, so this is always required.
596 setRequiresCodeGenSCCOrder(true);
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000597 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000598
599 GCNTargetMachine &getGCNTargetMachine() const {
600 return getTM<GCNTargetMachine>();
601 }
602
603 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000604 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000605
Tom Stellard45bb48e2015-06-13 03:28:10 +0000606 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000607 void addMachineSSAOptimization() override;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000608 bool addILPOpts() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000609 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000610 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000611 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000612 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000613 bool addGlobalInstructionSelect() override;
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000614 void addFastRegAlloc() override;
615 void addOptimizedRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000616 void addPreRegAlloc() override;
Stanislav Mekhanoshinc29d4912019-05-01 16:40:49 +0000617 bool addPreRewrite() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000618 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000619 void addPreSched2() override;
620 void addPreEmitPass() override;
621};
622
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000623} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000624
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000625void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
626 if (getOptLevel() == CodeGenOpt::Aggressive)
627 addPass(createGVNPass());
628 else
629 addPass(createEarlyCSEPass());
630}
631
632void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
Stanislav Mekhanoshin20d47952018-06-29 16:26:53 +0000633 addPass(createLICMPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000634 addPass(createSeparateConstOffsetFromGEPPass());
635 addPass(createSpeculativeExecutionPass());
636 // ReassociateGEPs exposes more opportunites for SLSR. See
637 // the example in reassociate-geps-and-slsr.ll.
638 addPass(createStraightLineStrengthReducePass());
639 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
640 // EarlyCSE can reuse.
641 addEarlyCSEOrGVNPass();
642 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
643 addPass(createNaryReassociatePass());
644 // NaryReassociate on GEPs creates redundant common expressions, so run
645 // EarlyCSE after it.
646 addPass(createEarlyCSEPass());
647}
648
Tom Stellard45bb48e2015-06-13 03:28:10 +0000649void AMDGPUPassConfig::addIRPasses() {
Stanislav Mekhanoshinc90347d2017-04-12 20:48:56 +0000650 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
651
Matt Arsenaultbde80342016-05-18 15:41:07 +0000652 // There is no reason to run these.
653 disablePass(&StackMapLivenessID);
654 disablePass(&FuncletLayoutID);
655 disablePass(&PatchableFunctionID);
656
Matt Arsenaultab411932018-10-02 03:50:56 +0000657 addPass(createAtomicExpandPass());
Scott Linder11ef7982018-10-26 13:18:36 +0000658
659 // This must occur before inlining, as the inliner will not look through
660 // bitcast calls.
661 addPass(createAMDGPUFixFunctionBitcastsPass());
662
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000663 addPass(createAMDGPULowerIntrinsicsPass());
Matt Arsenault0699ef32017-02-09 22:00:42 +0000664
Matt Arsenault635d4792018-10-03 02:47:25 +0000665 // Function calls are not supported, so make sure we inline everything.
666 addPass(createAMDGPUAlwaysInlinePass());
667 addPass(createAlwaysInlinerLegacyPass());
668 // We need to add the barrier noop pass, otherwise adding the function
669 // inlining pass will cause all of the PassConfigs passes to be run
670 // one function at a time, which means if we have a nodule with two
671 // functions, then we will generate code for the first function
672 // without ever running any passes on the second.
673 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000674
Matt Arsenault0c329382017-01-30 18:40:29 +0000675 if (TM.getTargetTriple().getArch() == Triple::amdgcn) {
676 // TODO: May want to move later or split into an early and late one.
677
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000678 addPass(createAMDGPUCodeGenPreparePass());
Matt Arsenault0c329382017-01-30 18:40:29 +0000679 }
680
Tom Stellardfd253952015-08-07 23:19:30 +0000681 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
Matt Arsenault432aaea2018-05-13 10:04:48 +0000682 if (TM.getTargetTriple().getArch() == Triple::r600)
683 addPass(createR600OpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000684
Yaxun Liude4b88d2017-10-10 19:39:48 +0000685 // Replace OpenCL enqueued block function pointers with global variables.
686 addPass(createAMDGPUOpenCLEnqueuedBlockLoweringPass());
687
Matt Arsenault03d85842016-06-27 20:32:13 +0000688 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenault417e0072017-02-08 06:16:04 +0000689 addPass(createInferAddressSpacesPass());
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000690 addPass(createAMDGPUPromoteAlloca());
Matt Arsenault03d85842016-06-27 20:32:13 +0000691
692 if (EnableSROA)
693 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000694
Nikita Popov3db93ac2019-04-07 17:22:16 +0000695 if (EnableScalarIRPasses)
696 addStraightLineScalarOptimizationPasses();
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000697
698 if (EnableAMDGPUAliasAnalysis) {
699 addPass(createAMDGPUAAWrapperPass());
700 addPass(createExternalAAWrapperPass([](Pass &P, Function &,
701 AAResults &AAR) {
702 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
703 AAR.addAAResult(WrapperPass->getResult());
704 }));
705 }
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000706 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000707
708 TargetPassConfig::addIRPasses();
709
710 // EarlyCSE is not always strong enough to clean up what LSR produces. For
711 // example, GVN can combine
712 //
713 // %0 = add %a, %b
714 // %1 = add %b, %a
715 //
716 // and
717 //
718 // %0 = shl nsw %a, 2
719 // %1 = shl %a, 2
720 //
721 // but EarlyCSE can do neither of them.
Nikita Popov3db93ac2019-04-07 17:22:16 +0000722 if (getOptLevel() != CodeGenOpt::None && EnableScalarIRPasses)
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000723 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000724}
725
Matt Arsenault908b9e22016-07-01 03:33:52 +0000726void AMDGPUPassConfig::addCodeGenPrepare() {
Aakanksha Patilc56d2af2019-03-07 00:54:04 +0000727 if (TM->getTargetTriple().getArch() == Triple::amdgcn)
728 addPass(createAMDGPUAnnotateKernelFeaturesPass());
729
Matt Arsenault8c4a3522018-06-26 19:10:00 +0000730 if (TM->getTargetTriple().getArch() == Triple::amdgcn &&
731 EnableLowerKernelArguments)
732 addPass(createAMDGPULowerKernelArgumentsPass());
733
Matt Arsenault908b9e22016-07-01 03:33:52 +0000734 TargetPassConfig::addCodeGenPrepare();
735
736 if (EnableLoadStoreVectorizer)
737 addPass(createLoadStoreVectorizerPass());
738}
739
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000740bool AMDGPUPassConfig::addPreISel() {
Sameer Sahasrabuddheb4f2d1c2018-09-25 09:39:21 +0000741 addPass(createLowerSwitchPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000742 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000743 return false;
744}
745
746bool AMDGPUPassConfig::addInstSelector() {
Matt Arsenault7016f132017-08-03 22:30:46 +0000747 addPass(createAMDGPUISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000748 return false;
749}
750
Matt Arsenault0a109002015-09-25 17:41:20 +0000751bool AMDGPUPassConfig::addGCPasses() {
752 // Do nothing. GC is not supported.
753 return false;
754}
755
Tom Stellard45bb48e2015-06-13 03:28:10 +0000756//===----------------------------------------------------------------------===//
757// R600 Pass Setup
758//===----------------------------------------------------------------------===//
759
760bool R600PassConfig::addPreISel() {
761 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000762
763 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000764 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000765 return false;
766}
767
Tom Stellard20287692017-08-08 04:57:55 +0000768bool R600PassConfig::addInstSelector() {
769 addPass(createR600ISelDag(&getAMDGPUTargetMachine(), getOptLevel()));
770 return false;
771}
772
Tom Stellard45bb48e2015-06-13 03:28:10 +0000773void R600PassConfig::addPreRegAlloc() {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000774 addPass(createR600VectorRegMerger());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000775}
776
777void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000778 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000779 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000780 addPass(&IfConverterID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000781 addPass(createR600ClauseMergePass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000782}
783
784void R600PassConfig::addPreEmitPass() {
785 addPass(createAMDGPUCFGStructurizerPass(), false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000786 addPass(createR600ExpandSpecialInstrsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000787 addPass(&FinalizeMachineBundlesID, false);
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000788 addPass(createR600Packetizer(), false);
789 addPass(createR600ControlFlowFinalizer(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000790}
791
792TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000793 return new R600PassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000794}
795
796//===----------------------------------------------------------------------===//
797// GCN Pass Setup
798//===----------------------------------------------------------------------===//
799
Matt Arsenault03d85842016-06-27 20:32:13 +0000800ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
801 MachineSchedContext *C) const {
Tom Stellard5bfbae52018-07-11 20:59:01 +0000802 const GCNSubtarget &ST = C->MF->getSubtarget<GCNSubtarget>();
Matt Arsenault03d85842016-06-27 20:32:13 +0000803 if (ST.enableSIScheduler())
804 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000805 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000806}
807
Tom Stellard45bb48e2015-06-13 03:28:10 +0000808bool GCNPassConfig::addPreISel() {
809 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000810
Neil Henning66416572018-10-08 15:49:19 +0000811 if (EnableAtomicOptimizations) {
812 addPass(createAMDGPUAtomicOptimizerPass());
813 }
814
Matt Arsenault39319482015-11-06 18:01:57 +0000815 // FIXME: We need to run a pass to propagate the attributes when calls are
816 // supported.
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000817
818 // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit
819 // regions formed by them.
820 addPass(&AMDGPUUnifyDivergentExitNodesID);
Jan Sjodina06bfe02017-05-15 20:18:37 +0000821 if (!LateCFGStructurize) {
822 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
823 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000824 addPass(createSinkingPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000825 addPass(createAMDGPUAnnotateUniformValues());
Jan Sjodina06bfe02017-05-15 20:18:37 +0000826 if (!LateCFGStructurize) {
827 addPass(createSIAnnotateControlFlowPass());
828 }
Tom Stellarda6f24c62015-12-15 20:55:55 +0000829
Tom Stellard45bb48e2015-06-13 03:28:10 +0000830 return false;
831}
832
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000833void GCNPassConfig::addMachineSSAOptimization() {
834 TargetPassConfig::addMachineSSAOptimization();
835
836 // We want to fold operands after PeepholeOptimizer has run (or as part of
837 // it), because it will eliminate extra copies making it easier to fold the
838 // real source operand. We want to eliminate dead instructions after, so that
839 // we see fewer uses of the copies. We then need to clean up the dead
840 // instructions leftover after the operands are folded as well.
841 //
842 // XXX - Can we get away without running DeadMachineInstructionElim again?
843 addPass(&SIFoldOperandsID);
Valery Pykhtin3d9afa22018-11-30 14:21:56 +0000844 if (EnableDPPCombine)
845 addPass(&GCNDPPCombineID);
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000846 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000847 addPass(&SILoadStoreOptimizerID);
Sam Kolton6e795292017-04-07 10:53:12 +0000848 if (EnableSDWAPeephole) {
849 addPass(&SIPeepholeSDWAID);
Matthias Braun4a7c8e72018-01-19 06:46:10 +0000850 addPass(&EarlyMachineLICMID);
Stanislav Mekhanoshin56ea4882017-05-30 16:49:24 +0000851 addPass(&MachineCSEID);
852 addPass(&SIFoldOperandsID);
Sam Kolton6e795292017-04-07 10:53:12 +0000853 addPass(&DeadMachineInstructionElimID);
854 }
Stanislav Mekhanoshin03306602017-06-03 17:39:47 +0000855 addPass(createSIShrinkInstructionsPass());
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000856}
857
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000858bool GCNPassConfig::addILPOpts() {
859 if (EnableEarlyIfConversion)
860 addPass(&EarlyIfConverterID);
861
862 TargetPassConfig::addILPOpts();
863 return false;
864}
865
Tom Stellard45bb48e2015-06-13 03:28:10 +0000866bool GCNPassConfig::addInstSelector() {
867 AMDGPUPassConfig::addInstSelector();
Matt Arsenault782c03b2015-11-03 22:30:13 +0000868 addPass(&SIFixSGPRCopiesID);
Nicolai Haehnle814abb52018-10-31 13:27:08 +0000869 addPass(createSILowerI1CopiesPass());
Ron Liebermancac749a2018-11-16 01:13:34 +0000870 addPass(createSIFixupVectorISelPass());
David Stuttardf77079f2019-01-14 11:55:24 +0000871 addPass(createSIAddIMGInitPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000872 return false;
873}
874
Tom Stellard000c5af2016-04-14 19:09:28 +0000875bool GCNPassConfig::addIRTranslator() {
876 addPass(new IRTranslator());
877 return false;
878}
879
Tim Northover33b07d62016-07-22 20:03:43 +0000880bool GCNPassConfig::addLegalizeMachineIR() {
Tom Stellardca166212017-01-30 21:56:46 +0000881 addPass(new Legalizer());
Tim Northover33b07d62016-07-22 20:03:43 +0000882 return false;
883}
884
Tom Stellard000c5af2016-04-14 19:09:28 +0000885bool GCNPassConfig::addRegBankSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000886 addPass(new RegBankSelect());
Tom Stellard000c5af2016-04-14 19:09:28 +0000887 return false;
888}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000889
890bool GCNPassConfig::addGlobalInstructionSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000891 addPass(new InstructionSelect());
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000892 return false;
893}
Tom Stellardca166212017-01-30 21:56:46 +0000894
Tom Stellard45bb48e2015-06-13 03:28:10 +0000895void GCNPassConfig::addPreRegAlloc() {
Jan Sjodina06bfe02017-05-15 20:18:37 +0000896 if (LateCFGStructurize) {
897 addPass(createAMDGPUMachineCFGStructurizerPass());
898 }
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000899 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000900}
901
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000902void GCNPassConfig::addFastRegAlloc() {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000903 // FIXME: We have to disable the verifier here because of PHIElimination +
904 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000905
906 // This must be run immediately after phi elimination and before
907 // TwoAddressInstructions, otherwise the processing of the tied operand of
908 // SI_ELSE will introduce a copy of the tied operand source after the else.
909 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000910
Neil Henning0a30f332019-04-01 15:19:52 +0000911 // This must be run just after RegisterCoalescing.
912 insertPass(&RegisterCoalescerID, &SIPreAllocateWWMRegsID, false);
Connor Abbott92638ab2017-08-04 18:36:52 +0000913
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000914 TargetPassConfig::addFastRegAlloc();
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000915}
916
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000917void GCNPassConfig::addOptimizedRegAlloc() {
Matt Arsenault4d47ac32019-03-27 16:58:30 +0000918 if (OptExecMaskPreRA) {
919 insertPass(&MachineSchedulerID, &SIOptimizeExecMaskingPreRAID);
920 insertPass(&SIOptimizeExecMaskingPreRAID, &SIFormMemoryClausesID);
921 } else {
922 insertPass(&MachineSchedulerID, &SIFormMemoryClausesID);
923 }
Stanislav Mekhanoshin739174c2018-05-31 20:13:51 +0000924
Matt Arsenaulte6740752016-09-29 01:44:16 +0000925 // This must be run immediately after phi elimination and before
926 // TwoAddressInstructions, otherwise the processing of the tied operand of
927 // SI_ELSE will introduce a copy of the tied operand source after the else.
928 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000929
Neil Henning0a30f332019-04-01 15:19:52 +0000930 // This must be run just after RegisterCoalescing.
931 insertPass(&RegisterCoalescerID, &SIPreAllocateWWMRegsID, false);
Connor Abbott92638ab2017-08-04 18:36:52 +0000932
Stanislav Mekhanoshinc8f78f82019-04-05 20:11:32 +0000933 if (EnableDCEInRA)
934 insertPass(&RenameIndependentSubregsID, &DeadMachineInstructionElimID);
935
Matt Arsenaultcf55a652019-03-19 19:33:12 +0000936 TargetPassConfig::addOptimizedRegAlloc();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000937}
938
Stanislav Mekhanoshinc29d4912019-05-01 16:40:49 +0000939bool GCNPassConfig::addPreRewrite() {
940 if (EnableRegReassign) {
941 addPass(&GCNNSAReassignID);
Stanislav Mekhanoshin3b7925f2019-05-01 16:49:31 +0000942 addPass(&GCNRegBankReassignID);
Stanislav Mekhanoshinc29d4912019-05-01 16:40:49 +0000943 }
944 return true;
945}
946
Matt Arsenaulte6740752016-09-29 01:44:16 +0000947void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000948 addPass(&SIFixVGPRCopiesID);
Matt Arsenault105fc1a2018-11-26 17:02:02 +0000949 if (getOptLevel() > CodeGenOpt::None)
950 addPass(&SIOptimizeExecMaskingID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000951 TargetPassConfig::addPostRegAlloc();
952}
953
Tom Stellard45bb48e2015-06-13 03:28:10 +0000954void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000955}
956
957void GCNPassConfig::addPreEmitPass() {
Mark Searles72da47d2018-07-16 10:02:41 +0000958 addPass(createSIMemoryLegalizerPass());
959 addPass(createSIInsertWaitcntsPass());
960 addPass(createSIShrinkInstructionsPass());
Tim Corringham4c4d2fe2018-12-10 12:06:10 +0000961 addPass(createSIModeRegisterPass());
Mark Searles72da47d2018-07-16 10:02:41 +0000962
Tom Stellardcb6ba622016-04-30 00:23:06 +0000963 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000964 // guarantee to be able handle all hazards correctly. This is because if there
965 // are multiple scheduling regions in a basic block, the regions are scheduled
966 // bottom up, so when we begin to schedule a region we don't know what
967 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000968 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000969 // Here we add a stand-alone hazard recognizer pass which can handle all
970 // cases.
Mark Searles72da47d2018-07-16 10:02:41 +0000971 //
972 // FIXME: This stand-alone pass will emit indiv. S_NOP 0, as needed. It would
973 // be better for it to emit S_NOP <N> when possible.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000974 addPass(&PostRAHazardRecognizerID);
975
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000976 addPass(&SIInsertSkipsPassID);
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000977 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000978}
979
980TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000981 return new GCNPassConfig(*this, PM);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000982}
Matt Arsenaultbc6d07c2019-03-14 22:54:43 +0000983
984yaml::MachineFunctionInfo *GCNTargetMachine::createDefaultFuncInfoYAML() const {
985 return new yaml::SIMachineFunctionInfo();
986}
987
988yaml::MachineFunctionInfo *
989GCNTargetMachine::convertFuncInfoToYAML(const MachineFunction &MF) const {
990 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
991 return new yaml::SIMachineFunctionInfo(*MFI,
992 *MF.getSubtarget().getRegisterInfo());
993}
994
995bool GCNTargetMachine::parseMachineFunctionInfo(
996 const yaml::MachineFunctionInfo &MFI_, PerFunctionMIParsingState &PFS,
997 SMDiagnostic &Error, SMRange &SourceRange) const {
998 const yaml::SIMachineFunctionInfo &YamlMFI =
999 reinterpret_cast<const yaml::SIMachineFunctionInfo &>(MFI_);
1000 MachineFunction &MF = PFS.MF;
1001 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
1002
1003 MFI->initializeBaseYamlFields(YamlMFI);
1004
1005 auto parseRegister = [&](const yaml::StringValue &RegName, unsigned &RegVal) {
1006 if (parseNamedRegisterReference(PFS, RegVal, RegName.Value, Error)) {
1007 SourceRange = RegName.SourceRange;
1008 return true;
1009 }
1010
1011 return false;
1012 };
1013
1014 auto diagnoseRegisterClass = [&](const yaml::StringValue &RegName) {
1015 // Create a diagnostic for a the register string literal.
1016 const MemoryBuffer &Buffer =
1017 *PFS.SM->getMemoryBuffer(PFS.SM->getMainFileID());
1018 Error = SMDiagnostic(*PFS.SM, SMLoc(), Buffer.getBufferIdentifier(), 1,
1019 RegName.Value.size(), SourceMgr::DK_Error,
1020 "incorrect register class for field", RegName.Value,
1021 None, None);
1022 SourceRange = RegName.SourceRange;
1023 return true;
1024 };
1025
1026 if (parseRegister(YamlMFI.ScratchRSrcReg, MFI->ScratchRSrcReg) ||
1027 parseRegister(YamlMFI.ScratchWaveOffsetReg, MFI->ScratchWaveOffsetReg) ||
1028 parseRegister(YamlMFI.FrameOffsetReg, MFI->FrameOffsetReg) ||
1029 parseRegister(YamlMFI.StackPtrOffsetReg, MFI->StackPtrOffsetReg))
1030 return true;
1031
1032 if (MFI->ScratchRSrcReg != AMDGPU::PRIVATE_RSRC_REG &&
1033 !AMDGPU::SReg_128RegClass.contains(MFI->ScratchRSrcReg)) {
1034 return diagnoseRegisterClass(YamlMFI.ScratchRSrcReg);
1035 }
1036
1037 if (MFI->ScratchWaveOffsetReg != AMDGPU::SCRATCH_WAVE_OFFSET_REG &&
1038 !AMDGPU::SGPR_32RegClass.contains(MFI->ScratchWaveOffsetReg)) {
1039 return diagnoseRegisterClass(YamlMFI.ScratchWaveOffsetReg);
1040 }
1041
1042 if (MFI->FrameOffsetReg != AMDGPU::FP_REG &&
1043 !AMDGPU::SGPR_32RegClass.contains(MFI->FrameOffsetReg)) {
1044 return diagnoseRegisterClass(YamlMFI.FrameOffsetReg);
1045 }
1046
1047 if (MFI->StackPtrOffsetReg != AMDGPU::SP_REG &&
1048 !AMDGPU::SGPR_32RegClass.contains(MFI->StackPtrOffsetReg)) {
1049 return diagnoseRegisterClass(YamlMFI.StackPtrOffsetReg);
1050 }
1051
1052 return false;
1053}