blob: c7b74bc6a5353a3d60a6ca12c7ca4a3ead3cb647 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00009//
Chris Lattner73785d22005-08-15 23:47:04 +000010// Top-level implementation for the PowerPC target.
Misha Brukmane05203f2004-06-21 16:55:25 +000011//
12//===----------------------------------------------------------------------===//
13
Eugene Zelenko8187c192017-01-13 00:58:58 +000014#include "MCTargetDesc/PPCMCTargetDesc.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "PPC.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000016#include "PPCSubtarget.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000017#include "PPCTargetObjectFile.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000018#include "PPCTargetMachine.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000019#include "PPCTargetTransformInfo.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000020#include "llvm/ADT/Optional.h"
21#include "llvm/ADT/STLExtras.h"
22#include "llvm/ADT/StringRef.h"
23#include "llvm/ADT/Triple.h"
24#include "llvm/Analysis/TargetTransformInfo.h"
Andrew Trickccb67362012-02-03 05:12:41 +000025#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000026#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000027#include "llvm/IR/Attributes.h"
28#include "llvm/IR/DataLayout.h"
Eric Christopher3faf2f12014-10-06 06:45:36 +000029#include "llvm/IR/Function.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000030#include "llvm/Pass.h"
31#include "llvm/Support/CodeGen.h"
Hal Finkel96c2d4d2012-06-08 15:38:21 +000032#include "llvm/Support/CommandLine.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000033#include "llvm/Support/TargetRegistry.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000034#include "llvm/Target/TargetLoweringObjectFile.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/Target/TargetOptions.h"
Hal Finkelf413be12014-11-21 04:35:51 +000036#include "llvm/Transforms/Scalar.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000037#include <cassert>
38#include <memory>
39#include <string>
40
Misha Brukmane05203f2004-06-21 16:55:25 +000041using namespace llvm;
42
Hal Finkel96c2d4d2012-06-08 15:38:21 +000043static cl::
Hal Finkelc6b5deb2012-06-08 19:19:53 +000044opt<bool> DisableCTRLoops("disable-ppc-ctrloops", cl::Hidden,
45 cl::desc("Disable CTR loops for PPC"));
Hal Finkel96c2d4d2012-06-08 15:38:21 +000046
Hal Finkelc9dd0202015-02-05 18:43:00 +000047static cl::
48opt<bool> DisablePreIncPrep("disable-ppc-preinc-prep", cl::Hidden,
49 cl::desc("Disable PPC loop preinc prep"));
50
Hal Finkel174e5902014-03-25 23:29:21 +000051static cl::opt<bool>
52VSXFMAMutateEarly("schedule-ppc-vsx-fma-mutation-early",
53 cl::Hidden, cl::desc("Schedule VSX FMA instruction mutation early"));
54
Bill Schmidtfe723b92015-04-27 19:57:34 +000055static cl::
56opt<bool> DisableVSXSwapRemoval("disable-ppc-vsx-swap-removal", cl::Hidden,
57 cl::desc("Disable VSX Swap Removal for PPC"));
58
Bill Schmidt34af5e12015-11-10 21:38:26 +000059static cl::
Hal Finkelfc353912016-03-31 20:39:41 +000060opt<bool> DisableQPXLoadSplat("disable-ppc-qpx-load-splat", cl::Hidden,
61 cl::desc("Disable QPX load splat simplification"));
62
63static cl::
Bill Schmidt34af5e12015-11-10 21:38:26 +000064opt<bool> DisableMIPeephole("disable-ppc-peephole", cl::Hidden,
65 cl::desc("Disable machine peepholes for PPC"));
66
Hal Finkelf413be12014-11-21 04:35:51 +000067static cl::opt<bool>
68EnableGEPOpt("ppc-gep-opt", cl::Hidden,
69 cl::desc("Enable optimizations on complex GEPs"),
70 cl::init(true));
71
Hal Finkele5aaf3f2015-02-20 05:08:21 +000072static cl::opt<bool>
73EnablePrefetch("enable-ppc-prefetching",
74 cl::desc("disable software prefetching on PPC"),
75 cl::init(false), cl::Hidden);
76
Hal Finkel8340de12015-05-18 06:25:59 +000077static cl::opt<bool>
78EnableExtraTOCRegDeps("enable-ppc-extra-toc-reg-deps",
79 cl::desc("Add extra TOC register dependencies"),
80 cl::init(true), cl::Hidden);
81
Hal Finkel5d36b232015-07-15 08:23:05 +000082static cl::opt<bool>
83EnableMachineCombinerPass("ppc-machine-combiner",
84 cl::desc("Enable the machine combiner pass"),
85 cl::init(true), cl::Hidden);
86
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000087extern "C" void LLVMInitializePowerPCTarget() {
88 // Register the targets
Mehdi Aminif42454b2016-10-09 23:00:34 +000089 RegisterTargetMachine<PPC32TargetMachine> A(getThePPC32Target());
90 RegisterTargetMachine<PPC64TargetMachine> B(getThePPC64Target());
91 RegisterTargetMachine<PPC64TargetMachine> C(getThePPC64LETarget());
Kit Bartona1c712f2015-12-07 20:50:29 +000092
93 PassRegistry &PR = *PassRegistry::getPassRegistry();
94 initializePPCBoolRetToIntPass(PR);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000095}
Douglas Gregor1b731d52009-06-16 20:12:29 +000096
Eric Christopher8b770652015-01-26 19:03:15 +000097/// Return the datalayout string of a subtarget.
98static std::string getDataLayoutString(const Triple &T) {
99 bool is64Bit = T.getArch() == Triple::ppc64 || T.getArch() == Triple::ppc64le;
100 std::string Ret;
101
102 // Most PPC* platforms are big endian, PPC64LE is little endian.
103 if (T.getArch() == Triple::ppc64le)
104 Ret = "e";
105 else
106 Ret = "E";
107
108 Ret += DataLayout::getManglingComponent(T);
109
110 // PPC32 has 32 bit pointers. The PS3 (OS Lv2) is a PPC64 machine with 32 bit
111 // pointers.
112 if (!is64Bit || T.getOS() == Triple::Lv2)
113 Ret += "-p:32:32";
114
115 // Note, the alignment values for f64 and i64 on ppc64 in Darwin
116 // documentation are wrong; these are correct (i.e. "what gcc does").
117 if (is64Bit || !T.isOSDarwin())
118 Ret += "-i64:64";
119 else
120 Ret += "-f64:32:64";
121
122 // PPC64 has 32 and 64 bit registers, PPC32 has only 32 bit ones.
123 if (is64Bit)
124 Ret += "-n32:64";
125 else
126 Ret += "-n32";
127
128 return Ret;
129}
130
Daniel Sanders335487a2015-06-16 13:15:50 +0000131static std::string computeFSAdditions(StringRef FS, CodeGenOpt::Level OL,
132 const Triple &TT) {
Eric Christopher36448af2014-10-01 20:38:26 +0000133 std::string FullFS = FS;
Eric Christopher36448af2014-10-01 20:38:26 +0000134
135 // Make sure 64-bit features are available when CPUname is generic
Daniel Sanders335487a2015-06-16 13:15:50 +0000136 if (TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le) {
Eric Christopher36448af2014-10-01 20:38:26 +0000137 if (!FullFS.empty())
138 FullFS = "+64bit," + FullFS;
139 else
140 FullFS = "+64bit";
141 }
142
143 if (OL >= CodeGenOpt::Default) {
144 if (!FullFS.empty())
145 FullFS = "+crbits," + FullFS;
146 else
147 FullFS = "+crbits";
148 }
Hal Finkele2ab0f12015-01-15 21:17:34 +0000149
150 if (OL != CodeGenOpt::None) {
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +0000151 if (!FullFS.empty())
Hal Finkele2ab0f12015-01-15 21:17:34 +0000152 FullFS = "+invariant-function-descriptors," + FullFS;
153 else
154 FullFS = "+invariant-function-descriptors";
155 }
156
Eric Christopher36448af2014-10-01 20:38:26 +0000157 return FullFS;
158}
159
Aditya Nandakumara2719322014-11-13 09:26:31 +0000160static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
161 // If it isn't a Mach-O file then it's going to be a linux ELF
162 // object file.
163 if (TT.isOSDarwin())
Eugene Zelenko8187c192017-01-13 00:58:58 +0000164 return llvm::make_unique<TargetLoweringObjectFileMachO>();
Aditya Nandakumara2719322014-11-13 09:26:31 +0000165
Eugene Zelenko8187c192017-01-13 00:58:58 +0000166 return llvm::make_unique<PPC64LinuxTargetObjectFile>();
Aditya Nandakumara2719322014-11-13 09:26:31 +0000167}
168
Eric Christopherfee6aaf2015-02-17 06:45:15 +0000169static PPCTargetMachine::PPCABI computeTargetABI(const Triple &TT,
170 const TargetOptions &Options) {
171 if (Options.MCOptions.getABIName().startswith("elfv1"))
172 return PPCTargetMachine::PPC_ABI_ELFv1;
173 else if (Options.MCOptions.getABIName().startswith("elfv2"))
174 return PPCTargetMachine::PPC_ABI_ELFv2;
175
176 assert(Options.MCOptions.getABIName().empty() &&
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000177 "Unknown target-abi option!");
Eric Christopherfee6aaf2015-02-17 06:45:15 +0000178
179 if (!TT.isMacOSX()) {
180 switch (TT.getArch()) {
181 case Triple::ppc64le:
182 return PPCTargetMachine::PPC_ABI_ELFv2;
183 case Triple::ppc64:
184 return PPCTargetMachine::PPC_ABI_ELFv1;
185 default:
186 // Fallthrough.
187 ;
188 }
189 }
190 return PPCTargetMachine::PPC_ABI_UNKNOWN;
191}
192
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000193static Reloc::Model getEffectiveRelocModel(const Triple &TT,
194 Optional<Reloc::Model> RM) {
195 if (!RM.hasValue()) {
Joerg Sonnenberger400e7b72016-12-15 00:01:53 +0000196 if (TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le) {
197 if (!TT.isOSBinFormatMachO() && !TT.isMacOSX())
198 return Reloc::PIC_;
199 }
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000200 if (TT.isOSDarwin())
201 return Reloc::DynamicNoPIC;
202 return Reloc::Static;
203 }
204 return *RM;
205}
206
NAKAMURA Takumi84965032015-09-22 11:14:12 +0000207// The FeatureString here is a little subtle. We are modifying the feature
208// string with what are (currently) non-function specific overrides as it goes
209// into the LLVMTargetMachine constructor and then using the stored value in the
Eric Christopher36448af2014-10-01 20:38:26 +0000210// Subtarget constructor below it.
Daniel Sanders3e5de882015-06-11 19:41:26 +0000211PPCTargetMachine::PPCTargetMachine(const Target &T, const Triple &TT,
212 StringRef CPU, StringRef FS,
213 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000214 Optional<Reloc::Model> RM,
215 CodeModel::Model CM, CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000216 : LLVMTargetMachine(T, getDataLayoutString(TT), TT, CPU,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000217 computeFSAdditions(FS, OL, TT), Options,
218 getEffectiveRelocModel(TT, RM), CM, OL),
Daniel Sandersc81f4502015-06-16 15:44:21 +0000219 TLOF(createTLOF(getTargetTriple())),
Hal Finkelcbf08922015-07-12 02:33:57 +0000220 TargetABI(computeTargetABI(TT, Options)),
221 Subtarget(TargetTriple, CPU, computeFSAdditions(FS, OL, TT), *this) {
222
Rafael Espindola227144c2013-05-13 01:16:13 +0000223 initAsmInfo();
Nate Begeman6cca84e2005-10-16 05:39:50 +0000224}
225
Eugene Zelenko8187c192017-01-13 00:58:58 +0000226PPCTargetMachine::~PPCTargetMachine() = default;
Reid Kleckner357600e2014-11-20 23:37:18 +0000227
Eugene Zelenko8187c192017-01-13 00:58:58 +0000228void PPC32TargetMachine::anchor() {}
David Blaikiea379b1812011-12-20 02:50:00 +0000229
Daniel Sanders3e5de882015-06-11 19:41:26 +0000230PPC32TargetMachine::PPC32TargetMachine(const Target &T, const Triple &TT,
Evan Chengefd9b422011-07-20 07:51:56 +0000231 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000232 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000233 Optional<Reloc::Model> RM,
234 CodeModel::Model CM,
Evan Chengecb29082011-11-16 08:38:26 +0000235 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000236 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Chris Lattner0c4aa142006-06-16 01:37:27 +0000237
Eugene Zelenko8187c192017-01-13 00:58:58 +0000238void PPC64TargetMachine::anchor() {}
Chris Lattner0c4aa142006-06-16 01:37:27 +0000239
Daniel Sanders3e5de882015-06-11 19:41:26 +0000240PPC64TargetMachine::PPC64TargetMachine(const Target &T, const Triple &TT,
241 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000242 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000243 Optional<Reloc::Model> RM,
244 CodeModel::Model CM,
Evan Chengecb29082011-11-16 08:38:26 +0000245 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000246 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Chris Lattner0c4aa142006-06-16 01:37:27 +0000247
Eric Christopher3faf2f12014-10-06 06:45:36 +0000248const PPCSubtarget *
249PPCTargetMachine::getSubtargetImpl(const Function &F) const {
Duncan P. N. Exon Smith5bedaf932015-02-14 02:54:07 +0000250 Attribute CPUAttr = F.getFnAttribute("target-cpu");
251 Attribute FSAttr = F.getFnAttribute("target-features");
Eric Christopher3faf2f12014-10-06 06:45:36 +0000252
253 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
254 ? CPUAttr.getValueAsString().str()
255 : TargetCPU;
256 std::string FS = !FSAttr.hasAttribute(Attribute::None)
257 ? FSAttr.getValueAsString().str()
258 : TargetFS;
259
Petar Jovanovic280f7102015-12-14 17:57:33 +0000260 // FIXME: This is related to the code below to reset the target options,
261 // we need to know whether or not the soft float flag is set on the
262 // function before we can generate a subtarget. We also need to use
263 // it as a key for the subtarget since that can be the only difference
264 // between two functions.
265 bool SoftFloat =
Nirav Dave8dd66e52016-03-30 15:41:12 +0000266 F.getFnAttribute("use-soft-float").getValueAsString() == "true";
Petar Jovanovic280f7102015-12-14 17:57:33 +0000267 // If the soft float attribute is set on the function turn on the soft float
268 // subtarget feature.
269 if (SoftFloat)
Hal Finkela9321052016-10-02 02:10:20 +0000270 FS += FS.empty() ? "-hard-float" : ",-hard-float";
Petar Jovanovic280f7102015-12-14 17:57:33 +0000271
Eric Christopher3faf2f12014-10-06 06:45:36 +0000272 auto &I = SubtargetMap[CPU + FS];
273 if (!I) {
274 // This needs to be done before we create a new subtarget since any
275 // creation will depend on the TM and the code generation flags on the
276 // function that reside in TargetOptions.
277 resetTargetOptions(F);
Eric Christophered1042b2015-03-26 00:50:23 +0000278 I = llvm::make_unique<PPCSubtarget>(
Daniel Sandersc81f4502015-06-16 15:44:21 +0000279 TargetTriple, CPU,
Eric Christophered1042b2015-03-26 00:50:23 +0000280 // FIXME: It would be good to have the subtarget additions here
281 // not necessary. Anything that turns them on/off (overrides) ends
282 // up being put at the end of the feature string, but the defaults
283 // shouldn't require adding them. Fixing this means pulling Feature64Bit
284 // out of most of the target cpus in the .td file and making it set only
285 // as part of initialization via the TargetTriple.
286 computeFSAdditions(FS, getOptLevel(), getTargetTriple()), *this);
Eric Christopher3faf2f12014-10-06 06:45:36 +0000287 }
288 return I.get();
289}
Misha Brukmanb4402432005-04-21 23:30:14 +0000290
Chris Lattner12e97302006-09-04 04:14:57 +0000291//===----------------------------------------------------------------------===//
292// Pass Pipeline Configuration
293//===----------------------------------------------------------------------===//
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000294
Andrew Trickccb67362012-02-03 05:12:41 +0000295namespace {
Eugene Zelenko8187c192017-01-13 00:58:58 +0000296
Andrew Trickccb67362012-02-03 05:12:41 +0000297/// PPC Code Generator Pass Configuration Options.
298class PPCPassConfig : public TargetPassConfig {
299public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000300 PPCPassConfig(PPCTargetMachine *TM, PassManagerBase &PM)
301 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000302
303 PPCTargetMachine &getPPCTargetMachine() const {
304 return getTM<PPCTargetMachine>();
305 }
306
Robin Morisset22129962014-09-23 20:46:49 +0000307 void addIRPasses() override;
Craig Topper0d3fa922014-04-29 07:57:37 +0000308 bool addPreISel() override;
309 bool addILPOpts() override;
310 bool addInstSelector() override;
Bill Schmidtfe723b92015-04-27 19:57:34 +0000311 void addMachineSSAOptimization() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000312 void addPreRegAlloc() override;
313 void addPreSched2() override;
314 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000315};
Eugene Zelenko8187c192017-01-13 00:58:58 +0000316
317} // end anonymous namespace
Andrew Trickccb67362012-02-03 05:12:41 +0000318
Andrew Trickf8ea1082012-02-04 02:56:59 +0000319TargetPassConfig *PPCTargetMachine::createPassConfig(PassManagerBase &PM) {
Hal Finkeleb50c2d2012-06-09 03:14:50 +0000320 return new PPCPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000321}
322
Robin Morisset22129962014-09-23 20:46:49 +0000323void PPCPassConfig::addIRPasses() {
Kit Bartona1c712f2015-12-07 20:50:29 +0000324 if (TM->getOptLevel() != CodeGenOpt::None)
325 addPass(createPPCBoolRetToIntPass());
Robin Morisset22129962014-09-23 20:46:49 +0000326 addPass(createAtomicExpandPass(&getPPCTargetMachine()));
Hal Finkelf413be12014-11-21 04:35:51 +0000327
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000328 // For the BG/Q (or if explicitly requested), add explicit data prefetch
329 // intrinsics.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000330 bool UsePrefetching = TM->getTargetTriple().getVendor() == Triple::BGQ &&
331 getOptLevel() != CodeGenOpt::None;
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000332 if (EnablePrefetch.getNumOccurrences() > 0)
333 UsePrefetching = EnablePrefetch;
334 if (UsePrefetching)
Adam Nemet9d9cb272016-02-18 21:38:19 +0000335 addPass(createLoopDataPrefetchPass());
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000336
Ehsan Amiri4701a912016-04-07 15:30:55 +0000337 if (TM->getOptLevel() >= CodeGenOpt::Default && EnableGEPOpt) {
Hal Finkelf413be12014-11-21 04:35:51 +0000338 // Call SeparateConstOffsetFromGEP pass to extract constants within indices
339 // and lower a GEP with multiple indices to either arithmetic operations or
340 // multiple GEPs with single index.
341 addPass(createSeparateConstOffsetFromGEPPass(TM, true));
342 // Call EarlyCSE pass to find and remove subexpressions in the lowered
343 // result.
344 addPass(createEarlyCSEPass());
345 // Do loop invariant code motion in case part of the lowered result is
346 // invariant.
347 addPass(createLICMPass());
348 }
349
Robin Morisset22129962014-09-23 20:46:49 +0000350 TargetPassConfig::addIRPasses();
351}
352
Hal Finkel25c19922013-05-15 21:37:41 +0000353bool PPCPassConfig::addPreISel() {
Hal Finkelc9dd0202015-02-05 18:43:00 +0000354 if (!DisablePreIncPrep && getOptLevel() != CodeGenOpt::None)
355 addPass(createPPCLoopPreIncPrepPass(getPPCTargetMachine()));
356
Hal Finkelc6b5deb2012-06-08 19:19:53 +0000357 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
Hal Finkel25c19922013-05-15 21:37:41 +0000358 addPass(createPPCCTRLoops(getPPCTargetMachine()));
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000359
360 return false;
361}
362
Hal Finkeled6a2852013-04-05 23:29:01 +0000363bool PPCPassConfig::addILPOpts() {
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000364 addPass(&EarlyIfConverterID);
Hal Finkel5d36b232015-07-15 08:23:05 +0000365
366 if (EnableMachineCombinerPass)
367 addPass(&MachineCombinerID);
368
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000369 return true;
Hal Finkeled6a2852013-04-05 23:29:01 +0000370}
371
Andrew Trickccb67362012-02-03 05:12:41 +0000372bool PPCPassConfig::addInstSelector() {
Chris Lattnerc6aa8062005-08-17 19:33:30 +0000373 // Install an instruction selector.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000374 addPass(createPPCISelDag(getPPCTargetMachine()));
Hal Finkel8ca38842013-05-20 16:08:17 +0000375
376#ifndef NDEBUG
377 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
378 addPass(createPPCCTRLoopsVerify());
379#endif
380
Eric Christopherd71e4442014-05-22 01:21:35 +0000381 addPass(createPPCVSXCopyPass());
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000382 return false;
383}
384
Bill Schmidtfe723b92015-04-27 19:57:34 +0000385void PPCPassConfig::addMachineSSAOptimization() {
386 TargetPassConfig::addMachineSSAOptimization();
387 // For little endian, remove where possible the vector swap instructions
388 // introduced at code generation to normalize vector element order.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000389 if (TM->getTargetTriple().getArch() == Triple::ppc64le &&
Bill Schmidtfe723b92015-04-27 19:57:34 +0000390 !DisableVSXSwapRemoval)
391 addPass(createPPCVSXSwapRemovalPass());
Bill Schmidt34af5e12015-11-10 21:38:26 +0000392 // Target-specific peephole cleanups performed after instruction
393 // selection.
394 if (!DisableMIPeephole) {
395 addPass(createPPCMIPeepholePass());
396 addPass(&DeadMachineInstructionElimID);
397 }
Bill Schmidtfe723b92015-04-27 19:57:34 +0000398}
399
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000400void PPCPassConfig::addPreRegAlloc() {
Andrew Kaylor289bd5f2016-04-27 19:39:32 +0000401 if (getOptLevel() != CodeGenOpt::None) {
402 initializePPCVSXFMAMutatePass(*PassRegistry::getPassRegistry());
403 insertPass(VSXFMAMutateEarly ? &RegisterCoalescerID : &MachineSchedulerID,
404 &PPCVSXFMAMutateID);
405 }
Rafael Espindola248cfb92016-06-28 12:49:12 +0000406
407 // FIXME: We probably don't need to run these for -fPIE.
408 if (getPPCTargetMachine().isPositionIndependent()) {
Matthias Braunf84547c2016-04-28 23:42:51 +0000409 // FIXME: LiveVariables should not be necessary here!
410 // PPCTLSDYnamicCallPass uses LiveIntervals which previously dependet on
411 // LiveVariables. This (unnecessary) dependency has been removed now,
412 // however a stage-2 clang build fails without LiveVariables computed here.
413 addPass(&LiveVariablesID, false);
Bill Schmidt82f1c772015-02-10 19:09:05 +0000414 addPass(createPPCTLSDynamicCallPass());
Matthias Braunf84547c2016-04-28 23:42:51 +0000415 }
Hal Finkel8340de12015-05-18 06:25:59 +0000416 if (EnableExtraTOCRegDeps)
417 addPass(createPPCTOCRegDepsPass());
Hal Finkel174e5902014-03-25 23:29:21 +0000418}
419
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000420void PPCPassConfig::addPreSched2() {
Hal Finkelfc353912016-03-31 20:39:41 +0000421 if (getOptLevel() != CodeGenOpt::None) {
Hal Finkel5711eca2013-04-09 22:58:37 +0000422 addPass(&IfConverterID);
Hal Finkelfc353912016-03-31 20:39:41 +0000423
424 // This optimization must happen after anything that might do store-to-load
425 // forwarding. Here we're after RA (and, thus, when spills are inserted)
426 // but before post-RA scheduling.
427 if (!DisableQPXLoadSplat)
428 addPass(createPPCQPXLoadSplatPass());
429 }
Hal Finkel5711eca2013-04-09 22:58:37 +0000430}
431
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000432void PPCPassConfig::addPreEmitPass() {
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000433 if (getOptLevel() != CodeGenOpt::None)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000434 addPass(createPPCEarlyReturnPass(), false);
Chris Lattner12e97302006-09-04 04:14:57 +0000435 // Must run branch selection immediately preceding the asm printer.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000436 addPass(createPPCBranchSelectionPass(), false);
Chris Lattner12e97302006-09-04 04:14:57 +0000437}
438
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000439TargetIRAnalysis PPCTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000440 return TargetIRAnalysis([this](const Function &F) {
441 return TargetTransformInfo(PPCTTIImpl(this, F));
442 });
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000443}