blob: 58eddd7e9104b813907d813b91572ac3ec61d852 [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Hal Finkel934361a2015-01-14 01:07:51 +000016#include "PPCCallingConv.h"
Jim Laskey48850c12006-11-16 22:43:37 +000017#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000018#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000019#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000020#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000021#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000022#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000023#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000024#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000027#include "llvm/CodeGen/MachineInstrBuilder.h"
Hal Finkel57725662015-01-03 17:58:24 +000028#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/CallingConv.h"
33#include "llvm/IR/Constants.h"
34#include "llvm/IR/DerivedTypes.h"
35#include "llvm/IR/Function.h"
36#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000037#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000040#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000041#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000042using namespace llvm;
43
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +000044// FIXME: Remove this once soft-float is supported.
45static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic",
46cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden);
47
Hal Finkel595817e2012-06-04 02:21:00 +000048static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
49cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000050
Hal Finkel4e9f1a82012-06-10 19:32:29 +000051static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
52cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
53
Hal Finkel8d7fbc92013-03-15 15:27:13 +000054static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
55cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
56
Hal Finkel940ab932014-02-28 00:27:01 +000057// FIXME: Remove this once the bug has been fixed!
58extern cl::opt<bool> ANDIGlueBug;
59
Eric Christopherf6ed33e2014-10-01 21:36:28 +000060PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM)
Aditya Nandakumar30531552014-11-13 21:29:21 +000061 : TargetLowering(TM),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000062 Subtarget(*TM.getSubtargetImpl()) {
Chris Lattnera028e7a2005-09-27 22:18:25 +000063 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000064 setUseUnderscoreSetJmp(true);
65 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000066
Chris Lattnerd10babf2010-10-10 18:34:00 +000067 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
68 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000069 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000070 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000071
Chris Lattnerf22556d2005-08-16 17:14:42 +000072 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000073 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
74 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
75 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000076
Evan Cheng5d9fd972006-10-04 00:56:09 +000077 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +000078 for (MVT VT : MVT::integer_valuetypes()) {
79 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
80 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand);
81 }
Duncan Sands95d46ef2008-01-23 20:39:46 +000082
Owen Anderson9f944592009-08-11 20:47:22 +000083 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000084
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000085 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000086 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
87 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
91 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
92 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000096
Eric Christopherb1aaebe2014-06-12 22:38:18 +000097 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +000098 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
99
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000100 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000101 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
102 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
103 isPPC64 ? MVT::i64 : MVT::i32);
104 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 } else {
108 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
109 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
110 }
Hal Finkel940ab932014-02-28 00:27:01 +0000111
112 // PowerPC does not support direct load / store of condition registers
113 setOperationAction(ISD::LOAD, MVT::i1, Custom);
114 setOperationAction(ISD::STORE, MVT::i1, Custom);
115
116 // FIXME: Remove this once the ANDI glue bug is fixed:
117 if (ANDIGlueBug)
118 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
119
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000120 for (MVT VT : MVT::integer_valuetypes()) {
121 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
122 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
123 setTruncStoreAction(VT, MVT::i1, Expand);
124 }
Hal Finkel940ab932014-02-28 00:27:01 +0000125
126 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
127 }
128
Dale Johannesen666323e2007-10-10 01:01:31 +0000129 // This is used in the ppcf128->int sequence. Note it has different semantics
130 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000131 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000132
Roman Divacky1faf5b02012-08-16 18:19:29 +0000133 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000134 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
135 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
136 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
137 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
138 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000139 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000140
Chris Lattnerf22556d2005-08-16 17:14:42 +0000141 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000142 setOperationAction(ISD::SREM, MVT::i32, Expand);
143 setOperationAction(ISD::UREM, MVT::i32, Expand);
144 setOperationAction(ISD::SREM, MVT::i64, Expand);
145 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000146
147 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000148 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
149 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
150 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
151 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
152 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
153 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
154 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
155 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000156
Dan Gohman482732a2007-10-11 23:21:31 +0000157 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000158 setOperationAction(ISD::FSIN , MVT::f64, Expand);
159 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000160 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000161 setOperationAction(ISD::FREM , MVT::f64, Expand);
162 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000163 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000164 setOperationAction(ISD::FSIN , MVT::f32, Expand);
165 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000166 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000167 setOperationAction(ISD::FREM , MVT::f32, Expand);
168 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000169 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000170
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000172
Chris Lattnerf22556d2005-08-16 17:14:42 +0000173 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000174 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000175 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000176 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000177 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000178
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000179 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000180 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000181 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000182 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000183
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000184 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000185 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
186 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
187 } else {
188 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
189 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
190 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000191
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000192 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000193 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
194 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
195 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000196 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000197
198 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
199 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
200 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000201 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000202 }
203
Nate Begeman2fba8a32006-01-14 03:14:10 +0000204 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000205 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000206 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000207 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
208 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000213
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000214 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000215 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000216 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
217 } else {
218 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
219 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
220 }
221
Nate Begeman1b8121b2006-01-11 21:21:00 +0000222 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000223 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
224 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000225
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000226 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000227 // PowerPC does not have Select
228 setOperationAction(ISD::SELECT, MVT::i32, Expand);
229 setOperationAction(ISD::SELECT, MVT::i64, Expand);
230 setOperationAction(ISD::SELECT, MVT::f32, Expand);
231 setOperationAction(ISD::SELECT, MVT::f64, Expand);
232 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000233
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000234 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000235 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
236 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000237
Nate Begeman7e7f4392006-02-01 07:19:44 +0000238 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000239 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000240 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000241
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000242 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000243 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000244 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000245
Owen Anderson9f944592009-08-11 20:47:22 +0000246 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000247
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000248 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000249 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000250
Jim Laskey6267b2c2005-08-17 00:40:22 +0000251 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000252 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
253 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000254
Wesley Peck527da1b2010-11-23 03:31:01 +0000255 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
256 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
257 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
258 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000259
Chris Lattner84b49d52006-04-28 21:56:10 +0000260 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000261 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000262
Hal Finkel1996f3d2013-03-27 19:10:42 +0000263 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000264 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
265 // support continuation, user-level threading, and etc.. As a result, no
266 // other SjLj exception interfaces are implemented and please don't build
267 // your own exception handling based on them.
268 // LLVM/Clang supports zero-cost DWARF exception handling.
269 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
270 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000271
272 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000273 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000274 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
275 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000276 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000277 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
278 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
280 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000281 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000282 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
283 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000284
Nate Begemanf69d13b2008-08-11 17:36:31 +0000285 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000287
288 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000289 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
290 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
Nate Begemane74795c2006-01-25 18:21:52 +0000292 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000293 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000294
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000295 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000296 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000297 // VAARG always uses double-word chunks, so promote anything smaller.
298 setOperationAction(ISD::VAARG, MVT::i1, Promote);
299 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
300 setOperationAction(ISD::VAARG, MVT::i8, Promote);
301 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
302 setOperationAction(ISD::VAARG, MVT::i16, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i32, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::Other, Expand);
307 } else {
308 // VAARG is custom lowered with the 32-bit SVR4 ABI.
309 setOperationAction(ISD::VAARG, MVT::Other, Custom);
310 setOperationAction(ISD::VAARG, MVT::i64, Custom);
311 }
Roman Divacky4394e682011-06-28 15:30:42 +0000312 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000313 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000314
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000315 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000316 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
317 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
318 else
319 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
320
Chris Lattner5bd514d2006-01-15 09:02:48 +0000321 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000322 setOperationAction(ISD::VAEND , MVT::Other, Expand);
323 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
324 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
325 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
326 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000327
Chris Lattner6961fc72006-03-26 10:06:40 +0000328 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000329 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000330
Hal Finkel25c19922013-05-15 21:37:41 +0000331 // To handle counter-based loop conditions.
332 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
333
Dale Johannesen160be0f2008-11-07 22:54:33 +0000334 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000335 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
336 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
337 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
338 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
339 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000347
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000348 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000349 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000350 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
351 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
352 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
353 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000354 // This is just the low 32 bits of a (signed) fp->i64 conversion.
355 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000356 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000357
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000358 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000359 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000360 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000361 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000362 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000363 }
364
Hal Finkelf6d45f22013-04-01 17:52:07 +0000365 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000366 if (Subtarget.hasFPCVT()) {
367 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000368 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
369 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
370 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
371 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
372 }
373
374 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
375 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
378 }
379
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000380 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000381 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000382 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000383 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000384 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000385 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000386 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
387 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
388 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000389 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000390 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000391 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
392 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
393 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000394 }
Evan Cheng19264272006-03-01 01:11:20 +0000395
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000396 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000397 // First set operation action for all vector types to expand. Then we
398 // will selectively turn on ones that can be effectively codegen'd.
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000399 for (MVT VT : MVT::vector_valuetypes()) {
Chris Lattner06a21ba2006-04-16 01:37:57 +0000400 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000401 setOperationAction(ISD::ADD , VT, Legal);
402 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000403
Chris Lattner95c7adc2006-04-04 17:25:31 +0000404 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000405 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000406 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407
408 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000409 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000410 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000411 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000412 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000413 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000414 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000415 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000416 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000417 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000418 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000419 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000420 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000421
Chris Lattner06a21ba2006-04-16 01:37:57 +0000422 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000423 setOperationAction(ISD::MUL , VT, Expand);
424 setOperationAction(ISD::SDIV, VT, Expand);
425 setOperationAction(ISD::SREM, VT, Expand);
426 setOperationAction(ISD::UDIV, VT, Expand);
427 setOperationAction(ISD::UREM, VT, Expand);
428 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000429 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000431 setOperationAction(ISD::FSQRT, VT, Expand);
432 setOperationAction(ISD::FLOG, VT, Expand);
433 setOperationAction(ISD::FLOG10, VT, Expand);
434 setOperationAction(ISD::FLOG2, VT, Expand);
435 setOperationAction(ISD::FEXP, VT, Expand);
436 setOperationAction(ISD::FEXP2, VT, Expand);
437 setOperationAction(ISD::FSIN, VT, Expand);
438 setOperationAction(ISD::FCOS, VT, Expand);
439 setOperationAction(ISD::FABS, VT, Expand);
440 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000441 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000442 setOperationAction(ISD::FCEIL, VT, Expand);
443 setOperationAction(ISD::FTRUNC, VT, Expand);
444 setOperationAction(ISD::FRINT, VT, Expand);
445 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000446 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
447 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
448 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000449 setOperationAction(ISD::MULHU, VT, Expand);
450 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000451 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
452 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
453 setOperationAction(ISD::UDIVREM, VT, Expand);
454 setOperationAction(ISD::SDIVREM, VT, Expand);
455 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
456 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000457 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000458 setOperationAction(ISD::CTPOP, VT, Expand);
459 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000460 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000461 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000462 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000463 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
465
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000466 for (MVT InnerVT : MVT::vector_valuetypes()) {
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000467 setTruncStoreAction(VT, InnerVT, Expand);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000468 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand);
469 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand);
470 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand);
471 }
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000472 }
473
Chris Lattner95c7adc2006-04-04 17:25:31 +0000474 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
475 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000476 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000477
Owen Anderson9f944592009-08-11 20:47:22 +0000478 setOperationAction(ISD::AND , MVT::v4i32, Legal);
479 setOperationAction(ISD::OR , MVT::v4i32, Legal);
480 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
481 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000482 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000483 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000484 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000485 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
486 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
487 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
488 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000489 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
490 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
491 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
492 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000493
Craig Topperabadc662012-04-20 06:31:50 +0000494 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
495 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
496 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
497 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000498
Owen Anderson9f944592009-08-11 20:47:22 +0000499 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000500 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000501
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000502 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000503 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
504 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
505 }
506
Owen Anderson9f944592009-08-11 20:47:22 +0000507 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
508 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
509 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000510
Owen Anderson9f944592009-08-11 20:47:22 +0000511 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
512 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000513
Owen Anderson9f944592009-08-11 20:47:22 +0000514 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
515 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
516 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
517 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000518
519 // Altivec does not contain unordered floating-point compare instructions
520 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
521 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000522 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
523 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000524
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000525 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000526 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000527 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000528
529 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
530 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
531 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
532 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
533 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
534
535 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
536
537 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
538 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
539
540 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
541 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
542
Hal Finkel732f0f72014-03-26 12:49:28 +0000543 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
544 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
545 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
546 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
547 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
548
Hal Finkel27774d92014-03-13 07:58:58 +0000549 // Share the Altivec comparison restrictions.
550 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
551 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000552 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
553 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
554
Hal Finkel9281c9a2014-03-26 18:26:30 +0000555 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
556 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
557
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000558 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
559
Hal Finkel19be5062014-03-29 05:29:01 +0000560 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000561
562 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
563 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000564
565 // VSX v2i64 only supports non-arithmetic operations.
566 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
567 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
568
Hal Finkelad801b72014-03-27 21:26:33 +0000569 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
570 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
571 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
572
Hal Finkel777c9dd2014-03-29 16:04:40 +0000573 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
574
Hal Finkel9281c9a2014-03-26 18:26:30 +0000575 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
576 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
577 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
578 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
579
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000580 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
581
Hal Finkel7279f4b2014-03-26 19:13:54 +0000582 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
583 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
584 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
585 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
586
Hal Finkel5c0d1452014-03-30 13:22:59 +0000587 // Vector operation legalization checks the result type of
588 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
589 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
590 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
591 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
592 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
593
Hal Finkela6c8b512014-03-26 16:12:58 +0000594 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000595 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000596 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000597
Hal Finkel01fa7702014-12-03 00:19:17 +0000598 if (Subtarget.has64BitSupport())
Hal Finkel322e41a2012-04-01 20:08:17 +0000599 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel01fa7702014-12-03 00:19:17 +0000600
601 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom);
Hal Finkel322e41a2012-04-01 20:08:17 +0000602
Robin Morissete1ca44b2014-10-02 22:27:07 +0000603 if (!isPPC64) {
604 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
605 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
606 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000607
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000608 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000609 // Altivec instructions set fields to all zeros or all ones.
610 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000611
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000612 if (!isPPC64) {
613 // These libcalls are not available in 32-bit.
614 setLibcallName(RTLIB::SHL_I128, nullptr);
615 setLibcallName(RTLIB::SRL_I128, nullptr);
616 setLibcallName(RTLIB::SRA_I128, nullptr);
617 }
618
Evan Cheng39e90022012-07-02 22:39:56 +0000619 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000620 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000621 setExceptionPointerRegister(PPC::X3);
622 setExceptionSelectorRegister(PPC::X4);
623 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000624 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000625 setExceptionPointerRegister(PPC::R3);
626 setExceptionSelectorRegister(PPC::R4);
627 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000628
Chris Lattnerf4184352006-03-01 04:57:39 +0000629 // We have target-specific dag combine patterns for the following nodes:
630 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel5efb9182015-01-06 06:01:57 +0000631 if (Subtarget.hasFPCVT())
632 setTargetDAGCombine(ISD::UINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000633 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000634 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000635 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000636 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000637 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000638 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000639 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Bill Schmidtfae5d712014-12-09 16:35:51 +0000640 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
641 setTargetDAGCombine(ISD::INTRINSIC_VOID);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000642
Hal Finkel46043ed2014-03-01 21:36:57 +0000643 setTargetDAGCombine(ISD::SIGN_EXTEND);
644 setTargetDAGCombine(ISD::ZERO_EXTEND);
645 setTargetDAGCombine(ISD::ANY_EXTEND);
646
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000647 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000648 setTargetDAGCombine(ISD::TRUNCATE);
649 setTargetDAGCombine(ISD::SETCC);
650 setTargetDAGCombine(ISD::SELECT_CC);
651 }
652
Hal Finkel2e103312013-04-03 04:01:11 +0000653 // Use reciprocal estimates.
654 if (TM.Options.UnsafeFPMath) {
655 setTargetDAGCombine(ISD::FDIV);
656 setTargetDAGCombine(ISD::FSQRT);
657 }
658
Dale Johannesen10432e52007-10-19 00:59:18 +0000659 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000660 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000661 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000662 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
663 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000664 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
665 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000666 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
667 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
668 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
669 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
670 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000671 }
672
Hal Finkel940ab932014-02-28 00:27:01 +0000673 // With 32 condition bits, we don't need to sink (and duplicate) compares
674 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000675 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000676 setHasMultipleConditionRegisters();
677
Hal Finkel65298572011-10-17 18:53:03 +0000678 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000679 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000680 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000681
Hal Finkeld73bfba2015-01-03 14:58:25 +0000682 switch (Subtarget.getDarwinDirective()) {
683 default: break;
684 case PPC::DIR_970:
685 case PPC::DIR_A2:
686 case PPC::DIR_E500mc:
687 case PPC::DIR_E5500:
688 case PPC::DIR_PWR4:
689 case PPC::DIR_PWR5:
690 case PPC::DIR_PWR5X:
691 case PPC::DIR_PWR6:
692 case PPC::DIR_PWR6X:
693 case PPC::DIR_PWR7:
694 case PPC::DIR_PWR8:
695 setPrefFunctionAlignment(4);
696 setPrefLoopAlignment(4);
697 break;
698 }
699
Eli Friedman30a49e92011-08-03 21:06:02 +0000700 setInsertFencesForAtomic(true);
701
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000702 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000703 setSchedulingPreference(Sched::Source);
704 else
705 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000706
Chris Lattnerf22556d2005-08-16 17:14:42 +0000707 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000708
Hal Finkeld73bfba2015-01-03 14:58:25 +0000709 // The Freescale cores do better with aggressive inlining of memcpy and
710 // friends. GCC uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000711 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
712 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000713 MaxStoresPerMemset = 32;
714 MaxStoresPerMemsetOptSize = 16;
715 MaxStoresPerMemcpy = 32;
716 MaxStoresPerMemcpyOptSize = 8;
717 MaxStoresPerMemmove = 32;
718 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000719 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000720}
721
Hal Finkel262a2242013-09-12 23:20:06 +0000722/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
723/// the desired ByVal argument alignment.
724static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
725 unsigned MaxMaxAlign) {
726 if (MaxAlign == MaxMaxAlign)
727 return;
728 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
729 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
730 MaxAlign = 32;
731 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
732 MaxAlign = 16;
733 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
734 unsigned EltAlign = 0;
735 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
736 if (EltAlign > MaxAlign)
737 MaxAlign = EltAlign;
738 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
739 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
740 unsigned EltAlign = 0;
741 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
742 if (EltAlign > MaxAlign)
743 MaxAlign = EltAlign;
744 if (MaxAlign == MaxMaxAlign)
745 break;
746 }
747 }
748}
749
Dale Johannesencbde4c22008-02-28 22:31:51 +0000750/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
751/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000752unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000753 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000754 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000755 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000756
757 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000758 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000759 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
760 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
761 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000762 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000763}
764
Chris Lattner347ed8a2006-01-09 23:52:17 +0000765const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
766 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000767 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000768 case PPCISD::FSEL: return "PPCISD::FSEL";
769 case PPCISD::FCFID: return "PPCISD::FCFID";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000770 case PPCISD::FCFIDU: return "PPCISD::FCFIDU";
771 case PPCISD::FCFIDS: return "PPCISD::FCFIDS";
772 case PPCISD::FCFIDUS: return "PPCISD::FCFIDUS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000773 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
774 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000775 case PPCISD::FCTIDUZ: return "PPCISD::FCTIDUZ";
776 case PPCISD::FCTIWUZ: return "PPCISD::FCTIWUZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000777 case PPCISD::FRE: return "PPCISD::FRE";
778 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000779 case PPCISD::STFIWX: return "PPCISD::STFIWX";
780 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
781 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
782 case PPCISD::VPERM: return "PPCISD::VPERM";
Hal Finkel4edc66b2015-01-03 01:16:37 +0000783 case PPCISD::CMPB: return "PPCISD::CMPB";
Evan Cheng32e376f2008-07-12 02:23:19 +0000784 case PPCISD::Hi: return "PPCISD::Hi";
785 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000786 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Evan Cheng32e376f2008-07-12 02:23:19 +0000787 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
788 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
789 case PPCISD::SRL: return "PPCISD::SRL";
790 case PPCISD::SRA: return "PPCISD::SRA";
791 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000792 case PPCISD::CALL: return "PPCISD::CALL";
793 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Bill Schmidt3d9674c2014-11-11 20:44:09 +0000794 case PPCISD::CALL_TLS: return "PPCISD::CALL_TLS";
795 case PPCISD::CALL_NOP_TLS: return "PPCISD::CALL_NOP_TLS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000796 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000797 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Hal Finkelfc096c92014-12-23 22:29:40 +0000798 case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000799 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkelbbdee932014-12-02 22:01:00 +0000800 case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE";
Hal Finkel756810f2013-03-21 21:37:52 +0000801 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
802 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000803 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000804 case PPCISD::VCMP: return "PPCISD::VCMP";
805 case PPCISD::VCMPo: return "PPCISD::VCMPo";
806 case PPCISD::LBRX: return "PPCISD::LBRX";
807 case PPCISD::STBRX: return "PPCISD::STBRX";
Hal Finkel3fe09ea2015-01-06 07:02:15 +0000808 case PPCISD::LFIWAX: return "PPCISD::LFIWAX";
809 case PPCISD::LFIWZX: return "PPCISD::LFIWZX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000810 case PPCISD::LARX: return "PPCISD::LARX";
811 case PPCISD::STCX: return "PPCISD::STCX";
812 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000813 case PPCISD::BDNZ: return "PPCISD::BDNZ";
814 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000815 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000816 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000817 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000818 case PPCISD::CR6SET: return "PPCISD::CR6SET";
819 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000820 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
821 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
822 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000823 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000824 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
825 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000826 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000827 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
828 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000829 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
830 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000831 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
832 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000833 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000834 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000835 }
836}
837
Matt Arsenault758659232013-05-18 00:21:46 +0000838EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000839 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000840 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000841 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000842}
843
Hal Finkel62ac7362014-09-19 11:42:56 +0000844bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const {
845 assert(VT.isFloatingPoint() && "Non-floating-point FMA?");
846 return true;
847}
848
Chris Lattner4211ca92006-04-14 06:01:58 +0000849//===----------------------------------------------------------------------===//
850// Node matching predicates, for use by the tblgen matching code.
851//===----------------------------------------------------------------------===//
852
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000853/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000854static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000855 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000856 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000857 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000858 // Maybe this has already been legalized into the constant pool?
859 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000860 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000861 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000862 }
863 return false;
864}
865
Chris Lattnere8b83b42006-04-06 17:23:16 +0000866/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
867/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000868static bool isConstantOrUndef(int Op, int Val) {
869 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000870}
871
872/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
873/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000874/// The ShuffleKind distinguishes between big-endian operations with
875/// two different inputs (0), either-endian operations with two identical
876/// inputs (1), and little-endian operantion with two different inputs (2).
877/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
878bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000879 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000880 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000881 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000882 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000883 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000884 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000885 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000886 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000887 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000888 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000889 return false;
890 for (unsigned i = 0; i != 16; ++i)
891 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
892 return false;
893 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000894 unsigned j = IsLE ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000895 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000896 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
897 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000898 return false;
899 }
Chris Lattner1d338192006-04-06 18:26:28 +0000900 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000901}
902
903/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
904/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000905/// The ShuffleKind distinguishes between big-endian operations with
906/// two different inputs (0), either-endian operations with two identical
907/// inputs (1), and little-endian operantion with two different inputs (2).
908/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
909bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000910 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000911 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000912 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000913 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000914 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000915 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000916 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
917 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000918 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000919 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000920 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000921 return false;
922 for (unsigned i = 0; i != 16; i += 2)
923 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
924 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
925 return false;
926 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000927 unsigned j = IsLE ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000928 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000929 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
930 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
931 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
932 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000933 return false;
934 }
Chris Lattner1d338192006-04-06 18:26:28 +0000935 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000936}
937
Chris Lattnerf38e0332006-04-06 22:02:42 +0000938/// isVMerge - Common function, used to match vmrg* shuffles.
939///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000940static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000941 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000942 if (N->getValueType(0) != MVT::v16i8)
943 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000944 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
945 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000946
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000947 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
948 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000949 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000950 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000951 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000952 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000953 return false;
954 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000955 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000956}
957
958/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000959/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000960/// The ShuffleKind distinguishes between big-endian merges with two
961/// different inputs (0), either-endian merges with two identical inputs (1),
962/// and little-endian merges with two different inputs (2). For the latter,
963/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000964bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000965 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000966 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000967 if (ShuffleKind == 1) // unary
968 return isVMerge(N, UnitSize, 0, 0);
969 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000970 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000971 else
972 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000973 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000974 if (ShuffleKind == 1) // unary
975 return isVMerge(N, UnitSize, 8, 8);
976 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000977 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000978 else
979 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000980 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000981}
982
983/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000984/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000985/// The ShuffleKind distinguishes between big-endian merges with two
986/// different inputs (0), either-endian merges with two identical inputs (1),
987/// and little-endian merges with two different inputs (2). For the latter,
988/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000989bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000990 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000991 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000992 if (ShuffleKind == 1) // unary
993 return isVMerge(N, UnitSize, 8, 8);
994 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000995 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000996 else
997 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000998 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000999 if (ShuffleKind == 1) // unary
1000 return isVMerge(N, UnitSize, 0, 0);
1001 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +00001002 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001003 else
1004 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001005 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001006}
1007
1008
Chris Lattner1d338192006-04-06 18:26:28 +00001009/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
1010/// amount, otherwise return -1.
Bill Schmidt42a69362014-08-05 20:47:25 +00001011/// The ShuffleKind distinguishes between big-endian operations with two
1012/// different inputs (0), either-endian operations with two identical inputs
1013/// (1), and little-endian operations with two different inputs (2). For the
1014/// latter, the input operands are swapped (see PPCInstrAltivec.td).
1015int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
1016 SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001017 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +00001018 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001019
1020 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00001021
Chris Lattner1d338192006-04-06 18:26:28 +00001022 // Find the first non-undef value in the shuffle mask.
1023 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001024 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +00001025 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001026
Chris Lattner1d338192006-04-06 18:26:28 +00001027 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001028
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001029 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001030 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001031 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001032 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001033
Bill Schmidtf04e9982014-08-04 23:21:01 +00001034 ShiftAmt -= i;
Bill Schmidt42a69362014-08-05 20:47:25 +00001035 bool isLE = DAG.getTarget().getSubtargetImpl()->getDataLayout()->
1036 isLittleEndian();
Bill Schmidtf910a062014-06-10 14:35:01 +00001037
Bill Schmidt42a69362014-08-05 20:47:25 +00001038 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001039 // Check the rest of the elements to see if they are consecutive.
1040 for (++i; i != 16; ++i)
1041 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1042 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001043 } else if (ShuffleKind == 1) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001044 // Check the rest of the elements to see if they are consecutive.
1045 for (++i; i != 16; ++i)
1046 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1047 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001048 } else
1049 return -1;
1050
1051 if (ShuffleKind == 2 && isLE)
1052 ShiftAmt = 16 - ShiftAmt;
Bill Schmidtf04e9982014-08-04 23:21:01 +00001053
Chris Lattner1d338192006-04-06 18:26:28 +00001054 return ShiftAmt;
1055}
Chris Lattnerffc47562006-03-20 06:33:01 +00001056
1057/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1058/// specifies a splat of a single element that is suitable for input to
1059/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001060bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001061 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001062 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001063
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001064 // This is a splat operation if each element of the permute is the same, and
1065 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001066 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001067
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001068 // FIXME: Handle UNDEF elements too!
1069 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001070 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001071
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001072 // Check that the indices are consecutive, in the case of a multi-byte element
1073 // splatted with a v16i8 mask.
1074 for (unsigned i = 1; i != EltSize; ++i)
1075 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001076 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001077
Chris Lattner95c7adc2006-04-04 17:25:31 +00001078 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001079 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001080 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001081 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001082 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001083 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001084 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001085}
1086
Evan Cheng581d2792007-07-30 07:51:22 +00001087/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1088/// are -0.0.
1089bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001090 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1091
1092 APInt APVal, APUndef;
1093 unsigned BitSize;
1094 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001095
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001096 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001097 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001098 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001099
Evan Cheng581d2792007-07-30 07:51:22 +00001100 return false;
1101}
1102
Chris Lattnerffc47562006-03-20 06:33:01 +00001103/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1104/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001105unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1106 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001107 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1108 assert(isSplatShuffleMask(SVOp, EltSize));
Eric Christopherfc6de422014-08-05 02:39:49 +00001109 if (DAG.getSubtarget().getDataLayout()->isLittleEndian())
Bill Schmidtf910a062014-06-10 14:35:01 +00001110 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1111 else
1112 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001113}
1114
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001115/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001116/// by using a vspltis[bhw] instruction of the specified element size, return
1117/// the constant being splatted. The ByteSize field indicates the number of
1118/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001119SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001120 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001121
1122 // If ByteSize of the splat is bigger than the element size of the
1123 // build_vector, then we have a case where we are checking for a splat where
1124 // multiple elements of the buildvector are folded together into a single
1125 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1126 unsigned EltSize = 16/N->getNumOperands();
1127 if (EltSize < ByteSize) {
1128 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001129 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001130 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001131
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001132 // See if all of the elements in the buildvector agree across.
1133 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1134 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1135 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001136 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001137
Scott Michelcf0da6c2009-02-17 22:15:04 +00001138
Craig Topper062a2ba2014-04-25 05:30:21 +00001139 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001140 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1141 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001142 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001143 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001144
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001145 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1146 // either constant or undef values that are identical for each chunk. See
1147 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001148
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001149 // Check to see if all of the leading entries are either 0 or -1. If
1150 // neither, then this won't fit into the immediate field.
1151 bool LeadingZero = true;
1152 bool LeadingOnes = true;
1153 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001154 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001155
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001156 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1157 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1158 }
1159 // Finally, check the least significant entry.
1160 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001161 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001162 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001163 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001164 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001165 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001166 }
1167 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001168 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001169 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001170 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001171 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001172 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001173 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001174
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001175 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001176 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001177
Chris Lattner2771e2c2006-03-25 06:12:06 +00001178 // Check to see if this buildvec has a single non-undef value in its elements.
1179 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1180 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001181 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001182 OpVal = N->getOperand(i);
1183 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001184 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001185 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001186
Craig Topper062a2ba2014-04-25 05:30:21 +00001187 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001188
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001189 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001190 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001191 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001192 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001193 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001194 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001195 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001196 }
1197
1198 // If the splat value is larger than the element value, then we can never do
1199 // this splat. The only case that we could fit the replicated bits into our
1200 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001201 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001202
Chris Lattner2771e2c2006-03-25 06:12:06 +00001203 // If the element value is larger than the splat value, cut it in half and
1204 // check to see if the two halves are equal. Continue doing this until we
1205 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1206 while (ValSizeInBytes > ByteSize) {
1207 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001208
Chris Lattner2771e2c2006-03-25 06:12:06 +00001209 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001210 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1211 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001212 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001213 }
1214
1215 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001216 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001217
Evan Chengb1ddc982006-03-26 09:52:32 +00001218 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001219 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001220
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001221 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001222 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001223 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001224 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001225}
1226
Chris Lattner4211ca92006-04-14 06:01:58 +00001227//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001228// Addressing Mode Selection
1229//===----------------------------------------------------------------------===//
1230
1231/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1232/// or 64-bit immediate, and if the value can be accurately represented as a
1233/// sign extension from a 16-bit value. If so, this returns true and the
1234/// immediate.
1235static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001236 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001237 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001238
Dan Gohmaneffb8942008-09-12 16:56:44 +00001239 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001240 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001241 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001242 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001243 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001244}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001245static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001246 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001247}
1248
1249
1250/// SelectAddressRegReg - Given the specified addressed, check to see if it
1251/// can be represented as an indexed [r+r] operation. Returns false if it
1252/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001253bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1254 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001255 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001256 short imm = 0;
1257 if (N.getOpcode() == ISD::ADD) {
1258 if (isIntS16Immediate(N.getOperand(1), imm))
1259 return false; // r+i
1260 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1261 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001262
Chris Lattnera801fced2006-11-08 02:15:41 +00001263 Base = N.getOperand(0);
1264 Index = N.getOperand(1);
1265 return true;
1266 } else if (N.getOpcode() == ISD::OR) {
1267 if (isIntS16Immediate(N.getOperand(1), imm))
1268 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001269
Chris Lattnera801fced2006-11-08 02:15:41 +00001270 // If this is an or of disjoint bitfields, we can codegen this as an add
1271 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1272 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001273 APInt LHSKnownZero, LHSKnownOne;
1274 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001275 DAG.computeKnownBits(N.getOperand(0),
1276 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001277
Dan Gohmanf19609a2008-02-27 01:23:58 +00001278 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001279 DAG.computeKnownBits(N.getOperand(1),
1280 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001281 // If all of the bits are known zero on the LHS or RHS, the add won't
1282 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001283 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001284 Base = N.getOperand(0);
1285 Index = N.getOperand(1);
1286 return true;
1287 }
1288 }
1289 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001290
Chris Lattnera801fced2006-11-08 02:15:41 +00001291 return false;
1292}
1293
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001294// If we happen to be doing an i64 load or store into a stack slot that has
1295// less than a 4-byte alignment, then the frame-index elimination may need to
1296// use an indexed load or store instruction (because the offset may not be a
1297// multiple of 4). The extra register needed to hold the offset comes from the
1298// register scavenger, and it is possible that the scavenger will need to use
1299// an emergency spill slot. As a result, we need to make sure that a spill slot
1300// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1301// stack slot.
1302static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1303 // FIXME: This does not handle the LWA case.
1304 if (VT != MVT::i64)
1305 return;
1306
Hal Finkel7ab3db52013-07-10 15:29:01 +00001307 // NOTE: We'll exclude negative FIs here, which come from argument
1308 // lowering, because there are no known test cases triggering this problem
1309 // using packed structures (or similar). We can remove this exclusion if
1310 // we find such a test case. The reason why this is so test-case driven is
1311 // because this entire 'fixup' is only to prevent crashes (from the
1312 // register scavenger) on not-really-valid inputs. For example, if we have:
1313 // %a = alloca i1
1314 // %b = bitcast i1* %a to i64*
1315 // store i64* a, i64 b
1316 // then the store should really be marked as 'align 1', but is not. If it
1317 // were marked as 'align 1' then the indexed form would have been
1318 // instruction-selected initially, and the problem this 'fixup' is preventing
1319 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001320 if (FrameIdx < 0)
1321 return;
1322
1323 MachineFunction &MF = DAG.getMachineFunction();
1324 MachineFrameInfo *MFI = MF.getFrameInfo();
1325
1326 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1327 if (Align >= 4)
1328 return;
1329
1330 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1331 FuncInfo->setHasNonRISpills();
1332}
1333
Chris Lattnera801fced2006-11-08 02:15:41 +00001334/// Returns true if the address N can be represented by a base register plus
1335/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001336/// represented as reg+reg. If Aligned is true, only accept displacements
1337/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001338bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001339 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001340 SelectionDAG &DAG,
1341 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001342 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001343 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001344 // If this can be more profitably realized as r+r, fail.
1345 if (SelectAddressRegReg(N, Disp, Base, DAG))
1346 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001347
Chris Lattnera801fced2006-11-08 02:15:41 +00001348 if (N.getOpcode() == ISD::ADD) {
1349 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001350 if (isIntS16Immediate(N.getOperand(1), imm) &&
1351 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001352 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001353 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1354 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001355 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001356 } else {
1357 Base = N.getOperand(0);
1358 }
1359 return true; // [r+i]
1360 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1361 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001362 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001363 && "Cannot handle constant offsets yet!");
1364 Disp = N.getOperand(1).getOperand(0); // The global address.
1365 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001366 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001367 Disp.getOpcode() == ISD::TargetConstantPool ||
1368 Disp.getOpcode() == ISD::TargetJumpTable);
1369 Base = N.getOperand(0);
1370 return true; // [&g+r]
1371 }
1372 } else if (N.getOpcode() == ISD::OR) {
1373 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001374 if (isIntS16Immediate(N.getOperand(1), imm) &&
1375 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001376 // If this is an or of disjoint bitfields, we can codegen this as an add
1377 // (for better address arithmetic) if the LHS and RHS of the OR are
1378 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001379 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001380 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001381
Dan Gohmanf19609a2008-02-27 01:23:58 +00001382 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001383 // If all of the bits are known zero on the LHS or RHS, the add won't
1384 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001385 if (FrameIndexSDNode *FI =
1386 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1387 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1388 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1389 } else {
1390 Base = N.getOperand(0);
1391 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001392 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001393 return true;
1394 }
1395 }
1396 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1397 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001398
Chris Lattnera801fced2006-11-08 02:15:41 +00001399 // If this address fits entirely in a 16-bit sext immediate field, codegen
1400 // this as "d, 0"
1401 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001402 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001403 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001404 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001405 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001406 return true;
1407 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001408
1409 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001410 if ((CN->getValueType(0) == MVT::i32 ||
1411 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1412 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001413 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001414
Chris Lattnera801fced2006-11-08 02:15:41 +00001415 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001416 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001417
Owen Anderson9f944592009-08-11 20:47:22 +00001418 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1419 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001420 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001421 return true;
1422 }
1423 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001424
Chris Lattnera801fced2006-11-08 02:15:41 +00001425 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001426 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001427 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001428 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1429 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001430 Base = N;
1431 return true; // [r+0]
1432}
1433
1434/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1435/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001436bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1437 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001438 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001439 // Check to see if we can easily represent this as an [r+r] address. This
1440 // will fail if it thinks that the address is more profitably represented as
1441 // reg+imm, e.g. where imm = 0.
1442 if (SelectAddressRegReg(N, Base, Index, DAG))
1443 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001444
Chris Lattnera801fced2006-11-08 02:15:41 +00001445 // If the operand is an addition, always emit this as [r+r], since this is
1446 // better (for code size, and execution, as the memop does the add for free)
1447 // than emitting an explicit add.
1448 if (N.getOpcode() == ISD::ADD) {
1449 Base = N.getOperand(0);
1450 Index = N.getOperand(1);
1451 return true;
1452 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001453
Chris Lattnera801fced2006-11-08 02:15:41 +00001454 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001455 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001456 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001457 Index = N;
1458 return true;
1459}
1460
Chris Lattnera801fced2006-11-08 02:15:41 +00001461/// getPreIndexedAddressParts - returns true by value, base pointer and
1462/// offset pointer and addressing mode by reference if the node's address
1463/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001464bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1465 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001466 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001467 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001468 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001469
Ulrich Weigande90b0222013-03-22 14:58:48 +00001470 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001471 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001472 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001473 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001474 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1475 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001476 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001477 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001478 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001479 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001480 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001481 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001482 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001483 } else
1484 return false;
1485
Chris Lattner68371252006-11-14 01:38:31 +00001486 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001487 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001488 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001489
Ulrich Weigande90b0222013-03-22 14:58:48 +00001490 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1491
1492 // Common code will reject creating a pre-inc form if the base pointer
1493 // is a frame index, or if N is a store and the base pointer is either
1494 // the same as or a predecessor of the value being stored. Check for
1495 // those situations here, and try with swapped Base/Offset instead.
1496 bool Swap = false;
1497
1498 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1499 Swap = true;
1500 else if (!isLoad) {
1501 SDValue Val = cast<StoreSDNode>(N)->getValue();
1502 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1503 Swap = true;
1504 }
1505
1506 if (Swap)
1507 std::swap(Base, Offset);
1508
Hal Finkelca542be2012-06-20 15:43:03 +00001509 AM = ISD::PRE_INC;
1510 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001511 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001512
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001513 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001514 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001515 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001516 return false;
1517 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001518 // LDU/STU need an address with at least 4-byte alignment.
1519 if (Alignment < 4)
1520 return false;
1521
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001522 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001523 return false;
1524 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001525
Chris Lattnerb314b152006-11-11 00:08:42 +00001526 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001527 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1528 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001529 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001530 LD->getExtensionType() == ISD::SEXTLOAD &&
1531 isa<ConstantSDNode>(Offset))
1532 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001533 }
1534
Chris Lattnerce645542006-11-10 02:08:47 +00001535 AM = ISD::PRE_INC;
1536 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001537}
1538
1539//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001540// LowerOperation implementation
1541//===----------------------------------------------------------------------===//
1542
Chris Lattneredb9d842010-11-15 02:46:57 +00001543/// GetLabelAccessInfo - Return true if we should reference labels using a
1544/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1545static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001546 unsigned &LoOpFlags,
1547 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001548 HiOpFlags = PPCII::MO_HA;
1549 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001550
Hal Finkel3ee2af72014-07-18 23:29:49 +00001551 // Don't use the pic base if not in PIC relocation model.
1552 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1553
Chris Lattnerdd6df842010-11-15 03:13:19 +00001554 if (isPIC) {
1555 HiOpFlags |= PPCII::MO_PIC_FLAG;
1556 LoOpFlags |= PPCII::MO_PIC_FLAG;
1557 }
1558
1559 // If this is a reference to a global value that requires a non-lazy-ptr, make
1560 // sure that instruction lowering adds it.
1561 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1562 HiOpFlags |= PPCII::MO_NLP_FLAG;
1563 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001564
Chris Lattnerdd6df842010-11-15 03:13:19 +00001565 if (GV->hasHiddenVisibility()) {
1566 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1567 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1568 }
1569 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001570
Chris Lattneredb9d842010-11-15 02:46:57 +00001571 return isPIC;
1572}
1573
1574static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1575 SelectionDAG &DAG) {
1576 EVT PtrVT = HiPart.getValueType();
1577 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001578 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001579
1580 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1581 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001582
Chris Lattneredb9d842010-11-15 02:46:57 +00001583 // With PIC, the first instruction is actually "GR+hi(&G)".
1584 if (isPIC)
1585 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1586 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001587
Chris Lattneredb9d842010-11-15 02:46:57 +00001588 // Generate non-pic code that has direct accesses to the constant pool.
1589 // The address of the global is just (hi(&g)+lo(&g)).
1590 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1591}
1592
Scott Michelcf0da6c2009-02-17 22:15:04 +00001593SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001594 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001595 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001596 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001597 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001598
Roman Divackyace47072012-08-24 16:26:02 +00001599 // 64-bit SVR4 ABI code is always position-independent.
1600 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001601 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001602 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001603 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001604 DAG.getRegister(PPC::X2, MVT::i64));
1605 }
1606
Chris Lattneredb9d842010-11-15 02:46:57 +00001607 unsigned MOHiFlag, MOLoFlag;
1608 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001609
1610 if (isPIC && Subtarget.isSVR4ABI()) {
1611 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1612 PPCII::MO_PIC_FLAG);
1613 SDLoc DL(CP);
1614 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1615 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1616 }
1617
Chris Lattneredb9d842010-11-15 02:46:57 +00001618 SDValue CPIHi =
1619 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1620 SDValue CPILo =
1621 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1622 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001623}
1624
Dan Gohman21cea8a2010-04-17 15:26:15 +00001625SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001626 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001627 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001628
Roman Divackyace47072012-08-24 16:26:02 +00001629 // 64-bit SVR4 ABI code is always position-independent.
1630 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001631 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001632 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001633 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001634 DAG.getRegister(PPC::X2, MVT::i64));
1635 }
1636
Chris Lattneredb9d842010-11-15 02:46:57 +00001637 unsigned MOHiFlag, MOLoFlag;
1638 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001639
1640 if (isPIC && Subtarget.isSVR4ABI()) {
1641 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1642 PPCII::MO_PIC_FLAG);
1643 SDLoc DL(GA);
1644 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1645 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1646 }
1647
Chris Lattneredb9d842010-11-15 02:46:57 +00001648 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1649 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1650 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001651}
1652
Dan Gohman21cea8a2010-04-17 15:26:15 +00001653SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1654 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001655 EVT PtrVT = Op.getValueType();
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001656 BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op);
1657 const BlockAddress *BA = BASDN->getBlockAddress();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001658
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001659 // 64-bit SVR4 ABI code is always position-independent.
1660 // The actual BlockAddress is stored in the TOC.
1661 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
1662 SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset());
1663 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(BASDN), MVT::i64, GA,
1664 DAG.getRegister(PPC::X2, MVT::i64));
1665 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001666
Chris Lattneredb9d842010-11-15 02:46:57 +00001667 unsigned MOHiFlag, MOLoFlag;
1668 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001669 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1670 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001671 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1672}
1673
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001674// Generate a call to __tls_get_addr for the given GOT entry Op.
1675std::pair<SDValue,SDValue>
1676PPCTargetLowering::lowerTLSCall(SDValue Op, SDLoc dl,
1677 SelectionDAG &DAG) const {
1678
1679 Type *IntPtrTy = getDataLayout()->getIntPtrType(*DAG.getContext());
1680 TargetLowering::ArgListTy Args;
1681 TargetLowering::ArgListEntry Entry;
1682 Entry.Node = Op;
1683 Entry.Ty = IntPtrTy;
1684 Args.push_back(Entry);
1685
1686 TargetLowering::CallLoweringInfo CLI(DAG);
1687 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
1688 .setCallee(CallingConv::C, IntPtrTy,
1689 DAG.getTargetExternalSymbol("__tls_get_addr", getPointerTy()),
1690 std::move(Args), 0);
1691
1692 return LowerCallTo(CLI);
1693}
1694
Roman Divackye3f15c982012-06-04 17:36:38 +00001695SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1696 SelectionDAG &DAG) const {
1697
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001698 // FIXME: TLS addresses currently use medium model code sequences,
1699 // which is the most useful form. Eventually support for small and
1700 // large models could be added if users need it, at the cost of
1701 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001702 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001703 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001704 const GlobalValue *GV = GA->getGlobal();
1705 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001706 bool is64bit = Subtarget.isPPC64();
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001707 const Module *M = DAG.getMachineFunction().getFunction()->getParent();
1708 PICLevel::Level picLevel = M->getPICLevel();
Roman Divackye3f15c982012-06-04 17:36:38 +00001709
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001710 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001711
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001712 if (Model == TLSModel::LocalExec) {
1713 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001714 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001715 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001716 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001717 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1718 is64bit ? MVT::i64 : MVT::i32);
1719 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1720 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1721 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001722
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001723 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001724 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001725 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1726 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001727 SDValue GOTPtr;
1728 if (is64bit) {
1729 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1730 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1731 PtrVT, GOTReg, TGA);
1732 } else
1733 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001734 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001735 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001736 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001737 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001738
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001739 if (Model == TLSModel::GeneralDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001740 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1741 PPCII::MO_TLSGD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001742 SDValue GOTPtr;
1743 if (is64bit) {
1744 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1745 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1746 GOTReg, TGA);
1747 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001748 if (picLevel == PICLevel::Small)
1749 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1750 else
1751 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001752 }
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001753 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001754 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001755 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1756 return CallResult.first;
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001757 }
1758
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001759 if (Model == TLSModel::LocalDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001760 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1761 PPCII::MO_TLSLD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001762 SDValue GOTPtr;
1763 if (is64bit) {
1764 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1765 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1766 GOTReg, TGA);
1767 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001768 if (picLevel == PICLevel::Small)
1769 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1770 else
1771 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001772 }
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001773 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001774 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001775 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1776 SDValue TLSAddr = CallResult.first;
1777 SDValue Chain = CallResult.second;
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001778 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001779 Chain, TLSAddr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001780 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1781 }
1782
1783 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001784}
1785
Chris Lattneredb9d842010-11-15 02:46:57 +00001786SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1787 SelectionDAG &DAG) const {
1788 EVT PtrVT = Op.getValueType();
1789 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001790 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001791 const GlobalValue *GV = GSDN->getGlobal();
1792
Chris Lattneredb9d842010-11-15 02:46:57 +00001793 // 64-bit SVR4 ABI code is always position-independent.
1794 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001795 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001796 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1797 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1798 DAG.getRegister(PPC::X2, MVT::i64));
1799 }
1800
Chris Lattnerdd6df842010-11-15 03:13:19 +00001801 unsigned MOHiFlag, MOLoFlag;
1802 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001803
Hal Finkel3ee2af72014-07-18 23:29:49 +00001804 if (isPIC && Subtarget.isSVR4ABI()) {
1805 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1806 GSDN->getOffset(),
1807 PPCII::MO_PIC_FLAG);
1808 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1809 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1810 }
1811
Chris Lattnerdd6df842010-11-15 03:13:19 +00001812 SDValue GAHi =
1813 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1814 SDValue GALo =
1815 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001816
Chris Lattnerdd6df842010-11-15 03:13:19 +00001817 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001818
Chris Lattnerdd6df842010-11-15 03:13:19 +00001819 // If the global reference is actually to a non-lazy-pointer, we have to do an
1820 // extra load to get the address of the global.
1821 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1822 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001823 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001824 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001825}
1826
Dan Gohman21cea8a2010-04-17 15:26:15 +00001827SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001828 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001829 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001830
Hal Finkel777c9dd2014-03-29 16:04:40 +00001831 if (Op.getValueType() == MVT::v2i64) {
1832 // When the operands themselves are v2i64 values, we need to do something
1833 // special because VSX has no underlying comparison operations for these.
1834 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1835 // Equality can be handled by casting to the legal type for Altivec
1836 // comparisons, everything else needs to be expanded.
1837 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1838 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1839 DAG.getSetCC(dl, MVT::v4i32,
1840 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1841 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1842 CC));
1843 }
1844
1845 return SDValue();
1846 }
1847
1848 // We handle most of these in the usual way.
1849 return Op;
1850 }
1851
Chris Lattner4211ca92006-04-14 06:01:58 +00001852 // If we're comparing for equality to zero, expose the fact that this is
1853 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1854 // fold the new nodes.
1855 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1856 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001857 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001858 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001859 if (VT.bitsLT(MVT::i32)) {
1860 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001861 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001862 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001863 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001864 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1865 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001866 DAG.getConstant(Log2b, MVT::i32));
1867 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001868 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001869 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001870 // optimized. FIXME: revisit this when we can custom lower all setcc
1871 // optimizations.
1872 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001873 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001874 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001875
Chris Lattner4211ca92006-04-14 06:01:58 +00001876 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001877 // by xor'ing the rhs with the lhs, which is faster than setting a
1878 // condition register, reading it back out, and masking the correct bit. The
1879 // normal approach here uses sub to do this instead of xor. Using xor exposes
1880 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001881 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001882 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001883 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001884 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001885 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001886 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001887 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001888 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001889}
1890
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001891SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001892 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001893 SDNode *Node = Op.getNode();
1894 EVT VT = Node->getValueType(0);
1895 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1896 SDValue InChain = Node->getOperand(0);
1897 SDValue VAListPtr = Node->getOperand(1);
1898 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001899 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001900
Roman Divacky4394e682011-06-28 15:30:42 +00001901 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1902
1903 // gpr_index
1904 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1905 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001906 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001907 InChain = GprIndex.getValue(1);
1908
1909 if (VT == MVT::i64) {
1910 // Check if GprIndex is even
1911 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1912 DAG.getConstant(1, MVT::i32));
1913 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1914 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1915 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1916 DAG.getConstant(1, MVT::i32));
1917 // Align GprIndex to be even if it isn't
1918 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1919 GprIndex);
1920 }
1921
1922 // fpr index is 1 byte after gpr
1923 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1924 DAG.getConstant(1, MVT::i32));
1925
1926 // fpr
1927 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1928 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001929 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001930 InChain = FprIndex.getValue(1);
1931
1932 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1933 DAG.getConstant(8, MVT::i32));
1934
1935 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1936 DAG.getConstant(4, MVT::i32));
1937
1938 // areas
1939 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001940 MachinePointerInfo(), false, false,
1941 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001942 InChain = OverflowArea.getValue(1);
1943
1944 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001945 MachinePointerInfo(), false, false,
1946 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001947 InChain = RegSaveArea.getValue(1);
1948
1949 // select overflow_area if index > 8
1950 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1951 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1952
Roman Divacky4394e682011-06-28 15:30:42 +00001953 // adjustment constant gpr_index * 4/8
1954 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1955 VT.isInteger() ? GprIndex : FprIndex,
1956 DAG.getConstant(VT.isInteger() ? 4 : 8,
1957 MVT::i32));
1958
1959 // OurReg = RegSaveArea + RegConstant
1960 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1961 RegConstant);
1962
1963 // Floating types are 32 bytes into RegSaveArea
1964 if (VT.isFloatingPoint())
1965 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1966 DAG.getConstant(32, MVT::i32));
1967
1968 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1969 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1970 VT.isInteger() ? GprIndex : FprIndex,
1971 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1972 MVT::i32));
1973
1974 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1975 VT.isInteger() ? VAListPtr : FprPtr,
1976 MachinePointerInfo(SV),
1977 MVT::i8, false, false, 0);
1978
1979 // determine if we should load from reg_save_area or overflow_area
1980 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1981
1982 // increase overflow_area by 4/8 if gpr/fpr > 8
1983 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1984 DAG.getConstant(VT.isInteger() ? 4 : 8,
1985 MVT::i32));
1986
1987 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1988 OverflowAreaPlusN);
1989
1990 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1991 OverflowAreaPtr,
1992 MachinePointerInfo(),
1993 MVT::i32, false, false, 0);
1994
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001995 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001996 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001997}
1998
Roman Divackyc3825df2013-07-25 21:36:47 +00001999SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
2000 const PPCSubtarget &Subtarget) const {
2001 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
2002
2003 // We have to copy the entire va_list struct:
2004 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
2005 return DAG.getMemcpy(Op.getOperand(0), Op,
2006 Op.getOperand(1), Op.getOperand(2),
2007 DAG.getConstant(12, MVT::i32), 8, false, true,
2008 MachinePointerInfo(), MachinePointerInfo());
2009}
2010
Duncan Sandsa0984362011-09-06 13:37:06 +00002011SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
2012 SelectionDAG &DAG) const {
2013 return Op.getOperand(0);
2014}
2015
2016SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
2017 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00002018 SDValue Chain = Op.getOperand(0);
2019 SDValue Trmp = Op.getOperand(1); // trampoline
2020 SDValue FPtr = Op.getOperand(2); // nested function
2021 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00002022 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00002023
Owen Anderson53aa7a92009-08-10 22:56:29 +00002024 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002025 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00002026 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00002027 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00002028 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002029
Scott Michelcf0da6c2009-02-17 22:15:04 +00002030 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002031 TargetLowering::ArgListEntry Entry;
2032
2033 Entry.Ty = IntPtrTy;
2034 Entry.Node = Trmp; Args.push_back(Entry);
2035
2036 // TrampSize == (isPPC64 ? 48 : 40);
2037 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00002038 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002039 Args.push_back(Entry);
2040
2041 Entry.Node = FPtr; Args.push_back(Entry);
2042 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002043
Bill Wendling95e1af22008-09-17 00:30:57 +00002044 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002045 TargetLowering::CallLoweringInfo CLI(DAG);
2046 CLI.setDebugLoc(dl).setChain(Chain)
2047 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002048 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2049 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002050
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002051 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002052 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002053}
2054
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002055SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002056 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002057 MachineFunction &MF = DAG.getMachineFunction();
2058 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2059
Andrew Trickef9de2a2013-05-25 02:42:55 +00002060 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002061
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002062 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002063 // vastart just stores the address of the VarArgsFrameIndex slot into the
2064 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002065 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002066 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002067 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002068 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2069 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002070 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002071 }
2072
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002073 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002074 // We suppose the given va_list is already allocated.
2075 //
2076 // typedef struct {
2077 // char gpr; /* index into the array of 8 GPRs
2078 // * stored in the register save area
2079 // * gpr=0 corresponds to r3,
2080 // * gpr=1 to r4, etc.
2081 // */
2082 // char fpr; /* index into the array of 8 FPRs
2083 // * stored in the register save area
2084 // * fpr=0 corresponds to f1,
2085 // * fpr=1 to f2, etc.
2086 // */
2087 // char *overflow_arg_area;
2088 // /* location on stack that holds
2089 // * the next overflow argument
2090 // */
2091 // char *reg_save_area;
2092 // /* where r3:r10 and f1:f8 (if saved)
2093 // * are stored
2094 // */
2095 // } va_list[1];
2096
2097
Dan Gohman31ae5862010-04-17 14:41:14 +00002098 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2099 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002100
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002101
Owen Anderson53aa7a92009-08-10 22:56:29 +00002102 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002103
Dan Gohman31ae5862010-04-17 14:41:14 +00002104 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2105 PtrVT);
2106 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2107 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002108
Duncan Sands13237ac2008-06-06 12:08:01 +00002109 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002110 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002111
Duncan Sands13237ac2008-06-06 12:08:01 +00002112 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002113 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002114
2115 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002116 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002117
Dan Gohman2d489b52008-02-06 22:27:42 +00002118 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002119
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002120 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002121 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002122 Op.getOperand(1),
2123 MachinePointerInfo(SV),
2124 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002125 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002126 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002127 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002128
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002129 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002130 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002131 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2132 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002133 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002134 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002135 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002136
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002137 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002138 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002139 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2140 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002141 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002142 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002143 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002144
2145 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002146 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2147 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002148 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002149
Chris Lattner4211ca92006-04-14 06:01:58 +00002150}
2151
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002152#include "PPCGenCallingConv.inc"
2153
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002154// Function whose sole purpose is to kill compiler warnings
2155// stemming from unused functions included from PPCGenCallingConv.inc.
2156CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002157 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002158}
2159
Bill Schmidt230b4512013-06-12 16:39:22 +00002160bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2161 CCValAssign::LocInfo &LocInfo,
2162 ISD::ArgFlagsTy &ArgFlags,
2163 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002164 return true;
2165}
2166
Bill Schmidt230b4512013-06-12 16:39:22 +00002167bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2168 MVT &LocVT,
2169 CCValAssign::LocInfo &LocInfo,
2170 ISD::ArgFlagsTy &ArgFlags,
2171 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002172 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002173 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2174 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2175 };
2176 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002177
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002178 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2179
2180 // Skip one register if the first unallocated register has an even register
2181 // number and there are still argument registers available which have not been
2182 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2183 // need to skip a register if RegNum is odd.
2184 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2185 State.AllocateReg(ArgRegs[RegNum]);
2186 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002187
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002188 // Always return false here, as this function only makes sure that the first
2189 // unallocated register has an odd register number and does not actually
2190 // allocate a register for the current argument.
2191 return false;
2192}
2193
Bill Schmidt230b4512013-06-12 16:39:22 +00002194bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2195 MVT &LocVT,
2196 CCValAssign::LocInfo &LocInfo,
2197 ISD::ArgFlagsTy &ArgFlags,
2198 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002199 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002200 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2201 PPC::F8
2202 };
2203
2204 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002205
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002206 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2207
2208 // If there is only one Floating-point register left we need to put both f64
2209 // values of a split ppc_fp128 value on the stack.
2210 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2211 State.AllocateReg(ArgRegs[RegNum]);
2212 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002213
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002214 // Always return false here, as this function only makes sure that the two f64
2215 // values a ppc_fp128 value is split into are both passed in registers or both
2216 // passed on the stack and does not actually allocate a register for the
2217 // current argument.
2218 return false;
2219}
2220
Chris Lattner43df5b32007-02-25 05:34:32 +00002221/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002222/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002223static const MCPhysReg *GetFPR() {
2224 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002225 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002226 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002227 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002228
Chris Lattner43df5b32007-02-25 05:34:32 +00002229 return FPR;
2230}
2231
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002232/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2233/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002234static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002235 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002236 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002237 if (Flags.isByVal())
2238 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002239
2240 // Round up to multiples of the pointer size, except for array members,
2241 // which are always packed.
2242 if (!Flags.isInConsecutiveRegs())
2243 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002244
2245 return ArgSize;
2246}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002247
2248/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2249/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002250static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2251 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002252 unsigned PtrByteSize) {
2253 unsigned Align = PtrByteSize;
2254
2255 // Altivec parameters are padded to a 16 byte boundary.
2256 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2257 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2258 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2259 Align = 16;
2260
2261 // ByVal parameters are aligned as requested.
2262 if (Flags.isByVal()) {
2263 unsigned BVAlign = Flags.getByValAlign();
2264 if (BVAlign > PtrByteSize) {
2265 if (BVAlign % PtrByteSize != 0)
2266 llvm_unreachable(
2267 "ByVal alignment is not a multiple of the pointer size");
2268
2269 Align = BVAlign;
2270 }
2271 }
2272
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002273 // Array members are always packed to their original alignment.
2274 if (Flags.isInConsecutiveRegs()) {
2275 // If the array member was split into multiple registers, the first
2276 // needs to be aligned to the size of the full type. (Except for
2277 // ppcf128, which is only aligned as its f64 components.)
2278 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2279 Align = OrigVT.getStoreSize();
2280 else
2281 Align = ArgVT.getStoreSize();
2282 }
2283
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002284 return Align;
2285}
2286
Ulrich Weigand8658f172014-07-20 23:43:15 +00002287/// CalculateStackSlotUsed - Return whether this argument will use its
2288/// stack slot (instead of being passed in registers). ArgOffset,
2289/// AvailableFPRs, and AvailableVRs must hold the current argument
2290/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002291static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2292 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002293 unsigned PtrByteSize,
2294 unsigned LinkageSize,
2295 unsigned ParamAreaSize,
2296 unsigned &ArgOffset,
2297 unsigned &AvailableFPRs,
2298 unsigned &AvailableVRs) {
2299 bool UseMemory = false;
2300
2301 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002302 unsigned Align =
2303 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002304 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2305 // If there's no space left in the argument save area, we must
2306 // use memory (this check also catches zero-sized arguments).
2307 if (ArgOffset >= LinkageSize + ParamAreaSize)
2308 UseMemory = true;
2309
2310 // Allocate argument on the stack.
2311 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002312 if (Flags.isInConsecutiveRegsLast())
2313 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002314 // If we overran the argument save area, we must use memory
2315 // (this check catches arguments passed partially in memory)
2316 if (ArgOffset > LinkageSize + ParamAreaSize)
2317 UseMemory = true;
2318
2319 // However, if the argument is actually passed in an FPR or a VR,
2320 // we don't use memory after all.
2321 if (!Flags.isByVal()) {
2322 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2323 if (AvailableFPRs > 0) {
2324 --AvailableFPRs;
2325 return false;
2326 }
2327 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2328 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2329 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2330 if (AvailableVRs > 0) {
2331 --AvailableVRs;
2332 return false;
2333 }
2334 }
2335
2336 return UseMemory;
2337}
2338
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002339/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2340/// ensure minimum alignment required for target.
2341static unsigned EnsureStackAlignment(const TargetMachine &Target,
2342 unsigned NumBytes) {
Eric Christopherd9134482014-08-04 21:25:23 +00002343 unsigned TargetAlign =
2344 Target.getSubtargetImpl()->getFrameLowering()->getStackAlignment();
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002345 unsigned AlignMask = TargetAlign - 1;
2346 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2347 return NumBytes;
2348}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002349
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002350SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002351PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002352 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002353 const SmallVectorImpl<ISD::InputArg>
2354 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002355 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002356 SmallVectorImpl<SDValue> &InVals)
2357 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002358 if (Subtarget.isSVR4ABI()) {
2359 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002360 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2361 dl, DAG, InVals);
2362 else
2363 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2364 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002365 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002366 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2367 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002368 }
2369}
2370
2371SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002372PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002373 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002374 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002375 const SmallVectorImpl<ISD::InputArg>
2376 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002377 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002378 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002379
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002380 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002381 // +-----------------------------------+
2382 // +--> | Back chain |
2383 // | +-----------------------------------+
2384 // | | Floating-point register save area |
2385 // | +-----------------------------------+
2386 // | | General register save area |
2387 // | +-----------------------------------+
2388 // | | CR save word |
2389 // | +-----------------------------------+
2390 // | | VRSAVE save word |
2391 // | +-----------------------------------+
2392 // | | Alignment padding |
2393 // | +-----------------------------------+
2394 // | | Vector register save area |
2395 // | +-----------------------------------+
2396 // | | Local variable space |
2397 // | +-----------------------------------+
2398 // | | Parameter list area |
2399 // | +-----------------------------------+
2400 // | | LR save word |
2401 // | +-----------------------------------+
2402 // SP--> +--- | Back chain |
2403 // +-----------------------------------+
2404 //
2405 // Specifications:
2406 // System V Application Binary Interface PowerPC Processor Supplement
2407 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002408
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002409 MachineFunction &MF = DAG.getMachineFunction();
2410 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002411 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002412
Owen Anderson53aa7a92009-08-10 22:56:29 +00002413 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002414 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002415 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2416 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002417 unsigned PtrByteSize = 4;
2418
2419 // Assign locations to all of the incoming arguments.
2420 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002421 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
2422 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002423
2424 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002425 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002426 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002427
Bill Schmidtef17c142013-02-06 17:33:58 +00002428 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002429
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002430 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2431 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002432
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002433 // Arguments stored in registers.
2434 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002435 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002436 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002437
Owen Anderson9f944592009-08-11 20:47:22 +00002438 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002439 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002440 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002441 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002442 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002443 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002444 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002445 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002446 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002447 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002448 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002449 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002450 RC = &PPC::VSFRCRegClass;
2451 else
2452 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002453 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002454 case MVT::v16i8:
2455 case MVT::v8i16:
2456 case MVT::v4i32:
2457 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002458 RC = &PPC::VRRCRegClass;
2459 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002460 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002461 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002462 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002463 break;
2464 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002465
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002466 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002467 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002468 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2469 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2470
2471 if (ValVT == MVT::i1)
2472 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002473
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002474 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002475 } else {
2476 // Argument stored in memory.
2477 assert(VA.isMemLoc());
2478
Hal Finkel940ab932014-02-28 00:27:01 +00002479 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002480 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002481 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002482
2483 // Create load nodes to retrieve arguments from the stack.
2484 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002485 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2486 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002487 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002488 }
2489 }
2490
2491 // Assign locations to all of the incoming aggregate by value arguments.
2492 // Aggregates passed by value are stored in the local variable space of the
2493 // caller's stack frame, right above the parameter list area.
2494 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002495 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00002496 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002497
2498 // Reserve stack space for the allocations in CCInfo.
2499 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2500
Bill Schmidtef17c142013-02-06 17:33:58 +00002501 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002502
2503 // Area that is at least reserved in the caller of this function.
2504 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002505 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002506
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002507 // Set the size that is at least reserved in caller of this function. Tail
2508 // call optimized function's reserved stack space needs to be aligned so that
2509 // taking the difference between two stack areas will result in an aligned
2510 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002511 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2512 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002513
2514 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002515
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002516 // If the function takes variable number of arguments, make a frame index for
2517 // the start of the first vararg value... for expansion of llvm.va_start.
2518 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002519 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002520 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2521 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2522 };
2523 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2524
Craig Topper840beec2014-04-04 05:16:06 +00002525 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002526 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2527 PPC::F8
2528 };
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +00002529 unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2530 if (DisablePPCFloatInVariadic)
2531 NumFPArgRegs = 0;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002532
Dan Gohman31ae5862010-04-17 14:41:14 +00002533 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2534 NumGPArgRegs));
2535 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2536 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002537
2538 // Make room for NumGPArgRegs and NumFPArgRegs.
2539 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Craig Topper7ff15922014-09-10 04:51:36 +00002540 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002541
Dan Gohman31ae5862010-04-17 14:41:14 +00002542 FuncInfo->setVarArgsStackOffset(
2543 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002544 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002545
Dan Gohman31ae5862010-04-17 14:41:14 +00002546 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2547 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002548
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002549 // The fixed integer arguments of a variadic function are stored to the
2550 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2551 // the result of va_next.
2552 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2553 // Get an existing live-in vreg, or add a new one.
2554 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2555 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002556 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002557
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002558 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002559 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2560 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002561 MemOps.push_back(Store);
2562 // Increment the address by four for the next argument to store
2563 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2564 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2565 }
2566
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002567 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2568 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002569 // The double arguments are stored to the VarArgsFrameIndex
2570 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002571 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2572 // Get an existing live-in vreg, or add a new one.
2573 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2574 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002575 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002576
Owen Anderson9f944592009-08-11 20:47:22 +00002577 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002578 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2579 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002580 MemOps.push_back(Store);
2581 // Increment the address by eight for the next argument to store
Craig Topper7ff15922014-09-10 04:51:36 +00002582 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002583 PtrVT);
2584 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2585 }
2586 }
2587
2588 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002589 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002590
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002591 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002592}
2593
Bill Schmidt57d6de52012-10-23 15:51:16 +00002594// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2595// value to MVT::i64 and then truncate to the correct register size.
2596SDValue
2597PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2598 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002599 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002600 if (Flags.isSExt())
2601 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2602 DAG.getValueType(ObjectVT));
2603 else if (Flags.isZExt())
2604 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2605 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002606
Hal Finkel940ab932014-02-28 00:27:01 +00002607 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002608}
2609
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002610SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002611PPCTargetLowering::LowerFormalArguments_64SVR4(
2612 SDValue Chain,
2613 CallingConv::ID CallConv, bool isVarArg,
2614 const SmallVectorImpl<ISD::InputArg>
2615 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002616 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002617 SmallVectorImpl<SDValue> &InVals) const {
2618 // TODO: add description of PPC stack frame format, or at least some docs.
2619 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002620 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002621 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002622 MachineFunction &MF = DAG.getMachineFunction();
2623 MachineFrameInfo *MFI = MF.getFrameInfo();
2624 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2625
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002626 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
2627 "fastcc not supported on varargs functions");
2628
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002629 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2630 // Potential tail calls could cause overwriting of argument stack slots.
2631 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2632 (CallConv == CallingConv::Fast));
2633 unsigned PtrByteSize = 8;
2634
Ulrich Weigand8658f172014-07-20 23:43:15 +00002635 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2636 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002637
Craig Topper840beec2014-04-04 05:16:06 +00002638 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002639 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2640 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2641 };
2642
Craig Topper840beec2014-04-04 05:16:06 +00002643 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002644
Craig Topper840beec2014-04-04 05:16:06 +00002645 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002646 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2647 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2648 };
Craig Topper840beec2014-04-04 05:16:06 +00002649 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002650 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2651 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2652 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002653
2654 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2655 const unsigned Num_FPR_Regs = 13;
2656 const unsigned Num_VR_Regs = array_lengthof(VR);
2657
Ulrich Weigand8658f172014-07-20 23:43:15 +00002658 // Do a first pass over the arguments to determine whether the ABI
2659 // guarantees that our caller has allocated the parameter save area
2660 // on its stack frame. In the ELFv1 ABI, this is always the case;
2661 // in the ELFv2 ABI, it is true if this is a vararg function or if
2662 // any parameter is located in a stack slot.
2663
2664 bool HasParameterArea = !isELFv2ABI || isVarArg;
2665 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2666 unsigned NumBytes = LinkageSize;
2667 unsigned AvailableFPRs = Num_FPR_Regs;
2668 unsigned AvailableVRs = Num_VR_Regs;
2669 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002670 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002671 PtrByteSize, LinkageSize, ParamAreaSize,
2672 NumBytes, AvailableFPRs, AvailableVRs))
2673 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002674
2675 // Add DAG nodes to load the arguments or copy them out of registers. On
2676 // entry to a function on PPC, the arguments start after the linkage area,
2677 // although the first ones are often in registers.
2678
Ulrich Weigand8658f172014-07-20 23:43:15 +00002679 unsigned ArgOffset = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002680 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002681 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002682 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002683 unsigned CurArgIdx = 0;
2684 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002685 SDValue ArgVal;
2686 bool needsLoad = false;
2687 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002688 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002689 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002690 unsigned ArgSize = ObjSize;
2691 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002692 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2693 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002694
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002695 // We re-align the argument offset for each argument, except when using the
2696 // fast calling convention, when we need to make sure we do that only when
2697 // we'll actually use a stack slot.
2698 unsigned CurArgOffset, Align;
2699 auto ComputeArgOffset = [&]() {
2700 /* Respect alignment of argument on the stack. */
2701 Align = CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
2702 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2703 CurArgOffset = ArgOffset;
2704 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002705
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002706 if (CallConv != CallingConv::Fast) {
2707 ComputeArgOffset();
2708
2709 /* Compute GPR index associated with argument offset. */
2710 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2711 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
2712 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002713
2714 // FIXME the codegen can be much improved in some cases.
2715 // We do not have to keep everything in memory.
2716 if (Flags.isByVal()) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002717 if (CallConv == CallingConv::Fast)
2718 ComputeArgOffset();
2719
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002720 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2721 ObjSize = Flags.getByValSize();
2722 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002723 // Empty aggregate parameters do not take up registers. Examples:
2724 // struct { } a;
2725 // union { } b;
2726 // int c[0];
2727 // etc. However, we have to provide a place-holder in InVals, so
2728 // pretend we have an 8-byte item at the current address for that
2729 // purpose.
2730 if (!ObjSize) {
2731 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2732 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2733 InVals.push_back(FIN);
2734 continue;
2735 }
Hal Finkel262a2242013-09-12 23:20:06 +00002736
Ulrich Weigand24195972014-07-20 22:36:52 +00002737 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002738 // by the argument. If the argument is (fully or partially) on
2739 // the stack, or if the argument is fully in registers but the
2740 // caller has allocated the parameter save anyway, we can refer
2741 // directly to the caller's stack frame. Otherwise, create a
2742 // local copy in our own frame.
2743 int FI;
2744 if (HasParameterArea ||
2745 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Hal Finkel41a55ad2014-08-16 00:17:05 +00002746 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002747 else
2748 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002749 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002750
Ulrich Weigand24195972014-07-20 22:36:52 +00002751 // Handle aggregates smaller than 8 bytes.
2752 if (ObjSize < PtrByteSize) {
2753 // The value of the object is its address, which differs from the
2754 // address of the enclosing doubleword on big-endian systems.
2755 SDValue Arg = FIN;
2756 if (!isLittleEndian) {
2757 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2758 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2759 }
2760 InVals.push_back(Arg);
2761
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002762 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002763 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002764 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002765 SDValue Store;
2766
2767 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2768 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2769 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002770 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002771 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002772 ObjType, false, false, 0);
2773 } else {
2774 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2775 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002776 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002777 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002778 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002779 false, false, 0);
2780 }
2781
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002782 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002783 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002784 // Whether we copied from a register or not, advance the offset
2785 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002786 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002787 continue;
2788 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002789
Ulrich Weigand24195972014-07-20 22:36:52 +00002790 // The value of the object is its address, which is the address of
2791 // its first stack doubleword.
2792 InVals.push_back(FIN);
2793
2794 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002795 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002796 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002797 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002798
2799 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2800 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2801 SDValue Addr = FIN;
2802 if (j) {
2803 SDValue Off = DAG.getConstant(j, PtrVT);
2804 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002805 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002806 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2807 MachinePointerInfo(FuncArg, j),
2808 false, false, 0);
2809 MemOps.push_back(Store);
2810 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002811 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002812 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002813 continue;
2814 }
2815
2816 switch (ObjectVT.getSimpleVT().SimpleTy) {
2817 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002818 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002819 case MVT::i32:
2820 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002821 // These can be scalar arguments or elements of an integer array type
2822 // passed directly. Clang may use those instead of "byval" aggregate
2823 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002824 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002825 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002826 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2827
Hal Finkel940ab932014-02-28 00:27:01 +00002828 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002829 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2830 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002831 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002832 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002833 if (CallConv == CallingConv::Fast)
2834 ComputeArgOffset();
2835
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002836 needsLoad = true;
2837 ArgSize = PtrByteSize;
2838 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002839 if (CallConv != CallingConv::Fast || needsLoad)
2840 ArgOffset += 8;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002841 break;
2842
2843 case MVT::f32:
2844 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002845 // These can be scalar arguments or elements of a float array type
2846 // passed directly. The latter are used to implement ELFv2 homogenous
2847 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002848 if (FPR_idx != Num_FPR_Regs) {
2849 unsigned VReg;
2850
2851 if (ObjectVT == MVT::f32)
2852 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2853 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002854 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002855 &PPC::VSFRCRegClass :
2856 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002857
2858 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2859 ++FPR_idx;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002860 } else if (GPR_idx != Num_GPR_Regs && CallConv != CallingConv::Fast) {
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002861 // This can only ever happen in the presence of f32 array types,
2862 // since otherwise we never run out of FPRs before running out
2863 // of GPRs.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002864 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002865 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2866
2867 if (ObjectVT == MVT::f32) {
2868 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2869 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2870 DAG.getConstant(32, MVT::i32));
2871 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2872 }
2873
2874 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002875 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002876 if (CallConv == CallingConv::Fast)
2877 ComputeArgOffset();
2878
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002879 needsLoad = true;
2880 }
2881
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002882 // When passing an array of floats, the array occupies consecutive
2883 // space in the argument area; only round up to the next doubleword
2884 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002885 if (CallConv != CallingConv::Fast || needsLoad) {
2886 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2887 ArgOffset += ArgSize;
2888 if (Flags.isInConsecutiveRegsLast())
2889 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2890 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002891 break;
2892 case MVT::v4f32:
2893 case MVT::v4i32:
2894 case MVT::v8i16:
2895 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002896 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002897 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002898 // These can be scalar arguments or elements of a vector array type
2899 // passed directly. The latter are used to implement ELFv2 homogenous
2900 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002901 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002902 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2903 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2904 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002905 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002906 ++VR_idx;
2907 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002908 if (CallConv == CallingConv::Fast)
2909 ComputeArgOffset();
2910
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002911 needsLoad = true;
2912 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00002913 if (CallConv != CallingConv::Fast || needsLoad)
2914 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002915 break;
2916 }
2917
2918 // We need to load the argument to a virtual register if we determined
2919 // above that we ran out of physical registers of the appropriate type.
2920 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002921 if (ObjSize < ArgSize && !isLittleEndian)
2922 CurArgOffset += ArgSize - ObjSize;
2923 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002924 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2925 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2926 false, false, false, 0);
2927 }
2928
2929 InVals.push_back(ArgVal);
2930 }
2931
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002932 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002933 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002934 if (HasParameterArea)
2935 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2936 else
2937 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002938
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002939 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002940 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002941 // taking the difference between two stack areas will result in an aligned
2942 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002943 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2944 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002945
2946 // If the function takes variable number of arguments, make a frame index for
2947 // the start of the first vararg value... for expansion of llvm.va_start.
2948 if (isVarArg) {
2949 int Depth = ArgOffset;
2950
2951 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002952 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002953 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2954
2955 // If this function is vararg, store any remaining integer argument regs
2956 // to their spots on the stack so that they may be loaded by deferencing the
2957 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002958 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2959 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002960 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2961 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2962 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2963 MachinePointerInfo(), false, false, 0);
2964 MemOps.push_back(Store);
2965 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002966 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002967 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2968 }
2969 }
2970
2971 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002972 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002973
2974 return Chain;
2975}
2976
2977SDValue
2978PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002979 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002980 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002981 const SmallVectorImpl<ISD::InputArg>
2982 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002983 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002984 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002985 // TODO: add description of PPC stack frame format, or at least some docs.
2986 //
2987 MachineFunction &MF = DAG.getMachineFunction();
2988 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002989 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002990
Owen Anderson53aa7a92009-08-10 22:56:29 +00002991 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002992 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002993 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002994 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2995 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002996 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002997
Ulrich Weigand8658f172014-07-20 23:43:15 +00002998 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
2999 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003000 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003001 // Area that is at least reserved in caller of this function.
3002 unsigned MinReservedArea = ArgOffset;
3003
Craig Topper840beec2014-04-04 05:16:06 +00003004 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003005 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3006 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3007 };
Craig Topper840beec2014-04-04 05:16:06 +00003008 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00003009 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3010 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3011 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00003012
Craig Topper840beec2014-04-04 05:16:06 +00003013 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003014
Craig Topper840beec2014-04-04 05:16:06 +00003015 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003016 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3017 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3018 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00003019
Owen Andersone2f23a32007-09-07 04:06:50 +00003020 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003021 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00003022 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00003023
3024 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003025
Craig Topper840beec2014-04-04 05:16:06 +00003026 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003027
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003028 // In 32-bit non-varargs functions, the stack space for vectors is after the
3029 // stack space for non-vectors. We do not use this space unless we have
3030 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00003031 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003032 // that out...for the pathological case, compute VecArgOffset as the
3033 // start of the vector parameter area. Computing VecArgOffset is the
3034 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003035 unsigned VecArgOffset = ArgOffset;
3036 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003037 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003038 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003039 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003040 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003041
Duncan Sandsd97eea32008-03-21 09:14:45 +00003042 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003043 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00003044 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003045 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003046 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3047 VecArgOffset += ArgSize;
3048 continue;
3049 }
3050
Owen Anderson9f944592009-08-11 20:47:22 +00003051 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003052 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003053 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003054 case MVT::i32:
3055 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003056 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003057 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003058 case MVT::i64: // PPC64
3059 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003060 // FIXME: We are guaranteed to be !isPPC64 at this point.
3061 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003062 VecArgOffset += 8;
3063 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003064 case MVT::v4f32:
3065 case MVT::v4i32:
3066 case MVT::v8i16:
3067 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003068 // Nothing to do, we're only looking at Nonvector args here.
3069 break;
3070 }
3071 }
3072 }
3073 // We've found where the vector parameter area in memory is. Skip the
3074 // first 12 parameters; these don't use that memory.
3075 VecArgOffset = ((VecArgOffset+15)/16)*16;
3076 VecArgOffset += 12*16;
3077
Chris Lattner4302e8f2006-05-16 18:18:50 +00003078 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003079 // entry to a function on PPC, the arguments start after the linkage area,
3080 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003081
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003082 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003083 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003084 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003085 unsigned CurArgIdx = 0;
3086 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003087 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003088 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003089 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003090 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003091 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003092 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003093 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
3094 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003095
Chris Lattner318f0d22006-05-16 18:51:52 +00003096 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003097
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003098 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003099 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3100 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003101 if (isVarArg || isPPC64) {
3102 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003103 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003104 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003105 PtrByteSize);
3106 } else nAltivecParamsAtEnd++;
3107 } else
3108 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003109 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003110 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003111 PtrByteSize);
3112
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003113 // FIXME the codegen can be much improved in some cases.
3114 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003115 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003116 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003117 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003118 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003119 // Objects of size 1 and 2 are right justified, everything else is
3120 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003121 if (ObjSize==1 || ObjSize==2) {
3122 CurArgOffset = CurArgOffset + (4 - ObjSize);
3123 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003124 // The value of the object is its address.
Hal Finkel41a55ad2014-08-16 00:17:05 +00003125 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003126 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003127 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003128 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003129 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003130 unsigned VReg;
3131 if (isPPC64)
3132 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3133 else
3134 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003135 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003136 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003137 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003138 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003139 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003140 MemOps.push_back(Store);
3141 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003142 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003143
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003144 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003145
Dale Johannesen21a8f142008-03-08 01:41:42 +00003146 continue;
3147 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003148 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3149 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003150 // to memory. ArgOffset will be the address of the beginning
3151 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003152 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003153 unsigned VReg;
3154 if (isPPC64)
3155 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3156 else
3157 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003158 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003159 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003160 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003161 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003162 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003163 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003164 MemOps.push_back(Store);
3165 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003166 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003167 } else {
3168 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3169 break;
3170 }
3171 }
3172 continue;
3173 }
3174
Owen Anderson9f944592009-08-11 20:47:22 +00003175 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003176 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003177 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003178 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003179 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003180 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003181 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003182 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003183
3184 if (ObjectVT == MVT::i1)
3185 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3186
Bill Wendling968f32c2008-03-07 20:49:02 +00003187 ++GPR_idx;
3188 } else {
3189 needsLoad = true;
3190 ArgSize = PtrByteSize;
3191 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003192 // All int arguments reserve stack space in the Darwin ABI.
3193 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003194 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003195 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003196 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003197 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003198 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003199 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003200 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003201
Hal Finkel940ab932014-02-28 00:27:01 +00003202 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003203 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003204 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003205 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003206
Chris Lattnerec78cad2006-06-26 22:48:35 +00003207 ++GPR_idx;
3208 } else {
3209 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003210 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003211 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003212 // All int arguments reserve stack space in the Darwin ABI.
3213 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003214 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003215
Owen Anderson9f944592009-08-11 20:47:22 +00003216 case MVT::f32:
3217 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003218 // Every 4 bytes of argument space consumes one of the GPRs available for
3219 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003220 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003221 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003222 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003223 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003224 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003225 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003226 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003227
Owen Anderson9f944592009-08-11 20:47:22 +00003228 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003229 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003230 else
Devang Patelf3292b22011-02-21 23:21:26 +00003231 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003232
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003233 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003234 ++FPR_idx;
3235 } else {
3236 needsLoad = true;
3237 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003238
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003239 // All FP arguments reserve stack space in the Darwin ABI.
3240 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003241 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003242 case MVT::v4f32:
3243 case MVT::v4i32:
3244 case MVT::v8i16:
3245 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003246 // Note that vector arguments in registers don't reserve stack space,
3247 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003248 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003249 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003250 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003251 if (isVarArg) {
3252 while ((ArgOffset % 16) != 0) {
3253 ArgOffset += PtrByteSize;
3254 if (GPR_idx != Num_GPR_Regs)
3255 GPR_idx++;
3256 }
3257 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003258 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003259 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003260 ++VR_idx;
3261 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003262 if (!isVarArg && !isPPC64) {
3263 // Vectors go after all the nonvectors.
3264 CurArgOffset = VecArgOffset;
3265 VecArgOffset += 16;
3266 } else {
3267 // Vectors are aligned.
3268 ArgOffset = ((ArgOffset+15)/16)*16;
3269 CurArgOffset = ArgOffset;
3270 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003271 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003272 needsLoad = true;
3273 }
3274 break;
3275 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003276
Chris Lattner4302e8f2006-05-16 18:18:50 +00003277 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003278 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003279 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003280 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003281 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003282 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003283 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003284 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003285 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003286 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003287
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003288 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003289 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003290
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003291 // Allow for Altivec parameters at the end, if needed.
3292 if (nAltivecParamsAtEnd) {
3293 MinReservedArea = ((MinReservedArea+15)/16)*16;
3294 MinReservedArea += 16*nAltivecParamsAtEnd;
3295 }
3296
3297 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003298 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003299
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003300 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003301 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003302 // taking the difference between two stack areas will result in an aligned
3303 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003304 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3305 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003306
Chris Lattner4302e8f2006-05-16 18:18:50 +00003307 // If the function takes variable number of arguments, make a frame index for
3308 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003309 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003310 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003311
Dan Gohman31ae5862010-04-17 14:41:14 +00003312 FuncInfo->setVarArgsFrameIndex(
3313 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003314 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003315 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003316
Chris Lattner4302e8f2006-05-16 18:18:50 +00003317 // If this function is vararg, store any remaining integer argument regs
3318 // to their spots on the stack so that they may be loaded by deferencing the
3319 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003320 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003321 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003322
Chris Lattner2cca3852006-11-18 01:57:19 +00003323 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003324 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003325 else
Devang Patelf3292b22011-02-21 23:21:26 +00003326 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003327
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003328 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003329 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3330 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003331 MemOps.push_back(Store);
3332 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003333 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003334 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003335 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003336 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003337
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003338 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003339 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003340
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003341 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003342}
3343
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003344/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003345/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003346static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003347 unsigned ParamSize) {
3348
Dale Johannesen86dcae12009-11-24 01:09:07 +00003349 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003350
3351 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3352 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3353 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3354 // Remember only if the new adjustement is bigger.
3355 if (SPDiff < FI->getTailCallSPDelta())
3356 FI->setTailCallSPDelta(SPDiff);
3357
3358 return SPDiff;
3359}
3360
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003361/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3362/// for tail call optimization. Targets which want to do tail call
3363/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003364bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003365PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003366 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003367 bool isVarArg,
3368 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003369 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003370 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003371 return false;
3372
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003373 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003374 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003375 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003376
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003377 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003378 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003379 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3380 // Functions containing by val parameters are not supported.
3381 for (unsigned i = 0; i != Ins.size(); i++) {
3382 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3383 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003384 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003385
Alp Tokerf907b892013-12-05 05:44:44 +00003386 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003387 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3388 return true;
3389
3390 // At the moment we can only do local tail calls (in same module, hidden
3391 // or protected) if we are generating PIC.
3392 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3393 return G->getGlobal()->hasHiddenVisibility()
3394 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003395 }
3396
3397 return false;
3398}
3399
Chris Lattnereb755fc2006-05-17 19:00:46 +00003400/// isCallCompatibleAddress - Return the immediate to use if the specified
3401/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003402static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003403 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003404 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003405
Dan Gohmaneffb8942008-09-12 16:56:44 +00003406 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003407 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003408 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003409 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003410
Dan Gohmaneffb8942008-09-12 16:56:44 +00003411 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003412 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003413}
3414
Dan Gohmand78c4002008-05-13 00:00:25 +00003415namespace {
3416
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003417struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003418 SDValue Arg;
3419 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003420 int FrameIdx;
3421
3422 TailCallArgumentInfo() : FrameIdx(0) {}
3423};
3424
Dan Gohmand78c4002008-05-13 00:00:25 +00003425}
3426
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003427/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3428static void
3429StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003430 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003431 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3432 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003433 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003434 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003435 SDValue Arg = TailCallArgs[i].Arg;
3436 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003437 int FI = TailCallArgs[i].FrameIdx;
3438 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003439 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003440 MachinePointerInfo::getFixedStack(FI),
3441 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003442 }
3443}
3444
3445/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3446/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003447static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003448 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003449 SDValue Chain,
3450 SDValue OldRetAddr,
3451 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003452 int SPDiff,
3453 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003454 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003455 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003456 if (SPDiff) {
3457 // Calculate the new stack slot for the return address.
3458 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003459 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003460 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003461 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003462 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003463 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003464 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003465 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003466 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003467 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003468
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003469 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3470 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003471 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003472 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003473 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003474 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003475 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003476 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3477 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003478 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003479 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003480 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003481 }
3482 return Chain;
3483}
3484
3485/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3486/// the position of the argument.
3487static void
3488CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003489 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003490 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003491 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003492 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003493 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003494 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003495 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003496 TailCallArgumentInfo Info;
3497 Info.Arg = Arg;
3498 Info.FrameIdxOp = FIN;
3499 Info.FrameIdx = FI;
3500 TailCallArguments.push_back(Info);
3501}
3502
3503/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3504/// stack slot. Returns the chain as result and the loaded frame pointers in
3505/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003506SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003507 int SPDiff,
3508 SDValue Chain,
3509 SDValue &LROpOut,
3510 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003511 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003512 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003513 if (SPDiff) {
3514 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003515 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003516 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003517 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003518 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003519 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003520
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003521 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3522 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003523 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003524 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003525 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003526 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003527 Chain = SDValue(FPOpOut.getNode(), 1);
3528 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003529 }
3530 return Chain;
3531}
3532
Dale Johannesen85d41a12008-03-04 23:17:14 +00003533/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003534/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003535/// specified by the specific parameter attribute. The copy will be passed as
3536/// a byval function parameter.
3537/// Sometimes what we are copying is the end of a larger object, the part that
3538/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003539static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003540CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003541 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003542 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003543 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003544 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003545 false, false, MachinePointerInfo(),
3546 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003547}
Chris Lattner43df5b32007-02-25 05:34:32 +00003548
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003549/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3550/// tail calls.
3551static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003552LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3553 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003554 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003555 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3556 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003557 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003558 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003559 if (!isTailCall) {
3560 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003561 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003562 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003563 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003564 else
Owen Anderson9f944592009-08-11 20:47:22 +00003565 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003566 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003567 DAG.getConstant(ArgOffset, PtrVT));
3568 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003569 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3570 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003571 // Calculate and remember argument location.
3572 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3573 TailCallArguments);
3574}
3575
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003576static
3577void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003578 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003579 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003580 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003581 MachineFunction &MF = DAG.getMachineFunction();
3582
3583 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3584 // might overwrite each other in case of tail call optimization.
3585 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003586 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003587 InFlag = SDValue();
3588 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3589 MemOpChains2, dl);
3590 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003591 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003592
3593 // Store the return address to the appropriate stack slot.
3594 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3595 isPPC64, isDarwinABI, dl);
3596
3597 // Emit callseq_end just before tailcall node.
3598 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003599 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003600 InFlag = Chain.getValue(1);
3601}
3602
Hal Finkel87deb0b2015-01-12 04:34:47 +00003603// Is this global address that of a function that can be called by name? (as
3604// opposed to something that must hold a descriptor for an indirect call).
3605static bool isFunctionGlobalAddress(SDValue Callee) {
3606 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3607 if (Callee.getOpcode() == ISD::GlobalTLSAddress ||
3608 Callee.getOpcode() == ISD::TargetGlobalTLSAddress)
3609 return false;
3610
3611 return G->getGlobal()->getType()->getElementType()->isFunctionTy();
3612 }
3613
3614 return false;
3615}
3616
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003617static
3618unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003619 SDValue &Chain, SDValue CallSeqStart, SDLoc dl, int SPDiff,
3620 bool isTailCall, bool IsPatchPoint,
Craig Topperb94011f2013-07-14 04:42:23 +00003621 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3622 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003623 ImmutableCallSite *CS, const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003624
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003625 bool isPPC64 = Subtarget.isPPC64();
3626 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003627 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003628
Owen Anderson53aa7a92009-08-10 22:56:29 +00003629 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003630 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003631 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003632
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003633 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003634
Torok Edwin31e90d22010-08-04 20:47:44 +00003635 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003636 if (!isSVR4ABI || !isPPC64)
3637 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3638 // If this is an absolute destination address, use the munged value.
3639 Callee = SDValue(Dest, 0);
3640 needIndirectCall = false;
3641 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003642
Hal Finkel87deb0b2015-01-12 04:34:47 +00003643 if (isFunctionGlobalAddress(Callee)) {
3644 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Callee);
3645 // A call to a TLS address is actually an indirect call to a
3646 // thread-specific pointer.
Eric Christopher79cc1e32014-09-02 22:28:02 +00003647 unsigned OpFlags = 0;
3648 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3649 (Subtarget.getTargetTriple().isMacOSX() &&
3650 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
3651 (G->getGlobal()->isDeclaration() ||
3652 G->getGlobal()->isWeakForLinker())) ||
3653 (Subtarget.isTargetELF() && !isPPC64 &&
3654 !G->getGlobal()->hasLocalLinkage() &&
3655 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
3656 // PC-relative references to external symbols should go through $stub,
3657 // unless we're building with the leopard linker or later, which
3658 // automatically synthesizes these stubs.
3659 OpFlags = PPCII::MO_PLT_OR_STUB;
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00003660 }
Eric Christopher79cc1e32014-09-02 22:28:02 +00003661
3662 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3663 // every direct call is) turn it into a TargetGlobalAddress /
3664 // TargetExternalSymbol node so that legalize doesn't hack it.
3665 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
3666 Callee.getValueType(), 0, OpFlags);
3667 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003668 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003669
Torok Edwin31e90d22010-08-04 20:47:44 +00003670 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003671 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003672
Hal Finkel3ee2af72014-07-18 23:29:49 +00003673 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3674 (Subtarget.getTargetTriple().isMacOSX() &&
3675 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3676 (Subtarget.isTargetELF() && !isPPC64 &&
Justin Hibbits17744c12015-01-10 07:50:31 +00003677 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003678 // PC-relative references to external symbols should go through $stub,
3679 // unless we're building with the leopard linker or later, which
3680 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003681 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003682 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003683
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003684 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3685 OpFlags);
3686 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003687 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003688
Hal Finkel934361a2015-01-14 01:07:51 +00003689 if (IsPatchPoint) {
3690 // We'll form an invalid direct call when lowering a patchpoint; the full
3691 // sequence for an indirect call is complicated, and many of the
3692 // instructions introduced might have side effects (and, thus, can't be
3693 // removed later). The call itself will be removed as soon as the
3694 // argument/return lowering is complete, so the fact that it has the wrong
3695 // kind of operands should not really matter.
3696 needIndirectCall = false;
3697 }
3698
Torok Edwin31e90d22010-08-04 20:47:44 +00003699 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003700 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3701 // to do the call, we can't use PPCISD::CALL.
3702 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003703
Hal Finkel63fb9282015-01-13 18:25:05 +00003704 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003705 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3706 // entry point, but to the function descriptor (the function entry point
3707 // address is part of the function descriptor though).
3708 // The function descriptor is a three doubleword structure with the
3709 // following fields: function entry point, TOC base address and
3710 // environment pointer.
3711 // Thus for a call through a function pointer, the following actions need
3712 // to be performed:
3713 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003714 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003715 // 2. Load the address of the function entry point from the function
3716 // descriptor.
3717 // 3. Load the TOC of the callee from the function descriptor into r2.
3718 // 4. Load the environment pointer from the function descriptor into
3719 // r11.
3720 // 5. Branch to the function entry point address.
3721 // 6. On return of the callee, the TOC of the caller needs to be
3722 // restored (this is done in FinishCall()).
3723 //
Hal Finkele2ab0f12015-01-15 21:17:34 +00003724 // The loads are scheduled at the beginning of the call sequence, and the
3725 // register copies are flagged together to ensure that no other
Tilmann Scheller79fef932009-12-18 13:00:15 +00003726 // operations can be scheduled in between. E.g. without flagging the
Hal Finkele2ab0f12015-01-15 21:17:34 +00003727 // copies together, a TOC access in the caller could be scheduled between
3728 // the assignment of the callee TOC and the branch to the callee, which
Tilmann Scheller79fef932009-12-18 13:00:15 +00003729 // results in the TOC access going through the TOC of the callee instead
3730 // of going through the TOC of the caller, which leads to incorrect code.
3731
3732 // Load the address of the function entry point from the function
3733 // descriptor.
Hal Finkele2ab0f12015-01-15 21:17:34 +00003734 SDValue LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-1);
3735 if (LDChain.getValueType() == MVT::Glue)
3736 LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-2);
3737
3738 bool LoadsInv = Subtarget.hasInvariantFunctionDescriptors();
3739
3740 MachinePointerInfo MPI(CS ? CS->getCalledValue() : nullptr);
3741 SDValue LoadFuncPtr = DAG.getLoad(MVT::i64, dl, LDChain, Callee, MPI,
3742 false, false, LoadsInv, 8);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003743
3744 // Load environment pointer into r11.
Tilmann Scheller79fef932009-12-18 13:00:15 +00003745 SDValue PtrOff = DAG.getIntPtrConstant(16);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003746 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
Hal Finkele2ab0f12015-01-15 21:17:34 +00003747 SDValue LoadEnvPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddPtr,
3748 MPI.getWithOffset(16), false, false,
3749 LoadsInv, 8);
3750
3751 SDValue TOCOff = DAG.getIntPtrConstant(8);
3752 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
3753 SDValue TOCPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddTOC,
3754 MPI.getWithOffset(8), false, false,
3755 LoadsInv, 8);
3756
3757 SDValue TOCVal = DAG.getCopyToReg(Chain, dl, PPC::X2, TOCPtr,
3758 InFlag);
3759 Chain = TOCVal.getValue(0);
3760 InFlag = TOCVal.getValue(1);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003761
3762 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3763 InFlag);
Hal Finkele2ab0f12015-01-15 21:17:34 +00003764
Tilmann Scheller79fef932009-12-18 13:00:15 +00003765 Chain = EnvVal.getValue(0);
3766 InFlag = EnvVal.getValue(1);
3767
Tilmann Scheller79fef932009-12-18 13:00:15 +00003768 MTCTROps[0] = Chain;
3769 MTCTROps[1] = LoadFuncPtr;
3770 MTCTROps[2] = InFlag;
3771 }
3772
Hal Finkel63fb9282015-01-13 18:25:05 +00003773 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
3774 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
3775 InFlag = Chain.getValue(1);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003776
3777 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003778 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003779 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003780 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003781 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003782 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003783 // Add use of X11 (holding environment pointer)
Hal Finkel63fb9282015-01-13 18:25:05 +00003784 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003785 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003786 // Add CTR register as callee so a bctr can be emitted later.
3787 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003788 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003789 }
3790
3791 // If this is a direct call, pass the chain and the callee.
3792 if (Callee.getNode()) {
3793 Ops.push_back(Chain);
3794 Ops.push_back(Callee);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003795
3796 // If this is a call to __tls_get_addr, find the symbol whose address
3797 // is to be taken and add it to the list. This will be used to
3798 // generate __tls_get_addr(<sym>@tlsgd) or __tls_get_addr(<sym>@tlsld).
3799 // We find the symbol by walking the chain to the CopyFromReg, walking
3800 // back from the CopyFromReg to the ADDI_TLSGD_L or ADDI_TLSLD_L, and
3801 // pulling the symbol from that node.
3802 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
3803 if (!strcmp(S->getSymbol(), "__tls_get_addr")) {
3804 assert(!needIndirectCall && "Indirect call to __tls_get_addr???");
3805 SDNode *AddI = Chain.getNode()->getOperand(2).getNode();
3806 SDValue TGTAddr = AddI->getOperand(1);
3807 assert(TGTAddr.getNode()->getOpcode() == ISD::TargetGlobalTLSAddress &&
3808 "Didn't find target global TLS address where we expected one");
3809 Ops.push_back(TGTAddr);
3810 CallOpc = PPCISD::CALL_TLS;
3811 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003812 }
3813 // If this is a tail call add stack pointer delta.
3814 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003815 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003816
3817 // Add argument registers to the end of the list so that they are known live
3818 // into the call.
3819 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3820 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3821 RegsToPass[i].second.getValueType()));
3822
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003823 // Direct calls in the ELFv2 ABI need the TOC register live into the call.
Hal Finkel934361a2015-01-14 01:07:51 +00003824 if (Callee.getNode() && isELFv2ABI && !IsPatchPoint)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003825 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
3826
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003827 return CallOpc;
3828}
3829
Roman Divacky76293062012-09-18 16:47:58 +00003830static
3831bool isLocalCall(const SDValue &Callee)
3832{
3833 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003834 return !G->getGlobal()->isDeclaration() &&
3835 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003836 return false;
3837}
3838
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003839SDValue
3840PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003841 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003842 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003843 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003844 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003845
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003846 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003847 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
3848 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003849 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003850
3851 // Copy all of the result registers out of their specified physreg.
3852 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3853 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003854 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003855
3856 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3857 VA.getLocReg(), VA.getLocVT(), InFlag);
3858 Chain = Val.getValue(1);
3859 InFlag = Val.getValue(2);
3860
3861 switch (VA.getLocInfo()) {
3862 default: llvm_unreachable("Unknown loc info!");
3863 case CCValAssign::Full: break;
3864 case CCValAssign::AExt:
3865 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3866 break;
3867 case CCValAssign::ZExt:
3868 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3869 DAG.getValueType(VA.getValVT()));
3870 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3871 break;
3872 case CCValAssign::SExt:
3873 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3874 DAG.getValueType(VA.getValVT()));
3875 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3876 break;
3877 }
3878
3879 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003880 }
3881
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003882 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003883}
3884
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003885SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003886PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Hal Finkel934361a2015-01-14 01:07:51 +00003887 bool isTailCall, bool isVarArg, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003888 SelectionDAG &DAG,
3889 SmallVector<std::pair<unsigned, SDValue>, 8>
3890 &RegsToPass,
3891 SDValue InFlag, SDValue Chain,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003892 SDValue CallSeqStart, SDValue &Callee,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003893 int SPDiff, unsigned NumBytes,
3894 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00003895 SmallVectorImpl<SDValue> &InVals,
3896 ImmutableCallSite *CS) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003897
3898 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003899 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003900 SmallVector<SDValue, 8> Ops;
Hal Finkele2ab0f12015-01-15 21:17:34 +00003901 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, CallSeqStart, dl,
3902 SPDiff, isTailCall, IsPatchPoint, RegsToPass,
3903 Ops, NodeTys, CS, Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003904
Hal Finkel5ab37802012-08-28 02:10:27 +00003905 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003906 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003907 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3908
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003909 // When performing tail call optimization the callee pops its arguments off
3910 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003911 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003912 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003913 (CallConv == CallingConv::Fast &&
3914 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003915
Roman Divackyef21be22012-03-06 16:41:49 +00003916 // Add a register mask operand representing the call-preserved registers.
Eric Christopherd9134482014-08-04 21:25:23 +00003917 const TargetRegisterInfo *TRI =
3918 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Roman Divackyef21be22012-03-06 16:41:49 +00003919 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3920 assert(Mask && "Missing call preserved mask for calling convention");
3921 Ops.push_back(DAG.getRegisterMask(Mask));
3922
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003923 if (InFlag.getNode())
3924 Ops.push_back(InFlag);
3925
3926 // Emit tail call.
3927 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003928 assert(((Callee.getOpcode() == ISD::Register &&
3929 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3930 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3931 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3932 isa<ConstantSDNode>(Callee)) &&
3933 "Expecting an global address, external symbol, absolute value or register");
3934
Craig Topper48d114b2014-04-26 18:35:24 +00003935 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003936 }
3937
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003938 // Add a NOP immediately after the branch instruction when using the 64-bit
3939 // SVR4 ABI. At link time, if caller and callee are in a different module and
3940 // thus have a different TOC, the call will be replaced with a call to a stub
3941 // function which saves the current TOC, loads the TOC of the callee and
3942 // branches to the callee. The NOP will be replaced with a load instruction
3943 // which restores the TOC of the caller from the TOC save slot of the current
3944 // stack frame. If caller and callee belong to the same module (and have the
3945 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003946
Hal Finkel934361a2015-01-14 01:07:51 +00003947 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64() &&
3948 !IsPatchPoint) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003949 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003950 // This is a call through a function pointer.
3951 // Restore the caller TOC from the save area into R2.
3952 // See PrepareCall() for more information about calls through function
3953 // pointers in the 64-bit SVR4 ABI.
3954 // We are using a target-specific load with r2 hard coded, because the
3955 // result of a target-independent load would never go directly into r2,
3956 // since r2 is a reserved register (which prevents the register allocator
3957 // from allocating it), resulting in an additional register being
3958 // allocated and an unnecessary move instruction being generated.
Hal Finkelfc096c92014-12-23 22:29:40 +00003959 CallOpc = PPCISD::BCTRL_LOAD_TOC;
3960
3961 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3962 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
3963 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
3964 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3965 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3966
3967 // The address needs to go after the chain input but before the flag (or
3968 // any other variadic arguments).
3969 Ops.insert(std::next(Ops.begin()), AddTOC);
Bill Schmidtcea15962013-09-26 17:09:28 +00003970 } else if ((CallOpc == PPCISD::CALL) &&
3971 (!isLocalCall(Callee) ||
3972 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003973 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003974 CallOpc = PPCISD::CALL_NOP;
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003975 } else if (CallOpc == PPCISD::CALL_TLS)
3976 // For 64-bit SVR4, TLS calls are always non-local.
3977 CallOpc = PPCISD::CALL_NOP_TLS;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003978 }
3979
Craig Topper48d114b2014-04-26 18:35:24 +00003980 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003981 InFlag = Chain.getValue(1);
3982
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003983 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3984 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003985 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003986 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003987 InFlag = Chain.getValue(1);
3988
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003989 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3990 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003991}
3992
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003993SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003994PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003995 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003996 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003997 SDLoc &dl = CLI.DL;
3998 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3999 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
4000 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004001 SDValue Chain = CLI.Chain;
4002 SDValue Callee = CLI.Callee;
4003 bool &isTailCall = CLI.IsTailCall;
4004 CallingConv::ID CallConv = CLI.CallConv;
4005 bool isVarArg = CLI.IsVarArg;
Hal Finkel934361a2015-01-14 01:07:51 +00004006 bool IsPatchPoint = CLI.IsPatchPoint;
Hal Finkele2ab0f12015-01-15 21:17:34 +00004007 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004008
Evan Cheng67a69dd2010-01-27 00:07:07 +00004009 if (isTailCall)
4010 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
4011 Ins, DAG);
4012
Hal Finkele2ab0f12015-01-15 21:17:34 +00004013 if (!isTailCall && CS && CS->isMustTailCall())
Reid Kleckner5772b772014-04-24 20:14:34 +00004014 report_fatal_error("failed to perform tail call elimination on a call "
4015 "site marked musttail");
4016
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004017 if (Subtarget.isSVR4ABI()) {
4018 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00004019 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004020 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004021 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004022 else
4023 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004024 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004025 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004026 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004027
Bill Schmidt57d6de52012-10-23 15:51:16 +00004028 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004029 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004030 dl, DAG, InVals, CS);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004031}
4032
4033SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004034PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
4035 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004036 bool isTailCall, bool IsPatchPoint,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004037 const SmallVectorImpl<ISD::OutputArg> &Outs,
4038 const SmallVectorImpl<SDValue> &OutVals,
4039 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004040 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004041 SmallVectorImpl<SDValue> &InVals,
4042 ImmutableCallSite *CS) const {
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004043 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004044 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004045
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004046 assert((CallConv == CallingConv::C ||
4047 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004048
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004049 unsigned PtrByteSize = 4;
4050
4051 MachineFunction &MF = DAG.getMachineFunction();
4052
4053 // Mark this function as potentially containing a function that contains a
4054 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4055 // and restoring the callers stack pointer in this functions epilog. This is
4056 // done because by tail calling the called function might overwrite the value
4057 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004058 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4059 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004060 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00004061
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004062 // Count how many bytes are to be pushed on the stack, including the linkage
4063 // area, parameter list area and the part of the local variable space which
4064 // contains copies of aggregates which are passed by value.
4065
4066 // Assign locations to all of the outgoing arguments.
4067 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00004068 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
4069 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004070
4071 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004072 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
4073 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004074
4075 if (isVarArg) {
4076 // Handle fixed and variable vector arguments differently.
4077 // Fixed vector arguments go into registers as long as registers are
4078 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004079 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00004080
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004081 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00004082 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004083 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004084 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00004085
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004086 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00004087 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
4088 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004089 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00004090 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
4091 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004092 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004093
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004094 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004095#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00004096 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00004097 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004098#endif
Craig Toppere73658d2014-04-28 04:05:08 +00004099 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004100 }
4101 }
4102 } else {
4103 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00004104 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004105 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004106
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004107 // Assign locations to all of the outgoing aggregate by value arguments.
4108 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004109 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00004110 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004111
4112 // Reserve stack space for the allocations in CCInfo.
4113 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4114
Bill Schmidtef17c142013-02-06 17:33:58 +00004115 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004116
4117 // Size of the linkage area, parameter list area and the part of the local
4118 // space variable where copies of aggregates which are passed by value are
4119 // stored.
4120 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004121
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004122 // Calculate by how many bytes the stack has to be adjusted in case of tail
4123 // call optimization.
4124 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4125
4126 // Adjust the stack pointer for the new arguments...
4127 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004128 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4129 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004130 SDValue CallSeqStart = Chain;
4131
4132 // Load the return address and frame pointer so it can be moved somewhere else
4133 // later.
4134 SDValue LROp, FPOp;
4135 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4136 dl);
4137
4138 // Set up a copy of the stack pointer for use loading and storing any
4139 // arguments that may not fit in the registers available for argument
4140 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004141 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004142
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004143 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4144 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4145 SmallVector<SDValue, 8> MemOpChains;
4146
Roman Divacky71038e72011-08-30 17:04:16 +00004147 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004148 // Walk the register/memloc assignments, inserting copies/loads.
4149 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4150 i != e;
4151 ++i) {
4152 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004153 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004154 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004155
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004156 if (Flags.isByVal()) {
4157 // Argument is an aggregate which is passed by value, thus we need to
4158 // create a copy of it in the local variable space of the current stack
4159 // frame (which is the stack frame of the caller) and pass the address of
4160 // this copy to the callee.
4161 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4162 CCValAssign &ByValVA = ByValArgLocs[j++];
4163 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004164
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004165 // Memory reserved in the local variable space of the callers stack frame.
4166 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004167
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004168 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4169 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004170
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004171 // Create a copy of the argument in the local area of the current
4172 // stack frame.
4173 SDValue MemcpyCall =
4174 CreateCopyOfByValArgument(Arg, PtrOff,
4175 CallSeqStart.getNode()->getOperand(0),
4176 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004177
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004178 // This must go outside the CALLSEQ_START..END.
4179 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004180 CallSeqStart.getNode()->getOperand(1),
4181 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004182 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4183 NewCallSeqStart.getNode());
4184 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004185
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004186 // Pass the address of the aggregate copy on the stack either in a
4187 // physical register or in the parameter list area of the current stack
4188 // frame to the callee.
4189 Arg = PtrOff;
4190 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004191
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004192 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004193 if (Arg.getValueType() == MVT::i1)
4194 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4195
Roman Divacky71038e72011-08-30 17:04:16 +00004196 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004197 // Put argument in a physical register.
4198 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4199 } else {
4200 // Put argument in the parameter list area of the current stack frame.
4201 assert(VA.isMemLoc());
4202 unsigned LocMemOffset = VA.getLocMemOffset();
4203
4204 if (!isTailCall) {
4205 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4206 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4207
4208 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004209 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004210 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004211 } else {
4212 // Calculate and remember argument location.
4213 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4214 TailCallArguments);
4215 }
4216 }
4217 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004218
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004219 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004220 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004221
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004222 // Build a sequence of copy-to-reg nodes chained together with token chain
4223 // and flag operands which copy the outgoing args into the appropriate regs.
4224 SDValue InFlag;
4225 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4226 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4227 RegsToPass[i].second, InFlag);
4228 InFlag = Chain.getValue(1);
4229 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004230
Hal Finkel5ab37802012-08-28 02:10:27 +00004231 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4232 // registers.
4233 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004234 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4235 SDValue Ops[] = { Chain, InFlag };
4236
Hal Finkel5ab37802012-08-28 02:10:27 +00004237 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004238 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004239
Hal Finkel5ab37802012-08-28 02:10:27 +00004240 InFlag = Chain.getValue(1);
4241 }
4242
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004243 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004244 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4245 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004246
Hal Finkel934361a2015-01-14 01:07:51 +00004247 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004248 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
4249 NumBytes, Ins, InVals, CS);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004250}
4251
Bill Schmidt57d6de52012-10-23 15:51:16 +00004252// Copy an argument into memory, being careful to do this outside the
4253// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004254SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004255PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4256 SDValue CallSeqStart,
4257 ISD::ArgFlagsTy Flags,
4258 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004259 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004260 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4261 CallSeqStart.getNode()->getOperand(0),
4262 Flags, DAG, dl);
4263 // The MEMCPY must go outside the CALLSEQ_START..END.
4264 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004265 CallSeqStart.getNode()->getOperand(1),
4266 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004267 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4268 NewCallSeqStart.getNode());
4269 return NewCallSeqStart;
4270}
4271
4272SDValue
4273PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004274 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004275 bool isTailCall, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004276 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004277 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004278 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004279 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004280 SmallVectorImpl<SDValue> &InVals,
4281 ImmutableCallSite *CS) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004282
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004283 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004284 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004285 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004286
Bill Schmidt57d6de52012-10-23 15:51:16 +00004287 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4288 unsigned PtrByteSize = 8;
4289
4290 MachineFunction &MF = DAG.getMachineFunction();
4291
4292 // Mark this function as potentially containing a function that contains a
4293 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4294 // and restoring the callers stack pointer in this functions epilog. This is
4295 // done because by tail calling the called function might overwrite the value
4296 // in this function's (MF) stack pointer stack slot 0(SP).
4297 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4298 CallConv == CallingConv::Fast)
4299 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4300
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004301 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
4302 "fastcc not supported on varargs functions");
4303
Bill Schmidt57d6de52012-10-23 15:51:16 +00004304 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004305 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4306 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4307 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4308 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4309 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004310 unsigned NumBytes = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004311 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
4312
4313 static const MCPhysReg GPR[] = {
4314 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4315 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4316 };
4317 static const MCPhysReg *FPR = GetFPR();
4318
4319 static const MCPhysReg VR[] = {
4320 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4321 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4322 };
4323 static const MCPhysReg VSRH[] = {
4324 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4325 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4326 };
4327
4328 const unsigned NumGPRs = array_lengthof(GPR);
4329 const unsigned NumFPRs = 13;
4330 const unsigned NumVRs = array_lengthof(VR);
4331
4332 // When using the fast calling convention, we don't provide backing for
4333 // arguments that will be in registers.
4334 unsigned NumGPRsUsed = 0, NumFPRsUsed = 0, NumVRsUsed = 0;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004335
4336 // Add up all the space actually used.
4337 for (unsigned i = 0; i != NumOps; ++i) {
4338 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4339 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004340 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004341
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004342 if (CallConv == CallingConv::Fast) {
4343 if (Flags.isByVal())
4344 NumGPRsUsed += (Flags.getByValSize()+7)/8;
4345 else
4346 switch (ArgVT.getSimpleVT().SimpleTy) {
4347 default: llvm_unreachable("Unexpected ValueType for argument!");
4348 case MVT::i1:
4349 case MVT::i32:
4350 case MVT::i64:
4351 if (++NumGPRsUsed <= NumGPRs)
4352 continue;
4353 break;
4354 case MVT::f32:
4355 case MVT::f64:
4356 if (++NumFPRsUsed <= NumFPRs)
4357 continue;
4358 break;
4359 case MVT::v4f32:
4360 case MVT::v4i32:
4361 case MVT::v8i16:
4362 case MVT::v16i8:
4363 case MVT::v2f64:
4364 case MVT::v2i64:
4365 if (++NumVRsUsed <= NumVRs)
4366 continue;
4367 break;
4368 }
4369 }
4370
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004371 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004372 unsigned Align =
4373 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004374 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004375
4376 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004377 if (Flags.isInConsecutiveRegsLast())
4378 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004379 }
4380
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004381 unsigned NumBytesActuallyUsed = NumBytes;
4382
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004383 // The prolog code of the callee may store up to 8 GPR argument registers to
4384 // the stack, allowing va_start to index over them in memory if its varargs.
4385 // Because we cannot tell if this is needed on the caller side, we have to
4386 // conservatively assume that it is needed. As such, make sure we have at
4387 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004388 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004389 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004390
4391 // Tail call needs the stack to be aligned.
4392 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4393 CallConv == CallingConv::Fast)
4394 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004395
4396 // Calculate by how many bytes the stack has to be adjusted in case of tail
4397 // call optimization.
4398 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4399
4400 // To protect arguments on the stack from being clobbered in a tail call,
4401 // force all the loads to happen before doing any other lowering.
4402 if (isTailCall)
4403 Chain = DAG.getStackArgumentTokenFactor(Chain);
4404
4405 // Adjust the stack pointer for the new arguments...
4406 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004407 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4408 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004409 SDValue CallSeqStart = Chain;
4410
4411 // Load the return address and frame pointer so it can be move somewhere else
4412 // later.
4413 SDValue LROp, FPOp;
4414 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4415 dl);
4416
4417 // Set up a copy of the stack pointer for use loading and storing any
4418 // arguments that may not fit in the registers available for argument
4419 // passing.
4420 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4421
4422 // Figure out which arguments are going to go in registers, and which in
4423 // memory. Also, if this is a vararg function, floating point operations
4424 // must be stored to our stack, and loaded into integer regs as well, if
4425 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004426 unsigned ArgOffset = LinkageSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004427
4428 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4429 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4430
4431 SmallVector<SDValue, 8> MemOpChains;
4432 for (unsigned i = 0; i != NumOps; ++i) {
4433 SDValue Arg = OutVals[i];
4434 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004435 EVT ArgVT = Outs[i].VT;
4436 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004437
4438 // PtrOff will be used to store the current argument to the stack if a
4439 // register cannot be found for it.
4440 SDValue PtrOff;
4441
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004442 // We re-align the argument offset for each argument, except when using the
4443 // fast calling convention, when we need to make sure we do that only when
4444 // we'll actually use a stack slot.
4445 auto ComputePtrOff = [&]() {
4446 /* Respect alignment of argument on the stack. */
4447 unsigned Align =
4448 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
4449 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004450
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004451 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4452
4453 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4454 };
4455
4456 if (CallConv != CallingConv::Fast) {
4457 ComputePtrOff();
4458
4459 /* Compute GPR index associated with argument offset. */
4460 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4461 GPR_idx = std::min(GPR_idx, NumGPRs);
4462 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004463
4464 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004465 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004466 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4467 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4468 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4469 }
4470
4471 // FIXME memcpy is used way more than necessary. Correctness first.
4472 // Note: "by value" is code for passing a structure by value, not
4473 // basic types.
4474 if (Flags.isByVal()) {
4475 // Note: Size includes alignment padding, so
4476 // struct x { short a; char b; }
4477 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4478 // These are the proper values we need for right-justifying the
4479 // aggregate in a parameter register.
4480 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004481
4482 // An empty aggregate parameter takes up no storage and no
4483 // registers.
4484 if (Size == 0)
4485 continue;
4486
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004487 if (CallConv == CallingConv::Fast)
4488 ComputePtrOff();
4489
Bill Schmidt57d6de52012-10-23 15:51:16 +00004490 // All aggregates smaller than 8 bytes must be passed right-justified.
4491 if (Size==1 || Size==2 || Size==4) {
4492 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4493 if (GPR_idx != NumGPRs) {
4494 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4495 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004496 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004497 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004498 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004499
4500 ArgOffset += PtrByteSize;
4501 continue;
4502 }
4503 }
4504
4505 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004506 SDValue AddPtr = PtrOff;
4507 if (!isLittleEndian) {
4508 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4509 PtrOff.getValueType());
4510 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4511 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004512 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4513 CallSeqStart,
4514 Flags, DAG, dl);
4515 ArgOffset += PtrByteSize;
4516 continue;
4517 }
4518 // Copy entire object into memory. There are cases where gcc-generated
4519 // code assumes it is there, even if it could be put entirely into
4520 // registers. (This is not what the doc says.)
4521
4522 // FIXME: The above statement is likely due to a misunderstanding of the
4523 // documents. All arguments must be copied into the parameter area BY
4524 // THE CALLEE in the event that the callee takes the address of any
4525 // formal argument. That has not yet been implemented. However, it is
4526 // reasonable to use the stack area as a staging area for the register
4527 // load.
4528
4529 // Skip this for small aggregates, as we will use the same slot for a
4530 // right-justified copy, below.
4531 if (Size >= 8)
4532 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4533 CallSeqStart,
4534 Flags, DAG, dl);
4535
4536 // When a register is available, pass a small aggregate right-justified.
4537 if (Size < 8 && GPR_idx != NumGPRs) {
4538 // The easiest way to get this right-justified in a register
4539 // is to copy the structure into the rightmost portion of a
4540 // local variable slot, then load the whole slot into the
4541 // register.
4542 // FIXME: The memcpy seems to produce pretty awful code for
4543 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004544 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004545 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004546 SDValue AddPtr = PtrOff;
4547 if (!isLittleEndian) {
4548 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4549 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4550 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004551 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4552 CallSeqStart,
4553 Flags, DAG, dl);
4554
4555 // Load the slot into the register.
4556 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4557 MachinePointerInfo(),
4558 false, false, false, 0);
4559 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004560 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004561
4562 // Done with this argument.
4563 ArgOffset += PtrByteSize;
4564 continue;
4565 }
4566
4567 // For aggregates larger than PtrByteSize, copy the pieces of the
4568 // object that fit into registers from the parameter save area.
4569 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4570 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4571 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4572 if (GPR_idx != NumGPRs) {
4573 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4574 MachinePointerInfo(),
4575 false, false, false, 0);
4576 MemOpChains.push_back(Load.getValue(1));
4577 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4578 ArgOffset += PtrByteSize;
4579 } else {
4580 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4581 break;
4582 }
4583 }
4584 continue;
4585 }
4586
Craig Topper56710102013-08-15 02:33:50 +00004587 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004588 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004589 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004590 case MVT::i32:
4591 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004592 // These can be scalar arguments or elements of an integer array type
4593 // passed directly. Clang may use those instead of "byval" aggregate
4594 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004595 if (GPR_idx != NumGPRs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004596 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004597 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004598 if (CallConv == CallingConv::Fast)
4599 ComputePtrOff();
4600
Bill Schmidt57d6de52012-10-23 15:51:16 +00004601 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4602 true, isTailCall, false, MemOpChains,
4603 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004604 if (CallConv == CallingConv::Fast)
4605 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004606 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004607 if (CallConv != CallingConv::Fast)
4608 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004609 break;
4610 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004611 case MVT::f64: {
4612 // These can be scalar arguments or elements of a float array type
4613 // passed directly. The latter are used to implement ELFv2 homogenous
4614 // float aggregates.
4615
4616 // Named arguments go into FPRs first, and once they overflow, the
4617 // remaining arguments go into GPRs and then the parameter save area.
4618 // Unnamed arguments for vararg functions always go to GPRs and
4619 // then the parameter save area. For now, put all arguments to vararg
4620 // routines always in both locations (FPR *and* GPR or stack slot).
4621 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004622 bool NeededLoad = false;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004623
4624 // First load the argument into the next available FPR.
4625 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004626 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4627
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004628 // Next, load the argument into GPR or stack slot if needed.
4629 if (!NeedGPROrStack)
4630 ;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004631 else if (GPR_idx != NumGPRs && CallConv != CallingConv::Fast) {
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004632 // In the non-vararg case, this can only ever happen in the
4633 // presence of f32 array types, since otherwise we never run
4634 // out of FPRs before running out of GPRs.
4635 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004636
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004637 // Double values are always passed in a single GPR.
4638 if (Arg.getValueType() != MVT::f32) {
4639 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004640
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004641 // Non-array float values are extended and passed in a GPR.
4642 } else if (!Flags.isInConsecutiveRegs()) {
4643 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4644 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4645
4646 // If we have an array of floats, we collect every odd element
4647 // together with its predecessor into one GPR.
4648 } else if (ArgOffset % PtrByteSize != 0) {
4649 SDValue Lo, Hi;
4650 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4651 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4652 if (!isLittleEndian)
4653 std::swap(Lo, Hi);
4654 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4655
4656 // The final element, if even, goes into the first half of a GPR.
4657 } else if (Flags.isInConsecutiveRegsLast()) {
4658 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4659 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4660 if (!isLittleEndian)
4661 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4662 DAG.getConstant(32, MVT::i32));
4663
4664 // Non-final even elements are skipped; they will be handled
4665 // together the with subsequent argument on the next go-around.
4666 } else
4667 ArgVal = SDValue();
4668
4669 if (ArgVal.getNode())
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004670 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004671 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004672 if (CallConv == CallingConv::Fast)
4673 ComputePtrOff();
4674
Bill Schmidt57d6de52012-10-23 15:51:16 +00004675 // Single-precision floating-point values are mapped to the
4676 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004677 if (Arg.getValueType() == MVT::f32 &&
4678 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004679 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4680 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4681 }
4682
4683 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4684 true, isTailCall, false, MemOpChains,
4685 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004686
4687 NeededLoad = true;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004688 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004689 // When passing an array of floats, the array occupies consecutive
4690 // space in the argument area; only round up to the next doubleword
4691 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004692 if (CallConv != CallingConv::Fast || NeededLoad) {
4693 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4694 Flags.isInConsecutiveRegs()) ? 4 : 8;
4695 if (Flags.isInConsecutiveRegsLast())
4696 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
4697 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004698 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004699 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004700 case MVT::v4f32:
4701 case MVT::v4i32:
4702 case MVT::v8i16:
4703 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004704 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004705 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004706 // These can be scalar arguments or elements of a vector array type
4707 // passed directly. The latter are used to implement ELFv2 homogenous
4708 // vector aggregates.
4709
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004710 // For a varargs call, named arguments go into VRs or on the stack as
4711 // usual; unnamed arguments always go to the stack or the corresponding
4712 // GPRs when within range. For now, we always put the value in both
4713 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004714 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004715 // We could elide this store in the case where the object fits
4716 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004717 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4718 MachinePointerInfo(), false, false, 0);
4719 MemOpChains.push_back(Store);
4720 if (VR_idx != NumVRs) {
4721 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4722 MachinePointerInfo(),
4723 false, false, false, 0);
4724 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004725
4726 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4727 Arg.getSimpleValueType() == MVT::v2i64) ?
4728 VSRH[VR_idx] : VR[VR_idx];
4729 ++VR_idx;
4730
4731 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004732 }
4733 ArgOffset += 16;
4734 for (unsigned i=0; i<16; i+=PtrByteSize) {
4735 if (GPR_idx == NumGPRs)
4736 break;
4737 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4738 DAG.getConstant(i, PtrVT));
4739 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4740 false, false, false, 0);
4741 MemOpChains.push_back(Load.getValue(1));
4742 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4743 }
4744 break;
4745 }
4746
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004747 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004748 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004749 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4750 Arg.getSimpleValueType() == MVT::v2i64) ?
4751 VSRH[VR_idx] : VR[VR_idx];
4752 ++VR_idx;
4753
4754 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004755 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004756 if (CallConv == CallingConv::Fast)
4757 ComputePtrOff();
4758
Bill Schmidt57d6de52012-10-23 15:51:16 +00004759 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4760 true, isTailCall, true, MemOpChains,
4761 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004762 if (CallConv == CallingConv::Fast)
4763 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004764 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004765
4766 if (CallConv != CallingConv::Fast)
4767 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004768 break;
4769 }
4770 }
4771
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004772 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004773 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004774
Bill Schmidt57d6de52012-10-23 15:51:16 +00004775 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004777
4778 // Check if this is an indirect call (MTCTR/BCTRL).
4779 // See PrepareCall() for more information about calls through function
4780 // pointers in the 64-bit SVR4 ABI.
Hal Finkel934361a2015-01-14 01:07:51 +00004781 if (!isTailCall && !IsPatchPoint &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00004782 !isFunctionGlobalAddress(Callee) &&
4783 !isa<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004784 // Load r2 into a virtual register and store it to the TOC save area.
4785 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4786 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004787 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004788 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004789 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004790 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr,
4791 MachinePointerInfo::getStack(TOCSaveOffset),
Bill Schmidt57d6de52012-10-23 15:51:16 +00004792 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004793 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4794 // This does not mean the MTCTR instruction must use R12; it's easier
4795 // to model this as an extra parameter, so do that.
Hal Finkel934361a2015-01-14 01:07:51 +00004796 if (isELFv2ABI && !IsPatchPoint)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004797 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004798 }
4799
4800 // Build a sequence of copy-to-reg nodes chained together with token chain
4801 // and flag operands which copy the outgoing args into the appropriate regs.
4802 SDValue InFlag;
4803 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4804 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4805 RegsToPass[i].second, InFlag);
4806 InFlag = Chain.getValue(1);
4807 }
4808
4809 if (isTailCall)
4810 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4811 FPOp, true, TailCallArguments);
4812
Hal Finkel934361a2015-01-14 01:07:51 +00004813 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004814 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
4815 NumBytes, Ins, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004816}
4817
4818SDValue
4819PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4820 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004821 bool isTailCall, bool IsPatchPoint,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004822 const SmallVectorImpl<ISD::OutputArg> &Outs,
4823 const SmallVectorImpl<SDValue> &OutVals,
4824 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004825 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004826 SmallVectorImpl<SDValue> &InVals,
4827 ImmutableCallSite *CS) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004828
4829 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004830
Owen Anderson53aa7a92009-08-10 22:56:29 +00004831 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004832 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004833 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004834
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004835 MachineFunction &MF = DAG.getMachineFunction();
4836
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004837 // Mark this function as potentially containing a function that contains a
4838 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4839 // and restoring the callers stack pointer in this functions epilog. This is
4840 // done because by tail calling the called function might overwrite the value
4841 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004842 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4843 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004844 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4845
Chris Lattneraa40ec12006-05-16 22:56:08 +00004846 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004847 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004848 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004849 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4850 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004851 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004852
4853 // Add up all the space actually used.
4854 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4855 // they all go in registers, but we must reserve stack space for them for
4856 // possible use by the caller. In varargs or 64-bit calls, parameters are
4857 // assigned stack space in order, with padding so Altivec parameters are
4858 // 16-byte aligned.
4859 unsigned nAltivecParamsAtEnd = 0;
4860 for (unsigned i = 0; i != NumOps; ++i) {
4861 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4862 EVT ArgVT = Outs[i].VT;
4863 // Varargs Altivec parameters are padded to a 16 byte boundary.
4864 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4865 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4866 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4867 if (!isVarArg && !isPPC64) {
4868 // Non-varargs Altivec parameters go after all the non-Altivec
4869 // parameters; handle those later so we know how much padding we need.
4870 nAltivecParamsAtEnd++;
4871 continue;
4872 }
4873 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4874 NumBytes = ((NumBytes+15)/16)*16;
4875 }
4876 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4877 }
4878
4879 // Allow for Altivec parameters at the end, if needed.
4880 if (nAltivecParamsAtEnd) {
4881 NumBytes = ((NumBytes+15)/16)*16;
4882 NumBytes += 16*nAltivecParamsAtEnd;
4883 }
4884
4885 // The prolog code of the callee may store up to 8 GPR argument registers to
4886 // the stack, allowing va_start to index over them in memory if its varargs.
4887 // Because we cannot tell if this is needed on the caller side, we have to
4888 // conservatively assume that it is needed. As such, make sure we have at
4889 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004890 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004891
4892 // Tail call needs the stack to be aligned.
4893 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4894 CallConv == CallingConv::Fast)
4895 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004896
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004897 // Calculate by how many bytes the stack has to be adjusted in case of tail
4898 // call optimization.
4899 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004900
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004901 // To protect arguments on the stack from being clobbered in a tail call,
4902 // force all the loads to happen before doing any other lowering.
4903 if (isTailCall)
4904 Chain = DAG.getStackArgumentTokenFactor(Chain);
4905
Chris Lattnerb7552a82006-05-17 00:15:40 +00004906 // Adjust the stack pointer for the new arguments...
4907 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004908 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4909 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004910 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004911
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004912 // Load the return address and frame pointer so it can be move somewhere else
4913 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004914 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004915 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4916 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004917
Chris Lattnerb7552a82006-05-17 00:15:40 +00004918 // Set up a copy of the stack pointer for use loading and storing any
4919 // arguments that may not fit in the registers available for argument
4920 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004921 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004922 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004923 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004924 else
Owen Anderson9f944592009-08-11 20:47:22 +00004925 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004926
Chris Lattnerb7552a82006-05-17 00:15:40 +00004927 // Figure out which arguments are going to go in registers, and which in
4928 // memory. Also, if this is a vararg function, floating point operations
4929 // must be stored to our stack, and loaded into integer regs as well, if
4930 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004931 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004932 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004933
Craig Topper840beec2014-04-04 05:16:06 +00004934 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004935 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4936 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4937 };
Craig Topper840beec2014-04-04 05:16:06 +00004938 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004939 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4940 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4941 };
Craig Topper840beec2014-04-04 05:16:06 +00004942 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004943
Craig Topper840beec2014-04-04 05:16:06 +00004944 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004945 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4946 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4947 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004948 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004949 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004950 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004951
Craig Topper840beec2014-04-04 05:16:06 +00004952 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004953
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004954 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004955 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4956
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004957 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004958 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004959 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004960 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004961
Chris Lattnerb7552a82006-05-17 00:15:40 +00004962 // PtrOff will be used to store the current argument to the stack if a
4963 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004964 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004965
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004966 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004967
Dale Johannesen679073b2009-02-04 02:34:38 +00004968 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004969
4970 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004971 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004972 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4973 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004974 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004975 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004976
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004977 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004978 // Note: "by value" is code for passing a structure by value, not
4979 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004980 if (Flags.isByVal()) {
4981 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004982 // Very small objects are passed right-justified. Everything else is
4983 // passed left-justified.
4984 if (Size==1 || Size==2) {
4985 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004986 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004987 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004988 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004989 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004990 MemOpChains.push_back(Load.getValue(1));
4991 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004992
4993 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004994 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004995 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4996 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004997 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004998 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4999 CallSeqStart,
5000 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005001 ArgOffset += PtrByteSize;
5002 }
5003 continue;
5004 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005005 // Copy entire object into memory. There are cases where gcc-generated
5006 // code assumes it is there, even if it could be put entirely into
5007 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00005008 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
5009 CallSeqStart,
5010 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00005011
5012 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
5013 // copy the pieces of the object that fit into registers from the
5014 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00005015 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005016 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005017 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00005018 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005019 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
5020 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005021 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00005022 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00005023 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005024 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005025 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005026 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005027 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005028 }
5029 }
5030 continue;
5031 }
5032
Craig Topper56710102013-08-15 02:33:50 +00005033 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005034 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00005035 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00005036 case MVT::i32:
5037 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005038 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00005039 if (Arg.getValueType() == MVT::i1)
5040 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
5041
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005042 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005043 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005044 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5045 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005046 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00005047 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005048 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005049 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005050 case MVT::f32:
5051 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005052 if (FPR_idx != NumFPRs) {
5053 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
5054
Chris Lattnerb7552a82006-05-17 00:15:40 +00005055 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00005056 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5057 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005058 MemOpChains.push_back(Store);
5059
Chris Lattnerb7552a82006-05-17 00:15:40 +00005060 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005061 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005062 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005063 MachinePointerInfo(), false, false,
5064 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005065 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005066 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005067 }
Owen Anderson9f944592009-08-11 20:47:22 +00005068 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005069 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005070 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00005071 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
5072 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005073 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005074 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005075 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00005076 }
5077 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00005078 // If we have any FPRs remaining, we may also have GPRs remaining.
5079 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
5080 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005081 if (GPR_idx != NumGPRs)
5082 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00005083 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005084 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
5085 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005086 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005087 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005088 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5089 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005090 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005091 if (isPPC64)
5092 ArgOffset += 8;
5093 else
Owen Anderson9f944592009-08-11 20:47:22 +00005094 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005095 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005096 case MVT::v4f32:
5097 case MVT::v4i32:
5098 case MVT::v8i16:
5099 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00005100 if (isVarArg) {
5101 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00005102 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00005103 // V registers; in fact gcc does this only for arguments that are
5104 // prototyped, not for those that match the ... We do it for all
5105 // arguments, seems to work.
5106 while (ArgOffset % 16 !=0) {
5107 ArgOffset += PtrByteSize;
5108 if (GPR_idx != NumGPRs)
5109 GPR_idx++;
5110 }
5111 // We could elide this store in the case where the object fits
5112 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005113 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00005114 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00005115 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5116 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005117 MemOpChains.push_back(Store);
5118 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00005119 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00005120 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005121 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005122 MemOpChains.push_back(Load.getValue(1));
5123 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
5124 }
5125 ArgOffset += 16;
5126 for (unsigned i=0; i<16; i+=PtrByteSize) {
5127 if (GPR_idx == NumGPRs)
5128 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00005129 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00005130 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00005131 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005132 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005133 MemOpChains.push_back(Load.getValue(1));
5134 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5135 }
5136 break;
5137 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005138
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005139 // Non-varargs Altivec params generally go in registers, but have
5140 // stack space allocated at the end.
5141 if (VR_idx != NumVRs) {
5142 // Doesn't have GPR space allocated.
5143 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
5144 } else if (nAltivecParamsAtEnd==0) {
5145 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005146 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5147 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005148 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005149 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00005150 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00005151 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005152 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00005153 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005154 // If all Altivec parameters fit in registers, as they usually do,
5155 // they get stack space following the non-Altivec parameters. We
5156 // don't track this here because nobody below needs it.
5157 // If there are more Altivec parameters than fit in registers emit
5158 // the stores here.
5159 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
5160 unsigned j = 0;
5161 // Offset is aligned; skip 1st 12 params which go in V registers.
5162 ArgOffset = ((ArgOffset+15)/16)*16;
5163 ArgOffset += 12*16;
5164 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005165 SDValue Arg = OutVals[i];
5166 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00005167 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
5168 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005169 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005170 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005171 // We are emitting Altivec params in order.
5172 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5173 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005174 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005175 ArgOffset += 16;
5176 }
5177 }
5178 }
5179 }
5180
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005181 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005182 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005183
Dale Johannesen90eab672010-03-09 20:15:42 +00005184 // On Darwin, R12 must contain the address of an indirect callee. This does
5185 // not mean the MTCTR instruction must use R12; it's easier to model this as
5186 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005187 if (!isTailCall &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00005188 !isFunctionGlobalAddress(Callee) &&
5189 !isa<ExternalSymbolSDNode>(Callee) &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005190 !isBLACompatibleAddress(Callee, DAG))
5191 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5192 PPC::R12), Callee));
5193
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005194 // Build a sequence of copy-to-reg nodes chained together with token chain
5195 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005196 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005197 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005198 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005199 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005200 InFlag = Chain.getValue(1);
5201 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005202
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005203 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005204 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5205 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005206
Hal Finkel934361a2015-01-14 01:07:51 +00005207 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00005208 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
5209 NumBytes, Ins, InVals, CS);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005210}
5211
Hal Finkel450128a2011-10-14 19:51:36 +00005212bool
5213PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5214 MachineFunction &MF, bool isVarArg,
5215 const SmallVectorImpl<ISD::OutputArg> &Outs,
5216 LLVMContext &Context) const {
5217 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005218 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Hal Finkel450128a2011-10-14 19:51:36 +00005219 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5220}
5221
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005222SDValue
5223PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005224 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005225 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005226 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005227 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005228
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005229 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005230 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
5231 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005232 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005233
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005234 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005235 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005236
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005237 // Copy the result values into the output registers.
5238 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5239 CCValAssign &VA = RVLocs[i];
5240 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005241
5242 SDValue Arg = OutVals[i];
5243
5244 switch (VA.getLocInfo()) {
5245 default: llvm_unreachable("Unknown loc info!");
5246 case CCValAssign::Full: break;
5247 case CCValAssign::AExt:
5248 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5249 break;
5250 case CCValAssign::ZExt:
5251 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5252 break;
5253 case CCValAssign::SExt:
5254 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5255 break;
5256 }
5257
5258 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005259 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005260 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005261 }
5262
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005263 RetOps[0] = Chain; // Update chain.
5264
5265 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005266 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005267 RetOps.push_back(Flag);
5268
Craig Topper48d114b2014-04-26 18:35:24 +00005269 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005270}
5271
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005272SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005273 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005274 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005275 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005276
Jim Laskeye4f4d042006-12-04 22:04:42 +00005277 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005278 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005279
5280 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005281 bool isPPC64 = Subtarget.isPPC64();
5282 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005283 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005284
5285 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005286 SDValue Chain = Op.getOperand(0);
5287 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005288
Jim Laskeye4f4d042006-12-04 22:04:42 +00005289 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005290 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5291 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005292 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005293
Jim Laskeye4f4d042006-12-04 22:04:42 +00005294 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005295 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005296
Jim Laskeye4f4d042006-12-04 22:04:42 +00005297 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005298 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005299 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005300}
5301
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005302
5303
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005304SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005305PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005306 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005307 bool isPPC64 = Subtarget.isPPC64();
5308 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005309 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005310
5311 // Get current frame pointer save index. The users of this index will be
5312 // primarily DYNALLOC instructions.
5313 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5314 int RASI = FI->getReturnAddrSaveIndex();
5315
5316 // If the frame pointer save index hasn't been defined yet.
5317 if (!RASI) {
5318 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005319 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005320 // Allocate the frame index for frame pointer save area.
Hal Finkel6e27c6d2014-12-23 09:45:06 +00005321 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005322 // Save the result.
5323 FI->setReturnAddrSaveIndex(RASI);
5324 }
5325 return DAG.getFrameIndex(RASI, PtrVT);
5326}
5327
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005328SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005329PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5330 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005331 bool isPPC64 = Subtarget.isPPC64();
5332 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005333 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005334
5335 // Get current frame pointer save index. The users of this index will be
5336 // primarily DYNALLOC instructions.
5337 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5338 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005339
Jim Laskey48850c12006-11-16 22:43:37 +00005340 // If the frame pointer save index hasn't been defined yet.
5341 if (!FPSI) {
5342 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005343 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005344 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005345
Jim Laskey48850c12006-11-16 22:43:37 +00005346 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005347 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005348 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005349 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005350 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005351 return DAG.getFrameIndex(FPSI, PtrVT);
5352}
Jim Laskey48850c12006-11-16 22:43:37 +00005353
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005354SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005355 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005356 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005357 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005358 SDValue Chain = Op.getOperand(0);
5359 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005360 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005361
Jim Laskey48850c12006-11-16 22:43:37 +00005362 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005363 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005364 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005365 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005366 DAG.getConstant(0, PtrVT), Size);
5367 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005368 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005369 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005370 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005371 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005372 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005373}
5374
Hal Finkel756810f2013-03-21 21:37:52 +00005375SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5376 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005377 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005378 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5379 DAG.getVTList(MVT::i32, MVT::Other),
5380 Op.getOperand(0), Op.getOperand(1));
5381}
5382
5383SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5384 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005385 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005386 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5387 Op.getOperand(0), Op.getOperand(1));
5388}
5389
Hal Finkel940ab932014-02-28 00:27:01 +00005390SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5391 assert(Op.getValueType() == MVT::i1 &&
5392 "Custom lowering only for i1 loads");
5393
5394 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5395
5396 SDLoc dl(Op);
5397 LoadSDNode *LD = cast<LoadSDNode>(Op);
5398
5399 SDValue Chain = LD->getChain();
5400 SDValue BasePtr = LD->getBasePtr();
5401 MachineMemOperand *MMO = LD->getMemOperand();
5402
5403 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5404 BasePtr, MVT::i8, MMO);
5405 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5406
5407 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005408 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005409}
5410
5411SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5412 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5413 "Custom lowering only for i1 stores");
5414
5415 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5416
5417 SDLoc dl(Op);
5418 StoreSDNode *ST = cast<StoreSDNode>(Op);
5419
5420 SDValue Chain = ST->getChain();
5421 SDValue BasePtr = ST->getBasePtr();
5422 SDValue Value = ST->getValue();
5423 MachineMemOperand *MMO = ST->getMemOperand();
5424
5425 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5426 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5427}
5428
5429// FIXME: Remove this once the ANDI glue bug is fixed:
5430SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5431 assert(Op.getValueType() == MVT::i1 &&
5432 "Custom lowering only for i1 results");
5433
5434 SDLoc DL(Op);
5435 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5436 Op.getOperand(0));
5437}
5438
Chris Lattner4211ca92006-04-14 06:01:58 +00005439/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5440/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005441SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005442 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005443 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5444 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005445 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005446
Hal Finkel81f87992013-04-07 22:11:09 +00005447 // We might be able to do better than this under some circumstances, but in
5448 // general, fsel-based lowering of select is a finite-math-only optimization.
5449 // For more information, see section F.3 of the 2.06 ISA specification.
5450 if (!DAG.getTarget().Options.NoInfsFPMath ||
5451 !DAG.getTarget().Options.NoNaNsFPMath)
5452 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005453
Hal Finkel81f87992013-04-07 22:11:09 +00005454 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005455
Owen Anderson53aa7a92009-08-10 22:56:29 +00005456 EVT ResVT = Op.getValueType();
5457 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005458 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5459 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005460 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005461
Chris Lattner4211ca92006-04-14 06:01:58 +00005462 // If the RHS of the comparison is a 0.0, we don't need to do the
5463 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005464 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005465 if (isFloatingPointZero(RHS))
5466 switch (CC) {
5467 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005468 case ISD::SETNE:
5469 std::swap(TV, FV);
5470 case ISD::SETEQ:
5471 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5472 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5473 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5474 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5475 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5476 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5477 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005478 case ISD::SETULT:
5479 case ISD::SETLT:
5480 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005481 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005482 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005483 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5484 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005485 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005486 case ISD::SETUGT:
5487 case ISD::SETGT:
5488 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005489 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005490 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005491 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5492 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005493 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005494 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005495 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005496
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005497 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005498 switch (CC) {
5499 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005500 case ISD::SETNE:
5501 std::swap(TV, FV);
5502 case ISD::SETEQ:
5503 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5504 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5505 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5506 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5507 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5508 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5509 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5510 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005511 case ISD::SETULT:
5512 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005513 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005514 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5515 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005516 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005517 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005518 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005519 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005520 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5521 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005522 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005523 case ISD::SETUGT:
5524 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005525 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005526 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5527 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005528 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005529 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005530 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005531 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005532 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5533 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005534 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005535 }
Eli Friedman5806e182009-05-28 04:31:08 +00005536 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005537}
5538
Hal Finkeled844c42015-01-06 22:31:02 +00005539void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
5540 SelectionDAG &DAG,
5541 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005542 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005543 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005544 if (Src.getValueType() == MVT::f32)
5545 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005546
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005547 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005548 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005549 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005550 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005551 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005552 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005553 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005554 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005555 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005556 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005557 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005558 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005559 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5560 PPCISD::FCTIDUZ,
5561 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005562 break;
5563 }
Duncan Sands2a287912008-07-19 16:26:02 +00005564
Chris Lattner4211ca92006-04-14 06:01:58 +00005565 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005566 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5567 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005568 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5569 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5570 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005571
Chris Lattner06a49542007-10-15 20:14:52 +00005572 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005573 SDValue Chain;
5574 if (i32Stack) {
5575 MachineFunction &MF = DAG.getMachineFunction();
5576 MachineMemOperand *MMO =
5577 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5578 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5579 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005580 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005581 } else
5582 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5583 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005584
5585 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5586 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005587 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005588 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005589 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkeled844c42015-01-06 22:31:02 +00005590 MPI = MPI.getWithOffset(4);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005591 }
5592
Hal Finkeled844c42015-01-06 22:31:02 +00005593 RLI.Chain = Chain;
5594 RLI.Ptr = FIPtr;
5595 RLI.MPI = MPI;
5596}
5597
5598SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
5599 SDLoc dl) const {
5600 ReuseLoadInfo RLI;
5601 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5602
5603 return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
5604 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
5605 RLI.Ranges);
5606}
5607
5608// We're trying to insert a regular store, S, and then a load, L. If the
5609// incoming value, O, is a load, we might just be able to have our load use the
5610// address used by O. However, we don't know if anything else will store to
5611// that address before we can load from it. To prevent this situation, we need
5612// to insert our load, L, into the chain as a peer of O. To do this, we give L
5613// the same chain operand as O, we create a token factor from the chain results
5614// of O and L, and we replace all uses of O's chain result with that token
5615// factor (see spliceIntoChain below for this last part).
5616bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT,
5617 ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +00005618 SelectionDAG &DAG,
5619 ISD::LoadExtType ET) const {
Hal Finkeled844c42015-01-06 22:31:02 +00005620 SDLoc dl(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00005621 if (ET == ISD::NON_EXTLOAD &&
5622 (Op.getOpcode() == ISD::FP_TO_UINT ||
Hal Finkeled844c42015-01-06 22:31:02 +00005623 Op.getOpcode() == ISD::FP_TO_SINT) &&
5624 isOperationLegalOrCustom(Op.getOpcode(),
5625 Op.getOperand(0).getValueType())) {
5626
5627 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
5628 return true;
5629 }
5630
5631 LoadSDNode *LD = dyn_cast<LoadSDNode>(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00005632 if (!LD || LD->getExtensionType() != ET || LD->isVolatile() ||
5633 LD->isNonTemporal())
Hal Finkeled844c42015-01-06 22:31:02 +00005634 return false;
5635 if (LD->getMemoryVT() != MemVT)
5636 return false;
5637
5638 RLI.Ptr = LD->getBasePtr();
5639 if (LD->isIndexed() && LD->getOffset().getOpcode() != ISD::UNDEF) {
5640 assert(LD->getAddressingMode() == ISD::PRE_INC &&
5641 "Non-pre-inc AM on PPC?");
5642 RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr,
5643 LD->getOffset());
5644 }
5645
5646 RLI.Chain = LD->getChain();
5647 RLI.MPI = LD->getPointerInfo();
5648 RLI.IsInvariant = LD->isInvariant();
5649 RLI.Alignment = LD->getAlignment();
5650 RLI.AAInfo = LD->getAAInfo();
5651 RLI.Ranges = LD->getRanges();
5652
5653 RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1);
5654 return true;
5655}
5656
5657// Given the head of the old chain, ResChain, insert a token factor containing
5658// it and NewResChain, and make users of ResChain now be users of that token
5659// factor.
5660void PPCTargetLowering::spliceIntoChain(SDValue ResChain,
5661 SDValue NewResChain,
5662 SelectionDAG &DAG) const {
5663 if (!ResChain)
5664 return;
5665
5666 SDLoc dl(NewResChain);
5667
5668 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
5669 NewResChain, DAG.getUNDEF(MVT::Other));
5670 assert(TF.getNode() != NewResChain.getNode() &&
5671 "A new TF really is required here");
5672
5673 DAG.ReplaceAllUsesOfValueWith(ResChain, TF);
5674 DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain);
Chris Lattner4211ca92006-04-14 06:01:58 +00005675}
5676
Hal Finkelf6d45f22013-04-01 17:52:07 +00005677SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Hal Finkeled844c42015-01-06 22:31:02 +00005678 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005679 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005680 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005681 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005682 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005683
Hal Finkel6a56b212014-03-05 22:14:00 +00005684 if (Op.getOperand(0).getValueType() == MVT::i1)
5685 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5686 DAG.getConstantFP(1.0, Op.getValueType()),
5687 DAG.getConstantFP(0.0, Op.getValueType()));
5688
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005689 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005690 "UINT_TO_FP is supported only with FPCVT");
5691
5692 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005693 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005694 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005695 (Op.getOpcode() == ISD::UINT_TO_FP ?
5696 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5697 (Op.getOpcode() == ISD::UINT_TO_FP ?
5698 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005699 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005700 MVT::f32 : MVT::f64;
5701
Owen Anderson9f944592009-08-11 20:47:22 +00005702 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005703 SDValue SINT = Op.getOperand(0);
5704 // When converting to single-precision, we actually need to convert
5705 // to double-precision first and then round to single-precision.
5706 // To avoid double-rounding effects during that operation, we have
5707 // to prepare the input operand. Bits that might be truncated when
5708 // converting to double-precision are replaced by a bit that won't
5709 // be lost at this stage, but is below the single-precision rounding
5710 // position.
5711 //
5712 // However, if -enable-unsafe-fp-math is in effect, accept double
5713 // rounding to avoid the extra overhead.
5714 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005715 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005716 !DAG.getTarget().Options.UnsafeFPMath) {
5717
5718 // Twiddle input to make sure the low 11 bits are zero. (If this
5719 // is the case, we are guaranteed the value will fit into the 53 bit
5720 // mantissa of an IEEE double-precision value without rounding.)
5721 // If any of those low 11 bits were not zero originally, make sure
5722 // bit 12 (value 2048) is set instead, so that the final rounding
5723 // to single-precision gets the correct result.
5724 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5725 SINT, DAG.getConstant(2047, MVT::i64));
5726 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5727 Round, DAG.getConstant(2047, MVT::i64));
5728 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5729 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5730 Round, DAG.getConstant(-2048, MVT::i64));
5731
5732 // However, we cannot use that value unconditionally: if the magnitude
5733 // of the input value is small, the bit-twiddling we did above might
5734 // end up visibly changing the output. Fortunately, in that case, we
5735 // don't need to twiddle bits since the original input will convert
5736 // exactly to double-precision floating-point already. Therefore,
5737 // construct a conditional to use the original value if the top 11
5738 // bits are all sign-bit copies, and use the rounded value computed
5739 // above otherwise.
5740 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5741 SINT, DAG.getConstant(53, MVT::i32));
5742 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5743 Cond, DAG.getConstant(1, MVT::i64));
5744 Cond = DAG.getSetCC(dl, MVT::i32,
5745 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5746
5747 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5748 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005749
Hal Finkeled844c42015-01-06 22:31:02 +00005750 ReuseLoadInfo RLI;
5751 SDValue Bits;
5752
Hal Finkel6c392692015-01-09 01:34:30 +00005753 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkeled844c42015-01-06 22:31:02 +00005754 if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) {
5755 Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
5756 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
5757 RLI.Ranges);
5758 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
Hal Finkel6c392692015-01-09 01:34:30 +00005759 } else if (Subtarget.hasLFIWAX() &&
5760 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::SEXTLOAD)) {
5761 MachineMemOperand *MMO =
5762 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5763 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5764 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5765 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl,
5766 DAG.getVTList(MVT::f64, MVT::Other),
5767 Ops, MVT::i32, MMO);
5768 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
5769 } else if (Subtarget.hasFPCVT() &&
5770 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::ZEXTLOAD)) {
5771 MachineMemOperand *MMO =
5772 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5773 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5774 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5775 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWZX, dl,
5776 DAG.getVTList(MVT::f64, MVT::Other),
5777 Ops, MVT::i32, MMO);
5778 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
5779 } else if (((Subtarget.hasLFIWAX() &&
5780 SINT.getOpcode() == ISD::SIGN_EXTEND) ||
5781 (Subtarget.hasFPCVT() &&
5782 SINT.getOpcode() == ISD::ZERO_EXTEND)) &&
5783 SINT.getOperand(0).getValueType() == MVT::i32) {
5784 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
5785 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
5786
5787 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5788 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5789
5790 SDValue Store =
5791 DAG.getStore(DAG.getEntryNode(), dl, SINT.getOperand(0), FIdx,
5792 MachinePointerInfo::getFixedStack(FrameIdx),
5793 false, false, 0);
5794
5795 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5796 "Expected an i32 store");
5797
5798 RLI.Ptr = FIdx;
5799 RLI.Chain = Store;
5800 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
5801 RLI.Alignment = 4;
5802
5803 MachineMemOperand *MMO =
5804 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5805 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5806 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
5807 Bits = DAG.getMemIntrinsicNode(SINT.getOpcode() == ISD::ZERO_EXTEND ?
5808 PPCISD::LFIWZX : PPCISD::LFIWAX,
5809 dl, DAG.getVTList(MVT::f64, MVT::Other),
5810 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00005811 } else
5812 Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
5813
Hal Finkelf6d45f22013-04-01 17:52:07 +00005814 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5815
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005816 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005817 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005818 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005819 return FP;
5820 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005821
Owen Anderson9f944592009-08-11 20:47:22 +00005822 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005823 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005824 // Since we only generate this in 64-bit mode, we can take advantage of
5825 // 64-bit registers. In particular, sign extend the input value into the
5826 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5827 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005828 MachineFunction &MF = DAG.getMachineFunction();
5829 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005830 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005831
Hal Finkelbeb296b2013-03-31 10:12:51 +00005832 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005833 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkeled844c42015-01-06 22:31:02 +00005834 ReuseLoadInfo RLI;
5835 bool ReusingLoad;
5836 if (!(ReusingLoad = canReuseLoadAddress(Op.getOperand(0), MVT::i32, RLI,
5837 DAG))) {
5838 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5839 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005840
Hal Finkeled844c42015-01-06 22:31:02 +00005841 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5842 MachinePointerInfo::getFixedStack(FrameIdx),
5843 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005844
Hal Finkeled844c42015-01-06 22:31:02 +00005845 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5846 "Expected an i32 store");
5847
5848 RLI.Ptr = FIdx;
5849 RLI.Chain = Store;
5850 RLI.MPI = MachinePointerInfo::getFixedStack(FrameIdx);
5851 RLI.Alignment = 4;
5852 }
5853
Hal Finkelbeb296b2013-03-31 10:12:51 +00005854 MachineMemOperand *MMO =
Hal Finkeled844c42015-01-06 22:31:02 +00005855 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
5856 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
5857 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005858 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5859 PPCISD::LFIWZX : PPCISD::LFIWAX,
5860 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005861 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00005862 if (ReusingLoad)
5863 spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005864 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005865 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005866 "i32->FP without LFIWAX supported only on PPC64");
5867
Hal Finkelbeb296b2013-03-31 10:12:51 +00005868 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5869 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5870
5871 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5872 Op.getOperand(0));
5873
5874 // STD the extended value into the stack slot.
5875 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5876 MachinePointerInfo::getFixedStack(FrameIdx),
5877 false, false, 0);
5878
5879 // Load the value as a double.
5880 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5881 MachinePointerInfo::getFixedStack(FrameIdx),
5882 false, false, false, 0);
5883 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005884
Chris Lattner4211ca92006-04-14 06:01:58 +00005885 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005886 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005887 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005888 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005889 return FP;
5890}
5891
Dan Gohman21cea8a2010-04-17 15:26:15 +00005892SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5893 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005894 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005895 /*
5896 The rounding mode is in bits 30:31 of FPSR, and has the following
5897 settings:
5898 00 Round to nearest
5899 01 Round to 0
5900 10 Round to +inf
5901 11 Round to -inf
5902
5903 FLT_ROUNDS, on the other hand, expects the following:
5904 -1 Undefined
5905 0 Round to 0
5906 1 Round to nearest
5907 2 Round to +inf
5908 3 Round to -inf
5909
5910 To perform the conversion, we do:
5911 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5912 */
5913
5914 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005915 EVT VT = Op.getValueType();
5916 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005917
5918 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005919 EVT NodeTys[] = {
5920 MVT::f64, // return register
5921 MVT::Glue // unused in this context
5922 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005923 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005924
5925 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005926 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005927 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005928 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005929 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005930
5931 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005932 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005933 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005934 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005935 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005936
5937 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005938 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005939 DAG.getNode(ISD::AND, dl, MVT::i32,
5940 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005941 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005942 DAG.getNode(ISD::SRL, dl, MVT::i32,
5943 DAG.getNode(ISD::AND, dl, MVT::i32,
5944 DAG.getNode(ISD::XOR, dl, MVT::i32,
5945 CWD, DAG.getConstant(3, MVT::i32)),
5946 DAG.getConstant(3, MVT::i32)),
5947 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005948
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005949 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005950 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005951
Duncan Sands13237ac2008-06-06 12:08:01 +00005952 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005953 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005954}
5955
Dan Gohman21cea8a2010-04-17 15:26:15 +00005956SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005957 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005958 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005959 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005960 assert(Op.getNumOperands() == 3 &&
5961 VT == Op.getOperand(1).getValueType() &&
5962 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005963
Chris Lattner601b8652006-09-20 03:47:40 +00005964 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005965 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005966 SDValue Lo = Op.getOperand(0);
5967 SDValue Hi = Op.getOperand(1);
5968 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005969 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005970
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005971 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005972 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005973 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5974 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5975 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5976 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005977 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005978 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5979 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5980 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005981 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005982 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005983}
5984
Dan Gohman21cea8a2010-04-17 15:26:15 +00005985SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005986 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005987 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005988 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005989 assert(Op.getNumOperands() == 3 &&
5990 VT == Op.getOperand(1).getValueType() &&
5991 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005992
Dan Gohman8d2ead22008-03-07 20:36:53 +00005993 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005994 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005995 SDValue Lo = Op.getOperand(0);
5996 SDValue Hi = Op.getOperand(1);
5997 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005998 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005999
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006000 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00006001 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006002 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6003 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6004 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6005 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00006006 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006007 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
6008 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
6009 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006010 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006011 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006012}
6013
Dan Gohman21cea8a2010-04-17 15:26:15 +00006014SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006015 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006016 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006017 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00006018 assert(Op.getNumOperands() == 3 &&
6019 VT == Op.getOperand(1).getValueType() &&
6020 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00006021
Dan Gohman8d2ead22008-03-07 20:36:53 +00006022 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006023 SDValue Lo = Op.getOperand(0);
6024 SDValue Hi = Op.getOperand(1);
6025 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006026 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006027
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006028 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00006029 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006030 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6031 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6032 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6033 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00006034 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006035 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
6036 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
6037 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00006038 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006039 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006040 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006041}
6042
6043//===----------------------------------------------------------------------===//
6044// Vector related lowering.
6045//
6046
Chris Lattner2a099c02006-04-17 06:00:21 +00006047/// BuildSplatI - Build a canonical splati of Val with an element size of
6048/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006049static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006050 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00006051 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006052
Owen Anderson53aa7a92009-08-10 22:56:29 +00006053 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00006054 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00006055 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006056
Owen Anderson9f944592009-08-11 20:47:22 +00006057 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006058
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006059 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
6060 if (Val == -1)
6061 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006062
Owen Anderson53aa7a92009-08-10 22:56:29 +00006063 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006064
Chris Lattner2a099c02006-04-17 06:00:21 +00006065 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00006066 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006067 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00006068 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00006069 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006070 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006071}
6072
Hal Finkelcf2e9082013-05-24 23:00:14 +00006073/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
6074/// specified intrinsic ID.
6075static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006076 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00006077 EVT DestVT = MVT::Other) {
6078 if (DestVT == MVT::Other) DestVT = Op.getValueType();
6079 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
6080 DAG.getConstant(IID, MVT::i32), Op);
6081}
6082
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006083/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00006084/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006085static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006086 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006087 EVT DestVT = MVT::Other) {
6088 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006089 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00006090 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006091}
6092
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006093/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
6094/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006095static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006096 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006097 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00006098 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006099 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00006100 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006101}
6102
6103
Chris Lattner264c9082006-04-17 17:55:10 +00006104/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
6105/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006106static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006107 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00006108 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00006109 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
6110 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00006111
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006112 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00006113 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006114 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00006115 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006116 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00006117}
6118
Chris Lattner19e90552006-04-14 05:19:18 +00006119// If this is a case we can't handle, return null and let the default
6120// expansion code take care of it. If we CAN select this case, and if it
6121// selects to a single instruction, return Op. Otherwise, if we can codegen
6122// this case more efficiently than a constant pool load, lower it to the
6123// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00006124SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
6125 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006126 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006127 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00006128 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00006129
Bob Wilson85cefe82009-03-02 23:24:16 +00006130 // Check if this is a splat of a constant value.
6131 APInt APSplatBits, APSplatUndef;
6132 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006133 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00006134 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00006135 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00006136 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00006137
Bob Wilson530e0382009-03-03 19:26:27 +00006138 unsigned SplatBits = APSplatBits.getZExtValue();
6139 unsigned SplatUndef = APSplatUndef.getZExtValue();
6140 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006141
Bob Wilson530e0382009-03-03 19:26:27 +00006142 // First, handle single instruction cases.
6143
6144 // All zeros?
6145 if (SplatBits == 0) {
6146 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00006147 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
6148 SDValue Z = DAG.getConstant(0, MVT::i32);
6149 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00006150 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00006151 }
Bob Wilson530e0382009-03-03 19:26:27 +00006152 return Op;
6153 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00006154
Bob Wilson530e0382009-03-03 19:26:27 +00006155 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
6156 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
6157 (32-SplatBitSize));
6158 if (SextVal >= -16 && SextVal <= 15)
6159 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006160
6161
Bob Wilson530e0382009-03-03 19:26:27 +00006162 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006163
Bob Wilson530e0382009-03-03 19:26:27 +00006164 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00006165 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
6166 // If this value is in the range [17,31] and is odd, use:
6167 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
6168 // If this value is in the range [-31,-17] and is odd, use:
6169 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
6170 // Note the last two are three-instruction sequences.
6171 if (SextVal >= -32 && SextVal <= 31) {
6172 // To avoid having these optimizations undone by constant folding,
6173 // we convert to a pseudo that will be expanded later into one of
6174 // the above forms.
6175 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00006176 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
6177 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
6178 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
6179 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
6180 if (VT == Op.getValueType())
6181 return RetVal;
6182 else
6183 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00006184 }
6185
6186 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
6187 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
6188 // for fneg/fabs.
6189 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
6190 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00006191 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006192
6193 // Make the VSLW intrinsic, computing 0x8000_0000.
6194 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
6195 OnesV, DAG, dl);
6196
6197 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00006198 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00006199 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006200 }
6201
Bill Schmidt4aedff82014-06-06 14:06:26 +00006202 // The remaining cases assume either big endian element order or
6203 // a splat-size that equates to the element size of the vector
6204 // to be built. An example that doesn't work for little endian is
6205 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
6206 // and a vector element size of 16 bits. The code below will
6207 // produce the vector in big endian element order, which for little
6208 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
6209
6210 // For now, just avoid these optimizations in that case.
6211 // FIXME: Develop correct optimizations for LE with mismatched
6212 // splat and element sizes.
6213
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006214 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00006215 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
6216 return SDValue();
6217
Bob Wilson530e0382009-03-03 19:26:27 +00006218 // Check to see if this is a wide variety of vsplti*, binop self cases.
6219 static const signed char SplatCsts[] = {
6220 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
6221 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
6222 };
6223
6224 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
6225 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
6226 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
6227 int i = SplatCsts[idx];
6228
6229 // Figure out what shift amount will be used by altivec if shifted by i in
6230 // this splat size.
6231 unsigned TypeShiftAmt = i & (SplatBitSize-1);
6232
6233 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00006234 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006235 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006236 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6237 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
6238 Intrinsic::ppc_altivec_vslw
6239 };
6240 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006241 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00006242 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006243
Bob Wilson530e0382009-03-03 19:26:27 +00006244 // vsplti + srl self.
6245 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006246 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006247 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6248 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
6249 Intrinsic::ppc_altivec_vsrw
6250 };
6251 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006252 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006253 }
6254
Bob Wilson530e0382009-03-03 19:26:27 +00006255 // vsplti + sra self.
6256 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00006257 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006258 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6259 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
6260 Intrinsic::ppc_altivec_vsraw
6261 };
6262 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006263 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006264 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006265
Bob Wilson530e0382009-03-03 19:26:27 +00006266 // vsplti + rol self.
6267 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
6268 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006269 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006270 static const unsigned IIDs[] = { // Intrinsic to use for each size.
6271 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
6272 Intrinsic::ppc_altivec_vrlw
6273 };
6274 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00006275 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006276 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006277
Bob Wilson530e0382009-03-03 19:26:27 +00006278 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00006279 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006280 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006281 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00006282 }
Bob Wilson530e0382009-03-03 19:26:27 +00006283 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00006284 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006285 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006286 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00006287 }
Bob Wilson530e0382009-03-03 19:26:27 +00006288 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00006289 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00006290 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006291 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
6292 }
6293 }
6294
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006295 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00006296}
6297
Chris Lattner071ad012006-04-17 05:28:54 +00006298/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
6299/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006300static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00006301 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006302 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00006303 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00006304 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00006305 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006306
Chris Lattner071ad012006-04-17 05:28:54 +00006307 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00006308 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00006309 OP_VMRGHW,
6310 OP_VMRGLW,
6311 OP_VSPLTISW0,
6312 OP_VSPLTISW1,
6313 OP_VSPLTISW2,
6314 OP_VSPLTISW3,
6315 OP_VSLDOI4,
6316 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00006317 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00006318 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00006319
Chris Lattner071ad012006-04-17 05:28:54 +00006320 if (OpNum == OP_COPY) {
6321 if (LHSID == (1*9+2)*9+3) return LHS;
6322 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
6323 return RHS;
6324 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006325
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006326 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006327 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
6328 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006329
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006330 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00006331 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006332 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00006333 case OP_VMRGHW:
6334 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
6335 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
6336 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
6337 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
6338 break;
6339 case OP_VMRGLW:
6340 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
6341 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
6342 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
6343 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
6344 break;
6345 case OP_VSPLTISW0:
6346 for (unsigned i = 0; i != 16; ++i)
6347 ShufIdxs[i] = (i&3)+0;
6348 break;
6349 case OP_VSPLTISW1:
6350 for (unsigned i = 0; i != 16; ++i)
6351 ShufIdxs[i] = (i&3)+4;
6352 break;
6353 case OP_VSPLTISW2:
6354 for (unsigned i = 0; i != 16; ++i)
6355 ShufIdxs[i] = (i&3)+8;
6356 break;
6357 case OP_VSPLTISW3:
6358 for (unsigned i = 0; i != 16; ++i)
6359 ShufIdxs[i] = (i&3)+12;
6360 break;
6361 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006362 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006363 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006364 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006365 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006366 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006367 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006368 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006369 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6370 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006371 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006372 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006373}
6374
Chris Lattner19e90552006-04-14 05:19:18 +00006375/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6376/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6377/// return the code it can be lowered into. Worst case, it can always be
6378/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006379SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006380 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006381 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006382 SDValue V1 = Op.getOperand(0);
6383 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006384 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006385 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006386 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006387
Chris Lattner19e90552006-04-14 05:19:18 +00006388 // Cases that are handled by instructions that take permute immediates
6389 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6390 // selected by the instruction selector.
6391 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006392 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6393 PPC::isSplatShuffleMask(SVOp, 2) ||
6394 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006395 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
6396 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006397 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006398 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6399 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6400 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6401 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6402 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6403 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006404 return Op;
6405 }
6406 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006407
Chris Lattner19e90552006-04-14 05:19:18 +00006408 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6409 // and produce a fixed permutation. If any of these match, do not lower to
6410 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006411 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006412 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
6413 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006414 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006415 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6416 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6417 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6418 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6419 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6420 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006421 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006422
Chris Lattner071ad012006-04-17 05:28:54 +00006423 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6424 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006425 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006426
Chris Lattner071ad012006-04-17 05:28:54 +00006427 unsigned PFIndexes[4];
6428 bool isFourElementShuffle = true;
6429 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6430 unsigned EltNo = 8; // Start out undef.
6431 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006432 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006433 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006434
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006435 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006436 if ((ByteSource & 3) != j) {
6437 isFourElementShuffle = false;
6438 break;
6439 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006440
Chris Lattner071ad012006-04-17 05:28:54 +00006441 if (EltNo == 8) {
6442 EltNo = ByteSource/4;
6443 } else if (EltNo != ByteSource/4) {
6444 isFourElementShuffle = false;
6445 break;
6446 }
6447 }
6448 PFIndexes[i] = EltNo;
6449 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006450
6451 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006452 // perfect shuffle vector to determine if it is cost effective to do this as
6453 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006454 // For now, we skip this for little endian until such time as we have a
6455 // little-endian perfect shuffle table.
6456 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006457 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006458 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006459 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006460
Chris Lattner071ad012006-04-17 05:28:54 +00006461 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6462 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006463
Chris Lattner071ad012006-04-17 05:28:54 +00006464 // Determining when to avoid vperm is tricky. Many things affect the cost
6465 // of vperm, particularly how many times the perm mask needs to be computed.
6466 // For example, if the perm mask can be hoisted out of a loop or is already
6467 // used (perhaps because there are multiple permutes with the same shuffle
6468 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6469 // the loop requires an extra register.
6470 //
6471 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006472 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006473 // available, if this block is within a loop, we should avoid using vperm
6474 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006475 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006476 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006477 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006478
Chris Lattner19e90552006-04-14 05:19:18 +00006479 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6480 // vector that will get spilled to the constant pool.
6481 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006482
Chris Lattner19e90552006-04-14 05:19:18 +00006483 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6484 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006485
6486 // For little endian, the order of the input vectors is reversed, and
6487 // the permutation mask is complemented with respect to 31. This is
6488 // necessary to produce proper semantics with the big-endian-biased vperm
6489 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006490 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006491 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006492
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006493 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006494 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6495 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006496
Chris Lattner19e90552006-04-14 05:19:18 +00006497 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006498 if (isLittleEndian)
6499 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6500 MVT::i32));
6501 else
6502 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6503 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006504 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006505
Owen Anderson9f944592009-08-11 20:47:22 +00006506 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006507 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006508 if (isLittleEndian)
6509 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6510 V2, V1, VPermMask);
6511 else
6512 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6513 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006514}
6515
Chris Lattner9754d142006-04-18 17:59:36 +00006516/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6517/// altivec comparison. If it is, return true and fill in Opc/isDot with
6518/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006519static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006520 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006521 unsigned IntrinsicID =
6522 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006523 CompareOpc = -1;
6524 isDot = false;
6525 switch (IntrinsicID) {
6526 default: return false;
6527 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006528 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6529 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6530 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6531 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6532 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6533 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6534 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6535 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6536 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6537 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6538 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6539 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6540 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006541
Chris Lattner4211ca92006-04-14 06:01:58 +00006542 // Normal Comparisons.
6543 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6544 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6545 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6546 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6547 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6548 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6549 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6550 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6551 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6552 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6553 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6554 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6555 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6556 }
Chris Lattner9754d142006-04-18 17:59:36 +00006557 return true;
6558}
6559
6560/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6561/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006562SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006563 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006564 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6565 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006566 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006567 int CompareOpc;
6568 bool isDot;
6569 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006570 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006571
Chris Lattner9754d142006-04-18 17:59:36 +00006572 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006573 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006574 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006575 Op.getOperand(1), Op.getOperand(2),
6576 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006577 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006578 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006579
Chris Lattner4211ca92006-04-14 06:01:58 +00006580 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006581 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006582 Op.getOperand(2), // LHS
6583 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006584 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006585 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006586 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006587 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006588
Chris Lattner4211ca92006-04-14 06:01:58 +00006589 // Now that we have the comparison, emit a copy from the CR to a GPR.
6590 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006591 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006592 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006593 CompNode.getValue(1));
6594
Chris Lattner4211ca92006-04-14 06:01:58 +00006595 // Unpack the result based on how the target uses it.
6596 unsigned BitNo; // Bit # of CR6.
6597 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006598 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006599 default: // Can't happen, don't crash on invalid number though.
6600 case 0: // Return the value of the EQ bit of CR6.
6601 BitNo = 0; InvertBit = false;
6602 break;
6603 case 1: // Return the inverted value of the EQ bit of CR6.
6604 BitNo = 0; InvertBit = true;
6605 break;
6606 case 2: // Return the value of the LT bit of CR6.
6607 BitNo = 2; InvertBit = false;
6608 break;
6609 case 3: // Return the inverted value of the LT bit of CR6.
6610 BitNo = 2; InvertBit = true;
6611 break;
6612 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006613
Chris Lattner4211ca92006-04-14 06:01:58 +00006614 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006615 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6616 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006617 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006618 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6619 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006620
Chris Lattner4211ca92006-04-14 06:01:58 +00006621 // If we are supposed to, toggle the bit.
6622 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006623 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6624 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006625 return Flags;
6626}
6627
Hal Finkel5c0d1452014-03-30 13:22:59 +00006628SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6629 SelectionDAG &DAG) const {
6630 SDLoc dl(Op);
6631 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6632 // instructions), but for smaller types, we need to first extend up to v2i32
6633 // before doing going farther.
6634 if (Op.getValueType() == MVT::v2i64) {
6635 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6636 if (ExtVT != MVT::v2i32) {
6637 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6638 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6639 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6640 ExtVT.getVectorElementType(), 4)));
6641 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6642 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6643 DAG.getValueType(MVT::v2i32));
6644 }
6645
6646 return Op;
6647 }
6648
6649 return SDValue();
6650}
6651
Scott Michelcf0da6c2009-02-17 22:15:04 +00006652SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006653 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006654 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006655 // Create a stack slot that is 16-byte aligned.
6656 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006657 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006658 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006659 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006660
Chris Lattner4211ca92006-04-14 06:01:58 +00006661 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006662 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006663 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006664 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006665 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006666 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006667 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006668}
6669
Dan Gohman21cea8a2010-04-17 15:26:15 +00006670SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006671 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006672 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006673 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006674
Owen Anderson9f944592009-08-11 20:47:22 +00006675 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6676 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006677
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006678 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006679 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006680
Chris Lattner7e4398742006-04-18 03:43:48 +00006681 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006682 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6683 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6684 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006685
Chris Lattner7e4398742006-04-18 03:43:48 +00006686 // Low parts multiplied together, generating 32-bit results (we ignore the
6687 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006688 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006689 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006690
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006691 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006692 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006693 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006694 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006695 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006696 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6697 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006698 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006699
Owen Anderson9f944592009-08-11 20:47:22 +00006700 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006701
Chris Lattner96d50482006-04-18 04:28:57 +00006702 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006703 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006704 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006705 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006706 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006707
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006708 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006709 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006710 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006711 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006712
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006713 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006714 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006715 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006716 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006717
Bill Schmidt42995e82014-06-09 16:06:29 +00006718 // Merge the results together. Because vmuleub and vmuloub are
6719 // instructions with a big-endian bias, we must reverse the
6720 // element numbering and reverse the meaning of "odd" and "even"
6721 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006722 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006723 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006724 if (isLittleEndian) {
6725 Ops[i*2 ] = 2*i;
6726 Ops[i*2+1] = 2*i+16;
6727 } else {
6728 Ops[i*2 ] = 2*i+1;
6729 Ops[i*2+1] = 2*i+1+16;
6730 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006731 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006732 if (isLittleEndian)
6733 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6734 else
6735 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006736 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006737 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006738 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006739}
6740
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006741/// LowerOperation - Provide custom lowering hooks for some operations.
6742///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006743SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006744 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006745 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006746 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006747 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006748 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006749 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006750 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006751 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006752 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6753 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006754 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006755 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006756
6757 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006758 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006759
Roman Divackyc3825df2013-07-25 21:36:47 +00006760 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006761 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006762
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006763 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006764 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006765 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006766
Hal Finkel756810f2013-03-21 21:37:52 +00006767 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6768 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6769
Hal Finkel940ab932014-02-28 00:27:01 +00006770 case ISD::LOAD: return LowerLOAD(Op, DAG);
6771 case ISD::STORE: return LowerSTORE(Op, DAG);
6772 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006773 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006774 case ISD::FP_TO_UINT:
6775 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Hal Finkeled844c42015-01-06 22:31:02 +00006776 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006777 case ISD::UINT_TO_FP:
6778 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006779 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006780
Chris Lattner4211ca92006-04-14 06:01:58 +00006781 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006782 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6783 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6784 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006785
Chris Lattner4211ca92006-04-14 06:01:58 +00006786 // Vector-related lowering.
6787 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6788 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6789 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6790 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006791 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006792 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006793
Hal Finkel25c19922013-05-15 21:37:41 +00006794 // For counter-based loop handling.
6795 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6796
Chris Lattnerf6a81562007-12-08 06:59:59 +00006797 // Frame & Return address.
6798 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006799 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006800 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006801}
6802
Duncan Sands6ed40142008-12-01 11:39:25 +00006803void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6804 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006805 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006806 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006807 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006808 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006809 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006810 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelbbdee932014-12-02 22:01:00 +00006811 case ISD::READCYCLECOUNTER: {
6812 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
6813 SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0));
6814
6815 Results.push_back(RTB);
6816 Results.push_back(RTB.getValue(1));
6817 Results.push_back(RTB.getValue(2));
6818 break;
6819 }
Hal Finkel25c19922013-05-15 21:37:41 +00006820 case ISD::INTRINSIC_W_CHAIN: {
6821 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6822 Intrinsic::ppc_is_decremented_ctr_nonzero)
6823 break;
6824
6825 assert(N->getValueType(0) == MVT::i1 &&
6826 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006827 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006828 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6829 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6830 N->getOperand(1));
6831
6832 Results.push_back(NewInt);
6833 Results.push_back(NewInt.getValue(1));
6834 break;
6835 }
Roman Divacky4394e682011-06-28 15:30:42 +00006836 case ISD::VAARG: {
6837 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6838 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6839 return;
6840
6841 EVT VT = N->getValueType(0);
6842
6843 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006844 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006845
6846 Results.push_back(NewNode);
6847 Results.push_back(NewNode.getValue(1));
6848 }
6849 return;
6850 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006851 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006852 assert(N->getValueType(0) == MVT::ppcf128);
6853 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006854 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006855 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006856 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006857 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006858 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006859 DAG.getIntPtrConstant(1));
6860
Ulrich Weigand874fc622013-03-26 10:56:22 +00006861 // Add the two halves of the long double in round-to-zero mode.
6862 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006863
6864 // We know the low half is about to be thrown away, so just use something
6865 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006866 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006867 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006868 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006869 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006870 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006871 // LowerFP_TO_INT() can only handle f32 and f64.
6872 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6873 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006874 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006875 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006876 }
6877}
6878
6879
Chris Lattner4211ca92006-04-14 06:01:58 +00006880//===----------------------------------------------------------------------===//
6881// Other Lowering Code
6882//===----------------------------------------------------------------------===//
6883
Robin Morisset22129962014-09-23 20:46:49 +00006884static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) {
6885 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
6886 Function *Func = Intrinsic::getDeclaration(M, Id);
6887 return Builder.CreateCall(Func);
6888}
6889
6890// The mappings for emitLeading/TrailingFence is taken from
6891// http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
6892Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
6893 AtomicOrdering Ord, bool IsStore,
6894 bool IsLoad) const {
6895 if (Ord == SequentiallyConsistent)
6896 return callIntrinsic(Builder, Intrinsic::ppc_sync);
6897 else if (isAtLeastRelease(Ord))
6898 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6899 else
6900 return nullptr;
6901}
6902
6903Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
6904 AtomicOrdering Ord, bool IsStore,
6905 bool IsLoad) const {
6906 if (IsLoad && isAtLeastAcquire(Ord))
6907 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6908 // FIXME: this is too conservative, a dependent branch + isync is enough.
6909 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and
6910 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html
6911 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification.
6912 else
6913 return nullptr;
6914}
6915
Chris Lattner9b577f12005-08-26 21:23:58 +00006916MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006917PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006918 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006919 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006920 const TargetInstrInfo *TII =
6921 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006922
6923 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6924 MachineFunction *F = BB->getParent();
6925 MachineFunction::iterator It = BB;
6926 ++It;
6927
6928 unsigned dest = MI->getOperand(0).getReg();
6929 unsigned ptrA = MI->getOperand(1).getReg();
6930 unsigned ptrB = MI->getOperand(2).getReg();
6931 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006932 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006933
6934 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6935 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6936 F->insert(It, loopMBB);
6937 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006938 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006939 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006940 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006941
6942 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006943 unsigned TmpReg = (!BinOpcode) ? incr :
Craig Topper61e88f42014-11-21 05:58:21 +00006944 RegInfo.createVirtualRegister( is64bit ? &PPC::G8RCRegClass
6945 : &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006946
6947 // thisMBB:
6948 // ...
6949 // fallthrough --> loopMBB
6950 BB->addSuccessor(loopMBB);
6951
6952 // loopMBB:
6953 // l[wd]arx dest, ptr
6954 // add r0, dest, incr
6955 // st[wd]cx. r0, ptr
6956 // bne- loopMBB
6957 // fallthrough --> exitMBB
6958 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006959 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006960 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006961 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006962 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6963 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006964 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006965 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006966 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006967 BB->addSuccessor(loopMBB);
6968 BB->addSuccessor(exitMBB);
6969
6970 // exitMBB:
6971 // ...
6972 BB = exitMBB;
6973 return BB;
6974}
6975
6976MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006977PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006978 MachineBasicBlock *BB,
6979 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006980 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006981 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006982 const TargetInstrInfo *TII =
6983 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesena32affb2008-08-28 17:53:09 +00006984 // In 64 bit mode we have to use 64 bits for addresses, even though the
6985 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6986 // registers without caring whether they're 32 or 64, but here we're
6987 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006988 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006989 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006990
6991 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6992 MachineFunction *F = BB->getParent();
6993 MachineFunction::iterator It = BB;
6994 ++It;
6995
6996 unsigned dest = MI->getOperand(0).getReg();
6997 unsigned ptrA = MI->getOperand(1).getReg();
6998 unsigned ptrB = MI->getOperand(2).getReg();
6999 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007000 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00007001
7002 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
7003 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7004 F->insert(It, loopMBB);
7005 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007006 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007007 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007008 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00007009
7010 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00007011 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
7012 : &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00007013 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7014 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7015 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7016 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
7017 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7018 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7019 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7020 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7021 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
7022 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007023 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00007024 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007025 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00007026
7027 // thisMBB:
7028 // ...
7029 // fallthrough --> loopMBB
7030 BB->addSuccessor(loopMBB);
7031
7032 // The 4-byte load must be aligned, while a char or short may be
7033 // anywhere in the word. Hence all this nasty bookkeeping code.
7034 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7035 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007036 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00007037 // rlwinm ptr, ptr1, 0, 0, 29
7038 // slw incr2, incr, shift
7039 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7040 // slw mask, mask2, shift
7041 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00007042 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007043 // add tmp, tmpDest, incr2
7044 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00007045 // and tmp3, tmp, mask
7046 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00007047 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00007048 // bne- loopMBB
7049 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007050 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007051 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00007052 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007053 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007054 .addReg(ptrA).addReg(ptrB);
7055 } else {
7056 Ptr1Reg = ptrB;
7057 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007058 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007059 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007060 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007061 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7062 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007063 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007064 .addReg(Ptr1Reg).addImm(0).addImm(61);
7065 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007066 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007067 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007068 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007069 .addReg(incr).addReg(ShiftReg);
7070 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007071 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00007072 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007073 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7074 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00007075 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007076 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007077 .addReg(Mask2Reg).addReg(ShiftReg);
7078
7079 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007080 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007081 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007082 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007083 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007084 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007085 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007086 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007087 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007088 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007089 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00007090 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00007091 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007092 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007093 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00007094 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00007095 BB->addSuccessor(loopMBB);
7096 BB->addSuccessor(exitMBB);
7097
7098 // exitMBB:
7099 // ...
7100 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007101 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
7102 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00007103 return BB;
7104}
7105
Hal Finkel756810f2013-03-21 21:37:52 +00007106llvm::MachineBasicBlock*
7107PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
7108 MachineBasicBlock *MBB) const {
7109 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007110 const TargetInstrInfo *TII =
7111 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00007112
7113 MachineFunction *MF = MBB->getParent();
7114 MachineRegisterInfo &MRI = MF->getRegInfo();
7115
7116 const BasicBlock *BB = MBB->getBasicBlock();
7117 MachineFunction::iterator I = MBB;
7118 ++I;
7119
7120 // Memory Reference
7121 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
7122 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
7123
7124 unsigned DstReg = MI->getOperand(0).getReg();
7125 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
7126 assert(RC->hasType(MVT::i32) && "Invalid destination!");
7127 unsigned mainDstReg = MRI.createVirtualRegister(RC);
7128 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
7129
7130 MVT PVT = getPointerTy();
7131 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
7132 "Invalid Pointer Size!");
7133 // For v = setjmp(buf), we generate
7134 //
7135 // thisMBB:
7136 // SjLjSetup mainMBB
7137 // bl mainMBB
7138 // v_restore = 1
7139 // b sinkMBB
7140 //
7141 // mainMBB:
7142 // buf[LabelOffset] = LR
7143 // v_main = 0
7144 //
7145 // sinkMBB:
7146 // v = phi(main, restore)
7147 //
7148
7149 MachineBasicBlock *thisMBB = MBB;
7150 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
7151 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
7152 MF->insert(I, mainMBB);
7153 MF->insert(I, sinkMBB);
7154
7155 MachineInstrBuilder MIB;
7156
7157 // Transfer the remainder of BB and its successor edges to sinkMBB.
7158 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007159 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00007160 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
7161
7162 // Note that the structure of the jmp_buf used here is not compatible
7163 // with that used by libc, and is not designed to be. Specifically, it
7164 // stores only those 'reserved' registers that LLVM does not otherwise
7165 // understand how to spill. Also, by convention, by the time this
7166 // intrinsic is called, Clang has already stored the frame address in the
7167 // first slot of the buffer and stack address in the third. Following the
7168 // X86 target code, we'll store the jump address in the second slot. We also
7169 // need to save the TOC pointer (R2) to handle jumps between shared
7170 // libraries, and that will be stored in the fourth slot. The thread
7171 // identifier (R13) is not affected.
7172
7173 // thisMBB:
7174 const int64_t LabelOffset = 1 * PVT.getStoreSize();
7175 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00007176 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00007177
7178 // Prepare IP either in reg.
7179 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
7180 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
7181 unsigned BufReg = MI->getOperand(1).getReg();
7182
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007183 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007184 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
7185 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007186 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007187 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00007188 MIB.setMemRefs(MMOBegin, MMOEnd);
7189 }
7190
Hal Finkelf05d6c72013-07-17 23:50:51 +00007191 // Naked functions never have a base pointer, and so we use r1. For all
7192 // other functions, this decision must be delayed until during PEI.
7193 unsigned BaseReg;
7194 if (MF->getFunction()->getAttributes().hasAttribute(
7195 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007196 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00007197 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007198 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00007199
7200 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007201 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00007202 .addReg(BaseReg)
7203 .addImm(BPOffset)
7204 .addReg(BufReg);
7205 MIB.setMemRefs(MMOBegin, MMOEnd);
7206
Hal Finkel756810f2013-03-21 21:37:52 +00007207 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00007208 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00007209 const PPCRegisterInfo *TRI =
Eric Christopherd9134482014-08-04 21:25:23 +00007210 getTargetMachine().getSubtarget<PPCSubtarget>().getRegisterInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007211 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00007212
7213 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
7214
7215 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
7216 .addMBB(mainMBB);
7217 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
7218
7219 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
7220 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
7221
7222 // mainMBB:
7223 // mainDstReg = 0
7224 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007225 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00007226
7227 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007228 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007229 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
7230 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007231 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007232 .addReg(BufReg);
7233 } else {
7234 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
7235 .addReg(LabelReg)
7236 .addImm(LabelOffset)
7237 .addReg(BufReg);
7238 }
7239
7240 MIB.setMemRefs(MMOBegin, MMOEnd);
7241
7242 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
7243 mainMBB->addSuccessor(sinkMBB);
7244
7245 // sinkMBB:
7246 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
7247 TII->get(PPC::PHI), DstReg)
7248 .addReg(mainDstReg).addMBB(mainMBB)
7249 .addReg(restoreDstReg).addMBB(thisMBB);
7250
7251 MI->eraseFromParent();
7252 return sinkMBB;
7253}
7254
7255MachineBasicBlock *
7256PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
7257 MachineBasicBlock *MBB) const {
7258 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007259 const TargetInstrInfo *TII =
7260 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00007261
7262 MachineFunction *MF = MBB->getParent();
7263 MachineRegisterInfo &MRI = MF->getRegInfo();
7264
7265 // Memory Reference
7266 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
7267 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
7268
7269 MVT PVT = getPointerTy();
7270 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
7271 "Invalid Pointer Size!");
7272
7273 const TargetRegisterClass *RC =
7274 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
7275 unsigned Tmp = MRI.createVirtualRegister(RC);
7276 // Since FP is only updated here but NOT referenced, it's treated as GPR.
7277 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
7278 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00007279 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
7280 (Subtarget.isSVR4ABI() &&
7281 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
7282 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00007283
7284 MachineInstrBuilder MIB;
7285
7286 const int64_t LabelOffset = 1 * PVT.getStoreSize();
7287 const int64_t SPOffset = 2 * PVT.getStoreSize();
7288 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00007289 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00007290
7291 unsigned BufReg = MI->getOperand(0).getReg();
7292
7293 // Reload FP (the jumped-to function may not have had a
7294 // frame pointer, and if so, then its r31 will be restored
7295 // as necessary).
7296 if (PVT == MVT::i64) {
7297 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
7298 .addImm(0)
7299 .addReg(BufReg);
7300 } else {
7301 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
7302 .addImm(0)
7303 .addReg(BufReg);
7304 }
7305 MIB.setMemRefs(MMOBegin, MMOEnd);
7306
7307 // Reload IP
7308 if (PVT == MVT::i64) {
7309 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007310 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007311 .addReg(BufReg);
7312 } else {
7313 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
7314 .addImm(LabelOffset)
7315 .addReg(BufReg);
7316 }
7317 MIB.setMemRefs(MMOBegin, MMOEnd);
7318
7319 // Reload SP
7320 if (PVT == MVT::i64) {
7321 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007322 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007323 .addReg(BufReg);
7324 } else {
7325 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
7326 .addImm(SPOffset)
7327 .addReg(BufReg);
7328 }
7329 MIB.setMemRefs(MMOBegin, MMOEnd);
7330
Hal Finkelf05d6c72013-07-17 23:50:51 +00007331 // Reload BP
7332 if (PVT == MVT::i64) {
7333 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
7334 .addImm(BPOffset)
7335 .addReg(BufReg);
7336 } else {
7337 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
7338 .addImm(BPOffset)
7339 .addReg(BufReg);
7340 }
7341 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00007342
7343 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007344 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007345 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007346 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007347 .addReg(BufReg);
7348
7349 MIB.setMemRefs(MMOBegin, MMOEnd);
7350 }
7351
7352 // Jump
7353 BuildMI(*MBB, MI, DL,
7354 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
7355 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
7356
7357 MI->eraseFromParent();
7358 return MBB;
7359}
7360
Dale Johannesena32affb2008-08-28 17:53:09 +00007361MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007362PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007363 MachineBasicBlock *BB) const {
Hal Finkel934361a2015-01-14 01:07:51 +00007364 if (MI->getOpcode() == TargetOpcode::STACKMAP ||
7365 MI->getOpcode() == TargetOpcode::PATCHPOINT)
7366 return emitPatchPoint(MI, BB);
7367
Hal Finkel756810f2013-03-21 21:37:52 +00007368 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
7369 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
7370 return emitEHSjLjSetJmp(MI, BB);
7371 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
7372 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
7373 return emitEHSjLjLongJmp(MI, BB);
7374 }
7375
Eric Christopherd9134482014-08-04 21:25:23 +00007376 const TargetInstrInfo *TII =
7377 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00007378
7379 // To "insert" these instructions we actually have to insert their
7380 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00007381 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007382 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00007383 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00007384
Dan Gohman3b460302008-07-07 23:14:23 +00007385 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00007386
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007387 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007388 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7389 MI->getOpcode() == PPC::SELECT_I4 ||
7390 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00007391 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00007392 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7393 MI->getOpcode() == PPC::SELECT_CC_I8)
7394 Cond.push_back(MI->getOperand(4));
7395 else
7396 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00007397 Cond.push_back(MI->getOperand(1));
7398
Hal Finkel460e94d2012-06-22 23:10:08 +00007399 DebugLoc dl = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007400 const TargetInstrInfo *TII =
7401 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007402 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
7403 Cond, MI->getOperand(2).getReg(),
7404 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00007405 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7406 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7407 MI->getOpcode() == PPC::SELECT_CC_F4 ||
7408 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007409 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007410 MI->getOpcode() == PPC::SELECT_CC_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007411 MI->getOpcode() == PPC::SELECT_CC_VSRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00007412 MI->getOpcode() == PPC::SELECT_I4 ||
7413 MI->getOpcode() == PPC::SELECT_I8 ||
7414 MI->getOpcode() == PPC::SELECT_F4 ||
7415 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007416 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007417 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007418 MI->getOpcode() == PPC::SELECT_VSRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00007419 // The incoming instruction knows the destination vreg to set, the
7420 // condition code register to branch on, the true/false values to
7421 // select between, and a branch opcode to use.
7422
7423 // thisMBB:
7424 // ...
7425 // TrueVal = ...
7426 // cmpTY ccX, r1, r2
7427 // bCC copy1MBB
7428 // fallthrough --> copy0MBB
7429 MachineBasicBlock *thisMBB = BB;
7430 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7431 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007432 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007433 F->insert(It, copy0MBB);
7434 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007435
7436 // Transfer the remainder of BB and its successor edges to sinkMBB.
7437 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007438 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007439 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7440
Evan Cheng32e376f2008-07-12 02:23:19 +00007441 // Next, add the true and fallthrough blocks as its successors.
7442 BB->addSuccessor(copy0MBB);
7443 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007444
Hal Finkel940ab932014-02-28 00:27:01 +00007445 if (MI->getOpcode() == PPC::SELECT_I4 ||
7446 MI->getOpcode() == PPC::SELECT_I8 ||
7447 MI->getOpcode() == PPC::SELECT_F4 ||
7448 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007449 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007450 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007451 MI->getOpcode() == PPC::SELECT_VSRC) {
Hal Finkel940ab932014-02-28 00:27:01 +00007452 BuildMI(BB, dl, TII->get(PPC::BC))
7453 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7454 } else {
7455 unsigned SelectPred = MI->getOperand(4).getImm();
7456 BuildMI(BB, dl, TII->get(PPC::BCC))
7457 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7458 }
Dan Gohman34396292010-07-06 20:24:04 +00007459
Evan Cheng32e376f2008-07-12 02:23:19 +00007460 // copy0MBB:
7461 // %FalseValue = ...
7462 // # fallthrough to sinkMBB
7463 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007464
Evan Cheng32e376f2008-07-12 02:23:19 +00007465 // Update machine-CFG edges
7466 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007467
Evan Cheng32e376f2008-07-12 02:23:19 +00007468 // sinkMBB:
7469 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7470 // ...
7471 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007472 BuildMI(*BB, BB->begin(), dl,
7473 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007474 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7475 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Hal Finkelbbdee932014-12-02 22:01:00 +00007476 } else if (MI->getOpcode() == PPC::ReadTB) {
7477 // To read the 64-bit time-base register on a 32-bit target, we read the
7478 // two halves. Should the counter have wrapped while it was being read, we
7479 // need to try again.
7480 // ...
7481 // readLoop:
7482 // mfspr Rx,TBU # load from TBU
7483 // mfspr Ry,TB # load from TB
7484 // mfspr Rz,TBU # load from TBU
7485 // cmpw crX,Rx,Rz # check if ‘old’=’new’
7486 // bne readLoop # branch if they're not equal
7487 // ...
7488
7489 MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB);
7490 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7491 DebugLoc dl = MI->getDebugLoc();
7492 F->insert(It, readMBB);
7493 F->insert(It, sinkMBB);
7494
7495 // Transfer the remainder of BB and its successor edges to sinkMBB.
7496 sinkMBB->splice(sinkMBB->begin(), BB,
7497 std::next(MachineBasicBlock::iterator(MI)), BB->end());
7498 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7499
7500 BB->addSuccessor(readMBB);
7501 BB = readMBB;
7502
7503 MachineRegisterInfo &RegInfo = F->getRegInfo();
7504 unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
7505 unsigned LoReg = MI->getOperand(0).getReg();
7506 unsigned HiReg = MI->getOperand(1).getReg();
7507
7508 BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269);
7509 BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268);
7510 BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269);
7511
7512 unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
7513
7514 BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg)
7515 .addReg(HiReg).addReg(ReadAgainReg);
7516 BuildMI(BB, dl, TII->get(PPC::BCC))
7517 .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB);
7518
7519 BB->addSuccessor(readMBB);
7520 BB->addSuccessor(sinkMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007521 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007522 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7523 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7524 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7525 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007526 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7527 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7528 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7529 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007530
7531 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7532 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7533 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7534 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007535 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7536 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7537 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7538 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007539
7540 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7541 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7542 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7543 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007544 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7545 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7546 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7547 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007548
7549 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7550 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7551 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7552 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007553 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7554 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7555 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7556 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007557
7558 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007559 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007560 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007561 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007562 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007563 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007564 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007565 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007566
7567 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7568 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7569 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7570 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007571 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7572 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7573 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7574 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007575
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007576 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7577 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7578 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7579 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7580 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7581 BB = EmitAtomicBinary(MI, BB, false, 0);
7582 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7583 BB = EmitAtomicBinary(MI, BB, true, 0);
7584
Evan Cheng32e376f2008-07-12 02:23:19 +00007585 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7586 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7587 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7588
7589 unsigned dest = MI->getOperand(0).getReg();
7590 unsigned ptrA = MI->getOperand(1).getReg();
7591 unsigned ptrB = MI->getOperand(2).getReg();
7592 unsigned oldval = MI->getOperand(3).getReg();
7593 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007594 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007595
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007596 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7597 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7598 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007599 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007600 F->insert(It, loop1MBB);
7601 F->insert(It, loop2MBB);
7602 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007603 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007604 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007605 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007606 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007607
7608 // thisMBB:
7609 // ...
7610 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007611 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007612
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007613 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007614 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007615 // cmp[wd] dest, oldval
7616 // bne- midMBB
7617 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007618 // st[wd]cx. newval, ptr
7619 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007620 // b exitBB
7621 // midMBB:
7622 // st[wd]cx. dest, ptr
7623 // exitBB:
7624 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007625 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007626 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007627 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007628 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007629 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007630 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7631 BB->addSuccessor(loop2MBB);
7632 BB->addSuccessor(midMBB);
7633
7634 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007635 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007636 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007637 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007638 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007639 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007640 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007641 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007642
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007643 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007644 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007645 .addReg(dest).addReg(ptrA).addReg(ptrB);
7646 BB->addSuccessor(exitMBB);
7647
Evan Cheng32e376f2008-07-12 02:23:19 +00007648 // exitMBB:
7649 // ...
7650 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007651 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7652 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7653 // We must use 64-bit registers for addresses when targeting 64-bit,
7654 // since we're actually doing arithmetic on them. Other registers
7655 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007656 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007657 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7658
7659 unsigned dest = MI->getOperand(0).getReg();
7660 unsigned ptrA = MI->getOperand(1).getReg();
7661 unsigned ptrB = MI->getOperand(2).getReg();
7662 unsigned oldval = MI->getOperand(3).getReg();
7663 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007664 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007665
7666 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7667 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7668 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7669 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7670 F->insert(It, loop1MBB);
7671 F->insert(It, loop2MBB);
7672 F->insert(It, midMBB);
7673 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007674 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007675 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007676 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007677
7678 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00007679 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
7680 : &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007681 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7682 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7683 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7684 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7685 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7686 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7687 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7688 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7689 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7690 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7691 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7692 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7693 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7694 unsigned Ptr1Reg;
7695 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007696 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007697 // thisMBB:
7698 // ...
7699 // fallthrough --> loopMBB
7700 BB->addSuccessor(loop1MBB);
7701
7702 // The 4-byte load must be aligned, while a char or short may be
7703 // anywhere in the word. Hence all this nasty bookkeeping code.
7704 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7705 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007706 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007707 // rlwinm ptr, ptr1, 0, 0, 29
7708 // slw newval2, newval, shift
7709 // slw oldval2, oldval,shift
7710 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7711 // slw mask, mask2, shift
7712 // and newval3, newval2, mask
7713 // and oldval3, oldval2, mask
7714 // loop1MBB:
7715 // lwarx tmpDest, ptr
7716 // and tmp, tmpDest, mask
7717 // cmpw tmp, oldval3
7718 // bne- midMBB
7719 // loop2MBB:
7720 // andc tmp2, tmpDest, mask
7721 // or tmp4, tmp2, newval3
7722 // stwcx. tmp4, ptr
7723 // bne- loop1MBB
7724 // b exitBB
7725 // midMBB:
7726 // stwcx. tmpDest, ptr
7727 // exitBB:
7728 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007729 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007730 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007731 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007732 .addReg(ptrA).addReg(ptrB);
7733 } else {
7734 Ptr1Reg = ptrB;
7735 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007736 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007737 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007738 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007739 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7740 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007741 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007742 .addReg(Ptr1Reg).addImm(0).addImm(61);
7743 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007744 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007745 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007746 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007747 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007748 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007749 .addReg(oldval).addReg(ShiftReg);
7750 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007751 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007752 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007753 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7754 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7755 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007756 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007757 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007758 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007759 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007760 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007761 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007762 .addReg(OldVal2Reg).addReg(MaskReg);
7763
7764 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007765 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007766 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007767 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7768 .addReg(TmpDestReg).addReg(MaskReg);
7769 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007770 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007771 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007772 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7773 BB->addSuccessor(loop2MBB);
7774 BB->addSuccessor(midMBB);
7775
7776 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007777 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7778 .addReg(TmpDestReg).addReg(MaskReg);
7779 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7780 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7781 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007782 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007783 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007784 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007785 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007786 BB->addSuccessor(loop1MBB);
7787 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007788
Dale Johannesen340d2642008-08-30 00:08:53 +00007789 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007790 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007791 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007792 BB->addSuccessor(exitMBB);
7793
7794 // exitMBB:
7795 // ...
7796 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007797 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7798 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007799 } else if (MI->getOpcode() == PPC::FADDrtz) {
7800 // This pseudo performs an FADD with rounding mode temporarily forced
7801 // to round-to-zero. We emit this via custom inserter since the FPSCR
7802 // is not modeled at the SelectionDAG level.
7803 unsigned Dest = MI->getOperand(0).getReg();
7804 unsigned Src1 = MI->getOperand(1).getReg();
7805 unsigned Src2 = MI->getOperand(2).getReg();
7806 DebugLoc dl = MI->getDebugLoc();
7807
7808 MachineRegisterInfo &RegInfo = F->getRegInfo();
7809 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7810
7811 // Save FPSCR value.
7812 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7813
7814 // Set rounding mode to round-to-zero.
7815 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7816 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7817
7818 // Perform addition.
7819 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7820
7821 // Restore FPSCR value.
Hal Finkel64202162015-01-15 01:00:53 +00007822 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSFb)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007823 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7824 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7825 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7826 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7827 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7828 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7829 PPC::ANDIo8 : PPC::ANDIo;
7830 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7831 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7832
7833 MachineRegisterInfo &RegInfo = F->getRegInfo();
7834 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7835 &PPC::GPRCRegClass :
7836 &PPC::G8RCRegClass);
7837
7838 DebugLoc dl = MI->getDebugLoc();
7839 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7840 .addReg(MI->getOperand(1).getReg()).addImm(1);
7841 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7842 MI->getOperand(0).getReg())
7843 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007844 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007845 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007846 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007847
Dan Gohman34396292010-07-06 20:24:04 +00007848 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007849 return BB;
7850}
7851
Chris Lattner4211ca92006-04-14 06:01:58 +00007852//===----------------------------------------------------------------------===//
7853// Target Optimization Hooks
7854//===----------------------------------------------------------------------===//
7855
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007856SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand,
7857 DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +00007858 unsigned &RefinementSteps,
7859 bool &UseOneConstNR) const {
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007860 EVT VT = Operand.getValueType();
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007861 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7862 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7863 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7864 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007865 // Convergence is quadratic, so we essentially double the number of digits
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007866 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7867 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7868 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7869 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007870 if (VT.getScalarType() == MVT::f64)
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007871 ++RefinementSteps;
Sanjay Patel957efc232014-10-24 17:02:16 +00007872 UseOneConstNR = true;
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007873 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand);
Hal Finkel2e103312013-04-03 04:01:11 +00007874 }
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007875 return SDValue();
7876}
7877
7878SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand,
7879 DAGCombinerInfo &DCI,
7880 unsigned &RefinementSteps) const {
7881 EVT VT = Operand.getValueType();
7882 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7883 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7884 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7885 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
7886 // Convergence is quadratic, so we essentially double the number of digits
7887 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7888 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7889 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7890 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
7891 if (VT.getScalarType() == MVT::f64)
7892 ++RefinementSteps;
7893 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand);
7894 }
7895 return SDValue();
Hal Finkel2e103312013-04-03 04:01:11 +00007896}
7897
Hal Finkel360f2132014-11-24 23:45:21 +00007898bool PPCTargetLowering::combineRepeatedFPDivisors(unsigned NumUsers) const {
7899 // Note: This functionality is used only when unsafe-fp-math is enabled, and
7900 // on cores with reciprocal estimates (which are used when unsafe-fp-math is
7901 // enabled for division), this functionality is redundant with the default
7902 // combiner logic (once the division -> reciprocal/multiply transformation
7903 // has taken place). As a result, this matters more for older cores than for
7904 // newer ones.
7905
7906 // Combine multiple FDIVs with the same divisor into multiple FMULs by the
7907 // reciprocal if there are two or more FDIVs (for embedded cores with only
7908 // one FP pipeline) for three or more FDIVs (for generic OOO cores).
7909 switch (Subtarget.getDarwinDirective()) {
7910 default:
7911 return NumUsers > 2;
7912 case PPC::DIR_440:
7913 case PPC::DIR_A2:
7914 case PPC::DIR_E500mc:
7915 case PPC::DIR_E5500:
7916 return NumUsers > 1;
7917 }
7918}
7919
Hal Finkel3604bf72014-08-01 01:02:01 +00007920static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007921 unsigned Bytes, int Dist,
7922 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007923 if (VT.getSizeInBits() / 8 != Bytes)
7924 return false;
7925
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007926 SDValue BaseLoc = Base->getBasePtr();
7927 if (Loc.getOpcode() == ISD::FrameIndex) {
7928 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7929 return false;
7930 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7931 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7932 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7933 int FS = MFI->getObjectSize(FI);
7934 int BFS = MFI->getObjectSize(BFI);
7935 if (FS != BFS || FS != (int)Bytes) return false;
7936 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7937 }
7938
7939 // Handle X+C
7940 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7941 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7942 return true;
7943
7944 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007945 const GlobalValue *GV1 = nullptr;
7946 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007947 int64_t Offset1 = 0;
7948 int64_t Offset2 = 0;
7949 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7950 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7951 if (isGA1 && isGA2 && GV1 == GV2)
7952 return Offset1 == (Offset2 + Dist*Bytes);
7953 return false;
7954}
7955
Hal Finkel3604bf72014-08-01 01:02:01 +00007956// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7957// not enforce equality of the chain operands.
7958static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
7959 unsigned Bytes, int Dist,
7960 SelectionDAG &DAG) {
7961 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
7962 EVT VT = LS->getMemoryVT();
7963 SDValue Loc = LS->getBasePtr();
7964 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
7965 }
7966
7967 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
7968 EVT VT;
7969 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7970 default: return false;
7971 case Intrinsic::ppc_altivec_lvx:
7972 case Intrinsic::ppc_altivec_lvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00007973 case Intrinsic::ppc_vsx_lxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00007974 VT = MVT::v4i32;
7975 break;
Bill Schmidt72954782014-11-12 04:19:40 +00007976 case Intrinsic::ppc_vsx_lxvd2x:
7977 VT = MVT::v2f64;
7978 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00007979 case Intrinsic::ppc_altivec_lvebx:
7980 VT = MVT::i8;
7981 break;
7982 case Intrinsic::ppc_altivec_lvehx:
7983 VT = MVT::i16;
7984 break;
7985 case Intrinsic::ppc_altivec_lvewx:
7986 VT = MVT::i32;
7987 break;
7988 }
7989
7990 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
7991 }
7992
7993 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
7994 EVT VT;
7995 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7996 default: return false;
7997 case Intrinsic::ppc_altivec_stvx:
7998 case Intrinsic::ppc_altivec_stvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00007999 case Intrinsic::ppc_vsx_stxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00008000 VT = MVT::v4i32;
8001 break;
Bill Schmidt72954782014-11-12 04:19:40 +00008002 case Intrinsic::ppc_vsx_stxvd2x:
8003 VT = MVT::v2f64;
8004 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00008005 case Intrinsic::ppc_altivec_stvebx:
8006 VT = MVT::i8;
8007 break;
8008 case Intrinsic::ppc_altivec_stvehx:
8009 VT = MVT::i16;
8010 break;
8011 case Intrinsic::ppc_altivec_stvewx:
8012 VT = MVT::i32;
8013 break;
8014 }
8015
8016 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
8017 }
8018
8019 return false;
8020}
8021
Hal Finkel7d8a6912013-05-26 18:08:30 +00008022// Return true is there is a nearyby consecutive load to the one provided
8023// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00008024// token factors and other loads (but nothing else). As a result, a true result
8025// indicates that it is safe to create a new consecutive load adjacent to the
8026// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00008027static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
8028 SDValue Chain = LD->getChain();
8029 EVT VT = LD->getMemoryVT();
8030
8031 SmallSet<SDNode *, 16> LoadRoots;
8032 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
8033 SmallSet<SDNode *, 16> Visited;
8034
8035 // First, search up the chain, branching to follow all token-factor operands.
8036 // If we find a consecutive load, then we're done, otherwise, record all
8037 // nodes just above the top-level loads and token factors.
8038 while (!Queue.empty()) {
8039 SDNode *ChainNext = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00008040 if (!Visited.insert(ChainNext).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00008041 continue;
8042
Hal Finkel3604bf72014-08-01 01:02:01 +00008043 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008044 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00008045 return true;
8046
8047 if (!Visited.count(ChainLD->getChain().getNode()))
8048 Queue.push_back(ChainLD->getChain().getNode());
8049 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00008050 for (const SDUse &O : ChainNext->ops())
8051 if (!Visited.count(O.getNode()))
8052 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00008053 } else
8054 LoadRoots.insert(ChainNext);
8055 }
8056
8057 // Second, search down the chain, starting from the top-level nodes recorded
8058 // in the first phase. These top-level nodes are the nodes just above all
8059 // loads and token factors. Starting with their uses, recursively look though
8060 // all loads (just the chain uses) and token factors to find a consecutive
8061 // load.
8062 Visited.clear();
8063 Queue.clear();
8064
8065 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
8066 IE = LoadRoots.end(); I != IE; ++I) {
8067 Queue.push_back(*I);
8068
8069 while (!Queue.empty()) {
8070 SDNode *LoadRoot = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00008071 if (!Visited.insert(LoadRoot).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00008072 continue;
8073
Hal Finkel3604bf72014-08-01 01:02:01 +00008074 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00008075 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00008076 return true;
8077
8078 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
8079 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00008080 if (((isa<MemSDNode>(*UI) &&
8081 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00008082 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
8083 Queue.push_back(*UI);
8084 }
8085 }
8086
8087 return false;
8088}
8089
Hal Finkel940ab932014-02-28 00:27:01 +00008090SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
8091 DAGCombinerInfo &DCI) const {
8092 SelectionDAG &DAG = DCI.DAG;
8093 SDLoc dl(N);
8094
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008095 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00008096 "Expecting to be tracking CR bits");
8097 // If we're tracking CR bits, we need to be careful that we don't have:
8098 // trunc(binary-ops(zext(x), zext(y)))
8099 // or
8100 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
8101 // such that we're unnecessarily moving things into GPRs when it would be
8102 // better to keep them in CR bits.
8103
8104 // Note that trunc here can be an actual i1 trunc, or can be the effective
8105 // truncation that comes from a setcc or select_cc.
8106 if (N->getOpcode() == ISD::TRUNCATE &&
8107 N->getValueType(0) != MVT::i1)
8108 return SDValue();
8109
8110 if (N->getOperand(0).getValueType() != MVT::i32 &&
8111 N->getOperand(0).getValueType() != MVT::i64)
8112 return SDValue();
8113
8114 if (N->getOpcode() == ISD::SETCC ||
8115 N->getOpcode() == ISD::SELECT_CC) {
8116 // If we're looking at a comparison, then we need to make sure that the
8117 // high bits (all except for the first) don't matter the result.
8118 ISD::CondCode CC =
8119 cast<CondCodeSDNode>(N->getOperand(
8120 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
8121 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
8122
8123 if (ISD::isSignedIntSetCC(CC)) {
8124 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
8125 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
8126 return SDValue();
8127 } else if (ISD::isUnsignedIntSetCC(CC)) {
8128 if (!DAG.MaskedValueIsZero(N->getOperand(0),
8129 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
8130 !DAG.MaskedValueIsZero(N->getOperand(1),
8131 APInt::getHighBitsSet(OpBits, OpBits-1)))
8132 return SDValue();
8133 } else {
8134 // This is neither a signed nor an unsigned comparison, just make sure
8135 // that the high bits are equal.
8136 APInt Op1Zero, Op1One;
8137 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00008138 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
8139 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00008140
8141 // We don't really care about what is known about the first bit (if
8142 // anything), so clear it in all masks prior to comparing them.
8143 Op1Zero.clearBit(0); Op1One.clearBit(0);
8144 Op2Zero.clearBit(0); Op2One.clearBit(0);
8145
8146 if (Op1Zero != Op2Zero || Op1One != Op2One)
8147 return SDValue();
8148 }
8149 }
8150
8151 // We now know that the higher-order bits are irrelevant, we just need to
8152 // make sure that all of the intermediate operations are bit operations, and
8153 // all inputs are extensions.
8154 if (N->getOperand(0).getOpcode() != ISD::AND &&
8155 N->getOperand(0).getOpcode() != ISD::OR &&
8156 N->getOperand(0).getOpcode() != ISD::XOR &&
8157 N->getOperand(0).getOpcode() != ISD::SELECT &&
8158 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
8159 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
8160 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
8161 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
8162 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
8163 return SDValue();
8164
8165 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
8166 N->getOperand(1).getOpcode() != ISD::AND &&
8167 N->getOperand(1).getOpcode() != ISD::OR &&
8168 N->getOperand(1).getOpcode() != ISD::XOR &&
8169 N->getOperand(1).getOpcode() != ISD::SELECT &&
8170 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
8171 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
8172 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
8173 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
8174 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
8175 return SDValue();
8176
8177 SmallVector<SDValue, 4> Inputs;
8178 SmallVector<SDValue, 8> BinOps, PromOps;
8179 SmallPtrSet<SDNode *, 16> Visited;
8180
8181 for (unsigned i = 0; i < 2; ++i) {
8182 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8183 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8184 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
8185 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
8186 isa<ConstantSDNode>(N->getOperand(i)))
8187 Inputs.push_back(N->getOperand(i));
8188 else
8189 BinOps.push_back(N->getOperand(i));
8190
8191 if (N->getOpcode() == ISD::TRUNCATE)
8192 break;
8193 }
8194
8195 // Visit all inputs, collect all binary operations (and, or, xor and
8196 // select) that are all fed by extensions.
8197 while (!BinOps.empty()) {
8198 SDValue BinOp = BinOps.back();
8199 BinOps.pop_back();
8200
David Blaikie70573dc2014-11-19 07:49:26 +00008201 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008202 continue;
8203
8204 PromOps.push_back(BinOp);
8205
8206 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8207 // The condition of the select is not promoted.
8208 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8209 continue;
8210 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8211 continue;
8212
8213 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8214 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8215 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
8216 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
8217 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8218 Inputs.push_back(BinOp.getOperand(i));
8219 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8220 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8221 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8222 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8223 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
8224 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8225 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
8226 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
8227 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
8228 BinOps.push_back(BinOp.getOperand(i));
8229 } else {
8230 // We have an input that is not an extension or another binary
8231 // operation; we'll abort this transformation.
8232 return SDValue();
8233 }
8234 }
8235 }
8236
8237 // Make sure that this is a self-contained cluster of operations (which
8238 // is not quite the same thing as saying that everything has only one
8239 // use).
8240 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8241 if (isa<ConstantSDNode>(Inputs[i]))
8242 continue;
8243
8244 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8245 UE = Inputs[i].getNode()->use_end();
8246 UI != UE; ++UI) {
8247 SDNode *User = *UI;
8248 if (User != N && !Visited.count(User))
8249 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008250
8251 // Make sure that we're not going to promote the non-output-value
8252 // operand(s) or SELECT or SELECT_CC.
8253 // FIXME: Although we could sometimes handle this, and it does occur in
8254 // practice that one of the condition inputs to the select is also one of
8255 // the outputs, we currently can't deal with this.
8256 if (User->getOpcode() == ISD::SELECT) {
8257 if (User->getOperand(0) == Inputs[i])
8258 return SDValue();
8259 } else if (User->getOpcode() == ISD::SELECT_CC) {
8260 if (User->getOperand(0) == Inputs[i] ||
8261 User->getOperand(1) == Inputs[i])
8262 return SDValue();
8263 }
Hal Finkel940ab932014-02-28 00:27:01 +00008264 }
8265 }
8266
8267 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8268 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8269 UE = PromOps[i].getNode()->use_end();
8270 UI != UE; ++UI) {
8271 SDNode *User = *UI;
8272 if (User != N && !Visited.count(User))
8273 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008274
8275 // Make sure that we're not going to promote the non-output-value
8276 // operand(s) or SELECT or SELECT_CC.
8277 // FIXME: Although we could sometimes handle this, and it does occur in
8278 // practice that one of the condition inputs to the select is also one of
8279 // the outputs, we currently can't deal with this.
8280 if (User->getOpcode() == ISD::SELECT) {
8281 if (User->getOperand(0) == PromOps[i])
8282 return SDValue();
8283 } else if (User->getOpcode() == ISD::SELECT_CC) {
8284 if (User->getOperand(0) == PromOps[i] ||
8285 User->getOperand(1) == PromOps[i])
8286 return SDValue();
8287 }
Hal Finkel940ab932014-02-28 00:27:01 +00008288 }
8289 }
8290
8291 // Replace all inputs with the extension operand.
8292 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8293 // Constants may have users outside the cluster of to-be-promoted nodes,
8294 // and so we need to replace those as we do the promotions.
8295 if (isa<ConstantSDNode>(Inputs[i]))
8296 continue;
8297 else
8298 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
8299 }
8300
8301 // Replace all operations (these are all the same, but have a different
8302 // (i1) return type). DAG.getNode will validate that the types of
8303 // a binary operator match, so go through the list in reverse so that
8304 // we've likely promoted both operands first. Any intermediate truncations or
8305 // extensions disappear.
8306 while (!PromOps.empty()) {
8307 SDValue PromOp = PromOps.back();
8308 PromOps.pop_back();
8309
8310 if (PromOp.getOpcode() == ISD::TRUNCATE ||
8311 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
8312 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
8313 PromOp.getOpcode() == ISD::ANY_EXTEND) {
8314 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
8315 PromOp.getOperand(0).getValueType() != MVT::i1) {
8316 // The operand is not yet ready (see comment below).
8317 PromOps.insert(PromOps.begin(), PromOp);
8318 continue;
8319 }
8320
8321 SDValue RepValue = PromOp.getOperand(0);
8322 if (isa<ConstantSDNode>(RepValue))
8323 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
8324
8325 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
8326 continue;
8327 }
8328
8329 unsigned C;
8330 switch (PromOp.getOpcode()) {
8331 default: C = 0; break;
8332 case ISD::SELECT: C = 1; break;
8333 case ISD::SELECT_CC: C = 2; break;
8334 }
8335
8336 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8337 PromOp.getOperand(C).getValueType() != MVT::i1) ||
8338 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8339 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
8340 // The to-be-promoted operands of this node have not yet been
8341 // promoted (this should be rare because we're going through the
8342 // list backward, but if one of the operands has several users in
8343 // this cluster of to-be-promoted nodes, it is possible).
8344 PromOps.insert(PromOps.begin(), PromOp);
8345 continue;
8346 }
8347
8348 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8349 PromOp.getNode()->op_end());
8350
8351 // If there are any constant inputs, make sure they're replaced now.
8352 for (unsigned i = 0; i < 2; ++i)
8353 if (isa<ConstantSDNode>(Ops[C+i]))
8354 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
8355
8356 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008357 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008358 }
8359
8360 // Now we're left with the initial truncation itself.
8361 if (N->getOpcode() == ISD::TRUNCATE)
8362 return N->getOperand(0);
8363
8364 // Otherwise, this is a comparison. The operands to be compared have just
8365 // changed type (to i1), but everything else is the same.
8366 return SDValue(N, 0);
8367}
8368
8369SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
8370 DAGCombinerInfo &DCI) const {
8371 SelectionDAG &DAG = DCI.DAG;
8372 SDLoc dl(N);
8373
Hal Finkel940ab932014-02-28 00:27:01 +00008374 // If we're tracking CR bits, we need to be careful that we don't have:
8375 // zext(binary-ops(trunc(x), trunc(y)))
8376 // or
8377 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
8378 // such that we're unnecessarily moving things into CR bits that can more
8379 // efficiently stay in GPRs. Note that if we're not certain that the high
8380 // bits are set as required by the final extension, we still may need to do
8381 // some masking to get the proper behavior.
8382
Hal Finkel46043ed2014-03-01 21:36:57 +00008383 // This same functionality is important on PPC64 when dealing with
8384 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
8385 // the return values of functions. Because it is so similar, it is handled
8386 // here as well.
8387
Hal Finkel940ab932014-02-28 00:27:01 +00008388 if (N->getValueType(0) != MVT::i32 &&
8389 N->getValueType(0) != MVT::i64)
8390 return SDValue();
8391
Hal Finkel46043ed2014-03-01 21:36:57 +00008392 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008393 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00008394 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008395 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00008396 return SDValue();
8397
8398 if (N->getOperand(0).getOpcode() != ISD::AND &&
8399 N->getOperand(0).getOpcode() != ISD::OR &&
8400 N->getOperand(0).getOpcode() != ISD::XOR &&
8401 N->getOperand(0).getOpcode() != ISD::SELECT &&
8402 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
8403 return SDValue();
8404
8405 SmallVector<SDValue, 4> Inputs;
8406 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
8407 SmallPtrSet<SDNode *, 16> Visited;
8408
8409 // Visit all inputs, collect all binary operations (and, or, xor and
8410 // select) that are all fed by truncations.
8411 while (!BinOps.empty()) {
8412 SDValue BinOp = BinOps.back();
8413 BinOps.pop_back();
8414
David Blaikie70573dc2014-11-19 07:49:26 +00008415 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008416 continue;
8417
8418 PromOps.push_back(BinOp);
8419
8420 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8421 // The condition of the select is not promoted.
8422 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8423 continue;
8424 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8425 continue;
8426
8427 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8428 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8429 Inputs.push_back(BinOp.getOperand(i));
8430 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8431 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8432 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8433 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8434 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
8435 BinOps.push_back(BinOp.getOperand(i));
8436 } else {
8437 // We have an input that is not a truncation or another binary
8438 // operation; we'll abort this transformation.
8439 return SDValue();
8440 }
8441 }
8442 }
8443
Hal Finkel4104a1a2014-12-14 05:53:19 +00008444 // The operands of a select that must be truncated when the select is
8445 // promoted because the operand is actually part of the to-be-promoted set.
8446 DenseMap<SDNode *, EVT> SelectTruncOp[2];
8447
Hal Finkel940ab932014-02-28 00:27:01 +00008448 // Make sure that this is a self-contained cluster of operations (which
8449 // is not quite the same thing as saying that everything has only one
8450 // use).
8451 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8452 if (isa<ConstantSDNode>(Inputs[i]))
8453 continue;
8454
8455 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8456 UE = Inputs[i].getNode()->use_end();
8457 UI != UE; ++UI) {
8458 SDNode *User = *UI;
8459 if (User != N && !Visited.count(User))
8460 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008461
Hal Finkel4104a1a2014-12-14 05:53:19 +00008462 // If we're going to promote the non-output-value operand(s) or SELECT or
8463 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008464 if (User->getOpcode() == ISD::SELECT) {
8465 if (User->getOperand(0) == Inputs[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008466 SelectTruncOp[0].insert(std::make_pair(User,
8467 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008468 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008469 if (User->getOperand(0) == Inputs[i])
8470 SelectTruncOp[0].insert(std::make_pair(User,
8471 User->getOperand(0).getValueType()));
8472 if (User->getOperand(1) == Inputs[i])
8473 SelectTruncOp[1].insert(std::make_pair(User,
8474 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008475 }
Hal Finkel940ab932014-02-28 00:27:01 +00008476 }
8477 }
8478
8479 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8480 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8481 UE = PromOps[i].getNode()->use_end();
8482 UI != UE; ++UI) {
8483 SDNode *User = *UI;
8484 if (User != N && !Visited.count(User))
8485 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008486
Hal Finkel4104a1a2014-12-14 05:53:19 +00008487 // If we're going to promote the non-output-value operand(s) or SELECT or
8488 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008489 if (User->getOpcode() == ISD::SELECT) {
8490 if (User->getOperand(0) == PromOps[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008491 SelectTruncOp[0].insert(std::make_pair(User,
8492 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008493 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008494 if (User->getOperand(0) == PromOps[i])
8495 SelectTruncOp[0].insert(std::make_pair(User,
8496 User->getOperand(0).getValueType()));
8497 if (User->getOperand(1) == PromOps[i])
8498 SelectTruncOp[1].insert(std::make_pair(User,
8499 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008500 }
Hal Finkel940ab932014-02-28 00:27:01 +00008501 }
8502 }
8503
Hal Finkel46043ed2014-03-01 21:36:57 +00008504 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008505 bool ReallyNeedsExt = false;
8506 if (N->getOpcode() != ISD::ANY_EXTEND) {
8507 // If all of the inputs are not already sign/zero extended, then
8508 // we'll still need to do that at the end.
8509 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8510 if (isa<ConstantSDNode>(Inputs[i]))
8511 continue;
8512
8513 unsigned OpBits =
8514 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008515 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8516
Hal Finkel940ab932014-02-28 00:27:01 +00008517 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8518 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008519 APInt::getHighBitsSet(OpBits,
8520 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008521 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008522 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8523 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008524 ReallyNeedsExt = true;
8525 break;
8526 }
8527 }
8528 }
8529
8530 // Replace all inputs, either with the truncation operand, or a
8531 // truncation or extension to the final output type.
8532 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8533 // Constant inputs need to be replaced with the to-be-promoted nodes that
8534 // use them because they might have users outside of the cluster of
8535 // promoted nodes.
8536 if (isa<ConstantSDNode>(Inputs[i]))
8537 continue;
8538
8539 SDValue InSrc = Inputs[i].getOperand(0);
8540 if (Inputs[i].getValueType() == N->getValueType(0))
8541 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8542 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8543 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8544 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8545 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8546 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8547 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8548 else
8549 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8550 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8551 }
8552
8553 // Replace all operations (these are all the same, but have a different
8554 // (promoted) return type). DAG.getNode will validate that the types of
8555 // a binary operator match, so go through the list in reverse so that
8556 // we've likely promoted both operands first.
8557 while (!PromOps.empty()) {
8558 SDValue PromOp = PromOps.back();
8559 PromOps.pop_back();
8560
8561 unsigned C;
8562 switch (PromOp.getOpcode()) {
8563 default: C = 0; break;
8564 case ISD::SELECT: C = 1; break;
8565 case ISD::SELECT_CC: C = 2; break;
8566 }
8567
8568 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8569 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8570 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8571 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8572 // The to-be-promoted operands of this node have not yet been
8573 // promoted (this should be rare because we're going through the
8574 // list backward, but if one of the operands has several users in
8575 // this cluster of to-be-promoted nodes, it is possible).
8576 PromOps.insert(PromOps.begin(), PromOp);
8577 continue;
8578 }
8579
Hal Finkel4104a1a2014-12-14 05:53:19 +00008580 // For SELECT and SELECT_CC nodes, we do a similar check for any
8581 // to-be-promoted comparison inputs.
8582 if (PromOp.getOpcode() == ISD::SELECT ||
8583 PromOp.getOpcode() == ISD::SELECT_CC) {
8584 if ((SelectTruncOp[0].count(PromOp.getNode()) &&
8585 PromOp.getOperand(0).getValueType() != N->getValueType(0)) ||
8586 (SelectTruncOp[1].count(PromOp.getNode()) &&
8587 PromOp.getOperand(1).getValueType() != N->getValueType(0))) {
8588 PromOps.insert(PromOps.begin(), PromOp);
8589 continue;
8590 }
8591 }
8592
Hal Finkel940ab932014-02-28 00:27:01 +00008593 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8594 PromOp.getNode()->op_end());
8595
8596 // If this node has constant inputs, then they'll need to be promoted here.
8597 for (unsigned i = 0; i < 2; ++i) {
8598 if (!isa<ConstantSDNode>(Ops[C+i]))
8599 continue;
8600 if (Ops[C+i].getValueType() == N->getValueType(0))
8601 continue;
8602
8603 if (N->getOpcode() == ISD::SIGN_EXTEND)
8604 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8605 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8606 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8607 else
8608 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8609 }
8610
Hal Finkel4104a1a2014-12-14 05:53:19 +00008611 // If we've promoted the comparison inputs of a SELECT or SELECT_CC,
8612 // truncate them again to the original value type.
8613 if (PromOp.getOpcode() == ISD::SELECT ||
8614 PromOp.getOpcode() == ISD::SELECT_CC) {
8615 auto SI0 = SelectTruncOp[0].find(PromOp.getNode());
8616 if (SI0 != SelectTruncOp[0].end())
8617 Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]);
8618 auto SI1 = SelectTruncOp[1].find(PromOp.getNode());
8619 if (SI1 != SelectTruncOp[1].end())
8620 Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]);
8621 }
8622
Hal Finkel940ab932014-02-28 00:27:01 +00008623 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008624 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008625 }
8626
8627 // Now we're left with the initial extension itself.
8628 if (!ReallyNeedsExt)
8629 return N->getOperand(0);
8630
Hal Finkel46043ed2014-03-01 21:36:57 +00008631 // To zero extend, just mask off everything except for the first bit (in the
8632 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008633 if (N->getOpcode() == ISD::ZERO_EXTEND)
8634 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008635 DAG.getConstant(APInt::getLowBitsSet(
8636 N->getValueSizeInBits(0), PromBits),
8637 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008638
8639 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8640 "Invalid extension type");
8641 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8642 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008643 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008644 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8645 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8646 N->getOperand(0), ShiftCst), ShiftCst);
8647}
8648
Hal Finkel5efb9182015-01-06 06:01:57 +00008649SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N,
8650 DAGCombinerInfo &DCI) const {
8651 assert((N->getOpcode() == ISD::SINT_TO_FP ||
8652 N->getOpcode() == ISD::UINT_TO_FP) &&
8653 "Need an int -> FP conversion node here");
8654
8655 if (!Subtarget.has64BitSupport())
8656 return SDValue();
8657
8658 SelectionDAG &DAG = DCI.DAG;
8659 SDLoc dl(N);
8660 SDValue Op(N, 0);
8661
8662 // Don't handle ppc_fp128 here or i1 conversions.
8663 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
8664 return SDValue();
8665 if (Op.getOperand(0).getValueType() == MVT::i1)
8666 return SDValue();
8667
8668 // For i32 intermediate values, unfortunately, the conversion functions
8669 // leave the upper 32 bits of the value are undefined. Within the set of
8670 // scalar instructions, we have no method for zero- or sign-extending the
8671 // value. Thus, we cannot handle i32 intermediate values here.
8672 if (Op.getOperand(0).getValueType() == MVT::i32)
8673 return SDValue();
8674
8675 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
8676 "UINT_TO_FP is supported only with FPCVT");
8677
8678 // If we have FCFIDS, then use it when converting to single-precision.
8679 // Otherwise, convert to double-precision and then round.
8680 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
8681 (Op.getOpcode() == ISD::UINT_TO_FP ?
8682 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
8683 (Op.getOpcode() == ISD::UINT_TO_FP ?
8684 PPCISD::FCFIDU : PPCISD::FCFID);
8685 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
8686 MVT::f32 : MVT::f64;
8687
8688 // If we're converting from a float, to an int, and back to a float again,
8689 // then we don't need the store/load pair at all.
8690 if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT &&
8691 Subtarget.hasFPCVT()) ||
8692 (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) {
8693 SDValue Src = Op.getOperand(0).getOperand(0);
8694 if (Src.getValueType() == MVT::f32) {
8695 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
8696 DCI.AddToWorklist(Src.getNode());
8697 }
8698
8699 unsigned FCTOp =
8700 Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
8701 PPCISD::FCTIDUZ;
8702
8703 SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src);
8704 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp);
8705
8706 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) {
8707 FP = DAG.getNode(ISD::FP_ROUND, dl,
8708 MVT::f32, FP, DAG.getIntPtrConstant(0));
8709 DCI.AddToWorklist(FP.getNode());
8710 }
8711
8712 return FP;
8713 }
8714
8715 return SDValue();
8716}
8717
Bill Schmidtfae5d712014-12-09 16:35:51 +00008718// expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for
8719// builtins) into loads with swaps.
8720SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N,
8721 DAGCombinerInfo &DCI) const {
8722 SelectionDAG &DAG = DCI.DAG;
8723 SDLoc dl(N);
8724 SDValue Chain;
8725 SDValue Base;
8726 MachineMemOperand *MMO;
8727
8728 switch (N->getOpcode()) {
8729 default:
8730 llvm_unreachable("Unexpected opcode for little endian VSX load");
8731 case ISD::LOAD: {
8732 LoadSDNode *LD = cast<LoadSDNode>(N);
8733 Chain = LD->getChain();
8734 Base = LD->getBasePtr();
8735 MMO = LD->getMemOperand();
8736 // If the MMO suggests this isn't a load of a full vector, leave
8737 // things alone. For a built-in, we have to make the change for
8738 // correctness, so if there is a size problem that will be a bug.
8739 if (MMO->getSize() < 16)
8740 return SDValue();
8741 break;
8742 }
8743 case ISD::INTRINSIC_W_CHAIN: {
8744 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8745 Chain = Intrin->getChain();
8746 Base = Intrin->getBasePtr();
8747 MMO = Intrin->getMemOperand();
8748 break;
8749 }
8750 }
8751
8752 MVT VecTy = N->getValueType(0).getSimpleVT();
8753 SDValue LoadOps[] = { Chain, Base };
8754 SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl,
8755 DAG.getVTList(VecTy, MVT::Other),
8756 LoadOps, VecTy, MMO);
8757 DCI.AddToWorklist(Load.getNode());
8758 Chain = Load.getValue(1);
8759 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8760 DAG.getVTList(VecTy, MVT::Other), Chain, Load);
8761 DCI.AddToWorklist(Swap.getNode());
8762 return Swap;
8763}
8764
8765// expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for
8766// builtins) into stores with swaps.
8767SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N,
8768 DAGCombinerInfo &DCI) const {
8769 SelectionDAG &DAG = DCI.DAG;
8770 SDLoc dl(N);
8771 SDValue Chain;
8772 SDValue Base;
8773 unsigned SrcOpnd;
8774 MachineMemOperand *MMO;
8775
8776 switch (N->getOpcode()) {
8777 default:
8778 llvm_unreachable("Unexpected opcode for little endian VSX store");
8779 case ISD::STORE: {
8780 StoreSDNode *ST = cast<StoreSDNode>(N);
8781 Chain = ST->getChain();
8782 Base = ST->getBasePtr();
8783 MMO = ST->getMemOperand();
8784 SrcOpnd = 1;
8785 // If the MMO suggests this isn't a store of a full vector, leave
8786 // things alone. For a built-in, we have to make the change for
8787 // correctness, so if there is a size problem that will be a bug.
8788 if (MMO->getSize() < 16)
8789 return SDValue();
8790 break;
8791 }
8792 case ISD::INTRINSIC_VOID: {
8793 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8794 Chain = Intrin->getChain();
8795 // Intrin->getBasePtr() oddly does not get what we want.
8796 Base = Intrin->getOperand(3);
8797 MMO = Intrin->getMemOperand();
8798 SrcOpnd = 2;
8799 break;
8800 }
8801 }
8802
8803 SDValue Src = N->getOperand(SrcOpnd);
8804 MVT VecTy = Src.getValueType().getSimpleVT();
8805 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8806 DAG.getVTList(VecTy, MVT::Other), Chain, Src);
8807 DCI.AddToWorklist(Swap.getNode());
8808 Chain = Swap.getValue(1);
8809 SDValue StoreOps[] = { Chain, Swap, Base };
8810 SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl,
8811 DAG.getVTList(MVT::Other),
8812 StoreOps, VecTy, MMO);
8813 DCI.AddToWorklist(Store.getNode());
8814 return Store;
8815}
8816
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008817SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8818 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00008819 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00008820 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008821 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008822 switch (N->getOpcode()) {
8823 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008824 case PPCISD::SHL:
8825 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008826 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008827 return N->getOperand(0);
8828 }
8829 break;
8830 case PPCISD::SRL:
8831 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008832 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008833 return N->getOperand(0);
8834 }
8835 break;
8836 case PPCISD::SRA:
8837 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008838 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008839 C->isAllOnesValue()) // -1 >>s V -> -1.
8840 return N->getOperand(0);
8841 }
8842 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008843 case ISD::SIGN_EXTEND:
8844 case ISD::ZERO_EXTEND:
8845 case ISD::ANY_EXTEND:
8846 return DAGCombineExtBoolTrunc(N, DCI);
8847 case ISD::TRUNCATE:
8848 case ISD::SETCC:
8849 case ISD::SELECT_CC:
8850 return DAGCombineTruncBoolExt(N, DCI);
Chris Lattnerf4184352006-03-01 04:57:39 +00008851 case ISD::SINT_TO_FP:
Hal Finkel5efb9182015-01-06 06:01:57 +00008852 case ISD::UINT_TO_FP:
8853 return combineFPToIntToFP(N, DCI);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008854 case ISD::STORE: {
Chris Lattner27f53452006-03-01 05:50:56 +00008855 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8856 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008857 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008858 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008859 N->getOperand(1).getValueType() == MVT::i32 &&
8860 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008861 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008862 if (Val.getValueType() == MVT::f32) {
8863 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008864 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008865 }
Owen Anderson9f944592009-08-11 20:47:22 +00008866 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008867 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008868
Hal Finkel60c75102013-04-01 15:37:53 +00008869 SDValue Ops[] = {
8870 N->getOperand(0), Val, N->getOperand(2),
8871 DAG.getValueType(N->getOperand(1).getValueType())
8872 };
8873
8874 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008875 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008876 cast<StoreSDNode>(N)->getMemoryVT(),
8877 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008878 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008879 return Val;
8880 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008881
Chris Lattnera7976d32006-07-10 20:56:58 +00008882 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008883 if (cast<StoreSDNode>(N)->isUnindexed() &&
8884 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008885 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008886 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008887 N->getOperand(1).getValueType() == MVT::i16 ||
8888 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008889 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008890 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008891 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008892 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008893 if (BSwapOp.getValueType() == MVT::i16)
8894 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008895
Dan Gohman48b185d2009-09-25 20:36:54 +00008896 SDValue Ops[] = {
8897 N->getOperand(0), BSwapOp, N->getOperand(2),
8898 DAG.getValueType(N->getOperand(1).getValueType())
8899 };
8900 return
8901 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008902 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008903 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008904 }
Bill Schmidtfae5d712014-12-09 16:35:51 +00008905
8906 // For little endian, VSX stores require generating xxswapd/lxvd2x.
8907 EVT VT = N->getOperand(1).getValueType();
8908 if (VT.isSimple()) {
8909 MVT StoreVT = VT.getSimpleVT();
8910 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8911 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8912 (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 ||
8913 StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32))
8914 return expandVSXStoreForLE(N, DCI);
8915 }
Chris Lattnera7976d32006-07-10 20:56:58 +00008916 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008917 }
Hal Finkelcf2e9082013-05-24 23:00:14 +00008918 case ISD::LOAD: {
8919 LoadSDNode *LD = cast<LoadSDNode>(N);
8920 EVT VT = LD->getValueType(0);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008921
8922 // For little endian, VSX loads require generating lxvd2x/xxswapd.
8923 if (VT.isSimple()) {
8924 MVT LoadVT = VT.getSimpleVT();
8925 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8926 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8927 (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 ||
8928 LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32))
8929 return expandVSXLoadForLE(N, DCI);
8930 }
8931
Hal Finkelcf2e9082013-05-24 23:00:14 +00008932 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8933 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8934 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8935 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Bill Schmidt2d1128a2014-10-17 15:13:38 +00008936 // P8 and later hardware should just use LOAD.
8937 !TM.getSubtarget<PPCSubtarget>().hasP8Vector() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008938 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8939 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008940 LD->getAlignment() < ABIAlignment) {
8941 // This is a type-legal unaligned Altivec load.
8942 SDValue Chain = LD->getChain();
8943 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008944 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008945
8946 // This implements the loading of unaligned vectors as described in
8947 // the venerable Apple Velocity Engine overview. Specifically:
8948 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8949 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8950 //
8951 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008952 // loads into an alignment-based permutation-control instruction (lvsl
8953 // or lvsr), a series of regular vector loads (which always truncate
8954 // their input address to an aligned address), and a series of
8955 // permutations. The results of these permutations are the requested
8956 // loaded values. The trick is that the last "extra" load is not taken
8957 // from the address you might suspect (sizeof(vector) bytes after the
8958 // last requested load), but rather sizeof(vector) - 1 bytes after the
8959 // last requested vector. The point of this is to avoid a page fault if
8960 // the base address happened to be aligned. This works because if the
8961 // base address is aligned, then adding less than a full vector length
8962 // will cause the last vector in the sequence to be (re)loaded.
8963 // Otherwise, the next vector will be fetched as you might suspect was
8964 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008965
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008966 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008967 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008968 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8969 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008970 Intrinsic::ID Intr = (isLittleEndian ?
8971 Intrinsic::ppc_altivec_lvsr :
8972 Intrinsic::ppc_altivec_lvsl);
8973 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008974
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008975 // Create the new MMO for the new base load. It is like the original MMO,
8976 // but represents an area in memory almost twice the vector size centered
8977 // on the original address. If the address is unaligned, we might start
8978 // reading up to (sizeof(vector)-1) bytes below the address of the
8979 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008980 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008981 MachineMemOperand *BaseMMO =
8982 MF.getMachineMemOperand(LD->getMemOperand(),
8983 -LD->getMemoryVT().getStoreSize()+1,
8984 2*LD->getMemoryVT().getStoreSize()-1);
8985
8986 // Create the new base load.
8987 SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx,
8988 getPointerTy());
8989 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
8990 SDValue BaseLoad =
8991 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8992 DAG.getVTList(MVT::v4i32, MVT::Other),
8993 BaseLoadOps, MVT::v4i32, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008994
8995 // Note that the value of IncOffset (which is provided to the next
8996 // load's pointer info offset value, and thus used to calculate the
8997 // alignment), and the value of IncValue (which is actually used to
8998 // increment the pointer value) are different! This is because we
8999 // require the next load to appear to be aligned, even though it
9000 // is actually offset from the base pointer by a lesser amount.
9001 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00009002 int IncValue = IncOffset;
9003
9004 // Walk (both up and down) the chain looking for another load at the real
9005 // (aligned) offset (the alignment of the other load does not matter in
9006 // this case). If found, then do not use the offset reduction trick, as
9007 // that will prevent the loads from being later combined (as they would
9008 // otherwise be duplicates).
9009 if (!findConsecutiveLoad(LD, DAG))
9010 --IncValue;
9011
Hal Finkelcf2e9082013-05-24 23:00:14 +00009012 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
9013 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
9014
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009015 MachineMemOperand *ExtraMMO =
9016 MF.getMachineMemOperand(LD->getMemOperand(),
9017 1, 2*LD->getMemoryVT().getStoreSize()-1);
9018 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +00009019 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009020 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
9021 DAG.getVTList(MVT::v4i32, MVT::Other),
9022 ExtraLoadOps, MVT::v4i32, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009023
9024 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
9025 BaseLoad.getValue(1), ExtraLoad.getValue(1));
9026
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009027 // Because vperm has a big-endian bias, we must reverse the order
9028 // of the input vectors and complement the permute control vector
9029 // when generating little endian code. We have already handled the
9030 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
9031 // and ExtraLoad here.
9032 SDValue Perm;
9033 if (isLittleEndian)
9034 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
9035 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
9036 else
9037 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
9038 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009039
9040 if (VT != MVT::v4i32)
9041 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
9042
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00009043 // The output of the permutation is our loaded result, the TokenFactor is
9044 // our new chain.
9045 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +00009046 return SDValue(N, 0);
9047 }
9048 }
9049 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009050 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009051 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009052 Intrinsic::ID Intr = (isLittleEndian ?
9053 Intrinsic::ppc_altivec_lvsr :
9054 Intrinsic::ppc_altivec_lvsl);
9055 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009056 N->getOperand(1)->getOpcode() == ISD::ADD) {
9057 SDValue Add = N->getOperand(1);
9058
9059 if (DAG.MaskedValueIsZero(Add->getOperand(1),
9060 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
9061 Add.getValueType().getScalarType().getSizeInBits()))) {
9062 SDNode *BasePtr = Add->getOperand(0).getNode();
9063 for (SDNode::use_iterator UI = BasePtr->use_begin(),
9064 UE = BasePtr->use_end(); UI != UE; ++UI) {
9065 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
9066 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009067 Intr) {
9068 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00009069 // multiple of that one. The results will be the same, so use the
9070 // one we've just found instead.
9071
9072 return SDValue(*UI, 0);
9073 }
9074 }
9075 }
9076 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00009077 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00009078
9079 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00009080 case ISD::INTRINSIC_W_CHAIN: {
9081 // For little endian, VSX loads require generating lxvd2x/xxswapd.
9082 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
9083 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
9084 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9085 default:
9086 break;
9087 case Intrinsic::ppc_vsx_lxvw4x:
9088 case Intrinsic::ppc_vsx_lxvd2x:
9089 return expandVSXLoadForLE(N, DCI);
9090 }
9091 }
9092 break;
9093 }
9094 case ISD::INTRINSIC_VOID: {
9095 // For little endian, VSX stores require generating xxswapd/stxvd2x.
9096 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
9097 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
9098 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9099 default:
9100 break;
9101 case Intrinsic::ppc_vsx_stxvw4x:
9102 case Intrinsic::ppc_vsx_stxvd2x:
9103 return expandVSXStoreForLE(N, DCI);
9104 }
9105 }
9106 break;
9107 }
Chris Lattnera7976d32006-07-10 20:56:58 +00009108 case ISD::BSWAP:
9109 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00009110 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00009111 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00009112 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
9113 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00009114 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00009115 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009116 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00009117 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00009118 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009119 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00009120 LD->getChain(), // Chain
9121 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009122 DAG.getValueType(N->getValueType(0)) // VT
9123 };
Dan Gohman48b185d2009-09-25 20:36:54 +00009124 SDValue BSLoad =
9125 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00009126 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
9127 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00009128 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00009129
Scott Michelcf0da6c2009-02-17 22:15:04 +00009130 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009131 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00009132 if (N->getValueType(0) == MVT::i16)
9133 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009134
Chris Lattnera7976d32006-07-10 20:56:58 +00009135 // First, combine the bswap away. This makes the value produced by the
9136 // load dead.
9137 DCI.CombineTo(N, ResVal);
9138
9139 // Next, combine the load away, we give it a bogus result value but a real
9140 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00009141 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00009142
Chris Lattnera7976d32006-07-10 20:56:58 +00009143 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009144 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00009145 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009146
Chris Lattner27f53452006-03-01 05:50:56 +00009147 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00009148 case PPCISD::VCMP: {
9149 // If a VCMPo node already exists with exactly the same operands as this
9150 // node, use its result instead of this node (VCMPo computes both a CR6 and
9151 // a normal output).
9152 //
9153 if (!N->getOperand(0).hasOneUse() &&
9154 !N->getOperand(1).hasOneUse() &&
9155 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00009156
Chris Lattnerd4058a52006-03-31 06:02:07 +00009157 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00009158 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009159
Gabor Greiff304a7a2008-08-28 21:40:38 +00009160 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00009161 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
9162 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00009163 if (UI->getOpcode() == PPCISD::VCMPo &&
9164 UI->getOperand(1) == N->getOperand(1) &&
9165 UI->getOperand(2) == N->getOperand(2) &&
9166 UI->getOperand(0) == N->getOperand(0)) {
9167 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00009168 break;
9169 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009170
Chris Lattner518834c2006-04-18 18:28:22 +00009171 // If there is no VCMPo node, or if the flag value has a single use, don't
9172 // transform this.
9173 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
9174 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009175
9176 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00009177 // chain, this transformation is more complex. Note that multiple things
9178 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00009179 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009180 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00009181 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00009182 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00009183 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00009184 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009185 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00009186 FlagUser = User;
9187 break;
9188 }
9189 }
9190 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009191
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00009192 // If the user is a MFOCRF instruction, we know this is safe.
9193 // Otherwise we give up for right now.
9194 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009195 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00009196 }
9197 break;
9198 }
Hal Finkel940ab932014-02-28 00:27:01 +00009199 case ISD::BRCOND: {
9200 SDValue Cond = N->getOperand(1);
9201 SDValue Target = N->getOperand(2);
9202
9203 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9204 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
9205 Intrinsic::ppc_is_decremented_ctr_nonzero) {
9206
9207 // We now need to make the intrinsic dead (it cannot be instruction
9208 // selected).
9209 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
9210 assert(Cond.getNode()->hasOneUse() &&
9211 "Counter decrement has more than one use");
9212
9213 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
9214 N->getOperand(0), Target);
9215 }
9216 }
9217 break;
Chris Lattner9754d142006-04-18 17:59:36 +00009218 case ISD::BR_CC: {
9219 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00009220 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00009221 // lowering is done pre-legalize, because the legalizer lowers the predicate
9222 // compare down to code that is difficult to reassemble.
9223 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009224 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00009225
9226 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
9227 // value. If so, pass-through the AND to get to the intrinsic.
9228 if (LHS.getOpcode() == ISD::AND &&
9229 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9230 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
9231 Intrinsic::ppc_is_decremented_ctr_nonzero &&
9232 isa<ConstantSDNode>(LHS.getOperand(1)) &&
9233 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
9234 isZero())
9235 LHS = LHS.getOperand(0);
9236
9237 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
9238 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
9239 Intrinsic::ppc_is_decremented_ctr_nonzero &&
9240 isa<ConstantSDNode>(RHS)) {
9241 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
9242 "Counter decrement comparison is not EQ or NE");
9243
9244 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
9245 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
9246 (CC == ISD::SETNE && !Val);
9247
9248 // We now need to make the intrinsic dead (it cannot be instruction
9249 // selected).
9250 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
9251 assert(LHS.getNode()->hasOneUse() &&
9252 "Counter decrement has more than one use");
9253
9254 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
9255 N->getOperand(0), N->getOperand(4));
9256 }
9257
Chris Lattner9754d142006-04-18 17:59:36 +00009258 int CompareOpc;
9259 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009260
Chris Lattner9754d142006-04-18 17:59:36 +00009261 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
9262 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
9263 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
9264 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00009265
Chris Lattner9754d142006-04-18 17:59:36 +00009266 // If this is a comparison against something other than 0/1, then we know
9267 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00009268 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00009269 if (Val != 0 && Val != 1) {
9270 if (CC == ISD::SETEQ) // Cond never true, remove branch.
9271 return N->getOperand(0);
9272 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00009273 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00009274 N->getOperand(0), N->getOperand(4));
9275 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009276
Chris Lattner9754d142006-04-18 17:59:36 +00009277 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009278
Chris Lattner9754d142006-04-18 17:59:36 +00009279 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009280 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009281 LHS.getOperand(2), // LHS of compare
9282 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00009283 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00009284 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00009285 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00009286 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009287
Chris Lattner9754d142006-04-18 17:59:36 +00009288 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009289 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00009290 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00009291 default: // Can't happen, don't crash on invalid number though.
9292 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009293 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00009294 break;
9295 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009296 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00009297 break;
9298 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009299 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00009300 break;
9301 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00009302 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00009303 break;
9304 }
9305
Owen Anderson9f944592009-08-11 20:47:22 +00009306 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
9307 DAG.getConstant(CompOpc, MVT::i32),
9308 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00009309 N->getOperand(4), CompNode.getValue(1));
9310 }
9311 break;
9312 }
Chris Lattnerf4184352006-03-01 04:57:39 +00009313 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009314
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009315 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00009316}
9317
Hal Finkel13d104b2014-12-11 18:37:52 +00009318SDValue
9319PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
9320 SelectionDAG &DAG,
9321 std::vector<SDNode *> *Created) const {
9322 // fold (sdiv X, pow2)
9323 EVT VT = N->getValueType(0);
Hal Finkel04b16b52014-12-23 08:38:50 +00009324 if (VT == MVT::i64 && !Subtarget.isPPC64())
9325 return SDValue();
Hal Finkel13d104b2014-12-11 18:37:52 +00009326 if ((VT != MVT::i32 && VT != MVT::i64) ||
9327 !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2()))
9328 return SDValue();
9329
9330 SDLoc DL(N);
9331 SDValue N0 = N->getOperand(0);
9332
9333 bool IsNegPow2 = (-Divisor).isPowerOf2();
9334 unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros();
9335 SDValue ShiftAmt = DAG.getConstant(Lg2, VT);
9336
9337 SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt);
9338 if (Created)
9339 Created->push_back(Op.getNode());
9340
9341 if (IsNegPow2) {
9342 Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT), Op);
9343 if (Created)
9344 Created->push_back(Op.getNode());
9345 }
9346
9347 return Op;
9348}
9349
Chris Lattner4211ca92006-04-14 06:01:58 +00009350//===----------------------------------------------------------------------===//
9351// Inline Assembly Support
9352//===----------------------------------------------------------------------===//
9353
Jay Foada0653a32014-05-14 21:14:37 +00009354void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
9355 APInt &KnownZero,
9356 APInt &KnownOne,
9357 const SelectionDAG &DAG,
9358 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00009359 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00009360 switch (Op.getOpcode()) {
9361 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00009362 case PPCISD::LBRX: {
9363 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00009364 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00009365 KnownZero = 0xFFFF0000;
9366 break;
9367 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009368 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00009369 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00009370 default: break;
9371 case Intrinsic::ppc_altivec_vcmpbfp_p:
9372 case Intrinsic::ppc_altivec_vcmpeqfp_p:
9373 case Intrinsic::ppc_altivec_vcmpequb_p:
9374 case Intrinsic::ppc_altivec_vcmpequh_p:
9375 case Intrinsic::ppc_altivec_vcmpequw_p:
9376 case Intrinsic::ppc_altivec_vcmpgefp_p:
9377 case Intrinsic::ppc_altivec_vcmpgtfp_p:
9378 case Intrinsic::ppc_altivec_vcmpgtsb_p:
9379 case Intrinsic::ppc_altivec_vcmpgtsh_p:
9380 case Intrinsic::ppc_altivec_vcmpgtsw_p:
9381 case Intrinsic::ppc_altivec_vcmpgtub_p:
9382 case Intrinsic::ppc_altivec_vcmpgtuh_p:
9383 case Intrinsic::ppc_altivec_vcmpgtuw_p:
9384 KnownZero = ~1U; // All bits but the low one are known to be zero.
9385 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009386 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009387 }
9388 }
9389}
9390
Hal Finkel57725662015-01-03 17:58:24 +00009391unsigned PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const {
9392 switch (Subtarget.getDarwinDirective()) {
9393 default: break;
9394 case PPC::DIR_970:
9395 case PPC::DIR_PWR4:
9396 case PPC::DIR_PWR5:
9397 case PPC::DIR_PWR5X:
9398 case PPC::DIR_PWR6:
9399 case PPC::DIR_PWR6X:
9400 case PPC::DIR_PWR7:
9401 case PPC::DIR_PWR8: {
9402 if (!ML)
9403 break;
9404
9405 const PPCInstrInfo *TII =
9406 static_cast<const PPCInstrInfo *>(getTargetMachine().getSubtargetImpl()->
9407 getInstrInfo());
9408
9409 // For small loops (between 5 and 8 instructions), align to a 32-byte
9410 // boundary so that the entire loop fits in one instruction-cache line.
9411 uint64_t LoopSize = 0;
9412 for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I)
9413 for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J)
9414 LoopSize += TII->GetInstSizeInBytes(J);
9415
9416 if (LoopSize > 16 && LoopSize <= 32)
9417 return 5;
9418
9419 break;
9420 }
9421 }
9422
9423 return TargetLowering::getPrefLoopAlignment(ML);
9424}
Chris Lattnerc5287c02006-04-02 06:26:07 +00009425
Chris Lattnerd6855142007-03-25 02:14:49 +00009426/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00009427/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009428PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00009429PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
9430 if (Constraint.size() == 1) {
9431 switch (Constraint[0]) {
9432 default: break;
9433 case 'b':
9434 case 'r':
9435 case 'f':
9436 case 'v':
9437 case 'y':
9438 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00009439 case 'Z':
9440 // FIXME: While Z does indicate a memory constraint, it specifically
9441 // indicates an r+r address (used in conjunction with the 'y' modifier
9442 // in the replacement string). Currently, we're forcing the base
9443 // register to be r0 in the asm printer (which is interpreted as zero)
9444 // and forming the complete address in the second register. This is
9445 // suboptimal.
9446 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00009447 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009448 } else if (Constraint == "wc") { // individual CR bits.
9449 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00009450 } else if (Constraint == "wa" || Constraint == "wd" ||
9451 Constraint == "wf" || Constraint == "ws") {
9452 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00009453 }
9454 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00009455}
9456
John Thompsone8360b72010-10-29 17:29:13 +00009457/// Examine constraint type and operand type and determine a weight value.
9458/// This object must already have been set up with the operand type
9459/// and the current alternative constraint selected.
9460TargetLowering::ConstraintWeight
9461PPCTargetLowering::getSingleConstraintMatchWeight(
9462 AsmOperandInfo &info, const char *constraint) const {
9463 ConstraintWeight weight = CW_Invalid;
9464 Value *CallOperandVal = info.CallOperandVal;
9465 // If we don't have a value, we can't do a match,
9466 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00009467 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00009468 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00009469 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00009470
John Thompsone8360b72010-10-29 17:29:13 +00009471 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00009472 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
9473 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00009474 else if ((StringRef(constraint) == "wa" ||
9475 StringRef(constraint) == "wd" ||
9476 StringRef(constraint) == "wf") &&
9477 type->isVectorTy())
9478 return CW_Register;
9479 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
9480 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00009481
John Thompsone8360b72010-10-29 17:29:13 +00009482 switch (*constraint) {
9483 default:
9484 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
9485 break;
9486 case 'b':
9487 if (type->isIntegerTy())
9488 weight = CW_Register;
9489 break;
9490 case 'f':
9491 if (type->isFloatTy())
9492 weight = CW_Register;
9493 break;
9494 case 'd':
9495 if (type->isDoubleTy())
9496 weight = CW_Register;
9497 break;
9498 case 'v':
9499 if (type->isVectorTy())
9500 weight = CW_Register;
9501 break;
9502 case 'y':
9503 weight = CW_Register;
9504 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00009505 case 'Z':
9506 weight = CW_Memory;
9507 break;
John Thompsone8360b72010-10-29 17:29:13 +00009508 }
9509 return weight;
9510}
9511
Scott Michelcf0da6c2009-02-17 22:15:04 +00009512std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00009513PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00009514 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00009515 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00009516 // GCC RS6000 Constraint Letters
9517 switch (Constraint[0]) {
9518 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009519 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00009520 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
9521 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009522 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009523 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00009524 return std::make_pair(0U, &PPC::G8RCRegClass);
9525 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009526 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009527 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00009528 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009529 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00009530 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009531 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009532 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00009533 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009534 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00009535 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009536 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009537 } else if (Constraint == "wc") { // an individual CR bit.
9538 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00009539 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00009540 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00009541 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00009542 } else if (Constraint == "ws") {
9543 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009544 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009545
Hal Finkelb176acb2013-08-03 12:25:10 +00009546 std::pair<unsigned, const TargetRegisterClass*> R =
9547 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
9548
9549 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
9550 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
9551 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
9552 // register.
9553 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
9554 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009555 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00009556 PPC::GPRCRegClass.contains(R.first)) {
Eric Christopherd9134482014-08-04 21:25:23 +00009557 const TargetRegisterInfo *TRI =
9558 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Hal Finkelb176acb2013-08-03 12:25:10 +00009559 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00009560 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00009561 &PPC::G8RCRegClass);
9562 }
9563
Hal Finkelaa10b3c2014-12-08 22:54:22 +00009564 // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same.
9565 if (!R.second && StringRef("{cc}").equals_lower(Constraint)) {
9566 R.first = PPC::CR0;
9567 R.second = &PPC::CRRCRegClass;
9568 }
9569
Hal Finkelb176acb2013-08-03 12:25:10 +00009570 return R;
Chris Lattner01513612006-01-31 19:20:21 +00009571}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009572
Chris Lattner584a11a2006-11-02 01:44:04 +00009573
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009574/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00009575/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00009576void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00009577 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009578 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00009579 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00009580 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009581
Eric Christopherde9399b2011-06-02 23:16:42 +00009582 // Only support length 1 constraints.
9583 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009584
Eric Christopherde9399b2011-06-02 23:16:42 +00009585 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009586 switch (Letter) {
9587 default: break;
9588 case 'I':
9589 case 'J':
9590 case 'K':
9591 case 'L':
9592 case 'M':
9593 case 'N':
9594 case 'O':
9595 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00009596 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009597 if (!CST) return; // Must be an immediate to match.
Hal Finkelc91fc112014-12-03 09:37:50 +00009598 int64_t Value = CST->getSExtValue();
9599 EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative
9600 // numbers are printed as such.
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009601 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009602 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009603 case 'I': // "I" is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009604 if (isInt<16>(Value))
9605 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009606 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009607 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009608 if (isShiftedUInt<16, 16>(Value))
9609 Result = DAG.getTargetConstant(Value, TCVT);
9610 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009611 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Hal Finkelc91fc112014-12-03 09:37:50 +00009612 if (isShiftedInt<16, 16>(Value))
9613 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009614 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009615 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009616 if (isUInt<16>(Value))
9617 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009618 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009619 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009620 if (Value > 31)
Hal Finkelc91fc112014-12-03 09:37:50 +00009621 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009622 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009623 case 'N': // "N" is a positive constant that is an exact power of two.
Hal Finkelc91fc112014-12-03 09:37:50 +00009624 if (Value > 0 && isPowerOf2_64(Value))
9625 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009626 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009627 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009628 if (Value == 0)
Hal Finkelc91fc112014-12-03 09:37:50 +00009629 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009630 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009631 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009632 if (isInt<16>(-Value))
9633 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009634 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009635 }
9636 break;
9637 }
9638 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009639
Gabor Greiff304a7a2008-08-28 21:40:38 +00009640 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009641 Ops.push_back(Result);
9642 return;
9643 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009644
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009645 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00009646 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009647}
Evan Cheng2dd2c652006-03-13 23:20:37 +00009648
Chris Lattner1eb94d92007-03-30 23:15:24 +00009649// isLegalAddressingMode - Return true if the addressing mode represented
9650// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009651bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009652 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00009653 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00009654
Chris Lattner1eb94d92007-03-30 23:15:24 +00009655 // PPC allows a sign-extended 16-bit immediate field.
9656 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
9657 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009658
Chris Lattner1eb94d92007-03-30 23:15:24 +00009659 // No global is ever allowed as a base.
9660 if (AM.BaseGV)
9661 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009662
9663 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00009664 switch (AM.Scale) {
9665 case 0: // "r+i" or just "i", depending on HasBaseReg.
9666 break;
9667 case 1:
9668 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
9669 return false;
9670 // Otherwise we have r+r or r+i.
9671 break;
9672 case 2:
9673 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
9674 return false;
9675 // Allow 2*r as r+r.
9676 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00009677 default:
9678 // No other scales are supported.
9679 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00009680 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009681
Chris Lattner1eb94d92007-03-30 23:15:24 +00009682 return true;
9683}
9684
Dan Gohman21cea8a2010-04-17 15:26:15 +00009685SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
9686 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00009687 MachineFunction &MF = DAG.getMachineFunction();
9688 MachineFrameInfo *MFI = MF.getFrameInfo();
9689 MFI->setReturnAddressIsTaken(true);
9690
Bill Wendling908bf812014-01-06 00:43:20 +00009691 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009692 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009693
Andrew Trickef9de2a2013-05-25 02:42:55 +00009694 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009695 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00009696
Dale Johannesen81bfca72010-05-03 22:59:34 +00009697 // Make sure the function does not optimize away the store of the RA to
9698 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00009699 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009700 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009701 bool isPPC64 = Subtarget.isPPC64();
9702 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009703
9704 if (Depth > 0) {
9705 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9706 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00009707
Anton Korobeynikov2f931282011-01-10 12:39:04 +00009708 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00009709 isPPC64? MVT::i64 : MVT::i32);
9710 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9711 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9712 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009713 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009714 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00009715
Chris Lattnerf6a81562007-12-08 06:59:59 +00009716 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009717 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009718 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009719 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00009720}
9721
Dan Gohman21cea8a2010-04-17 15:26:15 +00009722SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
9723 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00009724 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009725 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00009726
Owen Anderson53aa7a92009-08-10 22:56:29 +00009727 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009728 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009729
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009730 MachineFunction &MF = DAG.getMachineFunction();
9731 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009732 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009733
9734 // Naked functions never have a frame pointer, and so we use r1. For all
9735 // other functions, this decision must be delayed until during PEI.
9736 unsigned FrameReg;
9737 if (MF.getFunction()->getAttributes().hasAttribute(
9738 AttributeSet::FunctionIndex, Attribute::Naked))
9739 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9740 else
9741 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9742
Dale Johannesen81bfca72010-05-03 22:59:34 +00009743 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9744 PtrVT);
9745 while (Depth--)
9746 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009747 FrameAddr, MachinePointerInfo(), false, false,
9748 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009749 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009750}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009751
Hal Finkel0d8db462014-05-11 19:29:11 +00009752// FIXME? Maybe this could be a TableGen attribute on some registers and
9753// this table could be generated automatically from RegInfo.
9754unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9755 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009756 bool isPPC64 = Subtarget.isPPC64();
9757 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009758
9759 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9760 (!isPPC64 && VT != MVT::i32))
9761 report_fatal_error("Invalid register global variable type");
9762
9763 bool is64Bit = isPPC64 && VT == MVT::i64;
9764 unsigned Reg = StringSwitch<unsigned>(RegName)
9765 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
9766 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
9767 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9768 (is64Bit ? PPC::X13 : PPC::R13))
9769 .Default(0);
9770
9771 if (Reg)
9772 return Reg;
9773 report_fatal_error("Invalid register name global variable");
9774}
9775
Dan Gohmanc14e5222008-10-21 03:41:46 +00009776bool
9777PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9778 // The PowerPC target isn't yet aware of offsets.
9779 return false;
9780}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009781
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009782bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
9783 const CallInst &I,
9784 unsigned Intrinsic) const {
9785
9786 switch (Intrinsic) {
9787 case Intrinsic::ppc_altivec_lvx:
9788 case Intrinsic::ppc_altivec_lvxl:
9789 case Intrinsic::ppc_altivec_lvebx:
9790 case Intrinsic::ppc_altivec_lvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009791 case Intrinsic::ppc_altivec_lvewx:
9792 case Intrinsic::ppc_vsx_lxvd2x:
9793 case Intrinsic::ppc_vsx_lxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009794 EVT VT;
9795 switch (Intrinsic) {
9796 case Intrinsic::ppc_altivec_lvebx:
9797 VT = MVT::i8;
9798 break;
9799 case Intrinsic::ppc_altivec_lvehx:
9800 VT = MVT::i16;
9801 break;
9802 case Intrinsic::ppc_altivec_lvewx:
9803 VT = MVT::i32;
9804 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009805 case Intrinsic::ppc_vsx_lxvd2x:
9806 VT = MVT::v2f64;
9807 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009808 default:
9809 VT = MVT::v4i32;
9810 break;
9811 }
9812
9813 Info.opc = ISD::INTRINSIC_W_CHAIN;
9814 Info.memVT = VT;
9815 Info.ptrVal = I.getArgOperand(0);
9816 Info.offset = -VT.getStoreSize()+1;
9817 Info.size = 2*VT.getStoreSize()-1;
9818 Info.align = 1;
9819 Info.vol = false;
9820 Info.readMem = true;
9821 Info.writeMem = false;
9822 return true;
9823 }
9824 case Intrinsic::ppc_altivec_stvx:
9825 case Intrinsic::ppc_altivec_stvxl:
9826 case Intrinsic::ppc_altivec_stvebx:
9827 case Intrinsic::ppc_altivec_stvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009828 case Intrinsic::ppc_altivec_stvewx:
9829 case Intrinsic::ppc_vsx_stxvd2x:
9830 case Intrinsic::ppc_vsx_stxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009831 EVT VT;
9832 switch (Intrinsic) {
9833 case Intrinsic::ppc_altivec_stvebx:
9834 VT = MVT::i8;
9835 break;
9836 case Intrinsic::ppc_altivec_stvehx:
9837 VT = MVT::i16;
9838 break;
9839 case Intrinsic::ppc_altivec_stvewx:
9840 VT = MVT::i32;
9841 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009842 case Intrinsic::ppc_vsx_stxvd2x:
9843 VT = MVT::v2f64;
9844 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009845 default:
9846 VT = MVT::v4i32;
9847 break;
9848 }
9849
9850 Info.opc = ISD::INTRINSIC_VOID;
9851 Info.memVT = VT;
9852 Info.ptrVal = I.getArgOperand(1);
9853 Info.offset = -VT.getStoreSize()+1;
9854 Info.size = 2*VT.getStoreSize()-1;
9855 Info.align = 1;
9856 Info.vol = false;
9857 Info.readMem = false;
9858 Info.writeMem = true;
9859 return true;
9860 }
9861 default:
9862 break;
9863 }
9864
9865 return false;
9866}
9867
Evan Chengd9929f02010-04-01 20:10:42 +00009868/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009869/// and store operations as a result of memset, memcpy, and memmove
9870/// lowering. If DstAlign is zero that means it's safe to destination
9871/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9872/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009873/// probably because the source does not need to be loaded. If 'IsMemset' is
9874/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9875/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9876/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009877/// It returns EVT::Other if the type should be determined using generic
9878/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009879EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9880 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009881 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009882 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009883 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009884 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009885 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009886 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009887 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009888 }
9889}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009890
Hal Finkel34974ed2014-04-12 21:52:38 +00009891/// \brief Returns true if it is beneficial to convert a load of a constant
9892/// to just the constant itself.
9893bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9894 Type *Ty) const {
9895 assert(Ty->isIntegerTy());
9896
9897 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9898 if (BitSize == 0 || BitSize > 64)
9899 return false;
9900 return true;
9901}
9902
9903bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9904 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9905 return false;
9906 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9907 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9908 return NumBits1 == 64 && NumBits2 == 32;
9909}
9910
9911bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9912 if (!VT1.isInteger() || !VT2.isInteger())
9913 return false;
9914 unsigned NumBits1 = VT1.getSizeInBits();
9915 unsigned NumBits2 = VT2.getSizeInBits();
9916 return NumBits1 == 64 && NumBits2 == 32;
9917}
9918
Hal Finkel5d5d1532015-01-10 08:21:59 +00009919bool PPCTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
9920 // Generally speaking, zexts are not free, but they are free when they can be
9921 // folded with other operations.
9922 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Val)) {
9923 EVT MemVT = LD->getMemoryVT();
9924 if ((MemVT == MVT::i1 || MemVT == MVT::i8 || MemVT == MVT::i16 ||
9925 (Subtarget.isPPC64() && MemVT == MVT::i32)) &&
9926 (LD->getExtensionType() == ISD::NON_EXTLOAD ||
9927 LD->getExtensionType() == ISD::ZEXTLOAD))
9928 return true;
9929 }
9930
9931 // FIXME: Add other cases...
9932 // - 32-bit shifts with a zext to i64
9933 // - zext after ctlz, bswap, etc.
9934 // - zext after and by a constant mask
9935
9936 return TargetLowering::isZExtFree(Val, VT2);
9937}
9938
Olivier Sallenave32509692015-01-13 15:06:36 +00009939bool PPCTargetLowering::isFPExtFree(EVT VT) const {
9940 assert(VT.isFloatingPoint());
9941 return true;
9942}
9943
Hal Finkel34974ed2014-04-12 21:52:38 +00009944bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9945 return isInt<16>(Imm) || isUInt<16>(Imm);
9946}
9947
9948bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9949 return isInt<16>(Imm) || isUInt<16>(Imm);
9950}
9951
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009952bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9953 unsigned,
9954 unsigned,
9955 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009956 if (DisablePPCUnaligned)
9957 return false;
9958
9959 // PowerPC supports unaligned memory access for simple non-vector types.
9960 // Although accessing unaligned addresses is not as efficient as accessing
9961 // aligned addresses, it is generally more efficient than manual expansion,
9962 // and generally only traps for software emulation when crossing page
9963 // boundaries.
9964
9965 if (!VT.isSimple())
9966 return false;
9967
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009968 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009969 if (Subtarget.hasVSX()) {
Bill Schmidt2d1128a2014-10-17 15:13:38 +00009970 if (VT != MVT::v2f64 && VT != MVT::v2i64 &&
9971 VT != MVT::v4f32 && VT != MVT::v4i32)
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009972 return false;
9973 } else {
9974 return false;
9975 }
9976 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009977
9978 if (VT == MVT::ppcf128)
9979 return false;
9980
9981 if (Fast)
9982 *Fast = true;
9983
9984 return true;
9985}
9986
Stephen Lin73de7bf2013-07-09 18:16:56 +00009987bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
9988 VT = VT.getScalarType();
9989
Hal Finkel0a479ae2012-06-22 00:49:52 +00009990 if (!VT.isSimple())
9991 return false;
9992
9993 switch (VT.getSimpleVT().SimpleTy) {
9994 case MVT::f32:
9995 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009996 return true;
9997 default:
9998 break;
9999 }
10000
10001 return false;
10002}
10003
Hal Finkel934361a2015-01-14 01:07:51 +000010004const MCPhysReg *
10005PPCTargetLowering::getScratchRegisters(CallingConv::ID) const {
10006 // LR is a callee-save register, but we must treat it as clobbered by any call
10007 // site. Hence we include LR in the scratch registers, which are in turn added
10008 // as implicit-defs for stackmaps and patchpoints. The same reasoning applies
10009 // to CTR, which is used by any indirect call.
10010 static const MCPhysReg ScratchRegs[] = {
Hal Finkelc19805a2015-01-17 03:57:34 +000010011 PPC::X12, PPC::LR8, PPC::CTR8, 0
Hal Finkel934361a2015-01-14 01:07:51 +000010012 };
10013
10014 return ScratchRegs;
10015}
10016
Hal Finkelb4240ca2014-03-31 17:48:16 +000010017bool
10018PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
10019 EVT VT , unsigned DefinedValues) const {
10020 if (VT == MVT::v2i64)
10021 return false;
10022
10023 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
10024}
10025
Hal Finkel88ed4e32012-04-01 19:23:08 +000010026Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010027 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +000010028 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +000010029
Hal Finkel4e9f1a82012-06-10 19:32:29 +000010030 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +000010031}
10032
Bill Schmidt0cf702f2013-07-30 00:50:39 +000010033// Create a fast isel object.
10034FastISel *
10035PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
10036 const TargetLibraryInfo *LibInfo) const {
10037 return PPC::createFastISel(FuncInfo, LibInfo);
10038}