blob: f04d3dcd27bcfe979e19a869ab5b192833fabfca [file] [log] [blame]
Matt Arsenaultb5d23272017-03-24 20:04:18 +00001; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=SI -check-prefix=SIVI %s
2; RUN: llc -march=amdgcn -mcpu=fiji -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=SIVI -check-prefix=VI -check-prefix=GFX89 %s
3; RUN: llc -march=amdgcn -mcpu=gfx900 -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=GFX89 -check-prefix=GFX9 %s
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +00004
5declare half @llvm.rint.f16(half %a)
6declare <2 x half> @llvm.rint.v2f16(<2 x half> %a)
7
8; GCN-LABEL: {{^}}rint_f16
9; GCN: buffer_load_ushort v[[A_F16:[0-9]+]]
10; SI: v_cvt_f32_f16_e32 v[[A_F32:[0-9]+]], v[[A_F16]]
11; SI: v_rndne_f32_e32 v[[R_F32:[0-9]+]], v[[A_F32]]
12; SI: v_cvt_f16_f32_e32 v[[R_F16:[0-9]+]], v[[R_F32]]
Matt Arsenaultb5d23272017-03-24 20:04:18 +000013; GFX89: v_rndne_f16_e32 v[[R_F16:[0-9]+]], v[[A_F16]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000014; GCN: buffer_store_short v[[R_F16]]
15; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000016define amdgpu_kernel void @rint_f16(
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000017 half addrspace(1)* %r,
18 half addrspace(1)* %a) {
19entry:
20 %a.val = load half, half addrspace(1)* %a
21 %r.val = call half @llvm.rint.f16(half %a.val)
22 store half %r.val, half addrspace(1)* %r
23 ret void
24}
25
26; GCN-LABEL: {{^}}rint_v2f16
27; GCN: buffer_load_dword v[[A_V2_F16:[0-9]+]]
28; SI: v_cvt_f32_f16_e32 v[[A_F32_0:[0-9]+]], v[[A_V2_F16]]
Matt Arsenaultb5d23272017-03-24 20:04:18 +000029; SI: v_lshrrev_b32_e32 v[[A_F16_1:[0-9]+]], 16, v[[A_V2_F16]]
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000030; SI: v_cvt_f32_f16_e32 v[[A_F32_1:[0-9]+]], v[[A_F16_1]]
31; SI: v_rndne_f32_e32 v[[R_F32_0:[0-9]+]], v[[A_F32_0]]
32; SI: v_cvt_f16_f32_e32 v[[R_F16_0:[0-9]+]], v[[R_F32_0]]
33; SI: v_rndne_f32_e32 v[[R_F32_1:[0-9]+]], v[[A_F32_1]]
34; SI: v_cvt_f16_f32_e32 v[[R_F16_1:[0-9]+]], v[[R_F32_1]]
Matt Arsenaultb5d23272017-03-24 20:04:18 +000035
Matt Arsenault8edfaee2017-03-31 19:53:03 +000036; VI-DAG: v_lshrrev_b32_e32 v[[A_F16_1:[0-9]+]], 16, v[[A_V2_F16]]
37; VI-DAG: v_rndne_f16_e32 v[[R_F16_0:[0-9]+]], v[[A_V2_F16]]
38; VI-DAG: v_rndne_f16_e32 v[[R_F16_1:[0-9]+]], v[[A_F16_1]]
39; SIVI-DAG: v_lshlrev_b32_e32 v[[R_F16_HI:[0-9]+]], 16, v[[R_F16_1]]
40; VI-NOT: v_and_b32
Matt Arsenaultb5d23272017-03-24 20:04:18 +000041; SIVI: v_or_b32_e32 v[[R_V2_F16:[0-9]+]], v[[R_F16_HI]], v[[R_F16_0]]
42
43; GFX9: v_rndne_f16_e32 v[[R_F16_0:[0-9]+]], v[[A_V2_F16]]
44; GFX9: v_lshrrev_b32_e32 v[[A_F16_1:[0-9]+]], 16, v[[A_V2_F16]]
45; GFX9: v_rndne_f16_e32 v[[R_F16_1:[0-9]+]], v[[A_F16_1]]
46; GFX9: v_pack_b32_f16 v[[R_V2_F16:[0-9]+]], v[[R_F16_0]], v[[R_F16_1]]
47
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000048; GCN: buffer_store_dword v[[R_V2_F16]]
49; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000050define amdgpu_kernel void @rint_v2f16(
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000051 <2 x half> addrspace(1)* %r,
52 <2 x half> addrspace(1)* %a) {
53entry:
54 %a.val = load <2 x half>, <2 x half> addrspace(1)* %a
55 %r.val = call <2 x half> @llvm.rint.v2f16(<2 x half> %a.val)
56 store <2 x half> %r.val, <2 x half> addrspace(1)* %r
57 ret void
58}