blob: 3dfc9ee66c2e5e72d8385b041036040d945f8ca6 [file] [log] [blame]
Matt Arsenaultd82c1832013-11-10 01:03:59 +00001//===-- AMDGPUAsmPrinter.h - Print AMDGPU assembly code ---------*- C++ -*-===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief AMDGPU Assembly printer class.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUASMPRINTER_H
16#define LLVM_LIB_TARGET_AMDGPU_AMDGPUASMPRINTER_H
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000018#include "llvm/ADT/StringRef.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000019#include "llvm/CodeGen/AsmPrinter.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000020#include <cstddef>
21#include <cstdint>
22#include <limits>
23#include <memory>
24#include <string>
Tom Stellarded699252013-10-12 05:02:51 +000025#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000026
27namespace llvm {
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000028
Matt Arsenault11f74022016-10-06 17:19:11 +000029class MCOperand;
Tom Stellard75aadc22012-12-11 21:25:42 +000030
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000031class AMDGPUAsmPrinter final : public AsmPrinter {
Matt Arsenault89cc49f2013-12-05 05:15:35 +000032private:
33 struct SIProgramInfo {
Matt Arsenault0989d512014-06-26 17:22:30 +000034 // Fields set in PGM_RSRC1 pm4 packet.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000035 uint32_t VGPRBlocks = 0;
36 uint32_t SGPRBlocks = 0;
37 uint32_t Priority = 0;
38 uint32_t FloatMode = 0;
39 uint32_t Priv = 0;
40 uint32_t DX10Clamp = 0;
41 uint32_t DebugMode = 0;
42 uint32_t IEEEMode = 0;
43 uint32_t ScratchSize = 0;
Matt Arsenault0989d512014-06-26 17:22:30 +000044
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000045 uint64_t ComputePGMRSrc1 = 0;
Tom Stellard4df465b2014-12-02 21:28:53 +000046
47 // Fields set in PGM_RSRC2 pm4 packet.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000048 uint32_t LDSBlocks = 0;
49 uint32_t ScratchBlocks = 0;
Tom Stellard4df465b2014-12-02 21:28:53 +000050
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000051 uint64_t ComputePGMRSrc2 = 0;
Tom Stellard4df465b2014-12-02 21:28:53 +000052
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000053 uint32_t NumVGPR = 0;
54 uint32_t NumSGPR = 0;
Tom Stellard4df465b2014-12-02 21:28:53 +000055 uint32_t LDSSize;
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000056 bool FlatUsed = false;
Matt Arsenault3f981402014-09-15 15:41:53 +000057
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +000058 // Number of SGPRs that meets number of waves per execution unit request.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000059 uint32_t NumSGPRsForWavesPerEU = 0;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +000060
61 // Number of VGPRs that meets number of waves per execution unit request.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000062 uint32_t NumVGPRsForWavesPerEU = 0;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +000063
Konstantin Zhuravlyov71515e52016-04-26 17:24:40 +000064 // If ReservedVGPRCount is 0 then must be 0. Otherwise, this is the first
65 // fixed VGPR number reserved.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000066 uint16_t ReservedVGPRFirst = 0;
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +000067
Konstantin Zhuravlyov71515e52016-04-26 17:24:40 +000068 // The number of consecutive VGPRs reserved.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000069 uint16_t ReservedVGPRCount = 0;
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +000070
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +000071 // Fixed SGPR number used to hold wave scratch offset for entire kernel
Eugene Zelenkoa63528c2017-01-23 23:41:16 +000072 // execution, or std::numeric_limits<uint16_t>::max() if the register is not
73 // used or not known.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000074 uint16_t DebuggerWavefrontPrivateSegmentOffsetSGPR =
75 std::numeric_limits<uint16_t>::max();
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +000076
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +000077 // Fixed SGPR number of the first 4 SGPRs used to hold scratch V# for entire
Eugene Zelenkoa63528c2017-01-23 23:41:16 +000078 // kernel execution, or std::numeric_limits<uint16_t>::max() if the register
79 // is not used or not known.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000080 uint16_t DebuggerPrivateSegmentBufferSGPR =
81 std::numeric_limits<uint16_t>::max();
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +000082
Matt Arsenault0989d512014-06-26 17:22:30 +000083 // Bonus information for debugging.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000084 bool VCCUsed = false;
85 uint64_t CodeLen = 0;
86
87 SIProgramInfo() = default;
Matt Arsenault89cc49f2013-12-05 05:15:35 +000088 };
89
Matt Arsenaultd32dbb62014-07-13 03:06:43 +000090 void getSIProgramInfo(SIProgramInfo &Out, const MachineFunction &MF) const;
91 void findNumUsedRegistersSI(const MachineFunction &MF,
Matt Arsenault89cc49f2013-12-05 05:15:35 +000092 unsigned &NumSGPR,
93 unsigned &NumVGPR) const;
94
95 /// \brief Emit register usage information so that the GPU driver
96 /// can correctly setup the GPU state.
Matt Arsenaultd32dbb62014-07-13 03:06:43 +000097 void EmitProgramInfoR600(const MachineFunction &MF);
98 void EmitProgramInfoSI(const MachineFunction &MF, const SIProgramInfo &KernelInfo);
Tom Stellardb8fd6ef2014-12-02 22:00:07 +000099 void EmitAmdKernelCodeT(const MachineFunction &MF,
100 const SIProgramInfo &KernelInfo) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000101
102public:
David Blaikie94598322015-01-18 20:29:04 +0000103 explicit AMDGPUAsmPrinter(TargetMachine &TM,
104 std::unique_ptr<MCStreamer> Streamer);
Tom Stellard75aadc22012-12-11 21:25:42 +0000105
Craig Topper5656db42014-04-29 07:57:24 +0000106 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000107
Mehdi Amini117296c2016-10-01 02:56:57 +0000108 StringRef getPassName() const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000109
Matt Arsenault11f74022016-10-06 17:19:11 +0000110 /// \brief Wrapper for MCInstLowering.lowerOperand() for the tblgen'erated
111 /// pseudo lowering.
112 bool lowerOperand(const MachineOperand &MO, MCOperand &MCOp) const;
113
Yaxun Liu8f844f32017-02-07 00:43:21 +0000114 /// \brief Lower the specified LLVM Constant to an MCExpr.
115 /// The AsmPrinter::lowerConstantof does not know how to lower
116 /// addrspacecast, therefore they should be lowered by this function.
117 const MCExpr *lowerConstant(const Constant *CV) override;
118
Matt Arsenault11f74022016-10-06 17:19:11 +0000119 /// \brief tblgen'erated driver function for lowering simple MI->MC pseudo
120 /// instructions.
121 bool emitPseudoExpansionLowering(MCStreamer &OutStreamer,
122 const MachineInstr *MI);
123
Tom Stellard75aadc22012-12-11 21:25:42 +0000124 /// Implemented in AMDGPUMCInstLower.cpp
Craig Topper5656db42014-04-29 07:57:24 +0000125 void EmitInstruction(const MachineInstr *MI) override;
Tom Stellarded699252013-10-12 05:02:51 +0000126
Tom Stellardf151a452015-06-26 21:14:58 +0000127 void EmitFunctionBodyStart() override;
128
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000129 void EmitFunctionEntryLabel() override;
130
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000131 void EmitGlobalVariable(const GlobalVariable *GV) override;
132
Tom Stellardf4218372016-01-12 17:18:17 +0000133 void EmitStartOfAsmFile(Module &M) override;
134
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000135 bool isBlockOnlyReachableByFallthrough(
136 const MachineBasicBlock *MBB) const override;
137
Tom Stellardd7e6f132015-04-08 01:09:26 +0000138 bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
139 unsigned AsmVariant, const char *ExtraCode,
Tom Stellard80e169a2015-04-08 02:07:05 +0000140 raw_ostream &O) override;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000141
Tom Stellarded699252013-10-12 05:02:51 +0000142protected:
Tom Stellarded699252013-10-12 05:02:51 +0000143 std::vector<std::string> DisasmLines, HexLines;
144 size_t DisasmLineMaxLen;
Tom Stellard75aadc22012-12-11 21:25:42 +0000145};
146
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000147} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +0000148
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000149#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUASMPRINTER_H