blob: b447ab3a75fba3a7cb7f48f62d9c7675340d500c [file] [log] [blame]
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +00001//===-- SparcMCCodeEmitter.cpp - Convert Sparc code to machine code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SparcMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +000014#include "SparcMCExpr.h"
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000015#include "MCTargetDesc/SparcFixupKinds.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000016#include "SparcMCTargetDesc.h"
17#include "llvm/ADT/Statistic.h"
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000018#include "llvm/MC/MCCodeEmitter.h"
19#include "llvm/MC/MCContext.h"
20#include "llvm/MC/MCExpr.h"
21#include "llvm/MC/MCInst.h"
22#include "llvm/MC/MCRegisterInfo.h"
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000023#include "llvm/MC/MCSymbol.h"
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000024#include "llvm/Support/raw_ostream.h"
25
26using namespace llvm;
27
Chandler Carruth84e68b22014-04-22 02:41:26 +000028#define DEBUG_TYPE "mccodeemitter"
29
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000030STATISTIC(MCNumEmitted, "Number of MC instructions emitted");
31
32namespace {
33class SparcMCCodeEmitter : public MCCodeEmitter {
Aaron Ballmanf9a18972015-02-15 22:54:22 +000034 SparcMCCodeEmitter(const SparcMCCodeEmitter &) = delete;
35 void operator=(const SparcMCCodeEmitter &) = delete;
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000036 MCContext &Ctx;
37
38public:
39 SparcMCCodeEmitter(MCContext &ctx): Ctx(ctx) {}
40
Alexander Kornienkof817c1c2015-04-11 02:11:45 +000041 ~SparcMCCodeEmitter() override {}
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000042
43 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
David Woodhouse9784cef2014-01-28 23:13:07 +000044 SmallVectorImpl<MCFixup> &Fixups,
Craig Topperb0c941b2014-04-29 07:57:13 +000045 const MCSubtargetInfo &STI) const override;
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000046
47 // getBinaryCodeForInstr - TableGen'erated function for getting the
48 // binary encoding for an instruction.
49 uint64_t getBinaryCodeForInstr(const MCInst &MI,
David Woodhouse3fa98a62014-01-28 23:13:18 +000050 SmallVectorImpl<MCFixup> &Fixups,
51 const MCSubtargetInfo &STI) const;
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000052
53 /// getMachineOpValue - Return binary encoding of operand. If the machine
54 /// operand requires relocation, record the relocation and return zero.
55 unsigned getMachineOpValue(const MCInst &MI, const MCOperand &MO,
David Woodhouse3fa98a62014-01-28 23:13:18 +000056 SmallVectorImpl<MCFixup> &Fixups,
57 const MCSubtargetInfo &STI) const;
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000058
59 unsigned getCallTargetOpValue(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000060 SmallVectorImpl<MCFixup> &Fixups,
61 const MCSubtargetInfo &STI) const;
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000062 unsigned getBranchTargetOpValue(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000063 SmallVectorImpl<MCFixup> &Fixups,
64 const MCSubtargetInfo &STI) const;
Venkatraman Govindarajuc86e0f32014-03-01 22:03:07 +000065 unsigned getBranchPredTargetOpValue(const MCInst &MI, unsigned OpNo,
66 SmallVectorImpl<MCFixup> &Fixups,
67 const MCSubtargetInfo &STI) const;
Venkatraman Govindarajub745e672014-03-02 09:46:56 +000068 unsigned getBranchOnRegTargetOpValue(const MCInst &MI, unsigned OpNo,
69 SmallVectorImpl<MCFixup> &Fixups,
70 const MCSubtargetInfo &STI) const;
71
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000072};
73} // end anonymous namespace
74
75MCCodeEmitter *llvm::createSparcMCCodeEmitter(const MCInstrInfo &MCII,
76 const MCRegisterInfo &MRI,
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000077 MCContext &Ctx) {
78 return new SparcMCCodeEmitter(Ctx);
79}
80
81void SparcMCCodeEmitter::
82EncodeInstruction(const MCInst &MI, raw_ostream &OS,
David Woodhouse9784cef2014-01-28 23:13:07 +000083 SmallVectorImpl<MCFixup> &Fixups,
84 const MCSubtargetInfo &STI) const {
David Woodhouse3fa98a62014-01-28 23:13:18 +000085 unsigned Bits = getBinaryCodeForInstr(MI, Fixups, STI);
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +000086
87 // Output the constant in big endian byte order.
88 for (unsigned i = 0; i != 4; ++i) {
89 OS << (char)(Bits >> 24);
90 Bits <<= 8;
91 }
Venkatraman Govindarajufd075002014-02-07 05:54:20 +000092 unsigned tlsOpNo = 0;
93 switch (MI.getOpcode()) {
94 default: break;
95 case SP::TLS_CALL: tlsOpNo = 1; break;
96 case SP::TLS_ADDrr:
97 case SP::TLS_ADDXrr:
98 case SP::TLS_LDrr:
99 case SP::TLS_LDXrr: tlsOpNo = 3; break;
100 }
101 if (tlsOpNo != 0) {
102 const MCOperand &MO = MI.getOperand(tlsOpNo);
103 uint64_t op = getMachineOpValue(MI, MO, Fixups, STI);
104 assert(op == 0 && "Unexpected operand value!");
105 (void)op; // suppress warning.
106 }
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000107
108 ++MCNumEmitted; // Keep track of the # of mi's emitted.
109}
110
111
112unsigned SparcMCCodeEmitter::
113getMachineOpValue(const MCInst &MI, const MCOperand &MO,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000114 SmallVectorImpl<MCFixup> &Fixups,
115 const MCSubtargetInfo &STI) const {
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000116
117 if (MO.isReg())
118 return Ctx.getRegisterInfo()->getEncodingValue(MO.getReg());
119
120 if (MO.isImm())
121 return MO.getImm();
122
123 assert(MO.isExpr());
124 const MCExpr *Expr = MO.getExpr();
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +0000125 if (const SparcMCExpr *SExpr = dyn_cast<SparcMCExpr>(Expr)) {
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000126 MCFixupKind Kind = (MCFixupKind)SExpr->getFixupKind();
127 Fixups.push_back(MCFixup::Create(0, Expr, Kind));
Venkatraman Govindarajub73aeca2014-01-06 01:22:54 +0000128 return 0;
129 }
130
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000131 int64_t Res;
132 if (Expr->EvaluateAsAbsolute(Res))
133 return Res;
134
Craig Topper35b2f752014-06-19 06:10:58 +0000135 llvm_unreachable("Unhandled expression!");
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000136 return 0;
137}
138
139unsigned SparcMCCodeEmitter::
140getCallTargetOpValue(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000141 SmallVectorImpl<MCFixup> &Fixups,
142 const MCSubtargetInfo &STI) const {
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000143 const MCOperand &MO = MI.getOperand(OpNo);
144 if (MO.isReg() || MO.isImm())
David Woodhouse3fa98a62014-01-28 23:13:18 +0000145 return getMachineOpValue(MI, MO, Fixups, STI);
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000146
Venkatraman Govindarajufd075002014-02-07 05:54:20 +0000147 if (MI.getOpcode() == SP::TLS_CALL) {
148 // No fixups for __tls_get_addr. Will emit for fixups for tls_symbol in
149 // EncodeInstruction.
150#ifndef NDEBUG
151 // Verify that the callee is actually __tls_get_addr.
152 const SparcMCExpr *SExpr = dyn_cast<SparcMCExpr>(MO.getExpr());
153 assert(SExpr && SExpr->getSubExpr()->getKind() == MCExpr::SymbolRef &&
154 "Unexpected expression in TLS_CALL");
155 const MCSymbolRefExpr *SymExpr = cast<MCSymbolRefExpr>(SExpr->getSubExpr());
156 assert(SymExpr->getSymbol().getName() == "__tls_get_addr" &&
157 "Unexpected function for TLS_CALL");
158#endif
159 return 0;
160 }
161
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000162 MCFixupKind fixupKind = (MCFixupKind)Sparc::fixup_sparc_call30;
163
164 if (const SparcMCExpr *SExpr = dyn_cast<SparcMCExpr>(MO.getExpr())) {
165 if (SExpr->getKind() == SparcMCExpr::VK_Sparc_WPLT30)
166 fixupKind = (MCFixupKind)Sparc::fixup_sparc_wplt30;
167 }
168
169 Fixups.push_back(MCFixup::Create(0, MO.getExpr(), fixupKind));
170
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000171 return 0;
172}
173
174unsigned SparcMCCodeEmitter::
175getBranchTargetOpValue(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000176 SmallVectorImpl<MCFixup> &Fixups,
177 const MCSubtargetInfo &STI) const {
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000178 const MCOperand &MO = MI.getOperand(OpNo);
179 if (MO.isReg() || MO.isImm())
David Woodhouse3fa98a62014-01-28 23:13:18 +0000180 return getMachineOpValue(MI, MO, Fixups, STI);
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000181
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000182 Fixups.push_back(MCFixup::Create(0, MO.getExpr(),
Venkatraman Govindarajuc86e0f32014-03-01 22:03:07 +0000183 (MCFixupKind)Sparc::fixup_sparc_br22));
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000184 return 0;
185}
186
Venkatraman Govindarajuc86e0f32014-03-01 22:03:07 +0000187unsigned SparcMCCodeEmitter::
188getBranchPredTargetOpValue(const MCInst &MI, unsigned OpNo,
189 SmallVectorImpl<MCFixup> &Fixups,
190 const MCSubtargetInfo &STI) const {
191 const MCOperand &MO = MI.getOperand(OpNo);
192 if (MO.isReg() || MO.isImm())
193 return getMachineOpValue(MI, MO, Fixups, STI);
194
195 Fixups.push_back(MCFixup::Create(0, MO.getExpr(),
196 (MCFixupKind)Sparc::fixup_sparc_br19));
197 return 0;
198}
Venkatraman Govindarajub745e672014-03-02 09:46:56 +0000199unsigned SparcMCCodeEmitter::
200getBranchOnRegTargetOpValue(const MCInst &MI, unsigned OpNo,
201 SmallVectorImpl<MCFixup> &Fixups,
202 const MCSubtargetInfo &STI) const {
203 const MCOperand &MO = MI.getOperand(OpNo);
204 if (MO.isReg() || MO.isImm())
205 return getMachineOpValue(MI, MO, Fixups, STI);
206
207 Fixups.push_back(MCFixup::Create(0, MO.getExpr(),
208 (MCFixupKind)Sparc::fixup_sparc_br16_2));
209 Fixups.push_back(MCFixup::Create(0, MO.getExpr(),
210 (MCFixupKind)Sparc::fixup_sparc_br16_14));
211
212 return 0;
213}
214
Venkatraman Govindarajuc86e0f32014-03-01 22:03:07 +0000215
216
Venkatraman Govindaraju5f1cce52014-01-05 02:13:48 +0000217#include "SparcGenMCCodeEmitter.inc"