blob: 5b678bd2799753f0f77b9f42041ff989ee1be3fa [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015#include "ARM.h"
Evan Cheng2aa91cc2009-08-08 03:20:32 +000016#include "ARMBaseInstrInfo.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000017#include "ARMBaseRegisterInfo.h"
Evan Chengf030f2d2007-03-07 20:30:36 +000018#include "ARMMachineFunctionInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000019#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/DenseMap.h"
22#include "llvm/ADT/STLExtras.h"
23#include "llvm/ADT/SmallPtrSet.h"
24#include "llvm/ADT/SmallSet.h"
25#include "llvm/ADT/SmallVector.h"
26#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000027#include "llvm/CodeGen/MachineBasicBlock.h"
28#include "llvm/CodeGen/MachineFunctionPass.h"
29#include "llvm/CodeGen/MachineInstr.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng185c9ef2009-06-13 09:12:55 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengd28de672007-03-06 18:02:41 +000032#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chenga20cde32011-07-20 23:34:39 +000033#include "llvm/CodeGen/SelectionDAGNodes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/DataLayout.h"
35#include "llvm/IR/DerivedTypes.h"
36#include "llvm/IR/Function.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Support/Debug.h"
38#include "llvm/Support/ErrorHandling.h"
Evan Cheng10043e22007-01-19 07:51:42 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetMachine.h"
Evan Cheng1283c6a2009-06-15 08:28:29 +000041#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000042using namespace llvm;
43
Chandler Carruth84e68b22014-04-22 02:41:26 +000044#define DEBUG_TYPE "arm-ldst-opt"
45
Evan Cheng10043e22007-01-19 07:51:42 +000046STATISTIC(NumLDMGened , "Number of ldm instructions generated");
47STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000048STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
49STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Cheng185c9ef2009-06-13 09:12:55 +000050STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Cheng0e796032009-06-18 02:04:01 +000051STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
52STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
53STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
54STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
55STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
56STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng185c9ef2009-06-13 09:12:55 +000057
58/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
59/// load / store instructions to form ldm / stm instructions.
Evan Cheng10043e22007-01-19 07:51:42 +000060
61namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000062 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel8c78a0b2007-05-03 01:11:54 +000063 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000064 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel09f162c2007-05-01 21:15:47 +000065
Evan Cheng10043e22007-01-19 07:51:42 +000066 const TargetInstrInfo *TII;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000067 const TargetRegisterInfo *TRI;
Evan Chengc3770ac2011-11-08 21:21:09 +000068 const ARMSubtarget *STI;
Evan Chengf030f2d2007-03-07 20:30:36 +000069 ARMFunctionInfo *AFI;
Evan Chengd28de672007-03-06 18:02:41 +000070 RegScavenger *RS;
James Molloy92a15072014-05-16 14:11:38 +000071 bool isThumb1, isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000072
Craig Topper6bc27bf2014-03-10 02:09:33 +000073 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng10043e22007-01-19 07:51:42 +000074
Craig Topper6bc27bf2014-03-10 02:09:33 +000075 const char *getPassName() const override {
Evan Cheng10043e22007-01-19 07:51:42 +000076 return "ARM load / store optimization pass";
77 }
78
79 private:
80 struct MemOpQueueEntry {
81 int Offset;
Evan Cheng1fb4de82010-06-21 21:21:14 +000082 unsigned Reg;
83 bool isKill;
Evan Cheng10043e22007-01-19 07:51:42 +000084 unsigned Position;
85 MachineBasicBlock::iterator MBBI;
86 bool Merged;
Owen Andersond6c5a742011-03-29 16:45:53 +000087 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Cheng1fb4de82010-06-21 21:21:14 +000088 MachineBasicBlock::iterator i)
89 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Cheng10043e22007-01-19 07:51:42 +000090 };
91 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
92 typedef MemOpQueue::iterator MemOpQueueIter;
93
Tim Northover569f69d2013-10-10 09:28:20 +000094 void findUsesOfImpDef(SmallVectorImpl<MachineOperand *> &UsesOfImpDefs,
95 const MemOpQueue &MemOps, unsigned DefReg,
96 unsigned RangeBegin, unsigned RangeEnd);
97
Evan Cheng31587902009-06-05 19:08:58 +000098 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng7fce2cf2009-06-05 18:19:23 +000099 int Offset, unsigned Base, bool BaseKill, int Opcode,
100 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000101 DebugLoc dl,
102 ArrayRef<std::pair<unsigned, bool> > Regs,
103 ArrayRef<unsigned> ImpDefs);
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000104 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000105 MemOpQueue &MemOps,
106 unsigned memOpsBegin,
107 unsigned memOpsEnd,
108 unsigned insertAfter,
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000109 int Offset,
110 unsigned Base,
111 bool BaseKill,
112 int Opcode,
113 ARMCC::CondCodes Pred,
114 unsigned PredReg,
115 unsigned Scratch,
116 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000117 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000118 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
119 int Opcode, unsigned Size,
120 ARMCC::CondCodes Pred, unsigned PredReg,
121 unsigned Scratch, MemOpQueue &MemOps,
Craig Topperb94011f2013-07-14 04:42:23 +0000122 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Cheng10043e22007-01-19 07:51:42 +0000123
Evan Cheng977195e2007-03-08 02:55:08 +0000124 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng1283c6a2009-06-15 08:28:29 +0000125 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
126 MachineBasicBlock::iterator &MBBI);
Evan Cheng4605e8a2009-07-09 23:11:34 +0000127 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
128 MachineBasicBlock::iterator MBBI,
129 const TargetInstrInfo *TII,
130 bool &Advance,
131 MachineBasicBlock::iterator &I);
132 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
133 MachineBasicBlock::iterator MBBI,
134 bool &Advance,
135 MachineBasicBlock::iterator &I);
Evan Cheng10043e22007-01-19 07:51:42 +0000136 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
137 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
138 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000139 char ARMLoadStoreOpt::ID = 0;
Evan Cheng10043e22007-01-19 07:51:42 +0000140}
141
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000142static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000143 switch (Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000144 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000145 case ARM::LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000146 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000147 switch (Mode) {
148 default: llvm_unreachable("Unhandled submode!");
149 case ARM_AM::ia: return ARM::LDMIA;
150 case ARM_AM::da: return ARM::LDMDA;
151 case ARM_AM::db: return ARM::LDMDB;
152 case ARM_AM::ib: return ARM::LDMIB;
153 }
Jim Grosbach338de3e2010-10-27 23:12:14 +0000154 case ARM::STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000155 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000156 switch (Mode) {
157 default: llvm_unreachable("Unhandled submode!");
158 case ARM_AM::ia: return ARM::STMIA;
159 case ARM_AM::da: return ARM::STMDA;
160 case ARM_AM::db: return ARM::STMDB;
161 case ARM_AM::ib: return ARM::STMIB;
162 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000163 case ARM::t2LDRi8:
164 case ARM::t2LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000165 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000166 switch (Mode) {
167 default: llvm_unreachable("Unhandled submode!");
168 case ARM_AM::ia: return ARM::t2LDMIA;
169 case ARM_AM::db: return ARM::t2LDMDB;
170 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000171 case ARM::t2STRi8:
172 case ARM::t2STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000173 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000174 switch (Mode) {
175 default: llvm_unreachable("Unhandled submode!");
176 case ARM_AM::ia: return ARM::t2STMIA;
177 case ARM_AM::db: return ARM::t2STMDB;
178 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000179 case ARM::VLDRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000180 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000181 switch (Mode) {
182 default: llvm_unreachable("Unhandled submode!");
183 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000184 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000185 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000186 case ARM::VSTRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000187 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000188 switch (Mode) {
189 default: llvm_unreachable("Unhandled submode!");
190 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000191 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000192 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000193 case ARM::VLDRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000194 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000195 switch (Mode) {
196 default: llvm_unreachable("Unhandled submode!");
197 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000198 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000199 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000200 case ARM::VSTRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000201 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000202 switch (Mode) {
203 default: llvm_unreachable("Unhandled submode!");
204 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000205 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000206 }
Evan Cheng10043e22007-01-19 07:51:42 +0000207 }
Evan Cheng10043e22007-01-19 07:51:42 +0000208}
209
Bill Wendlingb100f912010-11-17 05:31:09 +0000210namespace llvm {
211 namespace ARM_AM {
212
213AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000214 switch (Opcode) {
215 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000216 case ARM::LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000217 case ARM::LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000218 case ARM::LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000219 case ARM::STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000220 case ARM::STMIA_UPD:
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000221 case ARM::t2LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000222 case ARM::t2LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000223 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000224 case ARM::t2STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000225 case ARM::t2STMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000226 case ARM::VLDMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000227 case ARM::VLDMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000228 case ARM::VSTMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000229 case ARM::VSTMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000230 case ARM::VLDMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000231 case ARM::VLDMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000232 case ARM::VSTMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000233 case ARM::VSTMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000234 return ARM_AM::ia;
235
236 case ARM::LDMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000237 case ARM::LDMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000238 case ARM::STMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000239 case ARM::STMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000240 return ARM_AM::da;
241
242 case ARM::LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000243 case ARM::LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000244 case ARM::STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000245 case ARM::STMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000246 case ARM::t2LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000247 case ARM::t2LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000248 case ARM::t2STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000249 case ARM::t2STMDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000250 case ARM::VLDMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000251 case ARM::VSTMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000252 case ARM::VLDMDDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000253 case ARM::VSTMDDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000254 return ARM_AM::db;
255
256 case ARM::LDMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000257 case ARM::LDMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000258 case ARM::STMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000259 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000260 return ARM_AM::ib;
261 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000262}
263
Bill Wendlingb100f912010-11-17 05:31:09 +0000264 } // end namespace ARM_AM
265} // end namespace llvm
266
Evan Cheng71756e72009-08-04 01:43:45 +0000267static bool isT2i32Load(unsigned Opc) {
268 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
269}
270
Evan Cheng4605e8a2009-07-09 23:11:34 +0000271static bool isi32Load(unsigned Opc) {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000272 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng71756e72009-08-04 01:43:45 +0000273}
274
275static bool isT2i32Store(unsigned Opc) {
276 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000277}
278
279static bool isi32Store(unsigned Opc) {
Jim Grosbach338de3e2010-10-27 23:12:14 +0000280 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng4605e8a2009-07-09 23:11:34 +0000281}
282
Evan Cheng31587902009-06-05 19:08:58 +0000283/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Cheng10043e22007-01-19 07:51:42 +0000284/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000285/// It returns true if the transformation is done.
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000286bool
Evan Cheng31587902009-06-05 19:08:58 +0000287ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000288 MachineBasicBlock::iterator MBBI,
289 int Offset, unsigned Base, bool BaseKill,
290 int Opcode, ARMCC::CondCodes Pred,
291 unsigned PredReg, unsigned Scratch, DebugLoc dl,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000292 ArrayRef<std::pair<unsigned, bool> > Regs,
293 ArrayRef<unsigned> ImpDefs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000294 // Only a single register to load / store. Don't bother.
295 unsigned NumRegs = Regs.size();
296 if (NumRegs <= 1)
297 return false;
298
299 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilsonca5af122010-08-27 23:57:52 +0000300 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilson13ce07f2010-08-27 23:18:17 +0000301 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilsonca5af122010-08-27 23:57:52 +0000302 bool haveIBAndDA = isNotVFP && !isThumb2;
James Molloybb73c232014-05-16 14:08:46 +0000303 if (Offset == 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000304 Mode = ARM_AM::ib;
James Molloybb73c232014-05-16 14:08:46 +0000305 } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000306 Mode = ARM_AM::da;
James Molloybb73c232014-05-16 14:08:46 +0000307 } else if (Offset == -4 * (int)NumRegs && isNotVFP) {
Bob Wilsonca5af122010-08-27 23:57:52 +0000308 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Cheng10043e22007-01-19 07:51:42 +0000309 Mode = ARM_AM::db;
James Molloybb73c232014-05-16 14:08:46 +0000310 } else if (Offset != 0) {
311 // Check if this is a supported opcode before inserting instructions to
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000312 // calculate a new base register.
313 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
314
Evan Cheng10043e22007-01-19 07:51:42 +0000315 // If starting offset isn't zero, insert a MI to materialize a new base.
316 // But only do so if it is cost effective, i.e. merging more than two
317 // loads / stores.
318 if (NumRegs <= 2)
319 return false;
320
321 unsigned NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000322 if (isi32Load(Opcode)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000323 // If it is a load, then just use one of the destination register to
324 // use as the new base.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000325 NewBase = Regs[NumRegs-1].first;
James Molloybb73c232014-05-16 14:08:46 +0000326 } else {
Evan Cheng2818fdd2007-03-07 02:38:05 +0000327 // Use the scratch register to use as a new base.
328 NewBase = Scratch;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000329 if (NewBase == 0)
330 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000331 }
Jim Grosbacha8a80672011-06-29 23:25:04 +0000332 int BaseOpc = !isThumb2 ? ARM::ADDri : ARM::t2ADDri;
Evan Cheng10043e22007-01-19 07:51:42 +0000333 if (Offset < 0) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000334 BaseOpc = !isThumb2 ? ARM::SUBri : ARM::t2SUBri;
Evan Cheng10043e22007-01-19 07:51:42 +0000335 Offset = - Offset;
336 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000337 int ImmedOffset = isThumb2
338 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
339 if (ImmedOffset == -1)
340 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Cheng10043e22007-01-19 07:51:42 +0000341 return false; // Probably not worth it then.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000342
Dale Johannesen7647da62009-02-13 02:25:56 +0000343 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge3a53c42009-07-08 21:03:57 +0000344 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng9d41b312007-07-10 18:08:01 +0000345 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Cheng10043e22007-01-19 07:51:42 +0000346 Base = NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000347 BaseKill = true; // New base is always killed straight away.
Evan Cheng10043e22007-01-19 07:51:42 +0000348 }
349
Bob Wilsonba75e812010-03-16 00:31:15 +0000350 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
351 Opcode == ARM::VLDRD);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000352 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Andersonc48981f2011-03-29 17:42:25 +0000353 if (!Opcode) return false;
Bob Wilson13ce07f2010-08-27 23:18:17 +0000354 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
355 .addReg(Base, getKillRegState(BaseKill))
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000356 .addImm(Pred).addReg(PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +0000357 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendlingf7b83c72009-05-13 21:33:08 +0000358 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
359 | getKillRegState(Regs[i].second));
Evan Cheng10043e22007-01-19 07:51:42 +0000360
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000361 // Add implicit defs for super-registers.
362 for (unsigned i = 0, e = ImpDefs.size(); i != e; ++i)
363 MIB.addReg(ImpDefs[i], RegState::ImplicitDefine);
364
Evan Cheng10043e22007-01-19 07:51:42 +0000365 return true;
366}
367
Tim Northover569f69d2013-10-10 09:28:20 +0000368/// \brief Find all instructions using a given imp-def within a range.
369///
370/// We are trying to combine a range of instructions, one of which (located at
371/// position RangeBegin) implicitly defines a register. The final LDM/STM will
372/// be placed at RangeEnd, and so any uses of this definition between RangeStart
373/// and RangeEnd must be modified to use an undefined value.
374///
375/// The live range continues until we find a second definition or one of the
376/// uses we find is a kill. Unfortunately MemOps is not sorted by Position, so
377/// we must consider all uses and decide which are relevant in a second pass.
378void ARMLoadStoreOpt::findUsesOfImpDef(
379 SmallVectorImpl<MachineOperand *> &UsesOfImpDefs, const MemOpQueue &MemOps,
380 unsigned DefReg, unsigned RangeBegin, unsigned RangeEnd) {
381 std::map<unsigned, MachineOperand *> Uses;
382 unsigned LastLivePos = RangeEnd;
383
384 // First we find all uses of this register with Position between RangeBegin
385 // and RangeEnd, any or all of these could be uses of a definition at
386 // RangeBegin. We also record the latest position a definition at RangeBegin
387 // would be considered live.
388 for (unsigned i = 0; i < MemOps.size(); ++i) {
389 MachineInstr &MI = *MemOps[i].MBBI;
390 unsigned MIPosition = MemOps[i].Position;
391 if (MIPosition <= RangeBegin || MIPosition > RangeEnd)
392 continue;
393
394 // If this instruction defines the register, then any later use will be of
395 // that definition rather than ours.
396 if (MI.definesRegister(DefReg))
397 LastLivePos = std::min(LastLivePos, MIPosition);
398
399 MachineOperand *UseOp = MI.findRegisterUseOperand(DefReg);
400 if (!UseOp)
401 continue;
402
403 // If this instruction kills the register then (assuming liveness is
404 // correct when we start) we don't need to think about anything after here.
405 if (UseOp->isKill())
406 LastLivePos = std::min(LastLivePos, MIPosition);
407
408 Uses[MIPosition] = UseOp;
409 }
410
411 // Now we traverse the list of all uses, and append the ones that actually use
412 // our definition to the requested list.
413 for (std::map<unsigned, MachineOperand *>::iterator I = Uses.begin(),
414 E = Uses.end();
415 I != E; ++I) {
416 // List is sorted by position so once we've found one out of range there
417 // will be no more to consider.
418 if (I->first > LastLivePos)
419 break;
420 UsesOfImpDefs.push_back(I->second);
421 }
422}
423
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000424// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
425// success.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000426void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
427 MemOpQueue &memOps,
428 unsigned memOpsBegin, unsigned memOpsEnd,
429 unsigned insertAfter, int Offset,
430 unsigned Base, bool BaseKill,
431 int Opcode,
432 ARMCC::CondCodes Pred, unsigned PredReg,
433 unsigned Scratch,
434 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000435 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000436 // First calculate which of the registers should be killed by the merged
437 // instruction.
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000438 const unsigned insertPos = memOps[insertAfter].Position;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000439 SmallSet<unsigned, 4> KilledRegs;
440 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000441 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
442 if (i == memOpsBegin) {
443 i = memOpsEnd;
444 if (i == e)
445 break;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000446 }
Evan Cheng1fb4de82010-06-21 21:21:14 +0000447 if (memOps[i].Position < insertPos && memOps[i].isKill) {
448 unsigned Reg = memOps[i].Reg;
449 KilledRegs.insert(Reg);
450 Killer[Reg] = i;
451 }
452 }
453
454 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000455 SmallVector<unsigned, 8> ImpDefs;
Tim Northover569f69d2013-10-10 09:28:20 +0000456 SmallVector<MachineOperand *, 8> UsesOfImpDefs;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000457 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Cheng1fb4de82010-06-21 21:21:14 +0000458 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000459 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000460 // uses the same register, make sure to transfer any kill flag.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000461 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000462 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000463
464 // Collect any implicit defs of super-registers. They must be preserved.
465 for (MIOperands MO(memOps[i].MBBI); MO.isValid(); ++MO) {
466 if (!MO->isReg() || !MO->isDef() || !MO->isImplicit() || MO->isDead())
467 continue;
468 unsigned DefReg = MO->getReg();
469 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) == ImpDefs.end())
470 ImpDefs.push_back(DefReg);
Tim Northover569f69d2013-10-10 09:28:20 +0000471
472 // There may be other uses of the definition between this instruction and
473 // the eventual LDM/STM position. These should be marked undef if the
474 // merge takes place.
475 findUsesOfImpDef(UsesOfImpDefs, memOps, DefReg, memOps[i].Position,
476 insertPos);
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000477 }
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000478 }
479
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000480 // Try to do the merge.
481 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000482 ++Loc;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000483 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000484 Pred, PredReg, Scratch, dl, Regs, ImpDefs))
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000485 return;
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000486
487 // Merge succeeded, update records.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000488 Merges.push_back(std::prev(Loc));
Tim Northover569f69d2013-10-10 09:28:20 +0000489
490 // In gathering loads together, we may have moved the imp-def of a register
491 // past one of its uses. This is OK, since we know better than the rest of
492 // LLVM what's OK with ARM loads and stores; but we still have to adjust the
493 // affected uses.
494 for (SmallVectorImpl<MachineOperand *>::iterator I = UsesOfImpDefs.begin(),
495 E = UsesOfImpDefs.end();
James Molloybb73c232014-05-16 14:08:46 +0000496 I != E; ++I)
Tim Northover569f69d2013-10-10 09:28:20 +0000497 (*I)->setIsUndef();
498
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000499 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000500 // Remove kill flags from any memops that come before insertPos.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000501 if (Regs[i-memOpsBegin].second) {
502 unsigned Reg = Regs[i-memOpsBegin].first;
503 if (KilledRegs.count(Reg)) {
504 unsigned j = Killer[Reg];
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000505 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
506 assert(Idx >= 0 && "Cannot find killing operand");
507 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen4d30f902010-08-30 21:52:40 +0000508 memOps[j].isKill = false;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000509 }
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000510 memOps[i].isKill = true;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000511 }
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000512 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000513 // Update this memop to refer to the merged instruction.
514 // We may need to move kill flags again.
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000515 memOps[i].Merged = true;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000516 memOps[i].MBBI = Merges.back();
517 memOps[i].Position = insertPos;
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000518 }
519}
520
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000521/// MergeLDR_STR - Merge a number of load / store instructions into one or more
522/// load / store multiple instructions.
Evan Chengc154c112009-06-05 17:56:14 +0000523void
Evan Cheng2818fdd2007-03-07 02:38:05 +0000524ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Craig Topperb94011f2013-07-14 04:42:23 +0000525 unsigned Base, int Opcode, unsigned Size,
526 ARMCC::CondCodes Pred, unsigned PredReg,
527 unsigned Scratch, MemOpQueue &MemOps,
528 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Bob Wilson13ce07f2010-08-27 23:18:17 +0000529 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +0000530 int Offset = MemOps[SIndex].Offset;
531 int SOffset = Offset;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000532 unsigned insertAfter = SIndex;
Evan Cheng10043e22007-01-19 07:51:42 +0000533 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000534 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000535 const MachineOperand &PMO = Loc->getOperand(0);
536 unsigned PReg = PMO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000537 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
Jim Grosbachbf598592010-03-26 18:41:09 +0000538 unsigned Count = 1;
Bob Wilsond135c692011-04-05 23:03:25 +0000539 unsigned Limit = ~0U;
540
541 // vldm / vstm limit are 32 for S variants, 16 for D variants.
542
543 switch (Opcode) {
544 default: break;
545 case ARM::VSTRS:
546 Limit = 32;
547 break;
548 case ARM::VSTRD:
549 Limit = 16;
550 break;
551 case ARM::VLDRD:
552 Limit = 16;
553 break;
554 case ARM::VLDRS:
555 Limit = 32;
556 break;
557 }
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000558
Evan Cheng10043e22007-01-19 07:51:42 +0000559 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
560 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000561 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
562 unsigned Reg = MO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000563 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
Bob Wilsond135c692011-04-05 23:03:25 +0000564 // Register numbers must be in ascending order. For VFP / NEON load and
565 // store multiples, the registers must also be consecutive and within the
566 // limit on the number of registers per instruction.
Evan Cheng439bda92010-02-12 22:17:21 +0000567 if (Reg != ARM::SP &&
568 NewOffset == Offset + (int)Size &&
Bob Wilsond135c692011-04-05 23:03:25 +0000569 ((isNotVFP && RegNum > PRegNum) ||
Arnold Schwaighoferd7e8d922013-09-04 17:41:16 +0000570 ((Count < Limit) && RegNum == PRegNum+1)) &&
571 // On Swift we don't want vldm/vstm to start with a odd register num
572 // because Q register unaligned vldm/vstm need more uops.
573 (!STI->isSwift() || isNotVFP || Count != 1 || !(PRegNum & 0x1))) {
Evan Cheng10043e22007-01-19 07:51:42 +0000574 Offset += Size;
Evan Cheng10043e22007-01-19 07:51:42 +0000575 PRegNum = RegNum;
Jim Grosbachbf598592010-03-26 18:41:09 +0000576 ++Count;
Evan Cheng10043e22007-01-19 07:51:42 +0000577 } else {
578 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000579 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
580 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000581 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
582 MemOps, Merges);
583 return;
Evan Cheng10043e22007-01-19 07:51:42 +0000584 }
585
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000586 if (MemOps[i].Position > MemOps[insertAfter].Position)
587 insertAfter = i;
Evan Cheng10043e22007-01-19 07:51:42 +0000588 }
589
Evan Cheng910c8082007-04-26 19:00:32 +0000590 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000591 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
592 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng10043e22007-01-19 07:51:42 +0000593}
594
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000595static bool definesCPSR(MachineInstr *MI) {
596 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
597 const MachineOperand &MO = MI->getOperand(i);
598 if (!MO.isReg())
599 continue;
600 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
601 // If the instruction has live CPSR def, then it's not safe to fold it
602 // into load / store.
603 return true;
604 }
605
606 return false;
607}
608
609static bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
610 unsigned Bytes, unsigned Limit,
611 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000612 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000613 if (!MI)
614 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000615
616 bool CheckCPSRDef = false;
617 switch (MI->getOpcode()) {
618 default: return false;
619 case ARM::t2SUBri:
620 case ARM::SUBri:
621 CheckCPSRDef = true;
622 // fallthrough
623 case ARM::tSUBspi:
624 break;
625 }
Evan Cheng71756e72009-08-04 01:43:45 +0000626
627 // Make sure the offset fits in 8 bits.
Bob Wilsonaf371b42010-08-27 21:44:35 +0000628 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng71756e72009-08-04 01:43:45 +0000629 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000630
Evan Chengb972e562009-08-07 00:34:42 +0000631 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000632 if (!(MI->getOperand(0).getReg() == Base &&
633 MI->getOperand(1).getReg() == Base &&
634 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000635 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000636 MyPredReg == PredReg))
637 return false;
638
639 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000640}
641
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000642static bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
643 unsigned Bytes, unsigned Limit,
644 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000645 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000646 if (!MI)
647 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000648
649 bool CheckCPSRDef = false;
650 switch (MI->getOpcode()) {
651 default: return false;
652 case ARM::t2ADDri:
653 case ARM::ADDri:
654 CheckCPSRDef = true;
655 // fallthrough
656 case ARM::tADDspi:
657 break;
658 }
Evan Cheng71756e72009-08-04 01:43:45 +0000659
Bob Wilsonaf371b42010-08-27 21:44:35 +0000660 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng4605e8a2009-07-09 23:11:34 +0000661 // Make sure the offset fits in 8 bits.
Evan Cheng71756e72009-08-04 01:43:45 +0000662 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000663
Evan Chengb972e562009-08-07 00:34:42 +0000664 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000665 if (!(MI->getOperand(0).getReg() == Base &&
666 MI->getOperand(1).getReg() == Base &&
667 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000668 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000669 MyPredReg == PredReg))
670 return false;
671
672 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000673}
674
675static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
676 switch (MI->getOpcode()) {
677 default: return 0;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000678 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +0000679 case ARM::STRi12:
Evan Cheng4605e8a2009-07-09 23:11:34 +0000680 case ARM::t2LDRi8:
681 case ARM::t2LDRi12:
682 case ARM::t2STRi8:
683 case ARM::t2STRi12:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000684 case ARM::VLDRS:
685 case ARM::VSTRS:
Evan Cheng10043e22007-01-19 07:51:42 +0000686 return 4;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000687 case ARM::VLDRD:
688 case ARM::VSTRD:
Evan Cheng10043e22007-01-19 07:51:42 +0000689 return 8;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000690 case ARM::LDMIA:
691 case ARM::LDMDA:
692 case ARM::LDMDB:
693 case ARM::LDMIB:
694 case ARM::STMIA:
695 case ARM::STMDA:
696 case ARM::STMDB:
697 case ARM::STMIB:
698 case ARM::t2LDMIA:
699 case ARM::t2LDMDB:
700 case ARM::t2STMIA:
701 case ARM::t2STMDB:
702 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000703 case ARM::VSTMSIA:
Bob Wilsoned197682010-09-10 18:25:35 +0000704 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000705 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000706 case ARM::VSTMDIA:
Bob Wilsoned197682010-09-10 18:25:35 +0000707 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Cheng10043e22007-01-19 07:51:42 +0000708 }
709}
710
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000711static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
712 ARM_AM::AMSubMode Mode) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000713 switch (Opc) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000714 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000715 case ARM::LDMIA:
716 case ARM::LDMDA:
717 case ARM::LDMDB:
718 case ARM::LDMIB:
719 switch (Mode) {
720 default: llvm_unreachable("Unhandled submode!");
721 case ARM_AM::ia: return ARM::LDMIA_UPD;
722 case ARM_AM::ib: return ARM::LDMIB_UPD;
723 case ARM_AM::da: return ARM::LDMDA_UPD;
724 case ARM_AM::db: return ARM::LDMDB_UPD;
725 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000726 case ARM::STMIA:
727 case ARM::STMDA:
728 case ARM::STMDB:
729 case ARM::STMIB:
730 switch (Mode) {
731 default: llvm_unreachable("Unhandled submode!");
732 case ARM_AM::ia: return ARM::STMIA_UPD;
733 case ARM_AM::ib: return ARM::STMIB_UPD;
734 case ARM_AM::da: return ARM::STMDA_UPD;
735 case ARM_AM::db: return ARM::STMDB_UPD;
736 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000737 case ARM::t2LDMIA:
738 case ARM::t2LDMDB:
739 switch (Mode) {
740 default: llvm_unreachable("Unhandled submode!");
741 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
742 case ARM_AM::db: return ARM::t2LDMDB_UPD;
743 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000744 case ARM::t2STMIA:
745 case ARM::t2STMDB:
746 switch (Mode) {
747 default: llvm_unreachable("Unhandled submode!");
748 case ARM_AM::ia: return ARM::t2STMIA_UPD;
749 case ARM_AM::db: return ARM::t2STMDB_UPD;
750 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000751 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000752 switch (Mode) {
753 default: llvm_unreachable("Unhandled submode!");
754 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
755 case ARM_AM::db: return ARM::VLDMSDB_UPD;
756 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000757 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000758 switch (Mode) {
759 default: llvm_unreachable("Unhandled submode!");
760 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
761 case ARM_AM::db: return ARM::VLDMDDB_UPD;
762 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000763 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000764 switch (Mode) {
765 default: llvm_unreachable("Unhandled submode!");
766 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
767 case ARM_AM::db: return ARM::VSTMSDB_UPD;
768 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000769 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000770 switch (Mode) {
771 default: llvm_unreachable("Unhandled submode!");
772 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
773 case ARM_AM::db: return ARM::VSTMDDB_UPD;
774 }
Bob Wilson947f04b2010-03-13 01:08:20 +0000775 }
Bob Wilson947f04b2010-03-13 01:08:20 +0000776}
777
Evan Cheng4605e8a2009-07-09 23:11:34 +0000778/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000779/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Cheng10043e22007-01-19 07:51:42 +0000780///
781/// stmia rn, <ra, rb, rc>
782/// rn := rn + 4 * 3;
783/// =>
784/// stmia rn!, <ra, rb, rc>
785///
786/// rn := rn - 4 * 3;
787/// ldmia rn, <ra, rb, rc>
788/// =>
789/// ldmdb rn!, <ra, rb, rc>
Evan Cheng4605e8a2009-07-09 23:11:34 +0000790bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
791 MachineBasicBlock::iterator MBBI,
792 bool &Advance,
793 MachineBasicBlock::iterator &I) {
Evan Cheng10043e22007-01-19 07:51:42 +0000794 MachineInstr *MI = MBBI;
795 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +0000796 bool BaseKill = MI->getOperand(0).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +0000797 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng94f04c62007-07-05 07:18:20 +0000798 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000799 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +0000800 int Opcode = MI->getOpcode();
Bob Wilson947f04b2010-03-13 01:08:20 +0000801 DebugLoc dl = MI->getDebugLoc();
Evan Cheng10043e22007-01-19 07:51:42 +0000802
Bob Wilson13ce07f2010-08-27 23:18:17 +0000803 // Can't use an updating ld/st if the base register is also a dest
804 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000805 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilson13ce07f2010-08-27 23:18:17 +0000806 if (MI->getOperand(i).getReg() == Base)
807 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000808
809 bool DoMerge = false;
Bill Wendlingb100f912010-11-17 05:31:09 +0000810 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +0000811
Bob Wilson947f04b2010-03-13 01:08:20 +0000812 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000813 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
814 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000815 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000816 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
817 --PrevMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +0000818 if (Mode == ARM_AM::ia &&
819 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
820 Mode = ARM_AM::db;
821 DoMerge = true;
822 } else if (Mode == ARM_AM::ib &&
823 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
824 Mode = ARM_AM::da;
825 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000826 }
Bob Wilson947f04b2010-03-13 01:08:20 +0000827 if (DoMerge)
828 MBB.erase(PrevMBBI);
829 }
Evan Cheng10043e22007-01-19 07:51:42 +0000830
Bob Wilson947f04b2010-03-13 01:08:20 +0000831 // Try merging with the next instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000832 MachineBasicBlock::iterator EndMBBI = MBB.end();
833 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000834 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000835 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
836 ++NextMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +0000837 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
838 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
839 DoMerge = true;
840 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
841 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
842 DoMerge = true;
Bob Wilson947f04b2010-03-13 01:08:20 +0000843 }
844 if (DoMerge) {
845 if (NextMBBI == I) {
846 Advance = true;
847 ++I;
848 }
849 MBB.erase(NextMBBI);
Evan Cheng10043e22007-01-19 07:51:42 +0000850 }
851 }
852
Bob Wilson947f04b2010-03-13 01:08:20 +0000853 if (!DoMerge)
854 return false;
855
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000856 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson947f04b2010-03-13 01:08:20 +0000857 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
858 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson13ce07f2010-08-27 23:18:17 +0000859 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson13ce07f2010-08-27 23:18:17 +0000860 .addImm(Pred).addReg(PredReg);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000861
Bob Wilson947f04b2010-03-13 01:08:20 +0000862 // Transfer the rest of operands.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000863 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson947f04b2010-03-13 01:08:20 +0000864 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000865
Bob Wilson947f04b2010-03-13 01:08:20 +0000866 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000867 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson947f04b2010-03-13 01:08:20 +0000868
869 MBB.erase(MBBI);
870 return true;
Evan Cheng10043e22007-01-19 07:51:42 +0000871}
872
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000873static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
874 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000875 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000876 case ARM::LDRi12:
Owen Anderson16d33f32011-08-26 20:43:14 +0000877 return ARM::LDR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000878 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +0000879 return ARM::STR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000880 case ARM::VLDRS:
881 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
882 case ARM::VLDRD:
883 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
884 case ARM::VSTRS:
885 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
886 case ARM::VSTRD:
887 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000888 case ARM::t2LDRi8:
889 case ARM::t2LDRi12:
890 return ARM::t2LDR_PRE;
891 case ARM::t2STRi8:
892 case ARM::t2STRi12:
893 return ARM::t2STR_PRE;
Torok Edwinfbcc6632009-07-14 16:55:14 +0000894 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +0000895 }
Evan Cheng10043e22007-01-19 07:51:42 +0000896}
897
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000898static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
899 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000900 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000901 case ARM::LDRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +0000902 return ARM::LDR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000903 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +0000904 return ARM::STR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000905 case ARM::VLDRS:
906 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
907 case ARM::VLDRD:
908 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
909 case ARM::VSTRS:
910 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
911 case ARM::VSTRD:
912 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000913 case ARM::t2LDRi8:
914 case ARM::t2LDRi12:
915 return ARM::t2LDR_POST;
916 case ARM::t2STRi8:
917 case ARM::t2STRi12:
918 return ARM::t2STR_POST;
Torok Edwinfbcc6632009-07-14 16:55:14 +0000919 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +0000920 }
Evan Cheng10043e22007-01-19 07:51:42 +0000921}
922
Evan Cheng4605e8a2009-07-09 23:11:34 +0000923/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Cheng10043e22007-01-19 07:51:42 +0000924/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng4605e8a2009-07-09 23:11:34 +0000925bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
926 MachineBasicBlock::iterator MBBI,
927 const TargetInstrInfo *TII,
928 bool &Advance,
929 MachineBasicBlock::iterator &I) {
Evan Cheng10043e22007-01-19 07:51:42 +0000930 MachineInstr *MI = MBBI;
931 unsigned Base = MI->getOperand(1).getReg();
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000932 bool BaseKill = MI->getOperand(1).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +0000933 unsigned Bytes = getLSMultipleTransferSize(MI);
934 int Opcode = MI->getOpcode();
Dale Johannesen7647da62009-02-13 02:25:56 +0000935 DebugLoc dl = MI->getDebugLoc();
Bob Wilsonaf10d272010-03-12 22:50:09 +0000936 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
937 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach338de3e2010-10-27 23:12:14 +0000938 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
939 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000940 if (MI->getOperand(2).getImm() != 0)
941 return false;
Bob Wilsonaf10d272010-03-12 22:50:09 +0000942 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4605e8a2009-07-09 23:11:34 +0000943 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000944
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000945 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Cheng10043e22007-01-19 07:51:42 +0000946 // Can't do the merge if the destination register is the same as the would-be
947 // writeback register.
Chad Rosierace9c5d2013-03-25 16:29:20 +0000948 if (MI->getOperand(0).getReg() == Base)
Evan Cheng10043e22007-01-19 07:51:42 +0000949 return false;
950
Evan Cheng94f04c62007-07-05 07:18:20 +0000951 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +0000952 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +0000953 bool DoMerge = false;
954 ARM_AM::AddrOpc AddSub = ARM_AM::add;
955 unsigned NewOpc = 0;
Evan Cheng71756e72009-08-04 01:43:45 +0000956 // AM2 - 12 bits, thumb2 - 8 bits.
957 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsonaf10d272010-03-12 22:50:09 +0000958
959 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000960 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
961 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000962 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000963 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
964 --PrevMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +0000965 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000966 DoMerge = true;
967 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +0000968 } else if (!isAM5 &&
969 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000970 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000971 }
Bob Wilsonaf10d272010-03-12 22:50:09 +0000972 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000973 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Cheng10043e22007-01-19 07:51:42 +0000974 MBB.erase(PrevMBBI);
Bob Wilsonaf10d272010-03-12 22:50:09 +0000975 }
Evan Cheng10043e22007-01-19 07:51:42 +0000976 }
977
Bob Wilsonaf10d272010-03-12 22:50:09 +0000978 // Try merging with the next instruction.
Jim Grosbach8fe3cc82010-06-08 22:53:32 +0000979 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000980 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000981 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +0000982 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
983 ++NextMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +0000984 if (!isAM5 &&
985 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000986 DoMerge = true;
987 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +0000988 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000989 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000990 }
Evan Chengd0e360e2007-09-19 21:48:07 +0000991 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000992 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chengd0e360e2007-09-19 21:48:07 +0000993 if (NextMBBI == I) {
994 Advance = true;
995 ++I;
996 }
Evan Cheng10043e22007-01-19 07:51:42 +0000997 MBB.erase(NextMBBI);
Evan Chengd0e360e2007-09-19 21:48:07 +0000998 }
Evan Cheng10043e22007-01-19 07:51:42 +0000999 }
1000
1001 if (!DoMerge)
1002 return false;
1003
Bob Wilson53149402010-03-13 00:43:32 +00001004 if (isAM5) {
James Molloybb73c232014-05-16 14:08:46 +00001005 // VLDM[SD]_UPD, VSTM[SD]_UPD
Bob Wilson13ce07f2010-08-27 23:18:17 +00001006 // (There are no base-updating versions of VLDR/VSTR instructions, but the
1007 // updating load/store-multiple instructions can be used with only one
1008 // register.)
Bob Wilson53149402010-03-13 00:43:32 +00001009 MachineOperand &MO = MI->getOperand(0);
1010 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001011 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson53149402010-03-13 00:43:32 +00001012 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson53149402010-03-13 00:43:32 +00001013 .addImm(Pred).addReg(PredReg)
Bob Wilson53149402010-03-13 00:43:32 +00001014 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
1015 getKillRegState(MO.isKill())));
1016 } else if (isLd) {
Jim Grosbach23254742011-08-12 22:20:41 +00001017 if (isAM2) {
Owen Anderson63143432011-08-29 17:59:41 +00001018 // LDR_PRE, LDR_POST
1019 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Anderson243274c2011-08-29 21:14:19 +00001020 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson63143432011-08-29 17:59:41 +00001021 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1022 .addReg(Base, RegState::Define)
1023 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1024 } else {
Owen Anderson243274c2011-08-29 21:14:19 +00001025 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson63143432011-08-29 17:59:41 +00001026 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1027 .addReg(Base, RegState::Define)
1028 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
1029 }
Jim Grosbach23254742011-08-12 22:20:41 +00001030 } else {
1031 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001032 // t2LDR_PRE, t2LDR_POST
1033 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1034 .addReg(Base, RegState::Define)
1035 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001036 }
Evan Cheng71756e72009-08-04 01:43:45 +00001037 } else {
1038 MachineOperand &MO = MI->getOperand(0);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00001039 // FIXME: post-indexed stores use am2offset_imm, which still encodes
1040 // the vestigal zero-reg offset register. When that's fixed, this clause
1041 // can be removed entirely.
Jim Grosbach23254742011-08-12 22:20:41 +00001042 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
1043 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng71756e72009-08-04 01:43:45 +00001044 // STR_PRE, STR_POST
1045 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1046 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1047 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001048 } else {
1049 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001050 // t2STR_PRE, t2STR_POST
1051 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1052 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1053 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001054 }
Evan Cheng10043e22007-01-19 07:51:42 +00001055 }
1056 MBB.erase(MBBI);
1057
1058 return true;
1059}
1060
Eric Christopher8f2cd022011-05-25 21:19:19 +00001061/// isMemoryOp - Returns true if instruction is a memory operation that this
1062/// pass is capable of operating on.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001063static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001064 // When no memory operands are present, conservatively assume unaligned,
1065 // volatile, unfoldable.
1066 if (!MI->hasOneMemOperand())
1067 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001068
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001069 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001070
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001071 // Don't touch volatile memory accesses - we may be changing their order.
1072 if (MMO->isVolatile())
1073 return false;
1074
1075 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1076 // not.
1077 if (MMO->getAlignment() < 4)
1078 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001079
Jakob Stoklund Olesen0b94eb12010-02-24 18:57:08 +00001080 // str <undef> could probably be eliminated entirely, but for now we just want
1081 // to avoid making a mess of it.
1082 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1083 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
1084 MI->getOperand(0).isUndef())
1085 return false;
1086
Bob Wilsoncf6e29a2010-03-04 21:04:38 +00001087 // Likewise don't mess with references to undefined addresses.
1088 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
1089 MI->getOperand(1).isUndef())
1090 return false;
1091
Evan Chengd28de672007-03-06 18:02:41 +00001092 int Opcode = MI->getOpcode();
1093 switch (Opcode) {
1094 default: break;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001095 case ARM::VLDRS:
1096 case ARM::VSTRS:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001097 return MI->getOperand(1).isReg();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001098 case ARM::VLDRD:
1099 case ARM::VSTRD:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001100 return MI->getOperand(1).isReg();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001101 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001102 case ARM::STRi12:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001103 case ARM::t2LDRi8:
1104 case ARM::t2LDRi12:
1105 case ARM::t2STRi8:
1106 case ARM::t2STRi12:
Evan Chenga6b9cab2009-09-27 09:46:04 +00001107 return MI->getOperand(1).isReg();
Evan Chengd28de672007-03-06 18:02:41 +00001108 }
1109 return false;
1110}
1111
Evan Cheng977195e2007-03-08 02:55:08 +00001112/// AdvanceRS - Advance register scavenger to just before the earliest memory
1113/// op that is being merged.
1114void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1115 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1116 unsigned Position = MemOps[0].Position;
1117 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1118 if (MemOps[i].Position < Position) {
1119 Position = MemOps[i].Position;
1120 Loc = MemOps[i].MBBI;
1121 }
1122 }
1123
1124 if (Loc != MBB.begin())
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001125 RS->forward(std::prev(Loc));
Evan Cheng977195e2007-03-08 02:55:08 +00001126}
1127
Evan Cheng185c9ef2009-06-13 09:12:55 +00001128static int getMemoryOpOffset(const MachineInstr *MI) {
1129 int Opcode = MI->getOpcode();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001130 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001131 unsigned NumOperands = MI->getDesc().getNumOperands();
1132 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001133
1134 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1135 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001136 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach338de3e2010-10-27 23:12:14 +00001137 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001138 return OffField;
1139
Jim Grosbach338de3e2010-10-27 23:12:14 +00001140 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1141 : ARM_AM::getAM5Offset(OffField) * 4;
1142 if (isAM3) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001143 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1144 Offset = -Offset;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001145 } else {
1146 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1147 Offset = -Offset;
1148 }
1149 return Offset;
1150}
1151
Evan Cheng1283c6a2009-06-15 08:28:29 +00001152static void InsertLDR_STR(MachineBasicBlock &MBB,
1153 MachineBasicBlock::iterator &MBBI,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001154 int Offset, bool isDef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001155 DebugLoc dl, unsigned NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001156 unsigned Reg, bool RegDeadKill, bool RegUndef,
1157 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001158 bool OffKill, bool OffUndef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001159 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001160 const TargetInstrInfo *TII, bool isT2) {
Evan Chenga6b9cab2009-09-27 09:46:04 +00001161 if (isDef) {
1162 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1163 TII->get(NewOpc))
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001164 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenga6b9cab2009-09-27 09:46:04 +00001165 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001166 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1167 } else {
1168 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1169 TII->get(NewOpc))
1170 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1171 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001172 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1173 }
Evan Cheng1283c6a2009-06-15 08:28:29 +00001174}
1175
1176bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1177 MachineBasicBlock::iterator &MBBI) {
1178 MachineInstr *MI = &*MBBI;
1179 unsigned Opcode = MI->getOpcode();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001180 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1181 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Chengc3770ac2011-11-08 21:21:09 +00001182 const MachineOperand &BaseOp = MI->getOperand(2);
1183 unsigned BaseReg = BaseOp.getReg();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001184 unsigned EvenReg = MI->getOperand(0).getReg();
1185 unsigned OddReg = MI->getOperand(1).getReg();
1186 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1187 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Chengc3770ac2011-11-08 21:21:09 +00001188 // ARM errata 602117: LDRD with base in list may result in incorrect base
1189 // register when interrupted or faulted.
Evan Cheng94307f62011-11-09 01:57:03 +00001190 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Chengc3770ac2011-11-08 21:21:09 +00001191 if (!Errata602117 &&
1192 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng1283c6a2009-06-15 08:28:29 +00001193 return false;
1194
Evan Cheng1fb4de82010-06-21 21:21:14 +00001195 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001196 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1197 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001198 bool EvenDeadKill = isLd ?
1199 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001200 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001201 bool OddDeadKill = isLd ?
1202 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001203 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001204 bool BaseKill = BaseOp.isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001205 bool BaseUndef = BaseOp.isUndef();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001206 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1207 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001208 int OffImm = getMemoryOpOffset(MI);
1209 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001210 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001211
Jim Grosbach338de3e2010-10-27 23:12:14 +00001212 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001213 // Ascending register numbers and no offset. It's safe to change it to a
1214 // ldm or stm.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001215 unsigned NewOpc = (isLd)
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001216 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1217 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Cheng0e796032009-06-18 02:04:01 +00001218 if (isLd) {
1219 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1220 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001221 .addImm(Pred).addReg(PredReg)
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001222 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001223 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Cheng0e796032009-06-18 02:04:01 +00001224 ++NumLDRD2LDM;
1225 } else {
1226 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1227 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001228 .addImm(Pred).addReg(PredReg)
Evan Chenga6b9cab2009-09-27 09:46:04 +00001229 .addReg(EvenReg,
1230 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1231 .addReg(OddReg,
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001232 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Cheng0e796032009-06-18 02:04:01 +00001233 ++NumSTRD2STM;
1234 }
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001235 NewBBI = std::prev(MBBI);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001236 } else {
1237 // Split into two instructions.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001238 unsigned NewOpc = (isLd)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001239 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach338de3e2010-10-27 23:12:14 +00001240 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001241 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1242 // so adjust and use t2LDRi12 here for that.
1243 unsigned NewOpc2 = (isLd)
1244 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1245 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001246 DebugLoc dl = MBBI->getDebugLoc();
1247 // If this is a load and base register is killed, it may have been
1248 // re-defed by the load, make sure the first load does not clobber it.
Evan Cheng0e796032009-06-18 02:04:01 +00001249 if (isLd &&
Evan Cheng1283c6a2009-06-15 08:28:29 +00001250 (BaseKill || OffKill) &&
Jim Grosbach338de3e2010-10-27 23:12:14 +00001251 (TRI->regsOverlap(EvenReg, BaseReg))) {
1252 assert(!TRI->regsOverlap(OddReg, BaseReg));
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001253 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001254 OddReg, OddDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001255 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001256 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001257 NewBBI = std::prev(MBBI);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001258 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1259 EvenReg, EvenDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001260 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001261 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001262 } else {
Evan Cheng66401c92009-11-14 01:50:00 +00001263 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach84511e12010-06-02 21:53:11 +00001264 // If the two source operands are the same, the kill marker is
1265 // probably on the first one. e.g.
Evan Cheng66401c92009-11-14 01:50:00 +00001266 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1267 EvenDeadKill = false;
1268 OddDeadKill = true;
1269 }
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001270 // Never kill the base register in the first instruction.
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001271 if (EvenReg == BaseReg)
1272 EvenDeadKill = false;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001273 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001274 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001275 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001276 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001277 NewBBI = std::prev(MBBI);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001278 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001279 OddReg, OddDeadKill, OddUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001280 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001281 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001282 }
Evan Cheng0e796032009-06-18 02:04:01 +00001283 if (isLd)
1284 ++NumLDRD2LDR;
1285 else
1286 ++NumSTRD2STR;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001287 }
1288
Evan Cheng1283c6a2009-06-15 08:28:29 +00001289 MBB.erase(MI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001290 MBBI = NewBBI;
1291 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001292 }
1293 return false;
1294}
1295
Evan Cheng10043e22007-01-19 07:51:42 +00001296/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1297/// ops of the same base and incrementing offset into LDM / STM ops.
1298bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1299 unsigned NumMerges = 0;
1300 unsigned NumMemOps = 0;
1301 MemOpQueue MemOps;
1302 unsigned CurrBase = 0;
1303 int CurrOpc = -1;
1304 unsigned CurrSize = 0;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001305 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001306 unsigned CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001307 unsigned Position = 0;
Evan Chengc154c112009-06-05 17:56:14 +00001308 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengd28de672007-03-06 18:02:41 +00001309
Evan Cheng2818fdd2007-03-07 02:38:05 +00001310 RS->enterBasicBlock(&MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001311 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1312 while (MBBI != E) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001313 if (FixInvalidRegPairOp(MBB, MBBI))
1314 continue;
1315
Evan Cheng10043e22007-01-19 07:51:42 +00001316 bool Advance = false;
1317 bool TryMerge = false;
1318 bool Clobber = false;
1319
Evan Chengd28de672007-03-06 18:02:41 +00001320 bool isMemOp = isMemoryOp(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001321 if (isMemOp) {
Evan Chengd28de672007-03-06 18:02:41 +00001322 int Opcode = MBBI->getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001323 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001324 const MachineOperand &MO = MBBI->getOperand(0);
1325 unsigned Reg = MO.getReg();
1326 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001327 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng94f04c62007-07-05 07:18:20 +00001328 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001329 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001330 int Offset = getMemoryOpOffset(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001331 // Watch out for:
1332 // r4 := ldr [r5]
1333 // r5 := ldr [r5, #4]
1334 // r6 := ldr [r5, #8]
1335 //
1336 // The second ldr has effectively broken the chain even though it
1337 // looks like the later ldr(s) use the same base register. Try to
1338 // merge the ldr's so far, including this one. But don't try to
1339 // combine the following ldr(s).
Evan Cheng4605e8a2009-07-09 23:11:34 +00001340 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Hao Liua2ff6982013-04-18 09:11:08 +00001341
1342 // Watch out for:
1343 // r4 := ldr [r0, #8]
1344 // r4 := ldr [r0, #4]
1345 //
1346 // The optimization may reorder the second ldr in front of the first
1347 // ldr, which violates write after write(WAW) dependence. The same as
1348 // str. Try to merge inst(s) already in MemOps.
1349 bool Overlap = false;
1350 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); I != E; ++I) {
1351 if (TRI->regsOverlap(Reg, I->MBBI->getOperand(0).getReg())) {
1352 Overlap = true;
1353 break;
1354 }
1355 }
1356
Evan Cheng10043e22007-01-19 07:51:42 +00001357 if (CurrBase == 0 && !Clobber) {
1358 // Start of a new chain.
1359 CurrBase = Base;
1360 CurrOpc = Opcode;
1361 CurrSize = Size;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001362 CurrPred = Pred;
Evan Cheng94f04c62007-07-05 07:18:20 +00001363 CurrPredReg = PredReg;
Evan Cheng1fb4de82010-06-21 21:21:14 +00001364 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmand2d1ae12010-06-22 15:08:57 +00001365 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001366 Advance = true;
Hao Liua2ff6982013-04-18 09:11:08 +00001367 } else if (!Overlap) {
Evan Cheng10043e22007-01-19 07:51:42 +00001368 if (Clobber) {
1369 TryMerge = true;
1370 Advance = true;
1371 }
1372
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001373 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng94f04c62007-07-05 07:18:20 +00001374 // No need to match PredReg.
Evan Cheng10043e22007-01-19 07:51:42 +00001375 // Continue adding to the queue.
1376 if (Offset > MemOps.back().Offset) {
Renato Golin91de8282013-04-05 16:39:53 +00001377 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1378 Position, MBBI));
1379 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001380 Advance = true;
1381 } else {
Renato Golin91de8282013-04-05 16:39:53 +00001382 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1383 I != E; ++I) {
1384 if (Offset < I->Offset) {
1385 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1386 Position, MBBI));
1387 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001388 Advance = true;
1389 break;
Renato Golin91de8282013-04-05 16:39:53 +00001390 } else if (Offset == I->Offset) {
Evan Cheng10043e22007-01-19 07:51:42 +00001391 // Collision! This can't be merged!
1392 break;
1393 }
1394 }
1395 }
1396 }
1397 }
1398 }
1399
Jim Grosbach5fa01582010-06-09 22:21:24 +00001400 if (MBBI->isDebugValue()) {
1401 ++MBBI;
1402 if (MBBI == E)
1403 // Reach the end of the block, try merging the memory instructions.
1404 TryMerge = true;
1405 } else if (Advance) {
Evan Cheng10043e22007-01-19 07:51:42 +00001406 ++Position;
1407 ++MBBI;
Evan Cheng943f4f42009-10-22 06:47:35 +00001408 if (MBBI == E)
1409 // Reach the end of the block, try merging the memory instructions.
1410 TryMerge = true;
James Molloybb73c232014-05-16 14:08:46 +00001411 } else {
Evan Cheng10043e22007-01-19 07:51:42 +00001412 TryMerge = true;
James Molloybb73c232014-05-16 14:08:46 +00001413 }
Evan Cheng10043e22007-01-19 07:51:42 +00001414
1415 if (TryMerge) {
1416 if (NumMemOps > 1) {
Evan Cheng2818fdd2007-03-07 02:38:05 +00001417 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng2818fdd2007-03-07 02:38:05 +00001418 // First advance to the instruction just before the start of the chain.
Evan Cheng977195e2007-03-08 02:55:08 +00001419 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesen36d74772009-08-18 21:14:54 +00001420 // Find a scratch register.
Craig Topperc7242e02012-04-20 07:30:17 +00001421 unsigned Scratch = RS->FindUnusedReg(&ARM::GPRRegClass);
Evan Cheng2818fdd2007-03-07 02:38:05 +00001422 // Process the load / store instructions.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001423 RS->forward(std::prev(MBBI));
Evan Cheng2818fdd2007-03-07 02:38:05 +00001424
1425 // Merge ops.
Evan Chengc154c112009-06-05 17:56:14 +00001426 Merges.clear();
1427 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1428 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng2818fdd2007-03-07 02:38:05 +00001429
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001430 // Try folding preceding/trailing base inc/dec into the generated
Evan Cheng10043e22007-01-19 07:51:42 +00001431 // LDM/STM ops.
Evan Chengc154c112009-06-05 17:56:14 +00001432 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001433 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001434 ++NumMerges;
Evan Chengc154c112009-06-05 17:56:14 +00001435 NumMerges += Merges.size();
Evan Cheng10043e22007-01-19 07:51:42 +00001436
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001437 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng2818fdd2007-03-07 02:38:05 +00001438 // that were not merged to form LDM/STM ops.
1439 for (unsigned i = 0; i != NumMemOps; ++i)
1440 if (!MemOps[i].Merged)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001441 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001442 ++NumMerges;
Evan Cheng2818fdd2007-03-07 02:38:05 +00001443
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001444 // RS may be pointing to an instruction that's deleted.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001445 RS->skipTo(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001446 } else if (NumMemOps == 1) {
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001447 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng7f5976e2009-06-04 01:15:28 +00001448 // load/store.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001449 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng7f5976e2009-06-04 01:15:28 +00001450 ++NumMerges;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001451 RS->forward(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001452 }
Evan Cheng2818fdd2007-03-07 02:38:05 +00001453 }
Evan Cheng10043e22007-01-19 07:51:42 +00001454
1455 CurrBase = 0;
1456 CurrOpc = -1;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001457 CurrSize = 0;
1458 CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001459 CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001460 if (NumMemOps) {
1461 MemOps.clear();
1462 NumMemOps = 0;
1463 }
1464
1465 // If iterator hasn't been advanced and this is not a memory op, skip it.
1466 // It can't start a new chain anyway.
1467 if (!Advance && !isMemOp && MBBI != E) {
1468 ++Position;
1469 ++MBBI;
1470 }
1471 }
1472 }
1473 return NumMerges > 0;
1474}
1475
Bob Wilson162242b2010-03-20 22:20:40 +00001476/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001477/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilson162242b2010-03-20 22:20:40 +00001478/// directly restore the value of LR into pc.
1479/// ldmfd sp!, {..., lr}
Evan Cheng10043e22007-01-19 07:51:42 +00001480/// bx lr
Bob Wilson162242b2010-03-20 22:20:40 +00001481/// or
1482/// ldmfd sp!, {..., lr}
1483/// mov pc, lr
Evan Cheng10043e22007-01-19 07:51:42 +00001484/// =>
Bob Wilson162242b2010-03-20 22:20:40 +00001485/// ldmfd sp!, {..., pc}
Evan Cheng10043e22007-01-19 07:51:42 +00001486bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1487 if (MBB.empty()) return false;
1488
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +00001489 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001490 if (MBBI != MBB.begin() &&
Bob Wilson162242b2010-03-20 22:20:40 +00001491 (MBBI->getOpcode() == ARM::BX_RET ||
1492 MBBI->getOpcode() == ARM::tBX_RET ||
1493 MBBI->getOpcode() == ARM::MOVPCLR)) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001494 MachineInstr *PrevMI = std::prev(MBBI);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001495 unsigned Opcode = PrevMI->getOpcode();
1496 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1497 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1498 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Cheng10043e22007-01-19 07:51:42 +00001499 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng71756e72009-08-04 01:43:45 +00001500 if (MO.getReg() != ARM::LR)
1501 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001502 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1503 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1504 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng71756e72009-08-04 01:43:45 +00001505 PrevMI->setDesc(TII->get(NewOpc));
1506 MO.setReg(ARM::PC);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001507 PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI);
Evan Cheng71756e72009-08-04 01:43:45 +00001508 MBB.erase(MBBI);
1509 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001510 }
1511 }
1512 return false;
1513}
1514
1515bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengd28de672007-03-06 18:02:41 +00001516 const TargetMachine &TM = Fn.getTarget();
Evan Chengf030f2d2007-03-07 20:30:36 +00001517 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengd28de672007-03-06 18:02:41 +00001518 TII = TM.getInstrInfo();
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001519 TRI = TM.getRegisterInfo();
Evan Chengc3770ac2011-11-08 21:21:09 +00001520 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng2818fdd2007-03-07 02:38:05 +00001521 RS = new RegScavenger();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001522 isThumb2 = AFI->isThumb2Function();
James Molloy92a15072014-05-16 14:11:38 +00001523 isThumb1 = AFI->isThumbFunction() && !isThumb2;
1524
1525 // Don't do anything in this pass with Thumb1 for now.
1526 if (isThumb1) return false;
Evan Chengd28de672007-03-06 18:02:41 +00001527
Evan Cheng10043e22007-01-19 07:51:42 +00001528 bool Modified = false;
1529 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1530 ++MFI) {
1531 MachineBasicBlock &MBB = *MFI;
1532 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson914df822011-01-06 19:24:41 +00001533 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1534 Modified |= MergeReturnIntoLDM(MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001535 }
Evan Chengd28de672007-03-06 18:02:41 +00001536
1537 delete RS;
Evan Cheng10043e22007-01-19 07:51:42 +00001538 return Modified;
1539}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001540
1541
1542/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1543/// load / stores from consecutive locations close to make it more
1544/// likely they will be combined later.
1545
1546namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +00001547 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Cheng185c9ef2009-06-13 09:12:55 +00001548 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +00001549 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001550
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001551 const DataLayout *TD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001552 const TargetInstrInfo *TII;
1553 const TargetRegisterInfo *TRI;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001554 const ARMSubtarget *STI;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001555 MachineRegisterInfo *MRI;
Evan Chengfd6aad72009-09-25 21:44:53 +00001556 MachineFunction *MF;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001557
Craig Topper6bc27bf2014-03-10 02:09:33 +00001558 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001559
Craig Topper6bc27bf2014-03-10 02:09:33 +00001560 const char *getPassName() const override {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001561 return "ARM pre- register allocation load / store optimization pass";
1562 }
1563
1564 private:
Evan Chengeba57e42009-06-15 20:54:56 +00001565 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1566 unsigned &NewOpc, unsigned &EvenReg,
1567 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001568 int &Offset,
Evan Chengfd6aad72009-09-25 21:44:53 +00001569 unsigned &PredReg, ARMCC::CondCodes &Pred,
1570 bool &isT2);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001571 bool RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001572 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001573 unsigned Base, bool isLd,
1574 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1575 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1576 };
1577 char ARMPreAllocLoadStoreOpt::ID = 0;
1578}
1579
1580bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001581 TD = Fn.getTarget().getDataLayout();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001582 TII = Fn.getTarget().getInstrInfo();
1583 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001584 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001585 MRI = &Fn.getRegInfo();
Evan Chengfd6aad72009-09-25 21:44:53 +00001586 MF = &Fn;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001587
James Molloy92a15072014-05-16 14:11:38 +00001588 ARMFunctionInfo *AFI = Fn.getInfo<ARMFunctionInfo>();
1589 bool isThumb1 = AFI->isThumbFunction() && !AFI->isThumb2Function();
1590 // Don't do anything in this pass with Thumb1 for now.
1591 if (isThumb1) return false;
1592
Evan Cheng185c9ef2009-06-13 09:12:55 +00001593 bool Modified = false;
1594 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1595 ++MFI)
1596 Modified |= RescheduleLoadStoreInstrs(MFI);
1597
1598 return Modified;
1599}
1600
Evan Chengb4b20bb2009-06-19 23:17:27 +00001601static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1602 MachineBasicBlock::iterator I,
1603 MachineBasicBlock::iterator E,
1604 SmallPtrSet<MachineInstr*, 4> &MemOps,
1605 SmallSet<unsigned, 4> &MemRegs,
1606 const TargetRegisterInfo *TRI) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001607 // Are there stores / loads / calls between them?
1608 // FIXME: This is overly conservative. We should make use of alias information
1609 // some day.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001610 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001611 while (++I != E) {
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001612 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengb4b20bb2009-06-19 23:17:27 +00001613 continue;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001614 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001615 return false;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001616 if (isLd && I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001617 return false;
1618 if (!isLd) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001619 if (I->mayLoad())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001620 return false;
1621 // It's not safe to move the first 'str' down.
1622 // str r1, [r0]
1623 // strh r5, [r0]
1624 // str r4, [r0, #+4]
Evan Cheng7f8e5632011-12-07 07:15:52 +00001625 if (I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001626 return false;
1627 }
1628 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1629 MachineOperand &MO = I->getOperand(j);
Evan Chengb4b20bb2009-06-19 23:17:27 +00001630 if (!MO.isReg())
1631 continue;
1632 unsigned Reg = MO.getReg();
1633 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001634 return false;
Evan Chengb4b20bb2009-06-19 23:17:27 +00001635 if (Reg != Base && !MemRegs.count(Reg))
1636 AddedRegPressure.insert(Reg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001637 }
1638 }
Evan Chengb4b20bb2009-06-19 23:17:27 +00001639
1640 // Estimate register pressure increase due to the transformation.
1641 if (MemRegs.size() <= 4)
1642 // Ok if we are moving small number of instructions.
1643 return true;
1644 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001645}
1646
Andrew Trick28c1d182011-11-11 22:18:09 +00001647
1648/// Copy Op0 and Op1 operands into a new array assigned to MI.
1649static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1650 MachineInstr *Op1) {
1651 assert(MI->memoperands_empty() && "expected a new machineinstr");
1652 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1653 + (Op1->memoperands_end() - Op1->memoperands_begin());
1654
1655 MachineFunction *MF = MI->getParent()->getParent();
1656 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1657 MachineSDNode::mmo_iterator MemEnd =
1658 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1659 MemEnd =
1660 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1661 MI->setMemRefs(MemBegin, MemEnd);
1662}
1663
Evan Chengeba57e42009-06-15 20:54:56 +00001664bool
1665ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1666 DebugLoc &dl,
1667 unsigned &NewOpc, unsigned &EvenReg,
1668 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001669 int &Offset, unsigned &PredReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001670 ARMCC::CondCodes &Pred,
1671 bool &isT2) {
Evan Cheng139c3db2009-09-29 07:07:30 +00001672 // Make sure we're allowed to generate LDRD/STRD.
1673 if (!STI->hasV5TEOps())
1674 return false;
1675
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001676 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengfd6aad72009-09-25 21:44:53 +00001677 unsigned Scale = 1;
Evan Chengeba57e42009-06-15 20:54:56 +00001678 unsigned Opcode = Op0->getOpcode();
James Molloybb73c232014-05-16 14:08:46 +00001679 if (Opcode == ARM::LDRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001680 NewOpc = ARM::LDRD;
James Molloybb73c232014-05-16 14:08:46 +00001681 } else if (Opcode == ARM::STRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001682 NewOpc = ARM::STRD;
James Molloybb73c232014-05-16 14:08:46 +00001683 } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
Evan Chengfd6aad72009-09-25 21:44:53 +00001684 NewOpc = ARM::t2LDRDi8;
1685 Scale = 4;
1686 isT2 = true;
1687 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1688 NewOpc = ARM::t2STRDi8;
1689 Scale = 4;
1690 isT2 = true;
James Molloybb73c232014-05-16 14:08:46 +00001691 } else {
Evan Chengfd6aad72009-09-25 21:44:53 +00001692 return false;
James Molloybb73c232014-05-16 14:08:46 +00001693 }
Evan Chengfd6aad72009-09-25 21:44:53 +00001694
Jim Grosbach9302bfd2010-10-26 19:34:41 +00001695 // Make sure the base address satisfies i64 ld / st alignment requirement.
Quentin Colombet663150f2013-06-20 22:51:44 +00001696 // At the moment, we ignore the memoryoperand's value.
1697 // If we want to use AliasAnalysis, we should check it accordingly.
Evan Chengeba57e42009-06-15 20:54:56 +00001698 if (!Op0->hasOneMemOperand() ||
Dan Gohman48b185d2009-09-25 20:36:54 +00001699 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng1283c6a2009-06-15 08:28:29 +00001700 return false;
1701
Dan Gohman48b185d2009-09-25 20:36:54 +00001702 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohman913c9982010-04-15 04:33:49 +00001703 const Function *Func = MF->getFunction();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001704 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach338de3e2010-10-27 23:12:14 +00001705 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengfd6aad72009-09-25 21:44:53 +00001706 : 8; // Pre-v6 need 8-byte align
Evan Chengeba57e42009-06-15 20:54:56 +00001707 if (Align < ReqAlign)
1708 return false;
1709
1710 // Then make sure the immediate offset fits.
1711 int OffImm = getMemoryOpOffset(Op0);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001712 if (isT2) {
Evan Cheng42401d62011-03-15 18:41:52 +00001713 int Limit = (1 << 8) * Scale;
1714 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1715 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00001716 Offset = OffImm;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001717 } else {
1718 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1719 if (OffImm < 0) {
1720 AddSub = ARM_AM::sub;
1721 OffImm = - OffImm;
1722 }
1723 int Limit = (1 << 8) * Scale;
1724 if (OffImm >= Limit || (OffImm & (Scale-1)))
1725 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00001726 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001727 }
Evan Chengeba57e42009-06-15 20:54:56 +00001728 EvenReg = Op0->getOperand(0).getReg();
Evan Chengad0dba52009-06-15 21:18:20 +00001729 OddReg = Op1->getOperand(0).getReg();
Evan Chengeba57e42009-06-15 20:54:56 +00001730 if (EvenReg == OddReg)
1731 return false;
1732 BaseReg = Op0->getOperand(1).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00001733 Pred = getInstrPredicate(Op0, PredReg);
Evan Chengeba57e42009-06-15 20:54:56 +00001734 dl = Op0->getDebugLoc();
1735 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001736}
1737
Evan Cheng185c9ef2009-06-13 09:12:55 +00001738bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001739 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001740 unsigned Base, bool isLd,
1741 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1742 bool RetVal = false;
1743
1744 // Sort by offset (in reverse order).
Benjamin Kramer3a377bc2014-03-01 11:47:00 +00001745 std::sort(Ops.begin(), Ops.end(),
1746 [](const MachineInstr *LHS, const MachineInstr *RHS) {
1747 int LOffset = getMemoryOpOffset(LHS);
1748 int ROffset = getMemoryOpOffset(RHS);
1749 assert(LHS == RHS || LOffset != ROffset);
1750 return LOffset > ROffset;
1751 });
Evan Cheng185c9ef2009-06-13 09:12:55 +00001752
1753 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbach1bcdf322010-06-04 00:15:00 +00001754 // last and check for the following:
Evan Cheng185c9ef2009-06-13 09:12:55 +00001755 // 1. Any def of base.
1756 // 2. Any gaps.
1757 while (Ops.size() > 1) {
1758 unsigned FirstLoc = ~0U;
1759 unsigned LastLoc = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00001760 MachineInstr *FirstOp = nullptr;
1761 MachineInstr *LastOp = nullptr;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001762 int LastOffset = 0;
Evan Cheng0e796032009-06-18 02:04:01 +00001763 unsigned LastOpcode = 0;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001764 unsigned LastBytes = 0;
1765 unsigned NumMove = 0;
1766 for (int i = Ops.size() - 1; i >= 0; --i) {
1767 MachineInstr *Op = Ops[i];
1768 unsigned Loc = MI2LocMap[Op];
1769 if (Loc <= FirstLoc) {
1770 FirstLoc = Loc;
1771 FirstOp = Op;
1772 }
1773 if (Loc >= LastLoc) {
1774 LastLoc = Loc;
1775 LastOp = Op;
1776 }
1777
Andrew Trick642f0f62012-01-11 03:56:08 +00001778 unsigned LSMOpcode
1779 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
1780 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Cheng0e796032009-06-18 02:04:01 +00001781 break;
1782
Evan Cheng185c9ef2009-06-13 09:12:55 +00001783 int Offset = getMemoryOpOffset(Op);
1784 unsigned Bytes = getLSMultipleTransferSize(Op);
1785 if (LastBytes) {
1786 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1787 break;
1788 }
1789 LastOffset = Offset;
1790 LastBytes = Bytes;
Andrew Trick642f0f62012-01-11 03:56:08 +00001791 LastOpcode = LSMOpcode;
Evan Chengfd6aad72009-09-25 21:44:53 +00001792 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Cheng185c9ef2009-06-13 09:12:55 +00001793 break;
1794 }
1795
1796 if (NumMove <= 1)
1797 Ops.pop_back();
1798 else {
Evan Chengb4b20bb2009-06-19 23:17:27 +00001799 SmallPtrSet<MachineInstr*, 4> MemOps;
1800 SmallSet<unsigned, 4> MemRegs;
1801 for (int i = NumMove-1; i >= 0; --i) {
1802 MemOps.insert(Ops[i]);
1803 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1804 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00001805
1806 // Be conservative, if the instructions are too far apart, don't
1807 // move them. We want to limit the increase of register pressure.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001808 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng185c9ef2009-06-13 09:12:55 +00001809 if (DoMove)
Evan Chengb4b20bb2009-06-19 23:17:27 +00001810 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1811 MemOps, MemRegs, TRI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001812 if (!DoMove) {
1813 for (unsigned i = 0; i != NumMove; ++i)
1814 Ops.pop_back();
1815 } else {
1816 // This is the new location for the loads / stores.
1817 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbachf14e08b2010-06-15 00:41:09 +00001818 while (InsertPos != MBB->end()
1819 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001820 ++InsertPos;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001821
1822 // If we are moving a pair of loads / stores, see if it makes sense
1823 // to try to allocate a pair of registers that can form register pairs.
Evan Chengeba57e42009-06-15 20:54:56 +00001824 MachineInstr *Op0 = Ops.back();
1825 MachineInstr *Op1 = Ops[Ops.size()-2];
1826 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach338de3e2010-10-27 23:12:14 +00001827 unsigned BaseReg = 0, PredReg = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00001828 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengfd6aad72009-09-25 21:44:53 +00001829 bool isT2 = false;
Evan Chengeba57e42009-06-15 20:54:56 +00001830 unsigned NewOpc = 0;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001831 int Offset = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00001832 DebugLoc dl;
1833 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001834 EvenReg, OddReg, BaseReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001835 Offset, PredReg, Pred, isT2)) {
Evan Chengeba57e42009-06-15 20:54:56 +00001836 Ops.pop_back();
1837 Ops.pop_back();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001838
Evan Cheng6cc775f2011-06-28 19:10:37 +00001839 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001840 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Cameron Zwarichec645bf2011-05-18 21:25:14 +00001841 MRI->constrainRegClass(EvenReg, TRC);
1842 MRI->constrainRegClass(OddReg, TRC);
1843
Evan Chengeba57e42009-06-15 20:54:56 +00001844 // Form the pair instruction.
Evan Cheng0e796032009-06-18 02:04:01 +00001845 if (isLd) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001846 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00001847 .addReg(EvenReg, RegState::Define)
1848 .addReg(OddReg, RegState::Define)
Evan Chengfd6aad72009-09-25 21:44:53 +00001849 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001850 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001851 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach338de3e2010-10-27 23:12:14 +00001852 // always by reg0 since we're transforming LDRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00001853 if (!isT2)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001854 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00001855 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00001856 concatenateMemOperands(MIB, Op0, Op1);
1857 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00001858 ++NumLDRDFormed;
1859 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001860 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00001861 .addReg(EvenReg)
1862 .addReg(OddReg)
Evan Chengfd6aad72009-09-25 21:44:53 +00001863 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001864 // FIXME: We're converting from LDRi12 to an insn that still
1865 // uses addrmode2, so we need an explicit offset reg. It should
1866 // always by reg0 since we're transforming STRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00001867 if (!isT2)
Jim Grosbach338de3e2010-10-27 23:12:14 +00001868 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00001869 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00001870 concatenateMemOperands(MIB, Op0, Op1);
1871 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00001872 ++NumSTRDFormed;
1873 }
1874 MBB->erase(Op0);
1875 MBB->erase(Op1);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001876
1877 // Add register allocation hints to form register pairs.
1878 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1879 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengeba57e42009-06-15 20:54:56 +00001880 } else {
1881 for (unsigned i = 0; i != NumMove; ++i) {
1882 MachineInstr *Op = Ops.back();
1883 Ops.pop_back();
1884 MBB->splice(InsertPos, MBB, Op);
1885 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00001886 }
1887
1888 NumLdStMoved += NumMove;
1889 RetVal = true;
1890 }
1891 }
1892 }
1893
1894 return RetVal;
1895}
1896
1897bool
1898ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1899 bool RetVal = false;
1900
1901 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1902 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1903 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1904 SmallVector<unsigned, 4> LdBases;
1905 SmallVector<unsigned, 4> StBases;
1906
1907 unsigned Loc = 0;
1908 MachineBasicBlock::iterator MBBI = MBB->begin();
1909 MachineBasicBlock::iterator E = MBB->end();
1910 while (MBBI != E) {
1911 for (; MBBI != E; ++MBBI) {
1912 MachineInstr *MI = MBBI;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001913 if (MI->isCall() || MI->isTerminator()) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001914 // Stop at barriers.
1915 ++MBBI;
1916 break;
1917 }
1918
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001919 if (!MI->isDebugValue())
1920 MI2LocMap[MI] = ++Loc;
1921
Evan Cheng185c9ef2009-06-13 09:12:55 +00001922 if (!isMemoryOp(MI))
1923 continue;
1924 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001925 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Cheng185c9ef2009-06-13 09:12:55 +00001926 continue;
1927
Evan Chengfd6aad72009-09-25 21:44:53 +00001928 int Opc = MI->getOpcode();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001929 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001930 unsigned Base = MI->getOperand(1).getReg();
1931 int Offset = getMemoryOpOffset(MI);
1932
1933 bool StopHere = false;
1934 if (isLd) {
1935 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1936 Base2LdsMap.find(Base);
1937 if (BI != Base2LdsMap.end()) {
1938 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1939 if (Offset == getMemoryOpOffset(BI->second[i])) {
1940 StopHere = true;
1941 break;
1942 }
1943 }
1944 if (!StopHere)
1945 BI->second.push_back(MI);
1946 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00001947 Base2LdsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001948 LdBases.push_back(Base);
1949 }
1950 } else {
1951 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1952 Base2StsMap.find(Base);
1953 if (BI != Base2StsMap.end()) {
1954 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1955 if (Offset == getMemoryOpOffset(BI->second[i])) {
1956 StopHere = true;
1957 break;
1958 }
1959 }
1960 if (!StopHere)
1961 BI->second.push_back(MI);
1962 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00001963 Base2StsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001964 StBases.push_back(Base);
1965 }
1966 }
1967
1968 if (StopHere) {
Evan Chengb4b20bb2009-06-19 23:17:27 +00001969 // Found a duplicate (a base+offset combination that's seen earlier).
1970 // Backtrack.
Evan Cheng185c9ef2009-06-13 09:12:55 +00001971 --Loc;
1972 break;
1973 }
1974 }
1975
1976 // Re-schedule loads.
1977 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1978 unsigned Base = LdBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00001979 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00001980 if (Lds.size() > 1)
1981 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1982 }
1983
1984 // Re-schedule stores.
1985 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1986 unsigned Base = StBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00001987 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00001988 if (Sts.size() > 1)
1989 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1990 }
1991
1992 if (MBBI != E) {
1993 Base2LdsMap.clear();
1994 Base2StsMap.clear();
1995 LdBases.clear();
1996 StBases.clear();
1997 }
1998 }
1999
2000 return RetVal;
2001}
2002
2003
2004/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
2005/// optimization pass.
2006FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
2007 if (PreAlloc)
2008 return new ARMPreAllocLoadStoreOpt();
2009 return new ARMLoadStoreOpt();
2010}