Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 1 | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an ARM MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 14 | #include "ARMInstPrinter.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/ARMAddressingModes.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 16 | #include "MCTargetDesc/ARMBaseInfo.h" |
Chris Lattner | 89d4720 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 889a621 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCExpr.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCInst.h" |
Craig Topper | dab9e35 | 2012-04-02 07:01:04 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCInstrInfo.h" |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCRegisterInfo.h" |
Chris Lattner | 889a621 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 22 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 23 | using namespace llvm; |
| 24 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 25 | #define DEBUG_TYPE "asm-printer" |
| 26 | |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 27 | #include "ARMGenAsmWriter.inc" |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 28 | |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 29 | /// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing. |
| 30 | /// |
Jim Grosbach | d74c0e7 | 2011-10-12 16:36:01 +0000 | [diff] [blame] | 31 | /// getSORegOffset returns an integer from 0-31, representing '32' as 0. |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 32 | static unsigned translateShiftImm(unsigned imm) { |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 33 | // lsr #32 and asr #32 exist, but should be encoded as a 0. |
| 34 | assert((imm & ~0x1f) == 0 && "Invalid shift encoding"); |
| 35 | |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 36 | if (imm == 0) |
| 37 | return 32; |
| 38 | return imm; |
| 39 | } |
| 40 | |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 41 | /// Prints the shift value with an immediate value. |
| 42 | static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc, |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 43 | unsigned ShImm, bool UseMarkup) { |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 44 | if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm)) |
| 45 | return; |
| 46 | O << ", "; |
| 47 | |
| 48 | assert (!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0"); |
| 49 | O << getShiftOpcStr(ShOpc); |
| 50 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 51 | if (ShOpc != ARM_AM::rrx) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 52 | O << " "; |
| 53 | if (UseMarkup) |
| 54 | O << "<imm:"; |
| 55 | O << "#" << translateShiftImm(ShImm); |
| 56 | if (UseMarkup) |
| 57 | O << ">"; |
| 58 | } |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 59 | } |
James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 60 | |
| 61 | ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI, |
Craig Topper | 54bfde7 | 2012-04-02 06:09:36 +0000 | [diff] [blame] | 62 | const MCInstrInfo &MII, |
Jim Grosbach | fd93a59 | 2012-03-05 19:33:20 +0000 | [diff] [blame] | 63 | const MCRegisterInfo &MRI, |
James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 64 | const MCSubtargetInfo &STI) : |
Craig Topper | 54bfde7 | 2012-04-02 06:09:36 +0000 | [diff] [blame] | 65 | MCInstPrinter(MAI, MII, MRI) { |
James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 66 | // Initialize the set of available features. |
| 67 | setAvailableFeatures(STI.getFeatureBits()); |
| 68 | } |
| 69 | |
Rafael Espindola | d686052 | 2011-06-02 02:34:55 +0000 | [diff] [blame] | 70 | void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 71 | OS << markup("<reg:") |
| 72 | << getRegisterName(RegNo) |
| 73 | << markup(">"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 74 | } |
Chris Lattner | f20f798 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 75 | |
Owen Anderson | a0c3b97 | 2011-09-15 23:38:46 +0000 | [diff] [blame] | 76 | void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O, |
| 77 | StringRef Annot) { |
Bill Wendling | f2fa04a | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 78 | unsigned Opcode = MI->getOpcode(); |
| 79 | |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 80 | switch(Opcode) { |
| 81 | |
Jim Grosbach | cb540f5 | 2012-06-18 19:45:50 +0000 | [diff] [blame] | 82 | // Check for HINT instructions w/ canonical names. |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 83 | case ARM::HINT: |
| 84 | case ARM::tHINT: |
| 85 | case ARM::t2HINT: |
Jim Grosbach | cb540f5 | 2012-06-18 19:45:50 +0000 | [diff] [blame] | 86 | switch (MI->getOperand(0).getImm()) { |
| 87 | case 0: O << "\tnop"; break; |
| 88 | case 1: O << "\tyield"; break; |
| 89 | case 2: O << "\twfe"; break; |
| 90 | case 3: O << "\twfi"; break; |
| 91 | case 4: O << "\tsev"; break; |
Joey Gouly | ad98f16 | 2013-10-01 12:39:11 +0000 | [diff] [blame] | 92 | case 5: |
| 93 | if ((getAvailableFeatures() & ARM::HasV8Ops)) { |
| 94 | O << "\tsevl"; |
| 95 | break; |
| 96 | } // Fallthrough for non-v8 |
Jim Grosbach | cb540f5 | 2012-06-18 19:45:50 +0000 | [diff] [blame] | 97 | default: |
| 98 | // Anything else should just print normally. |
| 99 | printInstruction(MI, O); |
| 100 | printAnnotation(O, Annot); |
| 101 | return; |
| 102 | } |
| 103 | printPredicateOperand(MI, 1, O); |
| 104 | if (Opcode == ARM::t2HINT) |
| 105 | O << ".w"; |
| 106 | printAnnotation(O, Annot); |
| 107 | return; |
Jim Grosbach | cb540f5 | 2012-06-18 19:45:50 +0000 | [diff] [blame] | 108 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 109 | // Check for MOVs and print canonical forms, instead. |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 110 | case ARM::MOVsr: { |
Jim Grosbach | 7a6c37d | 2010-09-17 22:36:38 +0000 | [diff] [blame] | 111 | // FIXME: Thumb variants? |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 112 | const MCOperand &Dst = MI->getOperand(0); |
| 113 | const MCOperand &MO1 = MI->getOperand(1); |
| 114 | const MCOperand &MO2 = MI->getOperand(2); |
| 115 | const MCOperand &MO3 = MI->getOperand(3); |
| 116 | |
| 117 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm())); |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 118 | printSBitModifierOperand(MI, 6, O); |
| 119 | printPredicateOperand(MI, 4, O); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 120 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 121 | O << '\t'; |
| 122 | printRegName(O, Dst.getReg()); |
| 123 | O << ", "; |
| 124 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 125 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 126 | O << ", "; |
| 127 | printRegName(O, MO2.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 128 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 129 | printAnnotation(O, Annot); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 130 | return; |
| 131 | } |
| 132 | |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 133 | case ARM::MOVsi: { |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 134 | // FIXME: Thumb variants? |
| 135 | const MCOperand &Dst = MI->getOperand(0); |
| 136 | const MCOperand &MO1 = MI->getOperand(1); |
| 137 | const MCOperand &MO2 = MI->getOperand(2); |
| 138 | |
| 139 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm())); |
| 140 | printSBitModifierOperand(MI, 5, O); |
| 141 | printPredicateOperand(MI, 3, O); |
| 142 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 143 | O << '\t'; |
| 144 | printRegName(O, Dst.getReg()); |
| 145 | O << ", "; |
| 146 | printRegName(O, MO1.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 147 | |
Owen Anderson | d181479 | 2011-09-15 18:36:29 +0000 | [diff] [blame] | 148 | if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) { |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 149 | printAnnotation(O, Annot); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 150 | return; |
Owen Anderson | d181479 | 2011-09-15 18:36:29 +0000 | [diff] [blame] | 151 | } |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 152 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 153 | O << ", " |
| 154 | << markup("<imm:") |
| 155 | << "#" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())) |
| 156 | << markup(">"); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 157 | printAnnotation(O, Annot); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 158 | return; |
| 159 | } |
| 160 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 161 | // A8.6.123 PUSH |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 162 | case ARM::STMDB_UPD: |
| 163 | case ARM::t2STMDB_UPD: |
| 164 | if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) { |
| 165 | // Should only print PUSH if there are at least two registers in the list. |
| 166 | O << '\t' << "push"; |
| 167 | printPredicateOperand(MI, 2, O); |
| 168 | if (Opcode == ARM::t2STMDB_UPD) |
| 169 | O << ".w"; |
| 170 | O << '\t'; |
| 171 | printRegisterList(MI, 4, O); |
| 172 | printAnnotation(O, Annot); |
| 173 | return; |
| 174 | } else |
| 175 | break; |
| 176 | |
| 177 | case ARM::STR_PRE_IMM: |
| 178 | if (MI->getOperand(2).getReg() == ARM::SP && |
| 179 | MI->getOperand(3).getImm() == -4) { |
| 180 | O << '\t' << "push"; |
| 181 | printPredicateOperand(MI, 4, O); |
| 182 | O << "\t{"; |
| 183 | printRegName(O, MI->getOperand(1).getReg()); |
| 184 | O << "}"; |
| 185 | printAnnotation(O, Annot); |
| 186 | return; |
| 187 | } else |
| 188 | break; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 189 | |
| 190 | // A8.6.122 POP |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 191 | case ARM::LDMIA_UPD: |
| 192 | case ARM::t2LDMIA_UPD: |
| 193 | if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) { |
| 194 | // Should only print POP if there are at least two registers in the list. |
| 195 | O << '\t' << "pop"; |
| 196 | printPredicateOperand(MI, 2, O); |
| 197 | if (Opcode == ARM::t2LDMIA_UPD) |
| 198 | O << ".w"; |
| 199 | O << '\t'; |
| 200 | printRegisterList(MI, 4, O); |
| 201 | printAnnotation(O, Annot); |
| 202 | return; |
| 203 | } else |
| 204 | break; |
Jim Grosbach | 8ba76c6 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 205 | |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 206 | case ARM::LDR_POST_IMM: |
| 207 | if (MI->getOperand(2).getReg() == ARM::SP && |
| 208 | MI->getOperand(4).getImm() == 4) { |
| 209 | O << '\t' << "pop"; |
| 210 | printPredicateOperand(MI, 5, O); |
| 211 | O << "\t{"; |
| 212 | printRegName(O, MI->getOperand(0).getReg()); |
| 213 | O << "}"; |
| 214 | printAnnotation(O, Annot); |
| 215 | return; |
| 216 | } else |
| 217 | break; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 218 | |
| 219 | // A8.6.355 VPUSH |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 220 | case ARM::VSTMSDB_UPD: |
| 221 | case ARM::VSTMDDB_UPD: |
| 222 | if (MI->getOperand(0).getReg() == ARM::SP) { |
| 223 | O << '\t' << "vpush"; |
| 224 | printPredicateOperand(MI, 2, O); |
| 225 | O << '\t'; |
| 226 | printRegisterList(MI, 4, O); |
| 227 | printAnnotation(O, Annot); |
| 228 | return; |
| 229 | } else |
| 230 | break; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 231 | |
| 232 | // A8.6.354 VPOP |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 233 | case ARM::VLDMSIA_UPD: |
| 234 | case ARM::VLDMDIA_UPD: |
| 235 | if (MI->getOperand(0).getReg() == ARM::SP) { |
| 236 | O << '\t' << "vpop"; |
| 237 | printPredicateOperand(MI, 2, O); |
| 238 | O << '\t'; |
| 239 | printRegisterList(MI, 4, O); |
| 240 | printAnnotation(O, Annot); |
| 241 | return; |
| 242 | } else |
| 243 | break; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 244 | |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 245 | case ARM::tLDMIA: { |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 246 | bool Writeback = true; |
| 247 | unsigned BaseReg = MI->getOperand(0).getReg(); |
| 248 | for (unsigned i = 3; i < MI->getNumOperands(); ++i) { |
| 249 | if (MI->getOperand(i).getReg() == BaseReg) |
| 250 | Writeback = false; |
| 251 | } |
| 252 | |
Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 253 | O << "\tldm"; |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 254 | |
| 255 | printPredicateOperand(MI, 1, O); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 256 | O << '\t'; |
| 257 | printRegName(O, BaseReg); |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 258 | if (Writeback) O << "!"; |
| 259 | O << ", "; |
| 260 | printRegisterList(MI, 3, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 261 | printAnnotation(O, Annot); |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 262 | return; |
| 263 | } |
| 264 | |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 265 | // Combine 2 GPRs from disassember into a GPRPair to match with instr def. |
| 266 | // ldrexd/strexd require even/odd GPR pair. To enforce this constraint, |
| 267 | // a single GPRPair reg operand is used in the .td file to replace the two |
| 268 | // GPRs. However, when decoding them, the two GRPs cannot be automatically |
| 269 | // expressed as a GPRPair, so we have to manually merge them. |
| 270 | // FIXME: We would really like to be able to tablegen'erate this. |
Richard Barton | a661b44 | 2013-10-18 14:41:50 +0000 | [diff] [blame] | 271 | case ARM::LDREXD: case ARM::STREXD: |
| 272 | case ARM::LDAEXD: case ARM::STLEXD: |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 273 | const MCRegisterClass& MRC = MRI.getRegClass(ARM::GPRRegClassID); |
Joey Gouly | e6d165c | 2013-08-27 17:38:16 +0000 | [diff] [blame] | 274 | bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD; |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 275 | unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg(); |
| 276 | if (MRC.contains(Reg)) { |
| 277 | MCInst NewMI; |
| 278 | MCOperand NewReg; |
| 279 | NewMI.setOpcode(Opcode); |
| 280 | |
| 281 | if (isStore) |
| 282 | NewMI.addOperand(MI->getOperand(0)); |
| 283 | NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg(Reg, ARM::gsub_0, |
| 284 | &MRI.getRegClass(ARM::GPRPairRegClassID))); |
| 285 | NewMI.addOperand(NewReg); |
| 286 | |
| 287 | // Copy the rest operands into NewMI. |
| 288 | for(unsigned i= isStore ? 3 : 2; i < MI->getNumOperands(); ++i) |
| 289 | NewMI.addOperand(MI->getOperand(i)); |
| 290 | printInstruction(&NewMI, O); |
| 291 | return; |
| 292 | } |
| 293 | } |
| 294 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 295 | printInstruction(MI, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 296 | printAnnotation(O, Annot); |
Bill Wendling | f2fa04a | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 297 | } |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 298 | |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 299 | void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Jim Grosbach | e7f7de9 | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 300 | raw_ostream &O) { |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 301 | const MCOperand &Op = MI->getOperand(OpNo); |
| 302 | if (Op.isReg()) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 303 | unsigned Reg = Op.getReg(); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 304 | printRegName(O, Reg); |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 305 | } else if (Op.isImm()) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 306 | O << markup("<imm:") |
Kevin Enderby | 168ffb3 | 2012-12-05 18:13:19 +0000 | [diff] [blame] | 307 | << '#' << formatImm(Op.getImm()) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 308 | << markup(">"); |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 309 | } else { |
| 310 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Saleem Abdulrasool | d88affb | 2014-01-08 03:28:14 +0000 | [diff] [blame] | 311 | const MCExpr *Expr = Op.getExpr(); |
| 312 | switch (Expr->getKind()) { |
| 313 | case MCExpr::Binary: |
| 314 | O << '#' << *Expr; |
| 315 | break; |
| 316 | case MCExpr::Constant: { |
| 317 | // If a symbolic branch target was added as a constant expression then |
| 318 | // print that address in hex. And only print 32 unsigned bits for the |
| 319 | // address. |
| 320 | const MCConstantExpr *Constant = cast<MCConstantExpr>(Expr); |
| 321 | int64_t TargetAddress; |
| 322 | if (!Constant->EvaluateAsAbsolute(TargetAddress)) { |
| 323 | O << '#' << *Expr; |
| 324 | } else { |
| 325 | O << "0x"; |
| 326 | O.write_hex(static_cast<uint32_t>(TargetAddress)); |
| 327 | } |
| 328 | break; |
Kevin Enderby | 5dcda64 | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 329 | } |
Saleem Abdulrasool | d88affb | 2014-01-08 03:28:14 +0000 | [diff] [blame] | 330 | default: |
| 331 | // FIXME: Should we always treat this as if it is a constant literal and |
| 332 | // prefix it with '#'? |
| 333 | O << *Expr; |
| 334 | break; |
Kevin Enderby | 5dcda64 | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 335 | } |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 336 | } |
| 337 | } |
Chris Lattner | 89d4720 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 338 | |
Jim Grosbach | 4739f2e | 2012-10-30 01:04:51 +0000 | [diff] [blame] | 339 | void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum, |
| 340 | raw_ostream &O) { |
Owen Anderson | f52c68f | 2011-09-21 23:44:46 +0000 | [diff] [blame] | 341 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Amaury de la Vieuville | 4d3e3f2 | 2013-06-18 08:03:06 +0000 | [diff] [blame] | 342 | if (MO1.isExpr()) { |
Owen Anderson | f52c68f | 2011-09-21 23:44:46 +0000 | [diff] [blame] | 343 | O << *MO1.getExpr(); |
Amaury de la Vieuville | 4d3e3f2 | 2013-06-18 08:03:06 +0000 | [diff] [blame] | 344 | return; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 345 | } |
Amaury de la Vieuville | 4d3e3f2 | 2013-06-18 08:03:06 +0000 | [diff] [blame] | 346 | |
| 347 | O << markup("<mem:") << "[pc, "; |
| 348 | |
| 349 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 350 | bool isSub = OffImm < 0; |
| 351 | |
| 352 | // Special value for #-0. All others are normal. |
| 353 | if (OffImm == INT32_MIN) |
| 354 | OffImm = 0; |
| 355 | if (isSub) { |
| 356 | O << markup("<imm:") |
| 357 | << "#-" << formatImm(-OffImm) |
| 358 | << markup(">"); |
| 359 | } else { |
| 360 | O << markup("<imm:") |
| 361 | << "#" << formatImm(OffImm) |
| 362 | << markup(">"); |
| 363 | } |
| 364 | O << "]" << markup(">"); |
Owen Anderson | f52c68f | 2011-09-21 23:44:46 +0000 | [diff] [blame] | 365 | } |
| 366 | |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 367 | // so_reg is a 4-operand unit corresponding to register forms of the A5.1 |
| 368 | // "Addressing Mode 1 - Data-processing operands" forms. This includes: |
| 369 | // REG 0 0 - e.g. R5 |
| 370 | // REG REG 0,SH_OPC - e.g. R5, ROR R3 |
| 371 | // REG 0 IMM,SH_OPC - e.g. R5, LSL #3 |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 372 | void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 373 | raw_ostream &O) { |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 374 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 375 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 376 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 377 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 378 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 379 | |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 380 | // Print the shift opc. |
Bob Wilson | 97886d5 | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 381 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm()); |
| 382 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
Jim Grosbach | 7dcd135 | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 383 | if (ShOpc == ARM_AM::rrx) |
| 384 | return; |
Jim Grosbach | 20cb505 | 2011-10-21 16:56:40 +0000 | [diff] [blame] | 385 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 386 | O << ' '; |
| 387 | printRegName(O, MO2.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 388 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 389 | } |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 390 | |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 391 | void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum, |
| 392 | raw_ostream &O) { |
| 393 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 394 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 395 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 396 | printRegName(O, MO1.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 397 | |
| 398 | // Print the shift opc. |
Tim Northover | 2fdbdc5 | 2012-09-22 11:18:19 +0000 | [diff] [blame] | 399 | printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 400 | ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 401 | } |
| 402 | |
| 403 | |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 404 | //===--------------------------------------------------------------------===// |
| 405 | // Addressing Mode #2 |
| 406 | //===--------------------------------------------------------------------===// |
| 407 | |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 408 | void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
| 409 | raw_ostream &O) { |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 410 | const MCOperand &MO1 = MI->getOperand(Op); |
| 411 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 412 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 413 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 414 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 415 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 416 | |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 417 | if (!MO2.getReg()) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 418 | if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0. |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 419 | O << ", " |
| 420 | << markup("<imm:") |
| 421 | << "#" |
| 422 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 423 | << ARM_AM::getAM2Offset(MO3.getImm()) |
| 424 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 425 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 426 | O << "]" << markup(">"); |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 427 | return; |
| 428 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 429 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 430 | O << ", "; |
| 431 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())); |
| 432 | printRegName(O, MO2.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 433 | |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 434 | printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 435 | ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 436 | O << "]" << markup(">"); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 437 | } |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 438 | |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 439 | void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op, |
| 440 | raw_ostream &O) { |
| 441 | const MCOperand &MO1 = MI->getOperand(Op); |
| 442 | const MCOperand &MO2 = MI->getOperand(Op+1); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 443 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 444 | printRegName(O, MO1.getReg()); |
| 445 | O << ", "; |
| 446 | printRegName(O, MO2.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 447 | O << "]" << markup(">"); |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 448 | } |
| 449 | |
| 450 | void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op, |
| 451 | raw_ostream &O) { |
| 452 | const MCOperand &MO1 = MI->getOperand(Op); |
| 453 | const MCOperand &MO2 = MI->getOperand(Op+1); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 454 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 455 | printRegName(O, MO1.getReg()); |
| 456 | O << ", "; |
| 457 | printRegName(O, MO2.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 458 | O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">"); |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 459 | } |
| 460 | |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 461 | void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op, |
| 462 | raw_ostream &O) { |
| 463 | const MCOperand &MO1 = MI->getOperand(Op); |
| 464 | |
| 465 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 466 | printOperand(MI, Op, O); |
| 467 | return; |
| 468 | } |
| 469 | |
NAKAMURA Takumi | 23b5b17 | 2012-09-22 13:12:28 +0000 | [diff] [blame] | 470 | #ifndef NDEBUG |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 471 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 472 | unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm()); |
Tim Northover | 2fdbdc5 | 2012-09-22 11:18:19 +0000 | [diff] [blame] | 473 | assert(IdxMode != ARMII::IndexModePost && |
| 474 | "Should be pre or offset index op"); |
NAKAMURA Takumi | 23b5b17 | 2012-09-22 13:12:28 +0000 | [diff] [blame] | 475 | #endif |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 476 | |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 477 | printAM2PreOrOffsetIndexOp(MI, Op, O); |
| 478 | } |
| 479 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 480 | void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 481 | unsigned OpNum, |
| 482 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 483 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 484 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 485 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 486 | if (!MO1.getReg()) { |
| 487 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 488 | O << markup("<imm:") |
| 489 | << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 490 | << ImmOffs |
| 491 | << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 492 | return; |
| 493 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 494 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 495 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())); |
| 496 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 497 | |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 498 | printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 499 | ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 500 | } |
| 501 | |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 502 | //===--------------------------------------------------------------------===// |
| 503 | // Addressing Mode #3 |
| 504 | //===--------------------------------------------------------------------===// |
| 505 | |
| 506 | void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op, |
| 507 | raw_ostream &O) { |
| 508 | const MCOperand &MO1 = MI->getOperand(Op); |
| 509 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 510 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 511 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 512 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 513 | printRegName(O, MO1.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 514 | O << "], " << markup(">"); |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 515 | |
| 516 | if (MO2.getReg()) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 517 | O << (char)ARM_AM::getAM3Op(MO3.getImm()); |
| 518 | printRegName(O, MO2.getReg()); |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 519 | return; |
| 520 | } |
| 521 | |
| 522 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 523 | O << markup("<imm:") |
| 524 | << '#' |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 525 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 526 | << ImmOffs |
| 527 | << markup(">"); |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 528 | } |
| 529 | |
| 530 | void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 531 | raw_ostream &O, |
| 532 | bool AlwaysPrintImm0) { |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 533 | const MCOperand &MO1 = MI->getOperand(Op); |
| 534 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 535 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 536 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 537 | O << markup("<mem:") << '['; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 538 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 539 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 540 | if (MO2.getReg()) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 541 | O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 542 | printRegName(O, MO2.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 543 | O << ']' << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 544 | return; |
| 545 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 546 | |
NAKAMURA Takumi | 0ac2f2a | 2012-09-22 13:12:22 +0000 | [diff] [blame] | 547 | //If the op is sub we have to print the immediate even if it is 0 |
Silviu Baranga | 5a719f9 | 2012-05-11 09:10:54 +0000 | [diff] [blame] | 548 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()); |
| 549 | ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm()); |
NAKAMURA Takumi | 0ac2f2a | 2012-09-22 13:12:22 +0000 | [diff] [blame] | 550 | |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 551 | if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 552 | O << ", " |
| 553 | << markup("<imm:") |
| 554 | << "#" |
Silviu Baranga | 5a719f9 | 2012-05-11 09:10:54 +0000 | [diff] [blame] | 555 | << ARM_AM::getAddrOpcStr(op) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 556 | << ImmOffs |
| 557 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 558 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 559 | O << ']' << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 560 | } |
| 561 | |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 562 | template <bool AlwaysPrintImm0> |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 563 | void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op, |
| 564 | raw_ostream &O) { |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 565 | const MCOperand &MO1 = MI->getOperand(Op); |
| 566 | if (!MO1.isReg()) { // For label symbolic references. |
| 567 | printOperand(MI, Op, O); |
| 568 | return; |
| 569 | } |
| 570 | |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 571 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 572 | unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm()); |
| 573 | |
| 574 | if (IdxMode == ARMII::IndexModePost) { |
| 575 | printAM3PostIndexOp(MI, Op, O); |
| 576 | return; |
| 577 | } |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 578 | printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 579 | } |
| 580 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 581 | void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 582 | unsigned OpNum, |
| 583 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 584 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 585 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 586 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 587 | if (MO1.getReg()) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 588 | O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())); |
| 589 | printRegName(O, MO1.getReg()); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 590 | return; |
| 591 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 592 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 593 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 594 | O << markup("<imm:") |
| 595 | << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs |
| 596 | << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 597 | } |
| 598 | |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 599 | void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI, |
| 600 | unsigned OpNum, |
| 601 | raw_ostream &O) { |
| 602 | const MCOperand &MO = MI->getOperand(OpNum); |
| 603 | unsigned Imm = MO.getImm(); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 604 | O << markup("<imm:") |
| 605 | << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff) |
| 606 | << markup(">"); |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 607 | } |
| 608 | |
Jim Grosbach | bafce84 | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 609 | void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum, |
| 610 | raw_ostream &O) { |
| 611 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 612 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 613 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 614 | O << (MO2.getImm() ? "" : "-"); |
| 615 | printRegName(O, MO1.getReg()); |
Jim Grosbach | bafce84 | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 616 | } |
| 617 | |
Owen Anderson | ce51903 | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 618 | void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI, |
| 619 | unsigned OpNum, |
| 620 | raw_ostream &O) { |
| 621 | const MCOperand &MO = MI->getOperand(OpNum); |
| 622 | unsigned Imm = MO.getImm(); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 623 | O << markup("<imm:") |
| 624 | << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2) |
| 625 | << markup(">"); |
Owen Anderson | ce51903 | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 626 | } |
| 627 | |
| 628 | |
Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 629 | void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | e7f7de9 | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 630 | raw_ostream &O) { |
Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 631 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum) |
| 632 | .getImm()); |
| 633 | O << ARM_AM::getAMSubModeStr(Mode); |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 634 | } |
| 635 | |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 636 | template <bool AlwaysPrintImm0> |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 637 | void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | e7f7de9 | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 638 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 639 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 640 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 641 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 642 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 643 | printOperand(MI, OpNum, O); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 644 | return; |
| 645 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 646 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 647 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 648 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 649 | |
Owen Anderson | 967674d | 2011-08-29 19:36:44 +0000 | [diff] [blame] | 650 | unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm()); |
| 651 | unsigned Op = ARM_AM::getAM5Op(MO2.getImm()); |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 652 | if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 653 | O << ", " |
| 654 | << markup("<imm:") |
| 655 | << "#" |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 656 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm())) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 657 | << ImmOffs * 4 |
| 658 | << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 659 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 660 | O << "]" << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 661 | } |
| 662 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 663 | void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum, |
| 664 | raw_ostream &O) { |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 665 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 666 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 667 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 668 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 669 | printRegName(O, MO1.getReg()); |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 670 | if (MO2.getImm()) { |
Kristof Beyls | 0ba797e | 2013-02-22 10:01:33 +0000 | [diff] [blame] | 671 | O << ":" << (MO2.getImm() << 3); |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 672 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 673 | O << "]" << markup(">"); |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 674 | } |
| 675 | |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 676 | void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum, |
| 677 | raw_ostream &O) { |
| 678 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 679 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 680 | printRegName(O, MO1.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 681 | O << "]" << markup(">"); |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 682 | } |
| 683 | |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 684 | void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 685 | unsigned OpNum, |
| 686 | raw_ostream &O) { |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 687 | const MCOperand &MO = MI->getOperand(OpNum); |
| 688 | if (MO.getReg() == 0) |
| 689 | O << "!"; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 690 | else { |
| 691 | O << ", "; |
| 692 | printRegName(O, MO.getReg()); |
| 693 | } |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 694 | } |
| 695 | |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 696 | void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI, |
| 697 | unsigned OpNum, |
| 698 | raw_ostream &O) { |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 699 | const MCOperand &MO = MI->getOperand(OpNum); |
| 700 | uint32_t v = ~MO.getImm(); |
Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 701 | int32_t lsb = countTrailingZeros(v); |
| 702 | int32_t width = (32 - countLeadingZeros (v)) - lsb; |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 703 | assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!"); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 704 | O << markup("<imm:") << '#' << lsb << markup(">") |
| 705 | << ", " |
| 706 | << markup("<imm:") << '#' << width << markup(">"); |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 707 | } |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 708 | |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 709 | void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum, |
| 710 | raw_ostream &O) { |
| 711 | unsigned val = MI->getOperand(OpNum).getImm(); |
Joey Gouly | 926d3f5 | 2013-09-05 15:35:24 +0000 | [diff] [blame] | 712 | O << ARM_MB::MemBOptToString(val, (getAvailableFeatures() & ARM::HasV8Ops)); |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 713 | } |
| 714 | |
Amaury de la Vieuville | 43cb13a | 2013-06-10 14:17:08 +0000 | [diff] [blame] | 715 | void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum, |
| 716 | raw_ostream &O) { |
| 717 | unsigned val = MI->getOperand(OpNum).getImm(); |
| 718 | O << ARM_ISB::InstSyncBOptToString(val); |
| 719 | } |
| 720 | |
Bob Wilson | 481d7a9 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 721 | void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum, |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 722 | raw_ostream &O) { |
| 723 | unsigned ShiftOp = MI->getOperand(OpNum).getImm(); |
Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 724 | bool isASR = (ShiftOp & (1 << 5)) != 0; |
| 725 | unsigned Amt = ShiftOp & 0x1f; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 726 | if (isASR) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 727 | O << ", asr " |
| 728 | << markup("<imm:") |
| 729 | << "#" << (Amt == 0 ? 32 : Amt) |
| 730 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 731 | } |
| 732 | else if (Amt) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 733 | O << ", lsl " |
| 734 | << markup("<imm:") |
| 735 | << "#" << Amt |
| 736 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 737 | } |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 738 | } |
| 739 | |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 740 | void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum, |
| 741 | raw_ostream &O) { |
| 742 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 743 | if (Imm == 0) |
| 744 | return; |
| 745 | assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!"); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 746 | O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">"); |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 747 | } |
| 748 | |
| 749 | void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum, |
| 750 | raw_ostream &O) { |
| 751 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 752 | // A shift amount of 32 is encoded as 0. |
| 753 | if (Imm == 0) |
| 754 | Imm = 32; |
| 755 | assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!"); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 756 | O << ", asr " << markup("<imm:") << "#" << Imm << markup(">"); |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 757 | } |
| 758 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 759 | void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum, |
| 760 | raw_ostream &O) { |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 761 | O << "{"; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 762 | for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) { |
| 763 | if (i != OpNum) O << ", "; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 764 | printRegName(O, MI->getOperand(i).getReg()); |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 765 | } |
| 766 | O << "}"; |
| 767 | } |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 768 | |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 769 | void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum, |
| 770 | raw_ostream &O) { |
| 771 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 772 | printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0)); |
| 773 | O << ", "; |
| 774 | printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1)); |
| 775 | } |
| 776 | |
| 777 | |
Jim Grosbach | 7e72ec6 | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 778 | void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum, |
| 779 | raw_ostream &O) { |
| 780 | const MCOperand &Op = MI->getOperand(OpNum); |
| 781 | if (Op.getImm()) |
| 782 | O << "be"; |
| 783 | else |
| 784 | O << "le"; |
| 785 | } |
| 786 | |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 787 | void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum, |
| 788 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 789 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 790 | O << ARM_PROC::IModToString(Op.getImm()); |
| 791 | } |
| 792 | |
| 793 | void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum, |
| 794 | raw_ostream &O) { |
| 795 | const MCOperand &Op = MI->getOperand(OpNum); |
| 796 | unsigned IFlags = Op.getImm(); |
| 797 | for (int i=2; i >= 0; --i) |
| 798 | if (IFlags & (1 << i)) |
| 799 | O << ARM_PROC::IFlagsToString(1 << i); |
Owen Anderson | 10c5b12 | 2011-10-05 17:16:40 +0000 | [diff] [blame] | 800 | |
| 801 | if (IFlags == 0) |
| 802 | O << "none"; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 803 | } |
| 804 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 805 | void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum, |
| 806 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 807 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 808 | unsigned SpecRegRBit = Op.getImm() >> 4; |
| 809 | unsigned Mask = Op.getImm() & 0xf; |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame^] | 810 | uint64_t FeatureBits = getAvailableFeatures(); |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 811 | |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame^] | 812 | if (FeatureBits & ARM::FeatureMClass) { |
Kevin Enderby | f1b225d | 2012-05-17 22:18:01 +0000 | [diff] [blame] | 813 | unsigned SYSm = Op.getImm(); |
| 814 | unsigned Opcode = MI->getOpcode(); |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame^] | 815 | |
| 816 | // For writes, handle extended mask bits if the DSP extension is present. |
| 817 | if (Opcode == ARM::t2MSR_M && (FeatureBits & ARM::FeatureDSPThumb2)) { |
| 818 | switch (SYSm) { |
| 819 | case 0x400: O << "apsr_g"; return; |
| 820 | case 0xc00: O << "apsr_nzcvqg"; return; |
| 821 | case 0x401: O << "iapsr_g"; return; |
| 822 | case 0xc01: O << "iapsr_nzcvqg"; return; |
| 823 | case 0x402: O << "eapsr_g"; return; |
| 824 | case 0xc02: O << "eapsr_nzcvqg"; return; |
| 825 | case 0x403: O << "xpsr_g"; return; |
| 826 | case 0xc03: O << "xpsr_nzcvqg"; return; |
| 827 | } |
| 828 | } |
| 829 | |
| 830 | // Handle the basic 8-bit mask. |
| 831 | SYSm &= 0xff; |
| 832 | |
| 833 | if (Opcode == ARM::t2MSR_M && (FeatureBits & ARM::HasV7Ops)) { |
| 834 | // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an |
| 835 | // alias for MSR APSR_nzcvq. |
| 836 | switch (SYSm) { |
| 837 | case 0: O << "apsr_nzcvq"; return; |
| 838 | case 1: O << "iapsr_nzcvq"; return; |
| 839 | case 2: O << "eapsr_nzcvq"; return; |
| 840 | case 3: O << "xpsr_nzcvq"; return; |
| 841 | } |
| 842 | } |
| 843 | |
Kevin Enderby | f1b225d | 2012-05-17 22:18:01 +0000 | [diff] [blame] | 844 | switch (SYSm) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 845 | default: llvm_unreachable("Unexpected mask value!"); |
Renato Golin | 92c816c | 2014-09-01 11:25:07 +0000 | [diff] [blame^] | 846 | case 0: O << "apsr"; return; |
| 847 | case 1: O << "iapsr"; return; |
| 848 | case 2: O << "eapsr"; return; |
| 849 | case 3: O << "xpsr"; return; |
| 850 | case 5: O << "ipsr"; return; |
| 851 | case 6: O << "epsr"; return; |
| 852 | case 7: O << "iepsr"; return; |
| 853 | case 8: O << "msp"; return; |
| 854 | case 9: O << "psp"; return; |
| 855 | case 16: O << "primask"; return; |
| 856 | case 17: O << "basepri"; return; |
| 857 | case 18: O << "basepri_max"; return; |
| 858 | case 19: O << "faultmask"; return; |
| 859 | case 20: O << "control"; return; |
James Molloy | 21efa7d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 860 | } |
| 861 | } |
| 862 | |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 863 | // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as |
| 864 | // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively. |
| 865 | if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) { |
| 866 | O << "APSR_"; |
| 867 | switch (Mask) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 868 | default: llvm_unreachable("Unexpected mask value!"); |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 869 | case 4: O << "g"; return; |
| 870 | case 8: O << "nzcvq"; return; |
| 871 | case 12: O << "nzcvqg"; return; |
| 872 | } |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 873 | } |
| 874 | |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 875 | if (SpecRegRBit) |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 876 | O << "SPSR"; |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 877 | else |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 878 | O << "CPSR"; |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 879 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 880 | if (Mask) { |
| 881 | O << '_'; |
| 882 | if (Mask & 8) O << 'f'; |
| 883 | if (Mask & 4) O << 's'; |
| 884 | if (Mask & 2) O << 'x'; |
| 885 | if (Mask & 1) O << 'c'; |
| 886 | } |
| 887 | } |
| 888 | |
Tim Northover | ee843ef | 2014-08-15 10:47:12 +0000 | [diff] [blame] | 889 | void ARMInstPrinter::printBankedRegOperand(const MCInst *MI, unsigned OpNum, |
| 890 | raw_ostream &O) { |
| 891 | uint32_t Banked = MI->getOperand(OpNum).getImm(); |
| 892 | uint32_t R = (Banked & 0x20) >> 5; |
| 893 | uint32_t SysM = Banked & 0x1f; |
| 894 | |
| 895 | // Nothing much we can do about this, the encodings are specified in B9.2.3 of |
| 896 | // the ARM ARM v7C, and are all over the shop. |
| 897 | if (R) { |
| 898 | O << "SPSR_"; |
| 899 | |
| 900 | switch(SysM) { |
| 901 | case 0x0e: O << "fiq"; return; |
| 902 | case 0x10: O << "irq"; return; |
| 903 | case 0x12: O << "svc"; return; |
| 904 | case 0x14: O << "abt"; return; |
| 905 | case 0x16: O << "und"; return; |
| 906 | case 0x1c: O << "mon"; return; |
| 907 | case 0x1e: O << "hyp"; return; |
| 908 | default: llvm_unreachable("Invalid banked SPSR register"); |
| 909 | } |
| 910 | } |
| 911 | |
| 912 | assert(!R && "should have dealt with SPSR regs"); |
| 913 | const char *RegNames[] = { |
| 914 | "r8_usr", "r9_usr", "r10_usr", "r11_usr", "r12_usr", "sp_usr", "lr_usr", "", |
| 915 | "r8_fiq", "r9_fiq", "r10_fiq", "r11_fiq", "r12_fiq", "sp_fiq", "lr_fiq", "", |
| 916 | "lr_irq", "sp_irq", "lr_svc", "sp_svc", "lr_abt", "sp_abt", "lr_und", "sp_und", |
| 917 | "", "", "", "", "lr_mon", "sp_mon", "elr_hyp", "sp_hyp" |
| 918 | }; |
| 919 | const char *Name = RegNames[SysM]; |
| 920 | assert(Name[0] && "invalid banked register operand"); |
| 921 | |
| 922 | O << Name; |
| 923 | } |
| 924 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 925 | void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum, |
| 926 | raw_ostream &O) { |
Chris Lattner | 19c5220 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 927 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
Kevin Enderby | f0269b4 | 2012-03-01 22:13:02 +0000 | [diff] [blame] | 928 | // Handle the undefined 15 CC value here for printing so we don't abort(). |
| 929 | if ((unsigned)CC == 15) |
| 930 | O << "<und>"; |
| 931 | else if (CC != ARMCC::AL) |
Chris Lattner | 19c5220 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 932 | O << ARMCondCodeToString(CC); |
| 933 | } |
| 934 | |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 935 | void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 936 | unsigned OpNum, |
| 937 | raw_ostream &O) { |
Johnny Chen | 0dae1cb | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 938 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 939 | O << ARMCondCodeToString(CC); |
| 940 | } |
| 941 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 942 | void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum, |
| 943 | raw_ostream &O) { |
Daniel Dunbar | a470eac | 2009-10-20 22:10:05 +0000 | [diff] [blame] | 944 | if (MI->getOperand(OpNum).getReg()) { |
| 945 | assert(MI->getOperand(OpNum).getReg() == ARM::CPSR && |
| 946 | "Expect ARM CPSR register!"); |
Chris Lattner | 85ab670 | 2009-10-20 00:46:11 +0000 | [diff] [blame] | 947 | O << 's'; |
| 948 | } |
| 949 | } |
| 950 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 951 | void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum, |
| 952 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 953 | O << MI->getOperand(OpNum).getImm(); |
| 954 | } |
| 955 | |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 956 | void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 6966411 | 2011-10-12 16:34:37 +0000 | [diff] [blame] | 957 | raw_ostream &O) { |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 958 | O << "p" << MI->getOperand(OpNum).getImm(); |
| 959 | } |
| 960 | |
| 961 | void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 6966411 | 2011-10-12 16:34:37 +0000 | [diff] [blame] | 962 | raw_ostream &O) { |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 963 | O << "c" << MI->getOperand(OpNum).getImm(); |
| 964 | } |
| 965 | |
Jim Grosbach | 4839958 | 2011-10-12 17:34:41 +0000 | [diff] [blame] | 966 | void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum, |
| 967 | raw_ostream &O) { |
| 968 | O << "{" << MI->getOperand(OpNum).getImm() << "}"; |
| 969 | } |
| 970 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 971 | void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum, |
| 972 | raw_ostream &O) { |
Jim Grosbach | 8a5a6a6 | 2010-09-18 00:04:53 +0000 | [diff] [blame] | 973 | llvm_unreachable("Unhandled PC-relative pseudo-instruction!"); |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 974 | } |
Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 975 | |
Mihai Popa | d36cbaa | 2013-07-03 09:21:44 +0000 | [diff] [blame] | 976 | template<unsigned scale> |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 977 | void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum, |
| 978 | raw_ostream &O) { |
| 979 | const MCOperand &MO = MI->getOperand(OpNum); |
| 980 | |
| 981 | if (MO.isExpr()) { |
| 982 | O << *MO.getExpr(); |
| 983 | return; |
| 984 | } |
| 985 | |
Mihai Popa | d36cbaa | 2013-07-03 09:21:44 +0000 | [diff] [blame] | 986 | int32_t OffImm = (int32_t)MO.getImm() << scale; |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 987 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 988 | O << markup("<imm:"); |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 989 | if (OffImm == INT32_MIN) |
| 990 | O << "#-0"; |
| 991 | else if (OffImm < 0) |
| 992 | O << "#-" << -OffImm; |
| 993 | else |
| 994 | O << "#" << OffImm; |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 995 | O << markup(">"); |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 996 | } |
| 997 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 998 | void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum, |
| 999 | raw_ostream &O) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1000 | O << markup("<imm:") |
Kevin Enderby | 168ffb3 | 2012-12-05 18:13:19 +0000 | [diff] [blame] | 1001 | << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1002 | << markup(">"); |
Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 1003 | } |
| 1004 | |
| 1005 | void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum, |
| 1006 | raw_ostream &O) { |
| 1007 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1008 | O << markup("<imm:") |
Kevin Enderby | 168ffb3 | 2012-12-05 18:13:19 +0000 | [diff] [blame] | 1009 | << "#" << formatImm((Imm == 0 ? 32 : Imm)) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1010 | << markup(">"); |
Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 1011 | } |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1012 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1013 | void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum, |
| 1014 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1015 | // (3 - the number of trailing zeros) is the number of then / else. |
| 1016 | unsigned Mask = MI->getOperand(OpNum).getImm(); |
Richard Barton | f435b09 | 2012-04-27 08:42:59 +0000 | [diff] [blame] | 1017 | unsigned Firstcond = MI->getOperand(OpNum-1).getImm(); |
| 1018 | unsigned CondBit0 = Firstcond & 1; |
Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 1019 | unsigned NumTZ = countTrailingZeros(Mask); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1020 | assert(NumTZ <= 3 && "Invalid IT mask!"); |
| 1021 | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
| 1022 | bool T = ((Mask >> Pos) & 1) == CondBit0; |
| 1023 | if (T) |
| 1024 | O << 't'; |
| 1025 | else |
| 1026 | O << 'e'; |
| 1027 | } |
| 1028 | } |
| 1029 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1030 | void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op, |
| 1031 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1032 | const MCOperand &MO1 = MI->getOperand(Op); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1033 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1034 | |
| 1035 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1036 | printOperand(MI, Op, O); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1037 | return; |
| 1038 | } |
| 1039 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1040 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1041 | printRegName(O, MO1.getReg()); |
| 1042 | if (unsigned RegNum = MO2.getReg()) { |
| 1043 | O << ", "; |
| 1044 | printRegName(O, RegNum); |
| 1045 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1046 | O << "]" << markup(">"); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1047 | } |
| 1048 | |
| 1049 | void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI, |
| 1050 | unsigned Op, |
| 1051 | raw_ostream &O, |
| 1052 | unsigned Scale) { |
| 1053 | const MCOperand &MO1 = MI->getOperand(Op); |
| 1054 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
| 1055 | |
| 1056 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 1057 | printOperand(MI, Op, O); |
| 1058 | return; |
| 1059 | } |
| 1060 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1061 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1062 | printRegName(O, MO1.getReg()); |
| 1063 | if (unsigned ImmOffs = MO2.getImm()) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1064 | O << ", " |
| 1065 | << markup("<imm:") |
Kevin Enderby | 168ffb3 | 2012-12-05 18:13:19 +0000 | [diff] [blame] | 1066 | << "#" << formatImm(ImmOffs * Scale) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1067 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1068 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1069 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1070 | } |
| 1071 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1072 | void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI, |
| 1073 | unsigned Op, |
| 1074 | raw_ostream &O) { |
| 1075 | printThumbAddrModeImm5SOperand(MI, Op, O, 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1076 | } |
| 1077 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1078 | void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI, |
| 1079 | unsigned Op, |
| 1080 | raw_ostream &O) { |
| 1081 | printThumbAddrModeImm5SOperand(MI, Op, O, 2); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1082 | } |
| 1083 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1084 | void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI, |
| 1085 | unsigned Op, |
| 1086 | raw_ostream &O) { |
| 1087 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1088 | } |
| 1089 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1090 | void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op, |
| 1091 | raw_ostream &O) { |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1092 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1093 | } |
| 1094 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1095 | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2 |
| 1096 | // register with shift forms. |
| 1097 | // REG 0 0 - e.g. R5 |
| 1098 | // REG IMM, SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1099 | void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum, |
| 1100 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1101 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1102 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 1103 | |
| 1104 | unsigned Reg = MO1.getReg(); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1105 | printRegName(O, Reg); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1106 | |
| 1107 | // Print the shift opc. |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1108 | assert(MO2.isImm() && "Not a valid t2_so_reg value!"); |
Tim Northover | 2fdbdc5 | 2012-09-22 11:18:19 +0000 | [diff] [blame] | 1109 | printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1110 | ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1111 | } |
| 1112 | |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 1113 | template <bool AlwaysPrintImm0> |
Jim Grosbach | e6fe1a0 | 2010-10-25 20:00:01 +0000 | [diff] [blame] | 1114 | void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum, |
| 1115 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1116 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1117 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 1118 | |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1119 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 1120 | printOperand(MI, OpNum, O); |
| 1121 | return; |
| 1122 | } |
| 1123 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1124 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1125 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1126 | |
Jim Grosbach | 9d2d1f0 | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 1127 | int32_t OffImm = (int32_t)MO2.getImm(); |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1128 | bool isSub = OffImm < 0; |
| 1129 | // Special value for #-0. All others are normal. |
| 1130 | if (OffImm == INT32_MIN) |
| 1131 | OffImm = 0; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1132 | if (isSub) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1133 | O << ", " |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 1134 | << markup("<imm:") |
Jim Grosbach | 7a930bf | 2014-06-11 20:26:45 +0000 | [diff] [blame] | 1135 | << "#-" << formatImm(-OffImm) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1136 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1137 | } |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 1138 | else if (AlwaysPrintImm0 || OffImm > 0) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1139 | O << ", " |
Quentin Colombet | c313220 | 2013-04-12 18:47:25 +0000 | [diff] [blame] | 1140 | << markup("<imm:") |
Jim Grosbach | 7a930bf | 2014-06-11 20:26:45 +0000 | [diff] [blame] | 1141 | << "#" << formatImm(OffImm) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1142 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1143 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1144 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1145 | } |
| 1146 | |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1147 | template<bool AlwaysPrintImm0> |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1148 | void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1149 | unsigned OpNum, |
| 1150 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1151 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1152 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 1153 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1154 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1155 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1156 | |
| 1157 | int32_t OffImm = (int32_t)MO2.getImm(); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1158 | bool isSub = OffImm < 0; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1159 | // Don't print +0. |
Owen Anderson | fe82365 | 2011-09-16 21:08:33 +0000 | [diff] [blame] | 1160 | if (OffImm == INT32_MIN) |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1161 | OffImm = 0; |
| 1162 | if (isSub) { |
| 1163 | O << ", " |
| 1164 | << markup("<imm:") |
| 1165 | << "#-" << -OffImm |
| 1166 | << markup(">"); |
| 1167 | } else if (AlwaysPrintImm0 || OffImm > 0) { |
| 1168 | O << ", " |
| 1169 | << markup("<imm:") |
| 1170 | << "#" << OffImm |
| 1171 | << markup(">"); |
| 1172 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1173 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1174 | } |
| 1175 | |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1176 | template<bool AlwaysPrintImm0> |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1177 | void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1178 | unsigned OpNum, |
| 1179 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1180 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1181 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 1182 | |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 1183 | if (!MO1.isReg()) { // For label symbolic references. |
| 1184 | printOperand(MI, OpNum, O); |
| 1185 | return; |
| 1186 | } |
| 1187 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1188 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1189 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1190 | |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1191 | int32_t OffImm = (int32_t)MO2.getImm(); |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1192 | bool isSub = OffImm < 0; |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1193 | |
| 1194 | assert(((OffImm & 0x3) == 0) && "Not a valid immediate!"); |
| 1195 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1196 | // Don't print +0. |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1197 | if (OffImm == INT32_MIN) |
Amaury de la Vieuville | aa7fdf8 | 2013-06-18 08:12:51 +0000 | [diff] [blame] | 1198 | OffImm = 0; |
| 1199 | if (isSub) { |
| 1200 | O << ", " |
| 1201 | << markup("<imm:") |
| 1202 | << "#-" << -OffImm |
| 1203 | << markup(">"); |
| 1204 | } else if (AlwaysPrintImm0 || OffImm > 0) { |
| 1205 | O << ", " |
| 1206 | << markup("<imm:") |
| 1207 | << "#" << OffImm |
| 1208 | << markup(">"); |
| 1209 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1210 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1211 | } |
| 1212 | |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 1213 | void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI, |
| 1214 | unsigned OpNum, |
| 1215 | raw_ostream &O) { |
| 1216 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1217 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 1218 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1219 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1220 | printRegName(O, MO1.getReg()); |
| 1221 | if (MO2.getImm()) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1222 | O << ", " |
| 1223 | << markup("<imm:") |
Kevin Enderby | 168ffb3 | 2012-12-05 18:13:19 +0000 | [diff] [blame] | 1224 | << "#" << formatImm(MO2.getImm() * 4) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1225 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1226 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1227 | O << "]" << markup(">"); |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 1228 | } |
| 1229 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1230 | void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1231 | unsigned OpNum, |
| 1232 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1233 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1234 | int32_t OffImm = (int32_t)MO1.getImm(); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1235 | O << ", " << markup("<imm:"); |
Amaury de la Vieuville | 231ca2b | 2013-06-13 16:40:51 +0000 | [diff] [blame] | 1236 | if (OffImm == INT32_MIN) |
| 1237 | O << "#-0"; |
| 1238 | else if (OffImm < 0) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1239 | O << "#-" << -OffImm; |
Owen Anderson | 737beaf | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 1240 | else |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1241 | O << "#" << OffImm; |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1242 | O << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1243 | } |
| 1244 | |
| 1245 | void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1246 | unsigned OpNum, |
| 1247 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1248 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1249 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 1250 | |
| 1251 | assert(((OffImm & 0x3) == 0) && "Not a valid immediate!"); |
| 1252 | |
Amaury de la Vieuville | a6f5542 | 2013-06-26 13:39:07 +0000 | [diff] [blame] | 1253 | O << ", " << markup("<imm:"); |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1254 | if (OffImm == INT32_MIN) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1255 | O << "#-0"; |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1256 | else if (OffImm < 0) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1257 | O << "#-" << -OffImm; |
Amaury de la Vieuville | a6f5542 | 2013-06-26 13:39:07 +0000 | [diff] [blame] | 1258 | else |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1259 | O << "#" << OffImm; |
Amaury de la Vieuville | a6f5542 | 2013-06-26 13:39:07 +0000 | [diff] [blame] | 1260 | O << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1261 | } |
| 1262 | |
| 1263 | void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1264 | unsigned OpNum, |
| 1265 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1266 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1267 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 1268 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
| 1269 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1270 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1271 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1272 | |
| 1273 | assert(MO2.getReg() && "Invalid so_reg load / store address!"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1274 | O << ", "; |
| 1275 | printRegName(O, MO2.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1276 | |
| 1277 | unsigned ShAmt = MO3.getImm(); |
| 1278 | if (ShAmt) { |
| 1279 | assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!"); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1280 | O << ", lsl " |
| 1281 | << markup("<imm:") |
| 1282 | << "#" << ShAmt |
| 1283 | << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1284 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1285 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1286 | } |
| 1287 | |
Jim Grosbach | efc761a | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 1288 | void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum, |
| 1289 | raw_ostream &O) { |
Bill Wendling | 5a13d4f | 2011-01-26 20:57:43 +0000 | [diff] [blame] | 1290 | const MCOperand &MO = MI->getOperand(OpNum); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1291 | O << markup("<imm:") |
| 1292 | << '#' << ARM_AM::getFPImmFloat(MO.getImm()) |
| 1293 | << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1294 | } |
| 1295 | |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1296 | void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum, |
| 1297 | raw_ostream &O) { |
Bob Wilson | c1c6f47 | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 1298 | unsigned EncodedImm = MI->getOperand(OpNum).getImm(); |
| 1299 | unsigned EltBits; |
| 1300 | uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1301 | O << markup("<imm:") |
| 1302 | << "#0x"; |
Benjamin Kramer | 69d57cf | 2011-11-07 21:00:59 +0000 | [diff] [blame] | 1303 | O.write_hex(Val); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1304 | O << markup(">"); |
Johnny Chen | b90b6f1 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 1305 | } |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 1306 | |
Jim Grosbach | 475c6db | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 1307 | void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum, |
| 1308 | raw_ostream &O) { |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 1309 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1310 | O << markup("<imm:") |
Kevin Enderby | 168ffb3 | 2012-12-05 18:13:19 +0000 | [diff] [blame] | 1311 | << "#" << formatImm(Imm + 1) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1312 | << markup(">"); |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 1313 | } |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1314 | |
| 1315 | void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum, |
| 1316 | raw_ostream &O) { |
| 1317 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 1318 | if (Imm == 0) |
| 1319 | return; |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1320 | O << ", ror " |
| 1321 | << markup("<imm:") |
| 1322 | << "#"; |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1323 | switch (Imm) { |
| 1324 | default: assert (0 && "illegal ror immediate!"); |
Jim Grosbach | 50aafea | 2011-08-17 23:23:07 +0000 | [diff] [blame] | 1325 | case 1: O << "8"; break; |
| 1326 | case 2: O << "16"; break; |
| 1327 | case 3: O << "24"; break; |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1328 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1329 | O << markup(">"); |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1330 | } |
Jim Grosbach | d0637bf | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 1331 | |
Jim Grosbach | ea23191 | 2011-12-22 22:19:05 +0000 | [diff] [blame] | 1332 | void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum, |
| 1333 | raw_ostream &O) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1334 | O << markup("<imm:") |
| 1335 | << "#" << 16 - MI->getOperand(OpNum).getImm() |
| 1336 | << markup(">"); |
Jim Grosbach | ea23191 | 2011-12-22 22:19:05 +0000 | [diff] [blame] | 1337 | } |
| 1338 | |
| 1339 | void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum, |
| 1340 | raw_ostream &O) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1341 | O << markup("<imm:") |
| 1342 | << "#" << 32 - MI->getOperand(OpNum).getImm() |
| 1343 | << markup(">"); |
Jim Grosbach | ea23191 | 2011-12-22 22:19:05 +0000 | [diff] [blame] | 1344 | } |
| 1345 | |
Jim Grosbach | d0637bf | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 1346 | void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum, |
| 1347 | raw_ostream &O) { |
| 1348 | O << "[" << MI->getOperand(OpNum).getImm() << "]"; |
| 1349 | } |
Jim Grosbach | ad47cfc | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 1350 | |
| 1351 | void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum, |
| 1352 | raw_ostream &O) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1353 | O << "{"; |
| 1354 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1355 | O << "}"; |
Jim Grosbach | ad47cfc | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 1356 | } |
Jim Grosbach | 2f2e3c4 | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 1357 | |
Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1358 | void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1359 | raw_ostream &O) { |
| 1360 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1361 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1362 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1363 | O << "{"; |
| 1364 | printRegName(O, Reg0); |
| 1365 | O << ", "; |
| 1366 | printRegName(O, Reg1); |
| 1367 | O << "}"; |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1368 | } |
| 1369 | |
Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1370 | void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI, |
| 1371 | unsigned OpNum, |
| 1372 | raw_ostream &O) { |
Jim Grosbach | e5307f9 | 2012-03-05 21:43:40 +0000 | [diff] [blame] | 1373 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1374 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1375 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1376 | O << "{"; |
| 1377 | printRegName(O, Reg0); |
| 1378 | O << ", "; |
| 1379 | printRegName(O, Reg1); |
| 1380 | O << "}"; |
Jim Grosbach | e5307f9 | 2012-03-05 21:43:40 +0000 | [diff] [blame] | 1381 | } |
| 1382 | |
Jim Grosbach | c4360fe | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 1383 | void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum, |
| 1384 | raw_ostream &O) { |
| 1385 | // Normally, it's not safe to use register enum values directly with |
| 1386 | // addition to get the next register, but for VFP registers, the |
| 1387 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1388 | O << "{"; |
| 1389 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1390 | O << ", "; |
| 1391 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1392 | O << ", "; |
| 1393 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1394 | O << "}"; |
Jim Grosbach | c4360fe | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 1395 | } |
Jim Grosbach | 846bcff | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 1396 | |
| 1397 | void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum, |
| 1398 | raw_ostream &O) { |
| 1399 | // Normally, it's not safe to use register enum values directly with |
| 1400 | // addition to get the next register, but for VFP registers, the |
| 1401 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1402 | O << "{"; |
| 1403 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1404 | O << ", "; |
| 1405 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1406 | O << ", "; |
| 1407 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1408 | O << ", "; |
| 1409 | printRegName(O, MI->getOperand(OpNum).getReg() + 3); |
| 1410 | O << "}"; |
Jim Grosbach | 846bcff | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 1411 | } |
Jim Grosbach | cd6f5e7 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 1412 | |
| 1413 | void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI, |
| 1414 | unsigned OpNum, |
| 1415 | raw_ostream &O) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1416 | O << "{"; |
| 1417 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1418 | O << "[]}"; |
Jim Grosbach | cd6f5e7 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 1419 | } |
| 1420 | |
Jim Grosbach | 3ecf976 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1421 | void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI, |
| 1422 | unsigned OpNum, |
| 1423 | raw_ostream &O) { |
Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1424 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1425 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1426 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1427 | O << "{"; |
| 1428 | printRegName(O, Reg0); |
| 1429 | O << "[], "; |
| 1430 | printRegName(O, Reg1); |
| 1431 | O << "[]}"; |
Jim Grosbach | 3ecf976 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1432 | } |
Jim Grosbach | 8d24618 | 2011-12-14 19:35:22 +0000 | [diff] [blame] | 1433 | |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1434 | void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI, |
| 1435 | unsigned OpNum, |
| 1436 | raw_ostream &O) { |
| 1437 | // Normally, it's not safe to use register enum values directly with |
| 1438 | // addition to get the next register, but for VFP registers, the |
| 1439 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1440 | O << "{"; |
| 1441 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1442 | O << "[], "; |
| 1443 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1444 | O << "[], "; |
| 1445 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1446 | O << "[]}"; |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1447 | } |
| 1448 | |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1449 | void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI, |
| 1450 | unsigned OpNum, |
| 1451 | raw_ostream &O) { |
| 1452 | // Normally, it's not safe to use register enum values directly with |
| 1453 | // addition to get the next register, but for VFP registers, the |
| 1454 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1455 | O << "{"; |
| 1456 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1457 | O << "[], "; |
| 1458 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1459 | O << "[], "; |
| 1460 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1461 | O << "[], "; |
| 1462 | printRegName(O, MI->getOperand(OpNum).getReg() + 3); |
| 1463 | O << "[]}"; |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1464 | } |
| 1465 | |
Jim Grosbach | c5af54e | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 1466 | void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI, |
| 1467 | unsigned OpNum, |
| 1468 | raw_ostream &O) { |
Jim Grosbach | ed428bc | 2012-03-06 23:10:38 +0000 | [diff] [blame] | 1469 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1470 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1471 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1472 | O << "{"; |
| 1473 | printRegName(O, Reg0); |
| 1474 | O << "[], "; |
| 1475 | printRegName(O, Reg1); |
| 1476 | O << "[]}"; |
Jim Grosbach | c5af54e | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 1477 | } |
| 1478 | |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1479 | void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI, |
| 1480 | unsigned OpNum, |
| 1481 | raw_ostream &O) { |
| 1482 | // Normally, it's not safe to use register enum values directly with |
| 1483 | // addition to get the next register, but for VFP registers, the |
| 1484 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1485 | O << "{"; |
| 1486 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1487 | O << "[], "; |
| 1488 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1489 | O << "[], "; |
| 1490 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1491 | O << "[]}"; |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1492 | } |
| 1493 | |
| 1494 | void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI, |
| 1495 | unsigned OpNum, |
| 1496 | raw_ostream &O) { |
| 1497 | // Normally, it's not safe to use register enum values directly with |
| 1498 | // addition to get the next register, but for VFP registers, the |
| 1499 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1500 | O << "{"; |
| 1501 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1502 | O << "[], "; |
| 1503 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1504 | O << "[], "; |
| 1505 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1506 | O << "[], "; |
| 1507 | printRegName(O, MI->getOperand(OpNum).getReg() + 6); |
| 1508 | O << "[]}"; |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1509 | } |
| 1510 | |
Jim Grosbach | ac2af3f | 2012-01-23 23:20:46 +0000 | [diff] [blame] | 1511 | void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI, |
| 1512 | unsigned OpNum, |
| 1513 | raw_ostream &O) { |
| 1514 | // Normally, it's not safe to use register enum values directly with |
| 1515 | // addition to get the next register, but for VFP registers, the |
| 1516 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1517 | O << "{"; |
| 1518 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1519 | O << ", "; |
| 1520 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1521 | O << ", "; |
| 1522 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1523 | O << "}"; |
Jim Grosbach | ac2af3f | 2012-01-23 23:20:46 +0000 | [diff] [blame] | 1524 | } |
Jim Grosbach | ed561fc | 2012-01-24 00:43:17 +0000 | [diff] [blame] | 1525 | |
| 1526 | void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI, |
| 1527 | unsigned OpNum, |
| 1528 | raw_ostream &O) { |
| 1529 | // Normally, it's not safe to use register enum values directly with |
| 1530 | // addition to get the next register, but for VFP registers, the |
| 1531 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1532 | O << "{"; |
| 1533 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1534 | O << ", "; |
| 1535 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1536 | O << ", "; |
| 1537 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1538 | O << ", "; |
| 1539 | printRegName(O, MI->getOperand(OpNum).getReg() + 6); |
| 1540 | O << "}"; |
Jim Grosbach | ed561fc | 2012-01-24 00:43:17 +0000 | [diff] [blame] | 1541 | } |