| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1 | //===- ARMInstrNEON.td - NEON support for ARM -----------------------------===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the ARM NEON instruction set. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
|  | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 | // NEON-specific DAG Nodes. | 
|  | 16 | //===----------------------------------------------------------------------===// | 
|  | 17 |  | 
|  | 18 | def SDTARMVCMP    : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>; | 
|  | 19 |  | 
|  | 20 | def NEONvceq      : SDNode<"ARMISD::VCEQ", SDTARMVCMP>; | 
|  | 21 | def NEONvcge      : SDNode<"ARMISD::VCGE", SDTARMVCMP>; | 
|  | 22 | def NEONvcgeu     : SDNode<"ARMISD::VCGEU", SDTARMVCMP>; | 
|  | 23 | def NEONvcgt      : SDNode<"ARMISD::VCGT", SDTARMVCMP>; | 
|  | 24 | def NEONvcgtu     : SDNode<"ARMISD::VCGTU", SDTARMVCMP>; | 
|  | 25 | def NEONvtst      : SDNode<"ARMISD::VTST", SDTARMVCMP>; | 
|  | 26 |  | 
|  | 27 | // Types for vector shift by immediates.  The "SHX" version is for long and | 
|  | 28 | // narrow operations where the source and destination vectors have different | 
|  | 29 | // types.  The "SHINS" version is for shift and insert operations. | 
|  | 30 | def SDTARMVSH     : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>, | 
|  | 31 | SDTCisVT<2, i32>]>; | 
|  | 32 | def SDTARMVSHX    : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, | 
|  | 33 | SDTCisVT<2, i32>]>; | 
|  | 34 | def SDTARMVSHINS  : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, | 
|  | 35 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; | 
|  | 36 |  | 
|  | 37 | def NEONvshl      : SDNode<"ARMISD::VSHL", SDTARMVSH>; | 
|  | 38 | def NEONvshrs     : SDNode<"ARMISD::VSHRs", SDTARMVSH>; | 
|  | 39 | def NEONvshru     : SDNode<"ARMISD::VSHRu", SDTARMVSH>; | 
|  | 40 | def NEONvshlls    : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>; | 
|  | 41 | def NEONvshllu    : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>; | 
|  | 42 | def NEONvshlli    : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>; | 
|  | 43 | def NEONvshrn     : SDNode<"ARMISD::VSHRN", SDTARMVSHX>; | 
|  | 44 |  | 
|  | 45 | def NEONvrshrs    : SDNode<"ARMISD::VRSHRs", SDTARMVSH>; | 
|  | 46 | def NEONvrshru    : SDNode<"ARMISD::VRSHRu", SDTARMVSH>; | 
|  | 47 | def NEONvrshrn    : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>; | 
|  | 48 |  | 
|  | 49 | def NEONvqshls    : SDNode<"ARMISD::VQSHLs", SDTARMVSH>; | 
|  | 50 | def NEONvqshlu    : SDNode<"ARMISD::VQSHLu", SDTARMVSH>; | 
|  | 51 | def NEONvqshlsu   : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>; | 
|  | 52 | def NEONvqshrns   : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>; | 
|  | 53 | def NEONvqshrnu   : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>; | 
|  | 54 | def NEONvqshrnsu  : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>; | 
|  | 55 |  | 
|  | 56 | def NEONvqrshrns  : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>; | 
|  | 57 | def NEONvqrshrnu  : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>; | 
|  | 58 | def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>; | 
|  | 59 |  | 
|  | 60 | def NEONvsli      : SDNode<"ARMISD::VSLI", SDTARMVSHINS>; | 
|  | 61 | def NEONvsri      : SDNode<"ARMISD::VSRI", SDTARMVSHINS>; | 
|  | 62 |  | 
|  | 63 | def SDTARMVGETLN  : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>, | 
|  | 64 | SDTCisVT<2, i32>]>; | 
|  | 65 | def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>; | 
|  | 66 | def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>; | 
|  | 67 |  | 
| Bob Wilson | bad47f6 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 68 | def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>; | 
|  | 69 | def NEONvmovImm   : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>; | 
|  | 70 | def NEONvmvnImm   : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>; | 
|  | 71 |  | 
| Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 72 | def NEONvdup      : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>; | 
|  | 73 |  | 
| Bob Wilson | cce31f6 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 74 | // VDUPLANE can produce a quad-register result from a double-register source, | 
|  | 75 | // so the result is not constrained to match the source. | 
|  | 76 | def NEONvduplane  : SDNode<"ARMISD::VDUPLANE", | 
|  | 77 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, | 
|  | 78 | SDTCisVT<2, i32>]>>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 79 |  | 
| Bob Wilson | 32cd855 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 80 | def SDTARMVEXT    : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>, | 
|  | 81 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; | 
|  | 82 | def NEONvext      : SDNode<"ARMISD::VEXT", SDTARMVEXT>; | 
|  | 83 |  | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 84 | def SDTARMVSHUF   : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>; | 
|  | 85 | def NEONvrev64    : SDNode<"ARMISD::VREV64", SDTARMVSHUF>; | 
|  | 86 | def NEONvrev32    : SDNode<"ARMISD::VREV32", SDTARMVSHUF>; | 
|  | 87 | def NEONvrev16    : SDNode<"ARMISD::VREV16", SDTARMVSHUF>; | 
|  | 88 |  | 
| Anton Korobeynikov | ce3ff1b | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 89 | def SDTARMVSHUF2  : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 90 | SDTCisSameAs<0, 2>, | 
|  | 91 | SDTCisSameAs<0, 3>]>; | 
| Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 92 | def NEONzip       : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>; | 
|  | 93 | def NEONuzp       : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>; | 
|  | 94 | def NEONtrn       : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>; | 
| Anton Korobeynikov | ce3ff1b | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 95 |  | 
| Bob Wilson | c6c13a3 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 96 | def SDTARMFMAX    : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>, | 
|  | 97 | SDTCisSameAs<0, 2>]>; | 
|  | 98 | def NEONfmax      : SDNode<"ARMISD::FMAX", SDTARMFMAX>; | 
|  | 99 | def NEONfmin      : SDNode<"ARMISD::FMIN", SDTARMFMAX>; | 
|  | 100 |  | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 101 | def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{ | 
|  | 102 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); | 
| Daniel Dunbar | 727be43 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 103 | unsigned EltBits = 0; | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 104 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); | 
|  | 105 | return (EltBits == 32 && EltVal == 0); | 
|  | 106 | }]>; | 
|  | 107 |  | 
|  | 108 | def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{ | 
|  | 109 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); | 
| Daniel Dunbar | 727be43 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 110 | unsigned EltBits = 0; | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 111 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); | 
|  | 112 | return (EltBits == 8 && EltVal == 0xff); | 
|  | 113 | }]>; | 
|  | 114 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 115 | //===----------------------------------------------------------------------===// | 
|  | 116 | // NEON operand definitions | 
|  | 117 | //===----------------------------------------------------------------------===// | 
|  | 118 |  | 
| Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 119 | def nModImm : Operand<i32> { | 
|  | 120 | let PrintMethod = "printNEONModImmOperand"; | 
| Bob Wilson | d95ccd6 | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 121 | } | 
|  | 122 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 123 | //===----------------------------------------------------------------------===// | 
|  | 124 | // NEON load / store instructions | 
|  | 125 | //===----------------------------------------------------------------------===// | 
|  | 126 |  | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 127 | let mayLoad = 1, neverHasSideEffects = 1 in { | 
| Bob Wilson | 59f75bb | 2010-03-23 18:54:46 +0000 | [diff] [blame] | 128 | // Use vldmia to load a Q register as a D register pair. | 
|  | 129 | // This is equivalent to VLDMD except that it has a Q register operand | 
|  | 130 | // instead of a pair of D registers. | 
|  | 131 | def VLDMQ | 
|  | 132 | : AXDI5<(outs QPR:$dst), (ins addrmode5:$addr, pred:$p), | 
|  | 133 | IndexModeNone, IIC_fpLoadm, | 
|  | 134 | "vldm${addr:submode}${p}\t${addr:base}, ${dst:dregpair}", "", []>; | 
| Evan Cheng | 9de7cfe | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 135 |  | 
|  | 136 | // Use vld1 to load a Q register as a D register pair. | 
|  | 137 | // This alternative to VLDMQ allows an alignment to be specified. | 
|  | 138 | // This is equivalent to VLD1q64 except that it has a Q register operand. | 
|  | 139 | def VLD1q | 
|  | 140 | : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr), | 
|  | 141 | IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>; | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 142 | } // mayLoad = 1, neverHasSideEffects = 1 | 
| Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 143 |  | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 144 | let mayStore = 1, neverHasSideEffects = 1 in { | 
| Bob Wilson | 59f75bb | 2010-03-23 18:54:46 +0000 | [diff] [blame] | 145 | // Use vstmia to store a Q register as a D register pair. | 
|  | 146 | // This is equivalent to VSTMD except that it has a Q register operand | 
|  | 147 | // instead of a pair of D registers. | 
|  | 148 | def VSTMQ | 
|  | 149 | : AXDI5<(outs), (ins QPR:$src, addrmode5:$addr, pred:$p), | 
|  | 150 | IndexModeNone, IIC_fpStorem, | 
|  | 151 | "vstm${addr:submode}${p}\t${addr:base}, ${src:dregpair}", "", []>; | 
| Evan Cheng | 9de7cfe | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 152 |  | 
|  | 153 | // Use vst1 to store a Q register as a D register pair. | 
|  | 154 | // This alternative to VSTMQ allows an alignment to be specified. | 
|  | 155 | // This is equivalent to VST1q64 except that it has a Q register operand. | 
|  | 156 | def VST1q | 
|  | 157 | : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src), | 
|  | 158 | IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>; | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 159 | } // mayStore = 1, neverHasSideEffects = 1 | 
| Bob Wilson | cc0a2a7 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 160 |  | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 161 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { | 
| Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 162 |  | 
| Bob Wilson | f731a2d | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 163 | //   VLD1     : Vector Load (multiple single elements) | 
| Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 164 | class VLD1D<bits<4> op7_4, string Dt> | 
|  | 165 | : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), | 
|  | 166 | (ins addrmode6:$addr), IIC_VLD1, | 
|  | 167 | "vld1", Dt, "\\{$dst\\}, $addr", "", []>; | 
|  | 168 | class VLD1Q<bits<4> op7_4, string Dt> | 
|  | 169 | : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2), | 
|  | 170 | (ins addrmode6:$addr), IIC_VLD1, | 
|  | 171 | "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>; | 
| Bob Wilson | f731a2d | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 172 |  | 
| Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 173 | def  VLD1d8   : VLD1D<0b0000, "8">; | 
|  | 174 | def  VLD1d16  : VLD1D<0b0100, "16">; | 
|  | 175 | def  VLD1d32  : VLD1D<0b1000, "32">; | 
|  | 176 | def  VLD1d64  : VLD1D<0b1100, "64">; | 
| Bob Wilson | f731a2d | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 177 |  | 
| Bob Wilson | 340861d | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 178 | def  VLD1q8   : VLD1Q<0b0000, "8">; | 
|  | 179 | def  VLD1q16  : VLD1Q<0b0100, "16">; | 
|  | 180 | def  VLD1q32  : VLD1Q<0b1000, "32">; | 
|  | 181 | def  VLD1q64  : VLD1Q<0b1100, "64">; | 
| Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 182 |  | 
|  | 183 | // ...with address register writeback: | 
|  | 184 | class VLD1DWB<bits<4> op7_4, string Dt> | 
|  | 185 | : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 186 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, | 
|  | 187 | "vld1", Dt, "\\{$dst\\}, $addr$offset", | 
| Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 188 | "$addr.addr = $wb", []>; | 
|  | 189 | class VLD1QWB<bits<4> op7_4, string Dt> | 
|  | 190 | : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 191 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, | 
|  | 192 | "vld1", Dt, "${dst:dregpair}, $addr$offset", | 
| Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 193 | "$addr.addr = $wb", []>; | 
|  | 194 |  | 
|  | 195 | def VLD1d8_UPD  : VLD1DWB<0b0000, "8">; | 
|  | 196 | def VLD1d16_UPD : VLD1DWB<0b0100, "16">; | 
|  | 197 | def VLD1d32_UPD : VLD1DWB<0b1000, "32">; | 
|  | 198 | def VLD1d64_UPD : VLD1DWB<0b1100, "64">; | 
|  | 199 |  | 
|  | 200 | def VLD1q8_UPD  : VLD1QWB<0b0000, "8">; | 
|  | 201 | def VLD1q16_UPD : VLD1QWB<0b0100, "16">; | 
|  | 202 | def VLD1q32_UPD : VLD1QWB<0b1000, "32">; | 
|  | 203 | def VLD1q64_UPD : VLD1QWB<0b1100, "64">; | 
| Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 204 |  | 
| Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 205 | // ...with 3 registers (some of these are only for the disassembler): | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 206 | class VLD1D3<bits<4> op7_4, string Dt> | 
| Bob Wilson | 7ee900d | 2010-03-20 19:57:03 +0000 | [diff] [blame] | 207 | : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 208 | (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt, | 
| Bob Wilson | 98bf518 | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 209 | "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>; | 
| Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 210 | class VLD1D3WB<bits<4> op7_4, string Dt> | 
|  | 211 | : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 212 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt, | 
| Bob Wilson | 98bf518 | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 213 | "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>; | 
| Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 214 |  | 
|  | 215 | def VLD1d8T      : VLD1D3<0b0000, "8">; | 
|  | 216 | def VLD1d16T     : VLD1D3<0b0100, "16">; | 
|  | 217 | def VLD1d32T     : VLD1D3<0b1000, "32">; | 
|  | 218 | def VLD1d64T     : VLD1D3<0b1100, "64">; | 
|  | 219 |  | 
|  | 220 | def VLD1d8T_UPD  : VLD1D3WB<0b0000, "8">; | 
|  | 221 | def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">; | 
|  | 222 | def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">; | 
| Bob Wilson | e60e3ab | 2010-03-22 20:31:39 +0000 | [diff] [blame] | 223 | def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">; | 
| Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 224 |  | 
|  | 225 | // ...with 4 registers (some of these are only for the disassembler): | 
|  | 226 | class VLD1D4<bits<4> op7_4, string Dt> | 
|  | 227 | : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), | 
|  | 228 | (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt, | 
|  | 229 | "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>; | 
| Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 230 | class VLD1D4WB<bits<4> op7_4, string Dt> | 
|  | 231 | : NLdSt<0,0b10,0b0010,op7_4, | 
|  | 232 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 233 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt, | 
|  | 234 | "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb", | 
| Bob Wilson | 98bf518 | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 235 | []>; | 
| Johnny Chen | b14a5c5 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 236 |  | 
| Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 237 | def VLD1d8Q      : VLD1D4<0b0000, "8">; | 
|  | 238 | def VLD1d16Q     : VLD1D4<0b0100, "16">; | 
|  | 239 | def VLD1d32Q     : VLD1D4<0b1000, "32">; | 
|  | 240 | def VLD1d64Q     : VLD1D4<0b1100, "64">; | 
| Bob Wilson | 496766c | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 241 |  | 
|  | 242 | def VLD1d8Q_UPD  : VLD1D4WB<0b0000, "8">; | 
|  | 243 | def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">; | 
|  | 244 | def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">; | 
| Bob Wilson | c53a112 | 2010-03-22 18:13:18 +0000 | [diff] [blame] | 245 | def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">; | 
| Bob Wilson | 25cae66 | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 246 |  | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 247 | //   VLD2     : Vector Load (multiple 2-element structures) | 
| Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 248 | class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 249 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2), | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 250 | (ins addrmode6:$addr), IIC_VLD2, | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 251 | "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>; | 
|  | 252 | class VLD2Q<bits<4> op7_4, string Dt> | 
| Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 253 | : NLdSt<0, 0b10, 0b0011, op7_4, | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 254 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), | 
| Bob Wilson | e6b778d | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 255 | (ins addrmode6:$addr), IIC_VLD2, | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 256 | "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>; | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 257 |  | 
| Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 258 | def  VLD2d8   : VLD2D<0b1000, 0b0000, "8">; | 
|  | 259 | def  VLD2d16  : VLD2D<0b1000, 0b0100, "16">; | 
|  | 260 | def  VLD2d32  : VLD2D<0b1000, 0b1000, "32">; | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 261 |  | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 262 | def  VLD2q8   : VLD2Q<0b0000, "8">; | 
|  | 263 | def  VLD2q16  : VLD2Q<0b0100, "16">; | 
|  | 264 | def  VLD2q32  : VLD2Q<0b1000, "32">; | 
| Bob Wilson | e6b778d | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 265 |  | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 266 | // ...with address register writeback: | 
|  | 267 | class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 268 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 269 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2, | 
|  | 270 | "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset", | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 271 | "$addr.addr = $wb", []>; | 
|  | 272 | class VLD2QWB<bits<4> op7_4, string Dt> | 
|  | 273 | : NLdSt<0, 0b10, 0b0011, op7_4, | 
|  | 274 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 275 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2, | 
|  | 276 | "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 277 | "$addr.addr = $wb", []>; | 
|  | 278 |  | 
|  | 279 | def VLD2d8_UPD  : VLD2DWB<0b1000, 0b0000, "8">; | 
|  | 280 | def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">; | 
|  | 281 | def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">; | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 282 |  | 
|  | 283 | def VLD2q8_UPD  : VLD2QWB<0b0000, "8">; | 
|  | 284 | def VLD2q16_UPD : VLD2QWB<0b0100, "16">; | 
|  | 285 | def VLD2q32_UPD : VLD2QWB<0b1000, "32">; | 
|  | 286 |  | 
| Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 287 | // ...with double-spaced registers (for disassembly only): | 
|  | 288 | def VLD2b8      : VLD2D<0b1001, 0b0000, "8">; | 
|  | 289 | def VLD2b16     : VLD2D<0b1001, 0b0100, "16">; | 
|  | 290 | def VLD2b32     : VLD2D<0b1001, 0b1000, "32">; | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 291 | def VLD2b8_UPD  : VLD2DWB<0b1001, 0b0000, "8">; | 
|  | 292 | def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">; | 
|  | 293 | def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">; | 
| Johnny Chen | b14a5c5 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 294 |  | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 295 | //   VLD3     : Vector Load (multiple 3-element structures) | 
| Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 296 | class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 297 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 298 | (ins addrmode6:$addr), IIC_VLD3, | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 299 | "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>; | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 300 |  | 
| Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 301 | def  VLD3d8   : VLD3D<0b0100, 0b0000, "8">; | 
|  | 302 | def  VLD3d16  : VLD3D<0b0100, 0b0100, "16">; | 
|  | 303 | def  VLD3d32  : VLD3D<0b0100, 0b1000, "32">; | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 304 |  | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 305 | // ...with address register writeback: | 
|  | 306 | class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 307 | : NLdSt<0, 0b10, op11_8, op7_4, | 
|  | 308 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 309 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3, | 
|  | 310 | "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset", | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 311 | "$addr.addr = $wb", []>; | 
|  | 312 |  | 
|  | 313 | def VLD3d8_UPD  : VLD3DWB<0b0100, 0b0000, "8">; | 
|  | 314 | def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">; | 
|  | 315 | def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">; | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 316 |  | 
|  | 317 | // ...with double-spaced registers (non-updating versions for disassembly only): | 
| Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 318 | def VLD3q8      : VLD3D<0b0101, 0b0000, "8">; | 
|  | 319 | def VLD3q16     : VLD3D<0b0101, 0b0100, "16">; | 
|  | 320 | def VLD3q32     : VLD3D<0b0101, 0b1000, "32">; | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 321 | def VLD3q8_UPD  : VLD3DWB<0b0101, 0b0000, "8">; | 
|  | 322 | def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">; | 
|  | 323 | def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">; | 
| Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 324 |  | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 325 | // ...alternate versions to be allocated odd register numbers: | 
|  | 326 | def VLD3q8odd_UPD  : VLD3DWB<0b0101, 0b0000, "8">; | 
|  | 327 | def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">; | 
|  | 328 | def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">; | 
| Bob Wilson | 6bbefc2 | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 329 |  | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 330 | //   VLD4     : Vector Load (multiple 4-element structures) | 
| Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 331 | class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 332 | : NLdSt<0, 0b10, op11_8, op7_4, | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 333 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 334 | (ins addrmode6:$addr), IIC_VLD4, | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 335 | "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>; | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 336 |  | 
| Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 337 | def  VLD4d8   : VLD4D<0b0000, 0b0000, "8">; | 
|  | 338 | def  VLD4d16  : VLD4D<0b0000, 0b0100, "16">; | 
|  | 339 | def  VLD4d32  : VLD4D<0b0000, 0b1000, "32">; | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 340 |  | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 341 | // ...with address register writeback: | 
|  | 342 | class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 343 | : NLdSt<0, 0b10, op11_8, op7_4, | 
|  | 344 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 345 | (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4, | 
|  | 346 | "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 347 | "$addr.addr = $wb", []>; | 
|  | 348 |  | 
|  | 349 | def VLD4d8_UPD  : VLD4DWB<0b0000, 0b0000, "8">; | 
|  | 350 | def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">; | 
|  | 351 | def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">; | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 352 |  | 
|  | 353 | // ...with double-spaced registers (non-updating versions for disassembly only): | 
| Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 354 | def VLD4q8      : VLD4D<0b0001, 0b0000, "8">; | 
|  | 355 | def VLD4q16     : VLD4D<0b0001, 0b0100, "16">; | 
|  | 356 | def VLD4q32     : VLD4D<0b0001, 0b1000, "32">; | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 357 | def VLD4q8_UPD  : VLD4DWB<0b0001, 0b0000, "8">; | 
|  | 358 | def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">; | 
|  | 359 | def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">; | 
| Bob Wilson | d092669 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 360 |  | 
| Bob Wilson | cf32465 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 361 | // ...alternate versions to be allocated odd register numbers: | 
|  | 362 | def VLD4q8odd_UPD  : VLD4DWB<0b0001, 0b0000, "8">; | 
|  | 363 | def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">; | 
|  | 364 | def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">; | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 365 |  | 
|  | 366 | //   VLD1LN   : Vector Load (single element to one lane) | 
|  | 367 | //   FIXME: Not yet implemented. | 
| Bob Wilson | ab3a947 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 368 |  | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 369 | //   VLD2LN   : Vector Load (single 2-element structure to one lane) | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 370 | class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 371 | : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2), | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 372 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane), | 
|  | 373 | IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr", | 
|  | 374 | "$src1 = $dst1, $src2 = $dst2", []>; | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 375 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 376 | def VLD2LNd8  : VLD2LN<0b0001, {?,?,?,?}, "8">; | 
|  | 377 | def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">; | 
|  | 378 | def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">; | 
| Bob Wilson | c2728f4 | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 379 |  | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 380 | // ...with double-spaced registers: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 381 | def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">; | 
|  | 382 | def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">; | 
| Bob Wilson | c2728f4 | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 383 |  | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 384 | // ...alternate versions to be allocated odd register numbers: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 385 | def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">; | 
|  | 386 | def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">; | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 387 |  | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 388 | // ...with address register writeback: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 389 | class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 390 | : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 391 | (ins addrmode6:$addr, am6offset:$offset, | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 392 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt, | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 393 | "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset", | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 394 | "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>; | 
|  | 395 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 396 | def VLD2LNd8_UPD  : VLD2LNWB<0b0001, {?,?,?,?}, "8">; | 
|  | 397 | def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">; | 
|  | 398 | def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">; | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 399 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 400 | def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">; | 
|  | 401 | def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">; | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 402 |  | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 403 | //   VLD3LN   : Vector Load (single 3-element structure to one lane) | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 404 | class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 405 | : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 406 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, | 
|  | 407 | nohash_imm:$lane), IIC_VLD3, "vld3", Dt, | 
|  | 408 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr", | 
|  | 409 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>; | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 410 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 411 | def VLD3LNd8  : VLD3LN<0b0010, {?,?,?,0}, "8">; | 
|  | 412 | def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">; | 
|  | 413 | def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">; | 
| Bob Wilson | cf54e93 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 414 |  | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 415 | // ...with double-spaced registers: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 416 | def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">; | 
|  | 417 | def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">; | 
| Bob Wilson | cf54e93 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 418 |  | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 419 | // ...alternate versions to be allocated odd register numbers: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 420 | def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">; | 
|  | 421 | def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">; | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 422 |  | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 423 | // ...with address register writeback: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 424 | class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 425 | : NLdSt<1, 0b10, op11_8, op7_4, | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 426 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 427 | (ins addrmode6:$addr, am6offset:$offset, | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 428 | DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane), | 
|  | 429 | IIC_VLD3, "vld3", Dt, | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 430 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset", | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 431 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb", | 
|  | 432 | []>; | 
|  | 433 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 434 | def VLD3LNd8_UPD  : VLD3LNWB<0b0010, {?,?,?,0}, "8">; | 
|  | 435 | def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">; | 
|  | 436 | def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">; | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 437 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 438 | def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">; | 
|  | 439 | def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">; | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 440 |  | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 441 | //   VLD4LN   : Vector Load (single 4-element structure to one lane) | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 442 | class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 443 | : NLdSt<1, 0b10, op11_8, op7_4, | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 444 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), | 
|  | 445 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, | 
|  | 446 | nohash_imm:$lane), IIC_VLD4, "vld4", Dt, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 447 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr", | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 448 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>; | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 449 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 450 | def VLD4LNd8  : VLD4LN<0b0011, {?,?,?,?}, "8">; | 
|  | 451 | def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">; | 
|  | 452 | def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">; | 
| Bob Wilson | 38ba472 | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 453 |  | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 454 | // ...with double-spaced registers: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 455 | def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">; | 
|  | 456 | def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">; | 
| Bob Wilson | 38ba472 | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 457 |  | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 458 | // ...alternate versions to be allocated odd register numbers: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 459 | def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">; | 
|  | 460 | def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">; | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 461 |  | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 462 | // ...with address register writeback: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 463 | class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 464 | : NLdSt<1, 0b10, op11_8, op7_4, | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 465 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 466 | (ins addrmode6:$addr, am6offset:$offset, | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 467 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), | 
|  | 468 | IIC_VLD4, "vld4", Dt, | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 469 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset", | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 470 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb", | 
|  | 471 | []>; | 
|  | 472 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 473 | def VLD4LNd8_UPD  : VLD4LNWB<0b0011, {?,?,?,?}, "8">; | 
|  | 474 | def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">; | 
|  | 475 | def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">; | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 476 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 477 | def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">; | 
|  | 478 | def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">; | 
| Bob Wilson | 9152d96 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 479 |  | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 480 | //   VLD1DUP  : Vector Load (single element to all lanes) | 
|  | 481 | //   VLD2DUP  : Vector Load (single 2-element structure to all lanes) | 
|  | 482 | //   VLD3DUP  : Vector Load (single 3-element structure to all lanes) | 
|  | 483 | //   VLD4DUP  : Vector Load (single 4-element structure to all lanes) | 
|  | 484 | //   FIXME: Not yet implemented. | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 485 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 | 
| Bob Wilson | f042ead | 2009-08-12 00:49:01 +0000 | [diff] [blame] | 486 |  | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 487 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { | 
| Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 488 |  | 
| Bob Wilson | cc0a2a7 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 489 | //   VST1     : Vector Store (multiple single elements) | 
|  | 490 | class VST1D<bits<4> op7_4, string Dt> | 
|  | 491 | : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST, | 
|  | 492 | "vst1", Dt, "\\{$src\\}, $addr", "", []>; | 
|  | 493 | class VST1Q<bits<4> op7_4, string Dt> | 
|  | 494 | : NLdSt<0,0b00,0b1010,op7_4, (outs), | 
|  | 495 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST, | 
|  | 496 | "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>; | 
|  | 497 |  | 
|  | 498 | def  VST1d8   : VST1D<0b0000, "8">; | 
|  | 499 | def  VST1d16  : VST1D<0b0100, "16">; | 
|  | 500 | def  VST1d32  : VST1D<0b1000, "32">; | 
|  | 501 | def  VST1d64  : VST1D<0b1100, "64">; | 
|  | 502 |  | 
|  | 503 | def  VST1q8   : VST1Q<0b0000, "8">; | 
|  | 504 | def  VST1q16  : VST1Q<0b0100, "16">; | 
|  | 505 | def  VST1q32  : VST1Q<0b1000, "32">; | 
|  | 506 | def  VST1q64  : VST1Q<0b1100, "64">; | 
|  | 507 |  | 
| Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 508 | // ...with address register writeback: | 
|  | 509 | class VST1DWB<bits<4> op7_4, string Dt> | 
|  | 510 | : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 511 | (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST, | 
|  | 512 | "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>; | 
| Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 513 | class VST1QWB<bits<4> op7_4, string Dt> | 
|  | 514 | : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 515 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST, | 
|  | 516 | "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>; | 
| Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 517 |  | 
|  | 518 | def VST1d8_UPD  : VST1DWB<0b0000, "8">; | 
|  | 519 | def VST1d16_UPD : VST1DWB<0b0100, "16">; | 
|  | 520 | def VST1d32_UPD : VST1DWB<0b1000, "32">; | 
|  | 521 | def VST1d64_UPD : VST1DWB<0b1100, "64">; | 
|  | 522 |  | 
|  | 523 | def VST1q8_UPD  : VST1QWB<0b0000, "8">; | 
|  | 524 | def VST1q16_UPD : VST1QWB<0b0100, "16">; | 
|  | 525 | def VST1q32_UPD : VST1QWB<0b1000, "32">; | 
|  | 526 | def VST1q64_UPD : VST1QWB<0b1100, "64">; | 
|  | 527 |  | 
| Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 528 | // ...with 3 registers (some of these are only for the disassembler): | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 529 | class VST1D3<bits<4> op7_4, string Dt> | 
| Johnny Chen | d5c472d | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 530 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs), | 
| Bob Wilson | 7ee900d | 2010-03-20 19:57:03 +0000 | [diff] [blame] | 531 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), | 
| Bob Wilson | 98bf518 | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 532 | IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>; | 
| Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 533 | class VST1D3WB<bits<4> op7_4, string Dt> | 
|  | 534 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 535 | (ins addrmode6:$addr, am6offset:$offset, | 
| Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 536 | DPR:$src1, DPR:$src2, DPR:$src3), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 537 | IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset", | 
| Bob Wilson | 98bf518 | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 538 | "$addr.addr = $wb", []>; | 
| Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 539 |  | 
|  | 540 | def VST1d8T      : VST1D3<0b0000, "8">; | 
|  | 541 | def VST1d16T     : VST1D3<0b0100, "16">; | 
|  | 542 | def VST1d32T     : VST1D3<0b1000, "32">; | 
|  | 543 | def VST1d64T     : VST1D3<0b1100, "64">; | 
|  | 544 |  | 
|  | 545 | def VST1d8T_UPD  : VST1D3WB<0b0000, "8">; | 
|  | 546 | def VST1d16T_UPD : VST1D3WB<0b0100, "16">; | 
|  | 547 | def VST1d32T_UPD : VST1D3WB<0b1000, "32">; | 
|  | 548 | def VST1d64T_UPD : VST1D3WB<0b1100, "64">; | 
|  | 549 |  | 
|  | 550 | // ...with 4 registers (some of these are only for the disassembler): | 
|  | 551 | class VST1D4<bits<4> op7_4, string Dt> | 
|  | 552 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs), | 
|  | 553 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), | 
|  | 554 | IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "", | 
|  | 555 | []>; | 
| Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 556 | class VST1D4WB<bits<4> op7_4, string Dt> | 
|  | 557 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 558 | (ins addrmode6:$addr, am6offset:$offset, | 
| Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 559 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 560 | IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset", | 
| Bob Wilson | 98bf518 | 2010-03-22 18:02:38 +0000 | [diff] [blame] | 561 | "$addr.addr = $wb", []>; | 
| Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 562 |  | 
| Bob Wilson | c286c88 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 563 | def VST1d8Q      : VST1D4<0b0000, "8">; | 
|  | 564 | def VST1d16Q     : VST1D4<0b0100, "16">; | 
|  | 565 | def VST1d32Q     : VST1D4<0b1000, "32">; | 
|  | 566 | def VST1d64Q     : VST1D4<0b1100, "64">; | 
| Bob Wilson | 322cbff | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 567 |  | 
|  | 568 | def VST1d8Q_UPD  : VST1D4WB<0b0000, "8">; | 
|  | 569 | def VST1d16Q_UPD : VST1D4WB<0b0100, "16">; | 
|  | 570 | def VST1d32Q_UPD : VST1D4WB<0b1000, "32">; | 
| Bob Wilson | c53a112 | 2010-03-22 18:13:18 +0000 | [diff] [blame] | 571 | def VST1d64Q_UPD : VST1D4WB<0b1100, "64">; | 
| Bob Wilson | 25cae66 | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 572 |  | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 573 | //   VST2     : Vector Store (multiple 2-element structures) | 
| Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 574 | class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 575 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), | 
|  | 576 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2), | 
|  | 577 | IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>; | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 578 | class VST2Q<bits<4> op7_4, string Dt> | 
| Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 579 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs), | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 580 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 581 | IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", | 
| Bob Wilson | 3dcb537 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 582 | "", []>; | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 583 |  | 
| Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 584 | def  VST2d8   : VST2D<0b1000, 0b0000, "8">; | 
|  | 585 | def  VST2d16  : VST2D<0b1000, 0b0100, "16">; | 
|  | 586 | def  VST2d32  : VST2D<0b1000, 0b1000, "32">; | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 587 |  | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 588 | def  VST2q8   : VST2Q<0b0000, "8">; | 
|  | 589 | def  VST2q16  : VST2Q<0b0100, "16">; | 
|  | 590 | def  VST2q32  : VST2Q<0b1000, "32">; | 
| Bob Wilson | 3dcb537 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 591 |  | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 592 | // ...with address register writeback: | 
|  | 593 | class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 594 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 595 | (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2), | 
|  | 596 | IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset", | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 597 | "$addr.addr = $wb", []>; | 
|  | 598 | class VST2QWB<bits<4> op7_4, string Dt> | 
|  | 599 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 600 | (ins addrmode6:$addr, am6offset:$offset, | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 601 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 602 | IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset", | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 603 | "$addr.addr = $wb", []>; | 
|  | 604 |  | 
|  | 605 | def VST2d8_UPD  : VST2DWB<0b1000, 0b0000, "8">; | 
|  | 606 | def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">; | 
|  | 607 | def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">; | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 608 |  | 
|  | 609 | def VST2q8_UPD  : VST2QWB<0b0000, "8">; | 
|  | 610 | def VST2q16_UPD : VST2QWB<0b0100, "16">; | 
|  | 611 | def VST2q32_UPD : VST2QWB<0b1000, "32">; | 
|  | 612 |  | 
| Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 613 | // ...with double-spaced registers (for disassembly only): | 
|  | 614 | def VST2b8      : VST2D<0b1001, 0b0000, "8">; | 
|  | 615 | def VST2b16     : VST2D<0b1001, 0b0100, "16">; | 
|  | 616 | def VST2b32     : VST2D<0b1001, 0b1000, "32">; | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 617 | def VST2b8_UPD  : VST2DWB<0b1001, 0b0000, "8">; | 
|  | 618 | def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">; | 
|  | 619 | def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">; | 
| Johnny Chen | d5c472d | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 620 |  | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 621 | //   VST3     : Vector Store (multiple 3-element structures) | 
| Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 622 | class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 623 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 624 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST, | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 625 | "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>; | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 626 |  | 
| Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 627 | def  VST3d8   : VST3D<0b0100, 0b0000, "8">; | 
|  | 628 | def  VST3d16  : VST3D<0b0100, 0b0100, "16">; | 
|  | 629 | def  VST3d32  : VST3D<0b0100, 0b1000, "32">; | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 630 |  | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 631 | // ...with address register writeback: | 
|  | 632 | class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 633 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 634 | (ins addrmode6:$addr, am6offset:$offset, | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 635 | DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST, | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 636 | "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset", | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 637 | "$addr.addr = $wb", []>; | 
|  | 638 |  | 
|  | 639 | def VST3d8_UPD  : VST3DWB<0b0100, 0b0000, "8">; | 
|  | 640 | def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">; | 
|  | 641 | def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">; | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 642 |  | 
|  | 643 | // ...with double-spaced registers (non-updating versions for disassembly only): | 
| Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 644 | def VST3q8      : VST3D<0b0101, 0b0000, "8">; | 
|  | 645 | def VST3q16     : VST3D<0b0101, 0b0100, "16">; | 
|  | 646 | def VST3q32     : VST3D<0b0101, 0b1000, "32">; | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 647 | def VST3q8_UPD  : VST3DWB<0b0101, 0b0000, "8">; | 
|  | 648 | def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">; | 
|  | 649 | def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">; | 
| Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 650 |  | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 651 | // ...alternate versions to be allocated odd register numbers: | 
|  | 652 | def VST3q8odd_UPD  : VST3DWB<0b0101, 0b0000, "8">; | 
|  | 653 | def VST3q16odd_UPD : VST3DWB<0b0101, 0b0100, "16">; | 
|  | 654 | def VST3q32odd_UPD : VST3DWB<0b0101, 0b1000, "32">; | 
| Bob Wilson | 2346486 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 655 |  | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 656 | //   VST4     : Vector Store (multiple 4-element structures) | 
| Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 657 | class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 658 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 659 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 660 | IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", | 
| Bob Wilson | 9129376 | 2009-08-25 17:46:06 +0000 | [diff] [blame] | 661 | "", []>; | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 662 |  | 
| Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 663 | def  VST4d8   : VST4D<0b0000, 0b0000, "8">; | 
|  | 664 | def  VST4d16  : VST4D<0b0000, 0b0100, "16">; | 
|  | 665 | def  VST4d32  : VST4D<0b0000, 0b1000, "32">; | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 666 |  | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 667 | // ...with address register writeback: | 
|  | 668 | class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 669 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 670 | (ins addrmode6:$addr, am6offset:$offset, | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 671 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST, | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 672 | "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset", | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 673 | "$addr.addr = $wb", []>; | 
|  | 674 |  | 
|  | 675 | def VST4d8_UPD  : VST4DWB<0b0000, 0b0000, "8">; | 
|  | 676 | def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">; | 
|  | 677 | def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">; | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 678 |  | 
|  | 679 | // ...with double-spaced registers (non-updating versions for disassembly only): | 
| Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 680 | def VST4q8      : VST4D<0b0001, 0b0000, "8">; | 
|  | 681 | def VST4q16     : VST4D<0b0001, 0b0100, "16">; | 
|  | 682 | def VST4q32     : VST4D<0b0001, 0b1000, "32">; | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 683 | def VST4q8_UPD  : VST4DWB<0b0001, 0b0000, "8">; | 
|  | 684 | def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">; | 
|  | 685 | def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">; | 
| Bob Wilson | 89ba42c | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 686 |  | 
| Bob Wilson | b18adef | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 687 | // ...alternate versions to be allocated odd register numbers: | 
|  | 688 | def VST4q8odd_UPD  : VST4DWB<0b0001, 0b0000, "8">; | 
|  | 689 | def VST4q16odd_UPD : VST4DWB<0b0001, 0b0100, "16">; | 
|  | 690 | def VST4q32odd_UPD : VST4DWB<0b0001, 0b1000, "32">; | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 691 |  | 
|  | 692 | //   VST1LN   : Vector Store (single element from one lane) | 
|  | 693 | //   FIXME: Not yet implemented. | 
| Bob Wilson | e7ef4a9 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 694 |  | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 695 | //   VST2LN   : Vector Store (single 2-element structure from one lane) | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 696 | class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 697 | : NLdSt<1, 0b00, op11_8, op7_4, (outs), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 698 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane), | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 699 | IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr", | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 700 | "", []>; | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 701 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 702 | def VST2LNd8  : VST2LN<0b0001, {?,?,?,?}, "8">; | 
|  | 703 | def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">; | 
|  | 704 | def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">; | 
| Bob Wilson | b851eb3 | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 705 |  | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 706 | // ...with double-spaced registers: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 707 | def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">; | 
|  | 708 | def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">; | 
| Bob Wilson | b851eb3 | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 709 |  | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 710 | // ...alternate versions to be allocated odd register numbers: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 711 | def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">; | 
|  | 712 | def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">; | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 713 |  | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 714 | // ...with address register writeback: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 715 | class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 716 | : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 717 | (ins addrmode6:$addr, am6offset:$offset, | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 718 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt, | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 719 | "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset", | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 720 | "$addr.addr = $wb", []>; | 
|  | 721 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 722 | def VST2LNd8_UPD  : VST2LNWB<0b0001, {?,?,?,?}, "8">; | 
|  | 723 | def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">; | 
|  | 724 | def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">; | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 725 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 726 | def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">; | 
|  | 727 | def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">; | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 728 |  | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 729 | //   VST3LN   : Vector Store (single 3-element structure from one lane) | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 730 | class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 731 | : NLdSt<1, 0b00, op11_8, op7_4, (outs), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 732 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 733 | nohash_imm:$lane), IIC_VST, "vst3", Dt, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 734 | "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>; | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 735 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 736 | def VST3LNd8  : VST3LN<0b0010, {?,?,?,0}, "8">; | 
|  | 737 | def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">; | 
|  | 738 | def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">; | 
| Bob Wilson | c4090308 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 739 |  | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 740 | // ...with double-spaced registers: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 741 | def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">; | 
|  | 742 | def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">; | 
| Bob Wilson | c4090308 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 743 |  | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 744 | // ...alternate versions to be allocated odd register numbers: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 745 | def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">; | 
|  | 746 | def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">; | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 747 |  | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 748 | // ...with address register writeback: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 749 | class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 750 | : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 751 | (ins addrmode6:$addr, am6offset:$offset, | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 752 | DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane), | 
|  | 753 | IIC_VST, "vst3", Dt, | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 754 | "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset", | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 755 | "$addr.addr = $wb", []>; | 
|  | 756 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 757 | def VST3LNd8_UPD  : VST3LNWB<0b0010, {?,?,?,0}, "8">; | 
|  | 758 | def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">; | 
|  | 759 | def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">; | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 760 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 761 | def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">; | 
|  | 762 | def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">; | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 763 |  | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 764 | //   VST4LN   : Vector Store (single 4-element structure from one lane) | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 765 | class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 766 | : NLdSt<1, 0b00, op11_8, op7_4, (outs), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 767 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, | 
| Bob Wilson | a7f236a | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 768 | nohash_imm:$lane), IIC_VST, "vst4", Dt, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 769 | "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr", | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 770 | "", []>; | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 771 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 772 | def VST4LNd8  : VST4LN<0b0011, {?,?,?,?}, "8">; | 
|  | 773 | def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">; | 
|  | 774 | def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">; | 
| Bob Wilson | 84e7967 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 775 |  | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 776 | // ...with double-spaced registers: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 777 | def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">; | 
|  | 778 | def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">; | 
| Bob Wilson | 84e7967 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 779 |  | 
| Bob Wilson | 9b15842 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 780 | // ...alternate versions to be allocated odd register numbers: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 781 | def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">; | 
|  | 782 | def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">; | 
| Bob Wilson | 84e7967 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 783 |  | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 784 | // ...with address register writeback: | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 785 | class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> | 
|  | 786 | : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb), | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 787 | (ins addrmode6:$addr, am6offset:$offset, | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 788 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), | 
|  | 789 | IIC_VST, "vst4", Dt, | 
| Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 790 | "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset", | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 791 | "$addr.addr = $wb", []>; | 
|  | 792 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 793 | def VST4LNd8_UPD  : VST4LNWB<0b0011, {?,?,?,?}, "8">; | 
|  | 794 | def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">; | 
|  | 795 | def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">; | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 796 |  | 
| Bob Wilson | debe0bd | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 797 | def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">; | 
|  | 798 | def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">; | 
| Bob Wilson | 59e5141 | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 799 |  | 
| Evan Cheng | dd7f566 | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 800 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 801 |  | 
| Bob Wilson | f731a2d | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 802 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 803 | //===----------------------------------------------------------------------===// | 
|  | 804 | // NEON pattern fragments | 
|  | 805 | //===----------------------------------------------------------------------===// | 
|  | 806 |  | 
|  | 807 | // Extract D sub-registers of Q registers. | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 808 | def DSubReg_i8_reg  : SDNodeXForm<imm, [{ | 
| Jakob Stoklund Olesen | 8d042c0 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 809 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); | 
|  | 810 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 811 | }]>; | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 812 | def DSubReg_i16_reg : SDNodeXForm<imm, [{ | 
| Jakob Stoklund Olesen | 8d042c0 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 813 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); | 
|  | 814 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 815 | }]>; | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 816 | def DSubReg_i32_reg : SDNodeXForm<imm, [{ | 
| Jakob Stoklund Olesen | 8d042c0 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 817 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); | 
|  | 818 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 819 | }]>; | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 820 | def DSubReg_f64_reg : SDNodeXForm<imm, [{ | 
| Jakob Stoklund Olesen | 8d042c0 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 821 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); | 
|  | 822 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 823 | }]>; | 
|  | 824 |  | 
| Anton Korobeynikov | cd41d07 | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 825 | // Extract S sub-registers of Q/D registers. | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 826 | def SSubReg_f32_reg : SDNodeXForm<imm, [{ | 
| Jakob Stoklund Olesen | 8d042c0 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 827 | assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering"); | 
|  | 828 | return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32); | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 829 | }]>; | 
|  | 830 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 831 | // Translate lane numbers from Q registers to D subregs. | 
|  | 832 | def SubReg_i8_lane  : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 833 | return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 834 | }]>; | 
|  | 835 | def SubReg_i16_lane : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 836 | return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 837 | }]>; | 
|  | 838 | def SubReg_i32_lane : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 839 | return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 840 | }]>; | 
|  | 841 |  | 
|  | 842 | //===----------------------------------------------------------------------===// | 
|  | 843 | // Instruction Classes | 
|  | 844 | //===----------------------------------------------------------------------===// | 
|  | 845 |  | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 846 | // Basic 2-register operations: single-, double- and quad-register. | 
|  | 847 | class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
|  | 848 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, | 
|  | 849 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> | 
| Johnny Chen | e99953c | 2010-03-24 19:47:14 +0000 | [diff] [blame] | 850 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, | 
|  | 851 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), | 
|  | 852 | IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 853 | class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 854 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, | 
|  | 855 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> | 
| Johnny Chen | e99953c | 2010-03-24 19:47:14 +0000 | [diff] [blame] | 856 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), | 
|  | 857 | (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "", | 
|  | 858 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 859 | class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 860 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, | 
|  | 861 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> | 
| Johnny Chen | e99953c | 2010-03-24 19:47:14 +0000 | [diff] [blame] | 862 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), | 
|  | 863 | (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "", | 
|  | 864 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 865 |  | 
| Bob Wilson | cb2deb2 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 866 | // Basic 2-register intrinsics, both double- and quad-register. | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 867 | class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| Johnny Chen | d82f900 | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 868 | bits<2> op17_16, bits<5> op11_7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 869 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 870 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
|  | 871 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 872 | (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 873 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>; | 
|  | 874 | class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 875 | bits<2> op17_16, bits<5> op11_7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 876 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 877 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
|  | 878 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 879 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 880 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>; | 
|  | 881 |  | 
|  | 882 | // Narrow 2-register intrinsics. | 
|  | 883 | class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
|  | 884 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 885 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 886 | ValueType TyD, ValueType TyQ, Intrinsic IntOp> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 887 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 888 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 889 | [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>; | 
|  | 890 |  | 
| Bob Wilson | 9a511c0 | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 891 | // Long 2-register operations (currently only used for VMOVL). | 
|  | 892 | class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
|  | 893 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, | 
|  | 894 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 895 | ValueType TyQ, ValueType TyD, SDNode OpNode> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 896 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 897 | (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 9a511c0 | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 898 | [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 899 |  | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 900 | // 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 901 | class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt> | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 902 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2), | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 903 | (ins DPR:$src1, DPR:$src2), IIC_VPERMD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 904 | OpcodeStr, Dt, "$dst1, $dst2", | 
| Johnny Chen | 274a0d3 | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 905 | "$src1 = $dst1, $src2 = $dst2", []>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 906 | class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 907 | InstrItinClass itin, string OpcodeStr, string Dt> | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 908 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 909 | (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2", | 
| Johnny Chen | 274a0d3 | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 910 | "$src1 = $dst1, $src2 = $dst2", []>; | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 911 |  | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 912 | // Basic 3-register operations: single-, double- and quad-register. | 
|  | 913 | class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
|  | 914 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, | 
|  | 915 | SDNode OpNode, bit Commutable> | 
|  | 916 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 917 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, | 
|  | 918 | IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> { | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 919 | let isCommutable = Commutable; | 
|  | 920 | } | 
|  | 921 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 922 | class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 923 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 924 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 925 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 926 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 927 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
|  | 928 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> { | 
|  | 929 | let isCommutable = Commutable; | 
|  | 930 | } | 
|  | 931 | // Same as N3VD but no data type. | 
|  | 932 | class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
|  | 933 | InstrItinClass itin, string OpcodeStr, | 
|  | 934 | ValueType ResTy, ValueType OpTy, | 
|  | 935 | SDNode OpNode, bit Commutable> | 
|  | 936 | : N3VX<op24, op23, op21_20, op11_8, 0, op4, | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 937 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 938 | OpcodeStr, "$dst, $src1, $src2", "", | 
|  | 939 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{ | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 940 | let isCommutable = Commutable; | 
|  | 941 | } | 
| Johnny Chen | 6094cda | 2010-03-27 01:03:13 +0000 | [diff] [blame] | 942 |  | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 943 | class N3VDSL<bits<2> op21_20, bits<4> op11_8, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 944 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 945 | ValueType Ty, SDNode ShOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 946 | : N3V<0, 1, op21_20, op11_8, 1, 0, | 
|  | 947 | (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), | 
|  | 948 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
|  | 949 | [(set (Ty DPR:$dst), | 
|  | 950 | (Ty (ShOp (Ty DPR:$src1), | 
|  | 951 | (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> { | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 952 | let isCommutable = 0; | 
|  | 953 | } | 
|  | 954 | class N3VDSL16<bits<2> op21_20, bits<4> op11_8, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 955 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 956 | : N3V<0, 1, op21_20, op11_8, 1, 0, | 
|  | 957 | (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), | 
|  | 958 | NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","", | 
|  | 959 | [(set (Ty DPR:$dst), | 
|  | 960 | (Ty (ShOp (Ty DPR:$src1), | 
|  | 961 | (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> { | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 962 | let isCommutable = 0; | 
|  | 963 | } | 
|  | 964 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 965 | class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 966 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 967 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 968 | : N3V<op24, op23, op21_20, op11_8, 1, op4, | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 969 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 970 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
|  | 971 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> { | 
|  | 972 | let isCommutable = Commutable; | 
|  | 973 | } | 
|  | 974 | class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
|  | 975 | InstrItinClass itin, string OpcodeStr, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 976 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 977 | : N3VX<op24, op23, op21_20, op11_8, 1, op4, | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 978 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 979 | OpcodeStr, "$dst, $src1, $src2", "", | 
|  | 980 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{ | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 981 | let isCommutable = Commutable; | 
|  | 982 | } | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 983 | class N3VQSL<bits<2> op21_20, bits<4> op11_8, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 984 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 985 | ValueType ResTy, ValueType OpTy, SDNode ShOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 986 | : N3V<1, 1, op21_20, op11_8, 1, 0, | 
|  | 987 | (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), | 
|  | 988 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
|  | 989 | [(set (ResTy QPR:$dst), | 
|  | 990 | (ResTy (ShOp (ResTy QPR:$src1), | 
|  | 991 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2), | 
|  | 992 | imm:$lane)))))]> { | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 993 | let isCommutable = 0; | 
|  | 994 | } | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 995 | class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 996 | ValueType ResTy, ValueType OpTy, SDNode ShOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 997 | : N3V<1, 1, op21_20, op11_8, 1, 0, | 
|  | 998 | (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane), | 
|  | 999 | NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","", | 
|  | 1000 | [(set (ResTy QPR:$dst), | 
|  | 1001 | (ResTy (ShOp (ResTy QPR:$src1), | 
|  | 1002 | (ResTy (NEONvduplane (OpTy DPR_8:$src2), | 
|  | 1003 | imm:$lane)))))]> { | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1004 | let isCommutable = 0; | 
|  | 1005 | } | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1006 |  | 
|  | 1007 | // Basic 3-register intrinsics, both double- and quad-register. | 
|  | 1008 | class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1009 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1010 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1011 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
|  | 1012 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin, | 
|  | 1013 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
|  | 1014 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1015 | let isCommutable = Commutable; | 
|  | 1016 | } | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1017 | class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1018 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1019 | : N3V<0, 1, op21_20, op11_8, 1, 0, | 
|  | 1020 | (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), | 
|  | 1021 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
|  | 1022 | [(set (Ty DPR:$dst), | 
|  | 1023 | (Ty (IntOp (Ty DPR:$src1), | 
|  | 1024 | (Ty (NEONvduplane (Ty DPR_VFP2:$src2), | 
|  | 1025 | imm:$lane)))))]> { | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1026 | let isCommutable = 0; | 
|  | 1027 | } | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1028 | class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1029 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1030 | : N3V<0, 1, op21_20, op11_8, 1, 0, | 
|  | 1031 | (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), | 
|  | 1032 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
|  | 1033 | [(set (Ty DPR:$dst), | 
|  | 1034 | (Ty (IntOp (Ty DPR:$src1), | 
|  | 1035 | (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> { | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1036 | let isCommutable = 0; | 
|  | 1037 | } | 
|  | 1038 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1039 | class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1040 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1041 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1042 | : N3V<op24, op23, op21_20, op11_8, 1, op4, | 
|  | 1043 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin, | 
|  | 1044 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
|  | 1045 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1046 | let isCommutable = Commutable; | 
|  | 1047 | } | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1048 | class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1049 | string OpcodeStr, string Dt, | 
|  | 1050 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1051 | : N3V<1, 1, op21_20, op11_8, 1, 0, | 
|  | 1052 | (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), | 
|  | 1053 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
|  | 1054 | [(set (ResTy QPR:$dst), | 
|  | 1055 | (ResTy (IntOp (ResTy QPR:$src1), | 
|  | 1056 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2), | 
|  | 1057 | imm:$lane)))))]> { | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1058 | let isCommutable = 0; | 
|  | 1059 | } | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1060 | class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1061 | string OpcodeStr, string Dt, | 
|  | 1062 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1063 | : N3V<1, 1, op21_20, op11_8, 1, 0, | 
|  | 1064 | (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane), | 
|  | 1065 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
|  | 1066 | [(set (ResTy QPR:$dst), | 
|  | 1067 | (ResTy (IntOp (ResTy QPR:$src1), | 
|  | 1068 | (ResTy (NEONvduplane (OpTy DPR_8:$src2), | 
|  | 1069 | imm:$lane)))))]> { | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1070 | let isCommutable = 0; | 
|  | 1071 | } | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1072 |  | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1073 | // Multiply-Add/Sub operations: single-, double- and quad-register. | 
|  | 1074 | class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
|  | 1075 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 1076 | ValueType Ty, SDNode MulOp, SDNode OpNode> | 
|  | 1077 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
|  | 1078 | (outs DPR_VFP2:$dst), | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1079 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin, | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 1080 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>; | 
|  | 1081 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1082 | class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1083 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1084 | ValueType Ty, SDNode MulOp, SDNode OpNode> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1085 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1086 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1087 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1088 | [(set DPR:$dst, (Ty (OpNode DPR:$src1, | 
|  | 1089 | (Ty (MulOp DPR:$src2, DPR:$src3)))))]>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1090 | class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1091 | string OpcodeStr, string Dt, | 
|  | 1092 | ValueType Ty, SDNode MulOp, SDNode ShOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1093 | : N3V<0, 1, op21_20, op11_8, 1, 0, | 
|  | 1094 | (outs DPR:$dst), | 
|  | 1095 | (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), | 
|  | 1096 | NVMulSLFrm, itin, | 
|  | 1097 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", | 
|  | 1098 | [(set (Ty DPR:$dst), | 
|  | 1099 | (Ty (ShOp (Ty DPR:$src1), | 
|  | 1100 | (Ty (MulOp DPR:$src2, | 
|  | 1101 | (Ty (NEONvduplane (Ty DPR_VFP2:$src3), | 
|  | 1102 | imm:$lane)))))))]>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1103 | class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1104 | string OpcodeStr, string Dt, | 
|  | 1105 | ValueType Ty, SDNode MulOp, SDNode ShOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1106 | : N3V<0, 1, op21_20, op11_8, 1, 0, | 
|  | 1107 | (outs DPR:$dst), | 
|  | 1108 | (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), | 
|  | 1109 | NVMulSLFrm, itin, | 
|  | 1110 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", | 
|  | 1111 | [(set (Ty DPR:$dst), | 
|  | 1112 | (Ty (ShOp (Ty DPR:$src1), | 
|  | 1113 | (Ty (MulOp DPR:$src2, | 
|  | 1114 | (Ty (NEONvduplane (Ty DPR_8:$src3), | 
|  | 1115 | imm:$lane)))))))]>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1116 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1117 | class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1118 | InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1119 | SDNode MulOp, SDNode OpNode> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1120 | : N3V<op24, op23, op21_20, op11_8, 1, op4, | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1121 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1122 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1123 | [(set QPR:$dst, (Ty (OpNode QPR:$src1, | 
|  | 1124 | (Ty (MulOp QPR:$src2, QPR:$src3)))))]>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1125 | class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1126 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1127 | SDNode MulOp, SDNode ShOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1128 | : N3V<1, 1, op21_20, op11_8, 1, 0, | 
|  | 1129 | (outs QPR:$dst), | 
|  | 1130 | (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), | 
|  | 1131 | NVMulSLFrm, itin, | 
|  | 1132 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", | 
|  | 1133 | [(set (ResTy QPR:$dst), | 
|  | 1134 | (ResTy (ShOp (ResTy QPR:$src1), | 
|  | 1135 | (ResTy (MulOp QPR:$src2, | 
|  | 1136 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3), | 
|  | 1137 | imm:$lane)))))))]>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1138 | class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1139 | string OpcodeStr, string Dt, | 
|  | 1140 | ValueType ResTy, ValueType OpTy, | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1141 | SDNode MulOp, SDNode ShOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1142 | : N3V<1, 1, op21_20, op11_8, 1, 0, | 
|  | 1143 | (outs QPR:$dst), | 
|  | 1144 | (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), | 
|  | 1145 | NVMulSLFrm, itin, | 
|  | 1146 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", | 
|  | 1147 | [(set (ResTy QPR:$dst), | 
|  | 1148 | (ResTy (ShOp (ResTy QPR:$src1), | 
|  | 1149 | (ResTy (MulOp QPR:$src2, | 
|  | 1150 | (ResTy (NEONvduplane (OpTy DPR_8:$src3), | 
|  | 1151 | imm:$lane)))))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1152 |  | 
|  | 1153 | // Neon 3-argument intrinsics, both double- and quad-register. | 
|  | 1154 | // The destination register is also used as the first source operand register. | 
|  | 1155 | class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1156 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1157 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1158 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1159 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1160 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1161 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), | 
|  | 1162 | (OpTy DPR:$src2), (OpTy DPR:$src3))))]>; | 
|  | 1163 | class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1164 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1165 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1166 | : N3V<op24, op23, op21_20, op11_8, 1, op4, | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1167 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1168 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1169 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), | 
|  | 1170 | (OpTy QPR:$src2), (OpTy QPR:$src3))))]>; | 
|  | 1171 |  | 
|  | 1172 | // Neon Long 3-argument intrinsic.  The destination register is | 
|  | 1173 | // a quad-register and is also used as the first source operand register. | 
|  | 1174 | class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1175 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1176 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1177 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1178 | (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1179 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1180 | [(set QPR:$dst, | 
|  | 1181 | (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1182 | class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1183 | string OpcodeStr, string Dt, | 
|  | 1184 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1185 | : N3V<op24, 1, op21_20, op11_8, 1, 0, | 
|  | 1186 | (outs QPR:$dst), | 
|  | 1187 | (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), | 
|  | 1188 | NVMulSLFrm, itin, | 
|  | 1189 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", | 
|  | 1190 | [(set (ResTy QPR:$dst), | 
|  | 1191 | (ResTy (IntOp (ResTy QPR:$src1), | 
|  | 1192 | (OpTy DPR:$src2), | 
|  | 1193 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3), | 
|  | 1194 | imm:$lane)))))]>; | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1195 | class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, | 
|  | 1196 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 1197 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1198 | : N3V<op24, 1, op21_20, op11_8, 1, 0, | 
|  | 1199 | (outs QPR:$dst), | 
|  | 1200 | (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), | 
|  | 1201 | NVMulSLFrm, itin, | 
|  | 1202 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", | 
|  | 1203 | [(set (ResTy QPR:$dst), | 
|  | 1204 | (ResTy (IntOp (ResTy QPR:$src1), | 
|  | 1205 | (OpTy DPR:$src2), | 
|  | 1206 | (OpTy (NEONvduplane (OpTy DPR_8:$src3), | 
|  | 1207 | imm:$lane)))))]>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1208 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1209 | // Narrowing 3-register intrinsics. | 
|  | 1210 | class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1211 | string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1212 | Intrinsic IntOp, bit Commutable> | 
|  | 1213 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1214 | (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1215 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1216 | [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> { | 
|  | 1217 | let isCommutable = Commutable; | 
|  | 1218 | } | 
|  | 1219 |  | 
|  | 1220 | // Long 3-register intrinsics. | 
|  | 1221 | class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1222 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 1223 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1224 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1225 | (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1226 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1227 | [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> { | 
|  | 1228 | let isCommutable = Commutable; | 
|  | 1229 | } | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1230 | class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1231 | string OpcodeStr, string Dt, | 
|  | 1232 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1233 | : N3V<op24, 1, op21_20, op11_8, 1, 0, | 
|  | 1234 | (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), | 
|  | 1235 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
|  | 1236 | [(set (ResTy QPR:$dst), | 
|  | 1237 | (ResTy (IntOp (OpTy DPR:$src1), | 
|  | 1238 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2), | 
|  | 1239 | imm:$lane)))))]>; | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1240 | class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, | 
|  | 1241 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 1242 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1243 | : N3V<op24, 1, op21_20, op11_8, 1, 0, | 
|  | 1244 | (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), | 
|  | 1245 | NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
|  | 1246 | [(set (ResTy QPR:$dst), | 
|  | 1247 | (ResTy (IntOp (OpTy DPR:$src1), | 
|  | 1248 | (OpTy (NEONvduplane (OpTy DPR_8:$src2), | 
|  | 1249 | imm:$lane)))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1250 |  | 
|  | 1251 | // Wide 3-register intrinsics. | 
|  | 1252 | class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1253 | string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1254 | Intrinsic IntOp, bit Commutable> | 
|  | 1255 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1256 | (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1257 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1258 | [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> { | 
|  | 1259 | let isCommutable = Commutable; | 
|  | 1260 | } | 
|  | 1261 |  | 
|  | 1262 | // Pairwise long 2-register intrinsics, both double- and quad-register. | 
|  | 1263 | class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1264 | bits<2> op17_16, bits<5> op11_7, bit op4, | 
|  | 1265 | string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1266 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
|  | 1267 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1268 | (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1269 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>; | 
|  | 1270 | class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1271 | bits<2> op17_16, bits<5> op11_7, bit op4, | 
|  | 1272 | string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1273 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
|  | 1274 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1275 | (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1276 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>; | 
|  | 1277 |  | 
|  | 1278 | // Pairwise long 2-register accumulate intrinsics, | 
|  | 1279 | // both double- and quad-register. | 
|  | 1280 | // The destination register is also used as the first source operand register. | 
|  | 1281 | class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1282 | bits<2> op17_16, bits<5> op11_7, bit op4, | 
|  | 1283 | string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1284 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
|  | 1285 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1286 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1287 | OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1288 | [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>; | 
|  | 1289 | class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1290 | bits<2> op17_16, bits<5> op11_7, bit op4, | 
|  | 1291 | string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1292 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
|  | 1293 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1294 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1295 | OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1296 | [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>; | 
|  | 1297 |  | 
|  | 1298 | // Shift by immediate, | 
|  | 1299 | // both double- and quad-register. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1300 | class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1301 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1302 | ValueType Ty, SDNode OpNode> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1303 | : N2VImm<op24, op23, op11_8, op7, 0, op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1304 | (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1305 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1306 | [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1307 | class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1308 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1309 | ValueType Ty, SDNode OpNode> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1310 | : N2VImm<op24, op23, op11_8, op7, 1, op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1311 | (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1312 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1313 | [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>; | 
|  | 1314 |  | 
| Johnny Chen | 274a0d3 | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1315 | // Long shift by immediate. | 
|  | 1316 | class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, | 
|  | 1317 | string OpcodeStr, string Dt, | 
|  | 1318 | ValueType ResTy, ValueType OpTy, SDNode OpNode> | 
|  | 1319 | : N2VImm<op24, op23, op11_8, op7, op6, op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1320 | (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm, | 
| Johnny Chen | d82f900 | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1321 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "", | 
| Johnny Chen | 274a0d3 | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 1322 | [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src), | 
|  | 1323 | (i32 imm:$SIMM))))]>; | 
|  | 1324 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1325 | // Narrow shift by immediate. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1326 | class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1327 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1328 | ValueType ResTy, ValueType OpTy, SDNode OpNode> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1329 | : N2VImm<op24, op23, op11_8, op7, op6, op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1330 | (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1331 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1332 | [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src), | 
|  | 1333 | (i32 imm:$SIMM))))]>; | 
|  | 1334 |  | 
|  | 1335 | // Shift right by immediate and accumulate, | 
|  | 1336 | // both double- and quad-register. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1337 | class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1338 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1339 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst), | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1340 | (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1341 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1342 | [(set DPR:$dst, (Ty (add DPR:$src1, | 
|  | 1343 | (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1344 | class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1345 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1346 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst), | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1347 | (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1348 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1349 | [(set QPR:$dst, (Ty (add QPR:$src1, | 
|  | 1350 | (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>; | 
|  | 1351 |  | 
|  | 1352 | // Shift by immediate and insert, | 
|  | 1353 | // both double- and quad-register. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1354 | class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1355 | Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1356 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst), | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1357 | (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1358 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1359 | [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1360 | class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1361 | Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1362 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst), | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1363 | (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1364 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1365 | [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>; | 
|  | 1366 |  | 
|  | 1367 | // Convert, with fractional bits immediate, | 
|  | 1368 | // both double- and quad-register. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1369 | class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1370 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1371 | Intrinsic IntOp> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1372 | : N2VImm<op24, op23, op11_8, op7, 0, op4, | 
| Johnny Chen | d82f900 | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1373 | (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm, | 
|  | 1374 | IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1375 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1376 | class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1377 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1378 | Intrinsic IntOp> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1379 | : N2VImm<op24, op23, op11_8, op7, 1, op4, | 
| Johnny Chen | d82f900 | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1380 | (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm, | 
|  | 1381 | IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1382 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>; | 
|  | 1383 |  | 
|  | 1384 | //===----------------------------------------------------------------------===// | 
|  | 1385 | // Multiclasses | 
|  | 1386 | //===----------------------------------------------------------------------===// | 
|  | 1387 |  | 
| Bob Wilson | d76b9b7 | 2009-10-03 04:44:16 +0000 | [diff] [blame] | 1388 | // Abbreviations used in multiclass suffixes: | 
|  | 1389 | //   Q = quarter int (8 bit) elements | 
|  | 1390 | //   H = half int (16 bit) elements | 
|  | 1391 | //   S = single int (32 bit) elements | 
|  | 1392 | //   D = double int (64 bit) elements | 
|  | 1393 |  | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1394 | // Neon 2-register vector operations -- for disassembly only. | 
|  | 1395 |  | 
|  | 1396 | // First with only element sizes of 8, 16 and 32 bits: | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1397 | multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, | 
|  | 1398 | bits<5> op11_7, bit op4, string opc, string Dt, | 
|  | 1399 | string asm> { | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1400 | // 64-bit vector types. | 
|  | 1401 | def v8i8  : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4, | 
|  | 1402 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1403 | opc, !strconcat(Dt, "8"), asm, "", []>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1404 | def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4, | 
|  | 1405 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1406 | opc, !strconcat(Dt, "16"), asm, "", []>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1407 | def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, | 
|  | 1408 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1409 | opc, !strconcat(Dt, "32"), asm, "", []>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1410 | def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, | 
|  | 1411 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, | 
|  | 1412 | opc, "f32", asm, "", []> { | 
|  | 1413 | let Inst{10} = 1; // overwrite F = 1 | 
|  | 1414 | } | 
|  | 1415 |  | 
|  | 1416 | // 128-bit vector types. | 
|  | 1417 | def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4, | 
|  | 1418 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1419 | opc, !strconcat(Dt, "8"), asm, "", []>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1420 | def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4, | 
|  | 1421 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1422 | opc, !strconcat(Dt, "16"), asm, "", []>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1423 | def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, | 
|  | 1424 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1425 | opc, !strconcat(Dt, "32"), asm, "", []>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1426 | def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, | 
|  | 1427 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, | 
|  | 1428 | opc, "f32", asm, "", []> { | 
|  | 1429 | let Inst{10} = 1; // overwrite F = 1 | 
|  | 1430 | } | 
|  | 1431 | } | 
|  | 1432 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1433 | // Neon 3-register vector operations. | 
|  | 1434 |  | 
|  | 1435 | // First with only element sizes of 8, 16 and 32 bits: | 
|  | 1436 | multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1437 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1438 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1439 | string OpcodeStr, string Dt, | 
|  | 1440 | SDNode OpNode, bit Commutable = 0> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1441 | // 64-bit vector types. | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1442 | def v8i8  : N3VD<op24, op23, 0b00, op11_8, op4, itinD16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1443 | OpcodeStr, !strconcat(Dt, "8"), | 
|  | 1444 | v8i8, v8i8, OpNode, Commutable>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1445 | def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1446 | OpcodeStr, !strconcat(Dt, "16"), | 
|  | 1447 | v4i16, v4i16, OpNode, Commutable>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1448 | def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1449 | OpcodeStr, !strconcat(Dt, "32"), | 
|  | 1450 | v2i32, v2i32, OpNode, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1451 |  | 
|  | 1452 | // 128-bit vector types. | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1453 | def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1454 | OpcodeStr, !strconcat(Dt, "8"), | 
|  | 1455 | v16i8, v16i8, OpNode, Commutable>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1456 | def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1457 | OpcodeStr, !strconcat(Dt, "16"), | 
|  | 1458 | v8i16, v8i16, OpNode, Commutable>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1459 | def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1460 | OpcodeStr, !strconcat(Dt, "32"), | 
|  | 1461 | v4i32, v4i32, OpNode, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1462 | } | 
|  | 1463 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1464 | multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> { | 
|  | 1465 | def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), | 
|  | 1466 | v4i16, ShOp>; | 
|  | 1467 | def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1468 | v2i32, ShOp>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1469 | def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1470 | v8i16, v4i16, ShOp>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1471 | def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1472 | v4i32, v2i32, ShOp>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1473 | } | 
|  | 1474 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1475 | // ....then also with element size 64 bits: | 
|  | 1476 | multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1477 | InstrItinClass itinD, InstrItinClass itinQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1478 | string OpcodeStr, string Dt, | 
|  | 1479 | SDNode OpNode, bit Commutable = 0> | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1480 | : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1481 | OpcodeStr, Dt, OpNode, Commutable> { | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1482 | def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1483 | OpcodeStr, !strconcat(Dt, "64"), | 
|  | 1484 | v1i64, v1i64, OpNode, Commutable>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1485 | def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1486 | OpcodeStr, !strconcat(Dt, "64"), | 
|  | 1487 | v2i64, v2i64, OpNode, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1488 | } | 
|  | 1489 |  | 
|  | 1490 |  | 
|  | 1491 | // Neon Narrowing 2-register vector intrinsics, | 
|  | 1492 | //   source operand element sizes of 16, 32 and 64 bits: | 
|  | 1493 | multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1494 | bits<5> op11_7, bit op6, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1495 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1496 | Intrinsic IntOp> { | 
|  | 1497 | def v8i8  : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1498 | itin, OpcodeStr, !strconcat(Dt, "16"), | 
|  | 1499 | v8i8, v8i16, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1500 | def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1501 | itin, OpcodeStr, !strconcat(Dt, "32"), | 
|  | 1502 | v4i16, v4i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1503 | def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1504 | itin, OpcodeStr, !strconcat(Dt, "64"), | 
|  | 1505 | v2i32, v2i64, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1506 | } | 
|  | 1507 |  | 
|  | 1508 |  | 
|  | 1509 | // Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL). | 
|  | 1510 | //   source operand element sizes of 16, 32 and 64 bits: | 
| Bob Wilson | 9a511c0 | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 1511 | multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4, | 
|  | 1512 | string OpcodeStr, string Dt, SDNode OpNode> { | 
|  | 1513 | def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD, | 
|  | 1514 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>; | 
|  | 1515 | def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, | 
|  | 1516 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>; | 
|  | 1517 | def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, | 
|  | 1518 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1519 | } | 
|  | 1520 |  | 
|  | 1521 |  | 
|  | 1522 | // Neon 3-register vector intrinsics. | 
|  | 1523 |  | 
|  | 1524 | // First with only element sizes of 16 and 32 bits: | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1525 | multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1526 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1527 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1528 | string OpcodeStr, string Dt, | 
|  | 1529 | Intrinsic IntOp, bit Commutable = 0> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1530 | // 64-bit vector types. | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1531 | def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1532 | OpcodeStr, !strconcat(Dt, "16"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1533 | v4i16, v4i16, IntOp, Commutable>; | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1534 | def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1535 | OpcodeStr, !strconcat(Dt, "32"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1536 | v2i32, v2i32, IntOp, Commutable>; | 
|  | 1537 |  | 
|  | 1538 | // 128-bit vector types. | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1539 | def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1540 | OpcodeStr, !strconcat(Dt, "16"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1541 | v8i16, v8i16, IntOp, Commutable>; | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1542 | def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1543 | OpcodeStr, !strconcat(Dt, "32"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1544 | v4i32, v4i32, IntOp, Commutable>; | 
|  | 1545 | } | 
|  | 1546 |  | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1547 | multiclass N3VIntSL_HS<bits<4> op11_8, | 
|  | 1548 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1549 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1550 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1551 | def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1552 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1553 | def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1554 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1555 | def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1556 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1557 | def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1558 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1559 | } | 
|  | 1560 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1561 | // ....then also with element size of 8 bits: | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1562 | multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1563 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1564 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1565 | string OpcodeStr, string Dt, | 
|  | 1566 | Intrinsic IntOp, bit Commutable = 0> | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1567 | : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1568 | OpcodeStr, Dt, IntOp, Commutable> { | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1569 | def v8i8  : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1570 | OpcodeStr, !strconcat(Dt, "8"), | 
|  | 1571 | v8i8, v8i8, IntOp, Commutable>; | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1572 | def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1573 | OpcodeStr, !strconcat(Dt, "8"), | 
|  | 1574 | v16i8, v16i8, IntOp, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1575 | } | 
|  | 1576 |  | 
|  | 1577 | // ....then also with element size of 64 bits: | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1578 | multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1579 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1580 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1581 | string OpcodeStr, string Dt, | 
|  | 1582 | Intrinsic IntOp, bit Commutable = 0> | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1583 | : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1584 | OpcodeStr, Dt, IntOp, Commutable> { | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1585 | def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1586 | OpcodeStr, !strconcat(Dt, "64"), | 
|  | 1587 | v1i64, v1i64, IntOp, Commutable>; | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 1588 | def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1589 | OpcodeStr, !strconcat(Dt, "64"), | 
|  | 1590 | v2i64, v2i64, IntOp, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1591 | } | 
|  | 1592 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1593 | // Neon Narrowing 3-register vector intrinsics, | 
|  | 1594 | //   source operand element sizes of 16, 32 and 64 bits: | 
|  | 1595 | multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1596 | string OpcodeStr, string Dt, | 
|  | 1597 | Intrinsic IntOp, bit Commutable = 0> { | 
|  | 1598 | def v8i8  : N3VNInt<op24, op23, 0b00, op11_8, op4, | 
|  | 1599 | OpcodeStr, !strconcat(Dt, "16"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1600 | v8i8, v8i16, IntOp, Commutable>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1601 | def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, | 
|  | 1602 | OpcodeStr, !strconcat(Dt, "32"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1603 | v4i16, v4i32, IntOp, Commutable>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1604 | def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, | 
|  | 1605 | OpcodeStr, !strconcat(Dt, "64"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1606 | v2i32, v2i64, IntOp, Commutable>; | 
|  | 1607 | } | 
|  | 1608 |  | 
|  | 1609 |  | 
|  | 1610 | // Neon Long 3-register vector intrinsics. | 
|  | 1611 |  | 
|  | 1612 | // First with only element sizes of 16 and 32 bits: | 
|  | 1613 | multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 1614 | InstrItinClass itin16, InstrItinClass itin32, | 
|  | 1615 | string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1616 | Intrinsic IntOp, bit Commutable = 0> { | 
| Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 1617 | def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1618 | OpcodeStr, !strconcat(Dt, "16"), | 
|  | 1619 | v4i32, v4i16, IntOp, Commutable>; | 
| Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 1620 | def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1621 | OpcodeStr, !strconcat(Dt, "32"), | 
|  | 1622 | v2i64, v2i32, IntOp, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1623 | } | 
|  | 1624 |  | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1625 | multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1626 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 1627 | Intrinsic IntOp> { | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1628 | def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1629 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1630 | def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1631 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1632 | } | 
|  | 1633 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1634 | // ....then also with element size of 8 bits: | 
|  | 1635 | multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 1636 | InstrItinClass itin16, InstrItinClass itin32, | 
|  | 1637 | string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1638 | Intrinsic IntOp, bit Commutable = 0> | 
| Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 1639 | : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1640 | IntOp, Commutable> { | 
| Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 1641 | def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1642 | OpcodeStr, !strconcat(Dt, "8"), | 
|  | 1643 | v8i16, v8i8, IntOp, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1644 | } | 
|  | 1645 |  | 
|  | 1646 |  | 
|  | 1647 | // Neon Wide 3-register vector intrinsics, | 
|  | 1648 | //   source operand element sizes of 8, 16 and 32 bits: | 
|  | 1649 | multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1650 | string OpcodeStr, string Dt, | 
|  | 1651 | Intrinsic IntOp, bit Commutable = 0> { | 
|  | 1652 | def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, | 
|  | 1653 | OpcodeStr, !strconcat(Dt, "8"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1654 | v8i16, v8i8, IntOp, Commutable>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1655 | def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, | 
|  | 1656 | OpcodeStr, !strconcat(Dt, "16"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1657 | v4i32, v4i16, IntOp, Commutable>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1658 | def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, | 
|  | 1659 | OpcodeStr, !strconcat(Dt, "32"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1660 | v2i64, v2i32, IntOp, Commutable>; | 
|  | 1661 | } | 
|  | 1662 |  | 
|  | 1663 |  | 
|  | 1664 | // Neon Multiply-Op vector operations, | 
|  | 1665 | //   element sizes of 8, 16 and 32 bits: | 
|  | 1666 | multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1667 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1668 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1669 | string OpcodeStr, string Dt, SDNode OpNode> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1670 | // 64-bit vector types. | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1671 | def v8i8  : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1672 | OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1673 | def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1674 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1675 | def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1676 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1677 |  | 
|  | 1678 | // 128-bit vector types. | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1679 | def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1680 | OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1681 | def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1682 | OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1683 | def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1684 | OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1685 | } | 
|  | 1686 |  | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1687 | multiclass N3VMulOpSL_HS<bits<4> op11_8, | 
|  | 1688 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1689 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1690 | string OpcodeStr, string Dt, SDNode ShOp> { | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1691 | def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1692 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1693 | def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1694 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1695 | def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1696 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, | 
|  | 1697 | mul, ShOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1698 | def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1699 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, | 
|  | 1700 | mul, ShOp>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1701 | } | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1702 |  | 
|  | 1703 | // Neon 3-argument intrinsics, | 
|  | 1704 | //   element sizes of 8, 16 and 32 bits: | 
|  | 1705 | multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 1706 | InstrItinClass itinD, InstrItinClass itinQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1707 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1708 | // 64-bit vector types. | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 1709 | def v8i8  : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1710 | OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 1711 | def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1712 | OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>; | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 1713 | def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1714 | OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1715 |  | 
|  | 1716 | // 128-bit vector types. | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 1717 | def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1718 | OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>; | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 1719 | def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1720 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>; | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 1721 | def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1722 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1723 | } | 
|  | 1724 |  | 
|  | 1725 |  | 
|  | 1726 | // Neon Long 3-argument intrinsics. | 
|  | 1727 |  | 
|  | 1728 | // First with only element sizes of 16 and 32 bits: | 
|  | 1729 | multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 1730 | InstrItinClass itin16, InstrItinClass itin32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1731 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 1732 | def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1733 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; | 
| Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 1734 | def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1735 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1736 | } | 
|  | 1737 |  | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1738 | multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1739 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1740 | def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1741 | OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1742 | def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1743 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1744 | } | 
|  | 1745 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1746 | // ....then also with element size of 8 bits: | 
|  | 1747 | multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 1748 | InstrItinClass itin16, InstrItinClass itin32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1749 | string OpcodeStr, string Dt, Intrinsic IntOp> | 
| Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 1750 | : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> { | 
|  | 1751 | def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1752 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1753 | } | 
|  | 1754 |  | 
|  | 1755 |  | 
|  | 1756 | // Neon 2-register vector intrinsics, | 
|  | 1757 | //   element sizes of 8, 16 and 32 bits: | 
|  | 1758 | multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1759 | bits<5> op11_7, bit op4, | 
|  | 1760 | InstrItinClass itinD, InstrItinClass itinQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1761 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1762 | // 64-bit vector types. | 
|  | 1763 | def v8i8  : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1764 | itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1765 | def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1766 | itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1767 | def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1768 | itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1769 |  | 
|  | 1770 | // 128-bit vector types. | 
|  | 1771 | def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1772 | itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1773 | def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1774 | itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1775 | def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1776 | itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1777 | } | 
|  | 1778 |  | 
|  | 1779 |  | 
|  | 1780 | // Neon Pairwise long 2-register intrinsics, | 
|  | 1781 | //   element sizes of 8, 16 and 32 bits: | 
|  | 1782 | multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, | 
|  | 1783 | bits<5> op11_7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1784 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1785 | // 64-bit vector types. | 
|  | 1786 | def v8i8  : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1787 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1788 | def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1789 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1790 | def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1791 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1792 |  | 
|  | 1793 | // 128-bit vector types. | 
|  | 1794 | def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1795 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1796 | def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1797 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1798 | def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1799 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1800 | } | 
|  | 1801 |  | 
|  | 1802 |  | 
|  | 1803 | // Neon Pairwise long 2-register accumulate intrinsics, | 
|  | 1804 | //   element sizes of 8, 16 and 32 bits: | 
|  | 1805 | multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, | 
|  | 1806 | bits<5> op11_7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1807 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1808 | // 64-bit vector types. | 
|  | 1809 | def v8i8  : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1810 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1811 | def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1812 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1813 | def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1814 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1815 |  | 
|  | 1816 | // 128-bit vector types. | 
|  | 1817 | def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1818 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1819 | def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1820 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1821 | def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1822 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1823 | } | 
|  | 1824 |  | 
|  | 1825 |  | 
|  | 1826 | // Neon 2-register vector shift by immediate, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1827 | //   with f of either N2RegVShLFrm or N2RegVShRFrm | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1828 | //   element sizes of 8, 16, 32 and 64 bits: | 
|  | 1829 | multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1830 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 1831 | SDNode OpNode, Format f> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1832 | // 64-bit vector types. | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1833 | def v8i8  : N2VDSh<op24, op23, op11_8, 0, op4, f, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1834 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1835 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1836 | } | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1837 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1838 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1839 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1840 | } | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1841 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1842 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1843 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1844 | } | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1845 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1846 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1847 | // imm6 = xxxxxx | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1848 |  | 
|  | 1849 | // 128-bit vector types. | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1850 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1851 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1852 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1853 | } | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1854 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1855 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1856 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1857 | } | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1858 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1859 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1860 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1861 | } | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1862 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1863 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1864 | // imm6 = xxxxxx | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1865 | } | 
|  | 1866 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1867 | // Neon Shift-Accumulate vector operations, | 
|  | 1868 | //   element sizes of 8, 16, 32 and 64 bits: | 
|  | 1869 | multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1870 | string OpcodeStr, string Dt, SDNode ShOp> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1871 | // 64-bit vector types. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1872 | def v8i8  : N2VDShAdd<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1873 | OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1874 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1875 | } | 
|  | 1876 | def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1877 | OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1878 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1879 | } | 
|  | 1880 | def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1881 | OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1882 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1883 | } | 
|  | 1884 | def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1885 | OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1886 | // imm6 = xxxxxx | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1887 |  | 
|  | 1888 | // 128-bit vector types. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1889 | def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1890 | OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1891 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1892 | } | 
|  | 1893 | def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1894 | OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1895 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1896 | } | 
|  | 1897 | def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1898 | OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1899 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1900 | } | 
|  | 1901 | def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1902 | OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1903 | // imm6 = xxxxxx | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1904 | } | 
|  | 1905 |  | 
|  | 1906 |  | 
|  | 1907 | // Neon Shift-Insert vector operations, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1908 | //   with f of either N2RegVShLFrm or N2RegVShRFrm | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1909 | //   element sizes of 8, 16, 32 and 64 bits: | 
|  | 1910 | multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1911 | string OpcodeStr, SDNode ShOp, | 
|  | 1912 | Format f> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1913 | // 64-bit vector types. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1914 | def v8i8  : N2VDShIns<op24, op23, op11_8, 0, op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1915 | f, OpcodeStr, "8", v8i8, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1916 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1917 | } | 
|  | 1918 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1919 | f, OpcodeStr, "16", v4i16, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1920 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1921 | } | 
|  | 1922 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1923 | f, OpcodeStr, "32", v2i32, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1924 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1925 | } | 
|  | 1926 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1927 | f, OpcodeStr, "64", v1i64, ShOp>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1928 | // imm6 = xxxxxx | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1929 |  | 
|  | 1930 | // 128-bit vector types. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1931 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1932 | f, OpcodeStr, "8", v16i8, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1933 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1934 | } | 
|  | 1935 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1936 | f, OpcodeStr, "16", v8i16, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1937 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1938 | } | 
|  | 1939 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1940 | f, OpcodeStr, "32", v4i32, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1941 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1942 | } | 
|  | 1943 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 1944 | f, OpcodeStr, "64", v2i64, ShOp>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1945 | // imm6 = xxxxxx | 
|  | 1946 | } | 
|  | 1947 |  | 
|  | 1948 | // Neon Shift Long operations, | 
|  | 1949 | //   element sizes of 8, 16, 32 bits: | 
|  | 1950 | multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1951 | bit op4, string OpcodeStr, string Dt, SDNode OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1952 | def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1953 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1954 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1955 | } | 
|  | 1956 | def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1957 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1958 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1959 | } | 
|  | 1960 | def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1961 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1962 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1963 | } | 
|  | 1964 | } | 
|  | 1965 |  | 
|  | 1966 | // Neon Shift Narrow operations, | 
|  | 1967 | //   element sizes of 16, 32, 64 bits: | 
|  | 1968 | multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1969 | bit op4, InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1970 | SDNode OpNode> { | 
|  | 1971 | def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1972 | OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1973 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1974 | } | 
|  | 1975 | def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1976 | OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1977 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1978 | } | 
|  | 1979 | def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1980 | OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1981 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1982 | } | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1983 | } | 
|  | 1984 |  | 
|  | 1985 | //===----------------------------------------------------------------------===// | 
|  | 1986 | // Instruction Definitions. | 
|  | 1987 | //===----------------------------------------------------------------------===// | 
|  | 1988 |  | 
|  | 1989 | // Vector Add Operations. | 
|  | 1990 |  | 
|  | 1991 | //   VADD     : Vector Add (integer and floating-point) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1992 | defm VADD     : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1993 | add, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1994 | def  VADDfd   : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1995 | v2f32, v2f32, fadd, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1996 | def  VADDfq   : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1997 | v4f32, v4f32, fadd, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1998 | //   VADDL    : Vector Add Long (Q = D + D) | 
| Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 1999 | defm VADDLs   : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, | 
|  | 2000 | "vaddl", "s", int_arm_neon_vaddls, 1>; | 
|  | 2001 | defm VADDLu   : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, | 
|  | 2002 | "vaddl", "u", int_arm_neon_vaddlu, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2003 | //   VADDW    : Vector Add Wide (Q = Q + D) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2004 | defm VADDWs   : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>; | 
|  | 2005 | defm VADDWu   : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2006 | //   VHADD    : Vector Halving Add | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2007 | defm VHADDs   : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm, | 
|  | 2008 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, | 
|  | 2009 | "vhadd", "s", int_arm_neon_vhadds, 1>; | 
|  | 2010 | defm VHADDu   : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm, | 
|  | 2011 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, | 
|  | 2012 | "vhadd", "u", int_arm_neon_vhaddu, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2013 | //   VRHADD   : Vector Rounding Halving Add | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2014 | defm VRHADDs  : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm, | 
|  | 2015 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, | 
|  | 2016 | "vrhadd", "s", int_arm_neon_vrhadds, 1>; | 
|  | 2017 | defm VRHADDu  : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm, | 
|  | 2018 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, | 
|  | 2019 | "vrhadd", "u", int_arm_neon_vrhaddu, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2020 | //   VQADD    : Vector Saturating Add | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2021 | defm VQADDs   : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm, | 
|  | 2022 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, | 
|  | 2023 | "vqadd", "s", int_arm_neon_vqadds, 1>; | 
|  | 2024 | defm VQADDu   : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm, | 
|  | 2025 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, | 
|  | 2026 | "vqadd", "u", int_arm_neon_vqaddu, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2027 | //   VADDHN   : Vector Add and Narrow Returning High Half (D = Q + Q) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2028 | defm VADDHN   : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i", | 
|  | 2029 | int_arm_neon_vaddhn, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2030 | //   VRADDHN  : Vector Rounding Add and Narrow Returning High Half (D = Q + Q) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2031 | defm VRADDHN  : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i", | 
|  | 2032 | int_arm_neon_vraddhn, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2033 |  | 
|  | 2034 | // Vector Multiply Operations. | 
|  | 2035 |  | 
|  | 2036 | //   VMUL     : Vector Multiply (integer, polynomial and floating-point) | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2037 | defm VMUL     : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2038 | IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>; | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2039 | def  VMULpd   : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul", | 
|  | 2040 | "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>; | 
|  | 2041 | def  VMULpq   : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul", | 
|  | 2042 | "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2043 | def  VMULfd   : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32", | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2044 | v2f32, v2f32, fmul, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2045 | def  VMULfq   : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32", | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2046 | v4f32, v4f32, fmul, 1>; | 
|  | 2047 | defm VMULsl   : N3VSL_HS<0b1000, "vmul", "i", mul>; | 
|  | 2048 | def  VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>; | 
|  | 2049 | def  VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32, | 
|  | 2050 | v2f32, fmul>; | 
|  | 2051 |  | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2052 | def : Pat<(v8i16 (mul (v8i16 QPR:$src1), | 
|  | 2053 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))), | 
|  | 2054 | (v8i16 (VMULslv8i16 (v8i16 QPR:$src1), | 
|  | 2055 | (v4i16 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2056 | (DSubReg_i16_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2057 | (SubReg_i16_lane imm:$lane)))>; | 
|  | 2058 | def : Pat<(v4i32 (mul (v4i32 QPR:$src1), | 
|  | 2059 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))), | 
|  | 2060 | (v4i32 (VMULslv4i32 (v4i32 QPR:$src1), | 
|  | 2061 | (v2i32 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2062 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2063 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 2064 | def : Pat<(v4f32 (fmul (v4f32 QPR:$src1), | 
|  | 2065 | (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))), | 
|  | 2066 | (v4f32 (VMULslfq (v4f32 QPR:$src1), | 
|  | 2067 | (v2f32 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2068 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2069 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 2070 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2071 | //   VQDMULH  : Vector Saturating Doubling Multiply Returning High Half | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2072 | defm VQDMULH  : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2073 | IIC_VMULi16Q, IIC_VMULi32Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2074 | "vqdmulh", "s", int_arm_neon_vqdmulh, 1>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2075 | defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D, | 
|  | 2076 | IIC_VMULi16Q, IIC_VMULi32Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2077 | "vqdmulh", "s",  int_arm_neon_vqdmulh>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2078 | def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2079 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), | 
|  | 2080 | imm:$lane)))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2081 | (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1), | 
|  | 2082 | (v4i16 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2083 | (DSubReg_i16_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2084 | (SubReg_i16_lane imm:$lane)))>; | 
|  | 2085 | def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2086 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), | 
|  | 2087 | imm:$lane)))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2088 | (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1), | 
|  | 2089 | (v2i32 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2090 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2091 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 2092 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2093 | //   VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2094 | defm VQRDMULH   : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm, | 
|  | 2095 | IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2096 | "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2097 | defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D, | 
|  | 2098 | IIC_VMULi16Q, IIC_VMULi32Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2099 | "vqrdmulh", "s",  int_arm_neon_vqrdmulh>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2100 | def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2101 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), | 
|  | 2102 | imm:$lane)))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2103 | (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1), | 
|  | 2104 | (v4i16 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2105 | (DSubReg_i16_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2106 | (SubReg_i16_lane imm:$lane)))>; | 
|  | 2107 | def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2108 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), | 
|  | 2109 | imm:$lane)))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2110 | (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1), | 
|  | 2111 | (v2i32 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2112 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2113 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 2114 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2115 | //   VMULL    : Vector Multiply Long (integer and polynomial) (Q = D * D) | 
| Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2116 | defm VMULLs   : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, | 
|  | 2117 | "vmull", "s", int_arm_neon_vmulls, 1>; | 
|  | 2118 | defm VMULLu   : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, | 
|  | 2119 | "vmull", "u", int_arm_neon_vmullu, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2120 | def  VMULLp   : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2121 | v8i16, v8i8, int_arm_neon_vmullp, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2122 | defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2123 | int_arm_neon_vmulls>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2124 | defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2125 | int_arm_neon_vmullu>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2126 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2127 | //   VQDMULL  : Vector Saturating Doubling Multiply Long (Q = D * D) | 
| Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2128 | defm VQDMULL  : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D, | 
|  | 2129 | "vqdmull", "s", int_arm_neon_vqdmull, 1>; | 
|  | 2130 | defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, | 
|  | 2131 | "vqdmull", "s", int_arm_neon_vqdmull>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2132 |  | 
|  | 2133 | // Vector Multiply-Accumulate and Multiply-Subtract Operations. | 
|  | 2134 |  | 
|  | 2135 | //   VMLA     : Vector Multiply Accumulate (integer and floating-point) | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2136 | defm VMLA     : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2137 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; | 
|  | 2138 | def  VMLAfd   : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2139 | v2f32, fmul, fadd>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2140 | def  VMLAfq   : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2141 | v4f32, fmul, fadd>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2142 | defm VMLAsl   : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2143 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; | 
|  | 2144 | def  VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2145 | v2f32, fmul, fadd>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2146 | def  VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2147 | v4f32, v2f32, fmul, fadd>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2148 |  | 
|  | 2149 | def : Pat<(v8i16 (add (v8i16 QPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2150 | (mul (v8i16 QPR:$src2), | 
|  | 2151 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), | 
|  | 2152 | (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2153 | (v4i16 (EXTRACT_SUBREG QPR:$src3, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2154 | (DSubReg_i16_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2155 | (SubReg_i16_lane imm:$lane)))>; | 
|  | 2156 |  | 
|  | 2157 | def : Pat<(v4i32 (add (v4i32 QPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2158 | (mul (v4i32 QPR:$src2), | 
|  | 2159 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), | 
|  | 2160 | (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2161 | (v2i32 (EXTRACT_SUBREG QPR:$src3, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2162 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2163 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 2164 |  | 
|  | 2165 | def : Pat<(v4f32 (fadd (v4f32 QPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2166 | (fmul (v4f32 QPR:$src2), | 
|  | 2167 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2168 | (v4f32 (VMLAslfq (v4f32 QPR:$src1), | 
|  | 2169 | (v4f32 QPR:$src2), | 
|  | 2170 | (v2f32 (EXTRACT_SUBREG QPR:$src3, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2171 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2172 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 2173 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2174 | //   VMLAL    : Vector Multiply Accumulate Long (Q += D * D) | 
| Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2175 | defm VMLALs   : N3VLInt3_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2176 | "vmlal", "s", int_arm_neon_vmlals>; | 
| Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2177 | defm VMLALu   : N3VLInt3_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2178 | "vmlal", "u", int_arm_neon_vmlalu>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2179 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2180 | defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>; | 
|  | 2181 | defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2182 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2183 | //   VQDMLAL  : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D) | 
| Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2184 | defm VQDMLAL  : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2185 | "vqdmlal", "s", int_arm_neon_vqdmlal>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2186 | defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2187 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2188 | //   VMLS     : Vector Multiply Subtract (integer and floating-point) | 
| Bob Wilson | a9abf57 | 2009-10-03 04:41:21 +0000 | [diff] [blame] | 2189 | defm VMLS     : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2190 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; | 
|  | 2191 | def  VMLSfd   : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2192 | v2f32, fmul, fsub>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2193 | def  VMLSfq   : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2194 | v4f32, fmul, fsub>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2195 | defm VMLSsl   : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2196 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; | 
|  | 2197 | def  VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2198 | v2f32, fmul, fsub>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2199 | def  VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2200 | v4f32, v2f32, fmul, fsub>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2201 |  | 
|  | 2202 | def : Pat<(v8i16 (sub (v8i16 QPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2203 | (mul (v8i16 QPR:$src2), | 
|  | 2204 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), | 
|  | 2205 | (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2206 | (v4i16 (EXTRACT_SUBREG QPR:$src3, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2207 | (DSubReg_i16_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2208 | (SubReg_i16_lane imm:$lane)))>; | 
|  | 2209 |  | 
|  | 2210 | def : Pat<(v4i32 (sub (v4i32 QPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2211 | (mul (v4i32 QPR:$src2), | 
|  | 2212 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), | 
|  | 2213 | (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2214 | (v2i32 (EXTRACT_SUBREG QPR:$src3, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2215 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2216 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 2217 |  | 
|  | 2218 | def : Pat<(v4f32 (fsub (v4f32 QPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2219 | (fmul (v4f32 QPR:$src2), | 
|  | 2220 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), | 
|  | 2221 | (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2222 | (v2f32 (EXTRACT_SUBREG QPR:$src3, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2223 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2224 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 2225 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2226 | //   VMLSL    : Vector Multiply Subtract Long (Q -= D * D) | 
| Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2227 | defm VMLSLs   : N3VLInt3_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2228 | "vmlsl", "s", int_arm_neon_vmlsls>; | 
| Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2229 | defm VMLSLu   : N3VLInt3_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2230 | "vmlsl", "u", int_arm_neon_vmlslu>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2231 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2232 | defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>; | 
|  | 2233 | defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2234 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2235 | //   VQDMLSL  : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D) | 
| Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2236 | defm VQDMLSL  : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D, | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2237 | "vqdmlsl", "s", int_arm_neon_vqdmlsl>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2238 | defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2239 |  | 
|  | 2240 | // Vector Subtract Operations. | 
|  | 2241 |  | 
|  | 2242 | //   VSUB     : Vector Subtract (integer and floating-point) | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2243 | defm VSUB     : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2244 | "vsub", "i", sub, 0>; | 
|  | 2245 | def  VSUBfd   : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2246 | v2f32, v2f32, fsub, 0>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2247 | def  VSUBfq   : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2248 | v4f32, v4f32, fsub, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2249 | //   VSUBL    : Vector Subtract Long (Q = D - D) | 
| Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2250 | defm VSUBLs   : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, | 
|  | 2251 | "vsubl", "s", int_arm_neon_vsubls, 1>; | 
|  | 2252 | defm VSUBLu   : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, | 
|  | 2253 | "vsubl", "u", int_arm_neon_vsublu, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2254 | //   VSUBW    : Vector Subtract Wide (Q = Q - D) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2255 | defm VSUBWs   : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>; | 
|  | 2256 | defm VSUBWu   : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2257 | //   VHSUB    : Vector Halving Subtract | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2258 | defm VHSUBs   : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm, | 
| Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2259 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2260 | "vhsub", "s", int_arm_neon_vhsubs, 0>; | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2261 | defm VHSUBu   : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm, | 
| Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2262 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2263 | "vhsub", "u", int_arm_neon_vhsubu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2264 | //   VQSUB    : Vector Saturing Subtract | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2265 | defm VQSUBs   : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm, | 
| Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2266 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2267 | "vqsub", "s", int_arm_neon_vqsubs, 0>; | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2268 | defm VQSUBu   : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm, | 
| Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2269 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2270 | "vqsub", "u", int_arm_neon_vqsubu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2271 | //   VSUBHN   : Vector Subtract and Narrow Returning High Half (D = Q - Q) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2272 | defm VSUBHN   : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i", | 
|  | 2273 | int_arm_neon_vsubhn, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2274 | //   VRSUBHN  : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2275 | defm VRSUBHN  : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i", | 
|  | 2276 | int_arm_neon_vrsubhn, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2277 |  | 
|  | 2278 | // Vector Comparisons. | 
|  | 2279 |  | 
|  | 2280 | //   VCEQ     : Vector Compare Equal | 
| Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2281 | defm VCEQ     : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, | 
|  | 2282 | IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2283 | def  VCEQfd   : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32, | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2284 | NEONvceq, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2285 | def  VCEQfq   : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32, | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2286 | NEONvceq, 1>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2287 | // For disassembly only. | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2288 | defm VCEQz    : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i", | 
| Bob Wilson | 574f68f | 2010-06-25 20:54:44 +0000 | [diff] [blame] | 2289 | "$dst, $src, #0">; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2290 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2291 | //   VCGE     : Vector Compare Greater Than or Equal | 
| Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2292 | defm VCGEs    : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, | 
|  | 2293 | IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>; | 
|  | 2294 | defm VCGEu    : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, | 
|  | 2295 | IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>; | 
| Johnny Chen | bff23ca | 2010-03-24 21:25:07 +0000 | [diff] [blame] | 2296 | def  VCGEfd   : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32, | 
|  | 2297 | NEONvcge, 0>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2298 | def  VCGEfq   : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32, | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2299 | NEONvcge, 0>; | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2300 | // For disassembly only. | 
|  | 2301 | defm VCGEz    : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s", | 
|  | 2302 | "$dst, $src, #0">; | 
|  | 2303 | // For disassembly only. | 
|  | 2304 | defm VCLEz    : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s", | 
|  | 2305 | "$dst, $src, #0">; | 
|  | 2306 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2307 | //   VCGT     : Vector Compare Greater Than | 
| Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2308 | defm VCGTs    : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, | 
|  | 2309 | IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>; | 
|  | 2310 | defm VCGTu    : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, | 
|  | 2311 | IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2312 | def  VCGTfd   : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32, | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2313 | NEONvcgt, 0>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2314 | def  VCGTfq   : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32, | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2315 | NEONvcgt, 0>; | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2316 | // For disassembly only. | 
|  | 2317 | defm VCGTz    : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s", | 
|  | 2318 | "$dst, $src, #0">; | 
|  | 2319 | // For disassembly only. | 
|  | 2320 | defm VCLTz    : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s", | 
|  | 2321 | "$dst, $src, #0">; | 
|  | 2322 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2323 | //   VACGE    : Vector Absolute Compare Greater Than or Equal (aka VCAGE) | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2324 | def  VACGEd   : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge", | 
|  | 2325 | "f32", v2i32, v2f32, int_arm_neon_vacged, 0>; | 
|  | 2326 | def  VACGEq   : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge", | 
|  | 2327 | "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2328 | //   VACGT    : Vector Absolute Compare Greater Than (aka VCAGT) | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2329 | def  VACGTd   : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt", | 
|  | 2330 | "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>; | 
|  | 2331 | def  VACGTq   : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt", | 
|  | 2332 | "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2333 | //   VTST     : Vector Test Bits | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2334 | defm VTST     : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Bob Wilson | 9349437 | 2010-01-17 06:35:17 +0000 | [diff] [blame] | 2335 | IIC_VBINi4Q, "vtst", "", NEONvtst, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2336 |  | 
|  | 2337 | // Vector Bitwise Operations. | 
|  | 2338 |  | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2339 | def vnotd : PatFrag<(ops node:$in), | 
|  | 2340 | (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>; | 
|  | 2341 | def vnotq : PatFrag<(ops node:$in), | 
|  | 2342 | (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>; | 
| Chris Lattner | 6c223ee | 2010-03-28 08:08:07 +0000 | [diff] [blame] | 2343 |  | 
|  | 2344 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2345 | //   VAND     : Vector Bitwise AND | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2346 | def  VANDd    : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", | 
|  | 2347 | v2i32, v2i32, and, 1>; | 
|  | 2348 | def  VANDq    : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", | 
|  | 2349 | v4i32, v4i32, and, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2350 |  | 
|  | 2351 | //   VEOR     : Vector Bitwise Exclusive OR | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2352 | def  VEORd    : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", | 
|  | 2353 | v2i32, v2i32, xor, 1>; | 
|  | 2354 | def  VEORq    : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", | 
|  | 2355 | v4i32, v4i32, xor, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2356 |  | 
|  | 2357 | //   VORR     : Vector Bitwise OR | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2358 | def  VORRd    : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", | 
|  | 2359 | v2i32, v2i32, or, 1>; | 
|  | 2360 | def  VORRq    : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", | 
|  | 2361 | v4i32, v4i32, or, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2362 |  | 
|  | 2363 | //   VBIC     : Vector Bitwise Bit Clear (AND NOT) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2364 | def  VBICd    : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst), | 
| Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2365 | (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD, | 
|  | 2366 | "vbic", "$dst, $src1, $src2", "", | 
|  | 2367 | [(set DPR:$dst, (v2i32 (and DPR:$src1, | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2368 | (vnotd DPR:$src2))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2369 | def  VBICq    : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst), | 
| Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2370 | (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ, | 
|  | 2371 | "vbic", "$dst, $src1, $src2", "", | 
|  | 2372 | [(set QPR:$dst, (v4i32 (and QPR:$src1, | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2373 | (vnotq QPR:$src2))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2374 |  | 
|  | 2375 | //   VORN     : Vector Bitwise OR NOT | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2376 | def  VORNd    : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst), | 
| Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2377 | (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD, | 
|  | 2378 | "vorn", "$dst, $src1, $src2", "", | 
|  | 2379 | [(set DPR:$dst, (v2i32 (or DPR:$src1, | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2380 | (vnotd DPR:$src2))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2381 | def  VORNq    : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst), | 
| Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2382 | (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ, | 
|  | 2383 | "vorn", "$dst, $src1, $src2", "", | 
|  | 2384 | [(set QPR:$dst, (v4i32 (or QPR:$src1, | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2385 | (vnotq QPR:$src2))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2386 |  | 
| Bob Wilson | bad47f6 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 2387 | //   VMVN     : Vector Bitwise NOT (Immediate) | 
|  | 2388 |  | 
|  | 2389 | let isReMaterializable = 1 in { | 
|  | 2390 | def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst), | 
|  | 2391 | (ins nModImm:$SIMM), IIC_VMOVImm, | 
|  | 2392 | "vmvn", "i16", "$dst, $SIMM", "", | 
|  | 2393 | [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]>; | 
|  | 2394 | def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst), | 
|  | 2395 | (ins nModImm:$SIMM), IIC_VMOVImm, | 
|  | 2396 | "vmvn", "i16", "$dst, $SIMM", "", | 
|  | 2397 | [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]>; | 
|  | 2398 |  | 
|  | 2399 | def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst), | 
|  | 2400 | (ins nModImm:$SIMM), IIC_VMOVImm, | 
|  | 2401 | "vmvn", "i32", "$dst, $SIMM", "", | 
|  | 2402 | [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]>; | 
|  | 2403 | def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst), | 
|  | 2404 | (ins nModImm:$SIMM), IIC_VMOVImm, | 
|  | 2405 | "vmvn", "i32", "$dst, $SIMM", "", | 
|  | 2406 | [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]>; | 
|  | 2407 | } | 
|  | 2408 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2409 | //   VMVN     : Vector Bitwise NOT | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2410 | def  VMVNd    : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0, | 
| Anton Korobeynikov | a3e4989 | 2010-04-07 18:20:36 +0000 | [diff] [blame] | 2411 | (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD, | 
| Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2412 | "vmvn", "$dst, $src", "", | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2413 | [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2414 | def  VMVNq    : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0, | 
| Anton Korobeynikov | a3e4989 | 2010-04-07 18:20:36 +0000 | [diff] [blame] | 2415 | (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD, | 
| Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2416 | "vmvn", "$dst, $src", "", | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2417 | [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>; | 
|  | 2418 | def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>; | 
|  | 2419 | def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2420 |  | 
|  | 2421 | //   VBSL     : Vector Bitwise Select | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2422 | def  VBSLd    : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst), | 
| Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2423 | (ins DPR:$src1, DPR:$src2, DPR:$src3), | 
|  | 2424 | N3RegFrm, IIC_VCNTiD, | 
|  | 2425 | "vbsl", "$dst, $src2, $src3", "$src1 = $dst", | 
|  | 2426 | [(set DPR:$dst, | 
|  | 2427 | (v2i32 (or (and DPR:$src2, DPR:$src1), | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2428 | (and DPR:$src3, (vnotd DPR:$src1)))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2429 | def  VBSLq    : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst), | 
| Bob Wilson | 0f8a028 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 2430 | (ins QPR:$src1, QPR:$src2, QPR:$src3), | 
|  | 2431 | N3RegFrm, IIC_VCNTiQ, | 
|  | 2432 | "vbsl", "$dst, $src2, $src3", "$src1 = $dst", | 
|  | 2433 | [(set QPR:$dst, | 
|  | 2434 | (v4i32 (or (and QPR:$src2, QPR:$src1), | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2435 | (and QPR:$src3, (vnotq QPR:$src1)))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2436 |  | 
|  | 2437 | //   VBIF     : Vector Bitwise Insert if False | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2438 | //              like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst", | 
| Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2439 | def  VBIFd    : N3VX<1, 0, 0b11, 0b0001, 0, 1, | 
|  | 2440 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2441 | N3RegFrm, IIC_VBINiD, | 
|  | 2442 | "vbif", "$dst, $src2, $src3", "$src1 = $dst", | 
| Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2443 | [/* For disassembly only; pattern left blank */]>; | 
|  | 2444 | def  VBIFq    : N3VX<1, 0, 0b11, 0b0001, 1, 1, | 
|  | 2445 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2446 | N3RegFrm, IIC_VBINiQ, | 
|  | 2447 | "vbif", "$dst, $src2, $src3", "$src1 = $dst", | 
| Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2448 | [/* For disassembly only; pattern left blank */]>; | 
|  | 2449 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2450 | //   VBIT     : Vector Bitwise Insert if True | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2451 | //              like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst", | 
| Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2452 | def  VBITd    : N3VX<1, 0, 0b10, 0b0001, 0, 1, | 
|  | 2453 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2454 | N3RegFrm, IIC_VBINiD, | 
|  | 2455 | "vbit", "$dst, $src2, $src3", "$src1 = $dst", | 
| Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2456 | [/* For disassembly only; pattern left blank */]>; | 
|  | 2457 | def  VBITq    : N3VX<1, 0, 0b10, 0b0001, 1, 1, | 
|  | 2458 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2459 | N3RegFrm, IIC_VBINiQ, | 
|  | 2460 | "vbit", "$dst, $src2, $src3", "$src1 = $dst", | 
| Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2461 | [/* For disassembly only; pattern left blank */]>; | 
|  | 2462 |  | 
|  | 2463 | // VBIT/VBIF are not yet implemented.  The TwoAddress pass will not go looking | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2464 | // for equivalent operations with different register constraints; it just | 
|  | 2465 | // inserts copies. | 
|  | 2466 |  | 
|  | 2467 | // Vector Absolute Differences. | 
|  | 2468 |  | 
|  | 2469 | //   VABD     : Vector Absolute Difference | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2470 | defm VABDs    : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm, | 
| Anton Korobeynikov | 4650fd5 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 2471 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2472 | "vabd", "s", int_arm_neon_vabds, 0>; | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2473 | defm VABDu    : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm, | 
| Anton Korobeynikov | 4650fd5 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 2474 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2475 | "vabd", "u", int_arm_neon_vabdu, 0>; | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2476 | def  VABDfd   : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2477 | "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>; | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2478 | def  VABDfq   : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2479 | "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2480 |  | 
|  | 2481 | //   VABDL    : Vector Absolute Difference Long (Q = | D - D |) | 
| Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2482 | defm VABDLs   : N3VLInt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2483 | "vabdl", "s", int_arm_neon_vabdls, 0>; | 
| Anton Korobeynikov | 4d36f88 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 2484 | defm VABDLu   : N3VLInt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2485 | "vabdl", "u", int_arm_neon_vabdlu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2486 |  | 
|  | 2487 | //   VABA     : Vector Absolute Difference and Accumulate | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2488 | defm VABAs    : N3VInt3_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ, | 
|  | 2489 | "vaba", "s", int_arm_neon_vabas>; | 
|  | 2490 | defm VABAu    : N3VInt3_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ, | 
|  | 2491 | "vaba", "u", int_arm_neon_vabau>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2492 |  | 
|  | 2493 | //   VABAL    : Vector Absolute Difference and Accumulate Long (Q += | D - D |) | 
| Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2494 | defm VABALs   : N3VLInt3_QHS<0,1,0b0101,0, IIC_VABAD, IIC_VABAD, | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2495 | "vabal", "s", int_arm_neon_vabals>; | 
| Anton Korobeynikov | ceb54d5 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 2496 | defm VABALu   : N3VLInt3_QHS<1,1,0b0101,0, IIC_VABAD, IIC_VABAD, | 
| Anton Korobeynikov | a248bec | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 2497 | "vabal", "u", int_arm_neon_vabalu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2498 |  | 
|  | 2499 | // Vector Maximum and Minimum. | 
|  | 2500 |  | 
|  | 2501 | //   VMAX     : Vector Maximum | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2502 | defm VMAXs    : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm, | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2503 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2504 | "vmax", "s", int_arm_neon_vmaxs, 1>; | 
|  | 2505 | defm VMAXu    : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm, | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2506 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2507 | "vmax", "u", int_arm_neon_vmaxu, 1>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2508 | def  VMAXfd   : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND, | 
|  | 2509 | "vmax", "f32", | 
| Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2510 | v2f32, v2f32, int_arm_neon_vmaxs, 1>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2511 | def  VMAXfq   : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ, | 
|  | 2512 | "vmax", "f32", | 
| Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2513 | v4f32, v4f32, int_arm_neon_vmaxs, 1>; | 
|  | 2514 |  | 
|  | 2515 | //   VMIN     : Vector Minimum | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2516 | defm VMINs    : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm, | 
|  | 2517 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, | 
|  | 2518 | "vmin", "s", int_arm_neon_vmins, 1>; | 
|  | 2519 | defm VMINu    : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm, | 
|  | 2520 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, | 
|  | 2521 | "vmin", "u", int_arm_neon_vminu, 1>; | 
|  | 2522 | def  VMINfd   : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND, | 
|  | 2523 | "vmin", "f32", | 
| Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2524 | v2f32, v2f32, int_arm_neon_vmins, 1>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2525 | def  VMINfq   : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ, | 
|  | 2526 | "vmin", "f32", | 
| Anton Korobeynikov | 7d4fad5 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 2527 | v4f32, v4f32, int_arm_neon_vmins, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2528 |  | 
|  | 2529 | // Vector Pairwise Operations. | 
|  | 2530 |  | 
|  | 2531 | //   VPADD    : Vector Pairwise Add | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2532 | def  VPADDi8  : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD, | 
|  | 2533 | "vpadd", "i8", | 
|  | 2534 | v8i8, v8i8, int_arm_neon_vpadd, 0>; | 
|  | 2535 | def  VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD, | 
|  | 2536 | "vpadd", "i16", | 
|  | 2537 | v4i16, v4i16, int_arm_neon_vpadd, 0>; | 
|  | 2538 | def  VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD, | 
|  | 2539 | "vpadd", "i32", | 
|  | 2540 | v2i32, v2i32, int_arm_neon_vpadd, 0>; | 
| Anton Korobeynikov | 140a65c | 2010-04-07 18:20:29 +0000 | [diff] [blame] | 2541 | def  VPADDf   : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm, | 
|  | 2542 | IIC_VBIND, "vpadd", "f32", | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2543 | v2f32, v2f32, int_arm_neon_vpadd, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2544 |  | 
|  | 2545 | //   VPADDL   : Vector Pairwise Add Long | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2546 | defm VPADDLs  : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2547 | int_arm_neon_vpaddls>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2548 | defm VPADDLu  : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2549 | int_arm_neon_vpaddlu>; | 
|  | 2550 |  | 
|  | 2551 | //   VPADAL   : Vector Pairwise Add and Accumulate Long | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2552 | defm VPADALs  : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2553 | int_arm_neon_vpadals>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2554 | defm VPADALu  : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2555 | int_arm_neon_vpadalu>; | 
|  | 2556 |  | 
|  | 2557 | //   VPMAX    : Vector Pairwise Maximum | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2558 | def  VPMAXs8  : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2559 | "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2560 | def  VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2561 | "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2562 | def  VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2563 | "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2564 | def  VPMAXu8  : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2565 | "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2566 | def  VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2567 | "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2568 | def  VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2569 | "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2570 | def  VPMAXf   : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2571 | "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2572 |  | 
|  | 2573 | //   VPMIN    : Vector Pairwise Minimum | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2574 | def  VPMINs8  : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2575 | "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2576 | def  VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2577 | "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2578 | def  VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2579 | "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2580 | def  VPMINu8  : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2581 | "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2582 | def  VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2583 | "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2584 | def  VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2585 | "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>; | 
| Anton Korobeynikov | 1a1af5a | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 2586 | def  VPMINf   : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin", | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2587 | "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2588 |  | 
|  | 2589 | // Vector Reciprocal and Reciprocal Square Root Estimate and Step. | 
|  | 2590 |  | 
|  | 2591 | //   VRECPE   : Vector Reciprocal Estimate | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2592 | def  VRECPEd  : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2593 | IIC_VUNAD, "vrecpe", "u32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2594 | v2i32, v2i32, int_arm_neon_vrecpe>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2595 | def  VRECPEq  : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2596 | IIC_VUNAQ, "vrecpe", "u32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2597 | v4i32, v4i32, int_arm_neon_vrecpe>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2598 | def  VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2599 | IIC_VUNAD, "vrecpe", "f32", | 
| Bob Wilson | 12842f9 | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2600 | v2f32, v2f32, int_arm_neon_vrecpe>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2601 | def  VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2602 | IIC_VUNAQ, "vrecpe", "f32", | 
| Bob Wilson | 12842f9 | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2603 | v4f32, v4f32, int_arm_neon_vrecpe>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2604 |  | 
|  | 2605 | //   VRECPS   : Vector Reciprocal Step | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2606 | def  VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2607 | IIC_VRECSD, "vrecps", "f32", | 
|  | 2608 | v2f32, v2f32, int_arm_neon_vrecps, 1>; | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2609 | def  VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2610 | IIC_VRECSQ, "vrecps", "f32", | 
|  | 2611 | v4f32, v4f32, int_arm_neon_vrecps, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2612 |  | 
|  | 2613 | //   VRSQRTE  : Vector Reciprocal Square Root Estimate | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2614 | def  VRSQRTEd  : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2615 | IIC_VUNAD, "vrsqrte", "u32", | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2616 | v2i32, v2i32, int_arm_neon_vrsqrte>; | 
|  | 2617 | def  VRSQRTEq  : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2618 | IIC_VUNAQ, "vrsqrte", "u32", | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2619 | v4i32, v4i32, int_arm_neon_vrsqrte>; | 
|  | 2620 | def  VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2621 | IIC_VUNAD, "vrsqrte", "f32", | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2622 | v2f32, v2f32, int_arm_neon_vrsqrte>; | 
|  | 2623 | def  VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2624 | IIC_VUNAQ, "vrsqrte", "f32", | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2625 | v4f32, v4f32, int_arm_neon_vrsqrte>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2626 |  | 
|  | 2627 | //   VRSQRTS  : Vector Reciprocal Square Root Step | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2628 | def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2629 | IIC_VRECSD, "vrsqrts", "f32", | 
|  | 2630 | v2f32, v2f32, int_arm_neon_vrsqrts, 1>; | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2631 | def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2632 | IIC_VRECSQ, "vrsqrts", "f32", | 
|  | 2633 | v4f32, v4f32, int_arm_neon_vrsqrts, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2634 |  | 
|  | 2635 | // Vector Shifts. | 
|  | 2636 |  | 
|  | 2637 | //   VSHL     : Vector Shift | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2638 | defm VSHLs    : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm, | 
|  | 2639 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, | 
|  | 2640 | "vshl", "s", int_arm_neon_vshifts, 0>; | 
|  | 2641 | defm VSHLu    : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm, | 
|  | 2642 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, | 
|  | 2643 | "vshl", "u", int_arm_neon_vshiftu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2644 | //   VSHL     : Vector Shift Left (Immediate) | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2645 | defm VSHLi    : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl, | 
|  | 2646 | N2RegVShLFrm>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2647 | //   VSHR     : Vector Shift Right (Immediate) | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2648 | defm VSHRs    : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs, | 
|  | 2649 | N2RegVShRFrm>; | 
|  | 2650 | defm VSHRu    : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru, | 
|  | 2651 | N2RegVShRFrm>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2652 |  | 
|  | 2653 | //   VSHLL    : Vector Shift Left Long | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2654 | defm VSHLLs   : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>; | 
|  | 2655 | defm VSHLLu   : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2656 |  | 
|  | 2657 | //   VSHLL    : Vector Shift Left Long (with maximum shift count) | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2658 | class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2659 | bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy, | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2660 | ValueType OpTy, SDNode OpNode> | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2661 | : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt, | 
|  | 2662 | ResTy, OpTy, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2663 | let Inst{21-16} = op21_16; | 
|  | 2664 | } | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2665 | def  VSHLLi8  : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2666 | v8i16, v8i8, NEONvshlli>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2667 | def  VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2668 | v4i32, v4i16, NEONvshlli>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2669 | def  VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2670 | v2i64, v2i32, NEONvshlli>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2671 |  | 
|  | 2672 | //   VSHRN    : Vector Shift Right and Narrow | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2673 | defm VSHRN    : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i", | 
|  | 2674 | NEONvshrn>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2675 |  | 
|  | 2676 | //   VRSHL    : Vector Rounding Shift | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2677 | defm VRSHLs   : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm, | 
|  | 2678 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, | 
|  | 2679 | "vrshl", "s", int_arm_neon_vrshifts, 0>; | 
|  | 2680 | defm VRSHLu   : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm, | 
|  | 2681 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, | 
|  | 2682 | "vrshl", "u", int_arm_neon_vrshiftu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2683 | //   VRSHR    : Vector Rounding Shift Right | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2684 | defm VRSHRs   : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs, | 
|  | 2685 | N2RegVShRFrm>; | 
|  | 2686 | defm VRSHRu   : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru, | 
|  | 2687 | N2RegVShRFrm>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2688 |  | 
|  | 2689 | //   VRSHRN   : Vector Rounding Shift Right and Narrow | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2690 | defm VRSHRN   : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2691 | NEONvrshrn>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2692 |  | 
|  | 2693 | //   VQSHL    : Vector Saturating Shift | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2694 | defm VQSHLs   : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm, | 
|  | 2695 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, | 
|  | 2696 | "vqshl", "s", int_arm_neon_vqshifts, 0>; | 
|  | 2697 | defm VQSHLu   : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm, | 
|  | 2698 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, | 
|  | 2699 | "vqshl", "u", int_arm_neon_vqshiftu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2700 | //   VQSHL    : Vector Saturating Shift Left (Immediate) | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2701 | defm VQSHLsi  : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls, | 
|  | 2702 | N2RegVShLFrm>; | 
|  | 2703 | defm VQSHLui  : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu, | 
|  | 2704 | N2RegVShLFrm>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2705 | //   VQSHLU   : Vector Saturating Shift Left (Immediate, Unsigned) | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2706 | defm VQSHLsu  : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu, | 
|  | 2707 | N2RegVShLFrm>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2708 |  | 
|  | 2709 | //   VQSHRN   : Vector Saturating Shift Right and Narrow | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2710 | defm VQSHRNs  : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2711 | NEONvqshrns>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2712 | defm VQSHRNu  : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2713 | NEONvqshrnu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2714 |  | 
|  | 2715 | //   VQSHRUN  : Vector Saturating Shift Right and Narrow (Unsigned) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2716 | defm VQSHRUN  : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2717 | NEONvqshrnsu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2718 |  | 
|  | 2719 | //   VQRSHL   : Vector Saturating Rounding Shift | 
| Johnny Chen | 93acfbf | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2720 | defm VQRSHLs  : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm, | 
|  | 2721 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, | 
|  | 2722 | "vqrshl", "s", int_arm_neon_vqrshifts, 0>; | 
|  | 2723 | defm VQRSHLu  : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm, | 
|  | 2724 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, | 
|  | 2725 | "vqrshl", "u", int_arm_neon_vqrshiftu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2726 |  | 
|  | 2727 | //   VQRSHRN  : Vector Saturating Rounding Shift Right and Narrow | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2728 | defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2729 | NEONvqrshrns>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2730 | defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2731 | NEONvqrshrnu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2732 |  | 
|  | 2733 | //   VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2734 | defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2735 | NEONvqrshrnsu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2736 |  | 
|  | 2737 | //   VSRA     : Vector Shift Right and Accumulate | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2738 | defm VSRAs    : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>; | 
|  | 2739 | defm VSRAu    : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2740 | //   VRSRA    : Vector Rounding Shift Right and Accumulate | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2741 | defm VRSRAs   : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>; | 
|  | 2742 | defm VRSRAu   : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2743 |  | 
|  | 2744 | //   VSLI     : Vector Shift Left and Insert | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2745 | defm VSLI     : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2746 | //   VSRI     : Vector Shift Right and Insert | 
| Johnny Chen | 5d4e917 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 2747 | defm VSRI     : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2748 |  | 
|  | 2749 | // Vector Absolute and Saturating Absolute. | 
|  | 2750 |  | 
|  | 2751 | //   VABS     : Vector Absolute Value | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2752 | defm VABS     : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2753 | IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2754 | int_arm_neon_vabs>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2755 | def  VABSfd   : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2756 | IIC_VUNAD, "vabs", "f32", | 
| Bob Wilson | 12842f9 | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2757 | v2f32, v2f32, int_arm_neon_vabs>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2758 | def  VABSfq   : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2759 | IIC_VUNAQ, "vabs", "f32", | 
| Bob Wilson | 12842f9 | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2760 | v4f32, v4f32, int_arm_neon_vabs>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2761 |  | 
|  | 2762 | //   VQABS    : Vector Saturating Absolute Value | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2763 | defm VQABS    : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2764 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2765 | int_arm_neon_vqabs>; | 
|  | 2766 |  | 
|  | 2767 | // Vector Negate. | 
|  | 2768 |  | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2769 | def vnegd  : PatFrag<(ops node:$in), | 
|  | 2770 | (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>; | 
|  | 2771 | def vnegq  : PatFrag<(ops node:$in), | 
|  | 2772 | (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2773 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2774 | class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2775 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2776 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2777 | [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2778 | class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2779 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2780 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2781 | [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2782 |  | 
| Chris Lattner | 3dad5fb | 2010-03-28 08:39:10 +0000 | [diff] [blame] | 2783 | //   VNEG     : Vector Negate (integer) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2784 | def  VNEGs8d  : VNEGD<0b00, "vneg", "s8", v8i8>; | 
|  | 2785 | def  VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>; | 
|  | 2786 | def  VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>; | 
|  | 2787 | def  VNEGs8q  : VNEGQ<0b00, "vneg", "s8", v16i8>; | 
|  | 2788 | def  VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>; | 
|  | 2789 | def  VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2790 |  | 
|  | 2791 | //   VNEG     : Vector Negate (floating-point) | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 2792 | def  VNEGfd   : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2793 | (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2794 | "vneg", "f32", "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2795 | [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>; | 
|  | 2796 | def  VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2797 | (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2798 | "vneg", "f32", "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2799 | [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>; | 
|  | 2800 |  | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2801 | def : Pat<(v8i8  (vnegd  DPR:$src)), (VNEGs8d DPR:$src)>; | 
|  | 2802 | def : Pat<(v4i16 (vnegd  DPR:$src)), (VNEGs16d DPR:$src)>; | 
|  | 2803 | def : Pat<(v2i32 (vnegd  DPR:$src)), (VNEGs32d DPR:$src)>; | 
|  | 2804 | def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>; | 
|  | 2805 | def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>; | 
|  | 2806 | def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2807 |  | 
|  | 2808 | //   VQNEG    : Vector Saturating Negate | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2809 | defm VQNEG    : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2810 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2811 | int_arm_neon_vqneg>; | 
|  | 2812 |  | 
|  | 2813 | // Vector Bit Counting Operations. | 
|  | 2814 |  | 
|  | 2815 | //   VCLS     : Vector Count Leading Sign Bits | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2816 | defm VCLS     : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2817 | IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2818 | int_arm_neon_vcls>; | 
|  | 2819 | //   VCLZ     : Vector Count Leading Zeros | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2820 | defm VCLZ     : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2821 | IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2822 | int_arm_neon_vclz>; | 
|  | 2823 | //   VCNT     : Vector Count One Bits | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2824 | def  VCNTd    : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2825 | IIC_VCNTiD, "vcnt", "8", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2826 | v8i8, v8i8, int_arm_neon_vcnt>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2827 | def  VCNTq    : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2828 | IIC_VCNTiQ, "vcnt", "8", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2829 | v16i8, v16i8, int_arm_neon_vcnt>; | 
|  | 2830 |  | 
| Johnny Chen | 86ba44a | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 2831 | // Vector Swap -- for disassembly only. | 
|  | 2832 | def  VSWPd    : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0, | 
|  | 2833 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, | 
|  | 2834 | "vswp", "$dst, $src", "", []>; | 
|  | 2835 | def  VSWPq    : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0, | 
|  | 2836 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, | 
|  | 2837 | "vswp", "$dst, $src", "", []>; | 
|  | 2838 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2839 | // Vector Move Operations. | 
|  | 2840 |  | 
|  | 2841 | //   VMOV     : Vector Move (Register) | 
|  | 2842 |  | 
| Evan Cheng | 79efd71 | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 2843 | let neverHasSideEffects = 1 in { | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2844 | def  VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src), | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2845 | N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2846 | def  VMOVQ    : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src), | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2847 | N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2848 |  | 
| Evan Cheng | cd67c21 | 2010-05-14 02:13:41 +0000 | [diff] [blame] | 2849 | // Pseudo vector move instructions for QQ and QQQQ registers. This should | 
| Evan Cheng | 31cdcd4 | 2010-05-06 06:36:08 +0000 | [diff] [blame] | 2850 | // be expanded after register allocation is completed. | 
|  | 2851 | def  VMOVQQ   : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src), | 
| Anton Korobeynikov | 497d831 | 2010-05-16 09:15:36 +0000 | [diff] [blame] | 2852 | NoItinerary, "${:comment} vmov\t$dst, $src", []>; | 
| Evan Cheng | cd67c21 | 2010-05-14 02:13:41 +0000 | [diff] [blame] | 2853 |  | 
|  | 2854 | def  VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src), | 
| Anton Korobeynikov | 497d831 | 2010-05-16 09:15:36 +0000 | [diff] [blame] | 2855 | NoItinerary, "${:comment} vmov\t$dst, $src", []>; | 
| Evan Cheng | 79efd71 | 2010-05-13 00:16:46 +0000 | [diff] [blame] | 2856 | } // neverHasSideEffects | 
| Evan Cheng | 31cdcd4 | 2010-05-06 06:36:08 +0000 | [diff] [blame] | 2857 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2858 | //   VMOV     : Vector Move (Immediate) | 
|  | 2859 |  | 
| Evan Cheng | cd04ed3 | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 2860 | let isReMaterializable = 1 in { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2861 | def VMOVv8i8  : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst), | 
| Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 2862 | (ins nModImm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2863 | "vmov", "i8", "$dst, $SIMM", "", | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2864 | [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2865 | def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst), | 
| Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 2866 | (ins nModImm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2867 | "vmov", "i8", "$dst, $SIMM", "", | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2868 | [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2869 |  | 
| Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 2870 | def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst), | 
|  | 2871 | (ins nModImm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2872 | "vmov", "i16", "$dst, $SIMM", "", | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2873 | [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]>; | 
| Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 2874 | def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst), | 
|  | 2875 | (ins nModImm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2876 | "vmov", "i16", "$dst, $SIMM", "", | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2877 | [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2878 |  | 
| Bob Wilson | bd54a53 | 2010-07-14 06:30:44 +0000 | [diff] [blame] | 2879 | def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst), | 
| Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 2880 | (ins nModImm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2881 | "vmov", "i32", "$dst, $SIMM", "", | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2882 | [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]>; | 
| Bob Wilson | bd54a53 | 2010-07-14 06:30:44 +0000 | [diff] [blame] | 2883 | def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst), | 
| Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 2884 | (ins nModImm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2885 | "vmov", "i32", "$dst, $SIMM", "", | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2886 | [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2887 |  | 
|  | 2888 | def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst), | 
| Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 2889 | (ins nModImm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2890 | "vmov", "i64", "$dst, $SIMM", "", | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2891 | [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2892 | def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst), | 
| Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 2893 | (ins nModImm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2894 | "vmov", "i64", "$dst, $SIMM", "", | 
| Bob Wilson | a3f1901 | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 2895 | [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>; | 
| Evan Cheng | cd04ed3 | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 2896 | } // isReMaterializable | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2897 |  | 
|  | 2898 | //   VMOV     : Vector Get Lane (move scalar to ARM core register) | 
|  | 2899 |  | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2900 | def VGETLNs8  : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?}, | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2901 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2902 | IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2903 | [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src), | 
|  | 2904 | imm:$lane))]>; | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2905 | def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1}, | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2906 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2907 | IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2908 | [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src), | 
|  | 2909 | imm:$lane))]>; | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2910 | def VGETLNu8  : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?}, | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2911 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2912 | IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2913 | [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src), | 
|  | 2914 | imm:$lane))]>; | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2915 | def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1}, | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2916 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2917 | IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2918 | [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src), | 
|  | 2919 | imm:$lane))]>; | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2920 | def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00, | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2921 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2922 | IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2923 | [(set GPR:$dst, (extractelt (v2i32 DPR:$src), | 
|  | 2924 | imm:$lane))]>; | 
|  | 2925 | // def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td | 
|  | 2926 | def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane), | 
|  | 2927 | (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2928 | (DSubReg_i8_reg imm:$lane))), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2929 | (SubReg_i8_lane imm:$lane))>; | 
|  | 2930 | def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane), | 
|  | 2931 | (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2932 | (DSubReg_i16_reg imm:$lane))), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2933 | (SubReg_i16_lane imm:$lane))>; | 
|  | 2934 | def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane), | 
|  | 2935 | (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2936 | (DSubReg_i8_reg imm:$lane))), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2937 | (SubReg_i8_lane imm:$lane))>; | 
|  | 2938 | def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane), | 
|  | 2939 | (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2940 | (DSubReg_i16_reg imm:$lane))), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2941 | (SubReg_i16_lane imm:$lane))>; | 
|  | 2942 | def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane), | 
|  | 2943 | (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2944 | (DSubReg_i32_reg imm:$lane))), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2945 | (SubReg_i32_lane imm:$lane))>; | 
| Anton Korobeynikov | cd41d07 | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 2946 | def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2947 | (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)), | 
| Anton Korobeynikov | 8d0fbeb | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 2948 | (SSubReg_f32_reg imm:$src2))>; | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2949 | def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2950 | (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)), | 
| Anton Korobeynikov | 8d0fbeb | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 2951 | (SSubReg_f32_reg imm:$src2))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2952 | //def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2953 | //          (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2954 | def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2955 | (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2956 |  | 
|  | 2957 |  | 
|  | 2958 | //   VMOV     : Vector Set Lane (move ARM core register to scalar) | 
|  | 2959 |  | 
|  | 2960 | let Constraints = "$src1 = $dst" in { | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2961 | def VSETLNi8  : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst), | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2962 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2963 | IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2964 | [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1), | 
|  | 2965 | GPR:$src2, imm:$lane))]>; | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2966 | def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst), | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2967 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2968 | IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2969 | [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1), | 
|  | 2970 | GPR:$src2, imm:$lane))]>; | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2971 | def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst), | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2972 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2973 | IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2974 | [(set DPR:$dst, (insertelt (v2i32 DPR:$src1), | 
|  | 2975 | GPR:$src2, imm:$lane))]>; | 
|  | 2976 | } | 
|  | 2977 | def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane), | 
|  | 2978 | (v16i8 (INSERT_SUBREG QPR:$src1, | 
| Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2979 | (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2980 | (DSubReg_i8_reg imm:$lane))), | 
| Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2981 | GPR:$src2, (SubReg_i8_lane imm:$lane))), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2982 | (DSubReg_i8_reg imm:$lane)))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2983 | def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane), | 
|  | 2984 | (v8i16 (INSERT_SUBREG QPR:$src1, | 
| Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2985 | (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2986 | (DSubReg_i16_reg imm:$lane))), | 
| Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2987 | GPR:$src2, (SubReg_i16_lane imm:$lane))), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2988 | (DSubReg_i16_reg imm:$lane)))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2989 | def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane), | 
|  | 2990 | (v4i32 (INSERT_SUBREG QPR:$src1, | 
| Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2991 | (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2992 | (DSubReg_i32_reg imm:$lane))), | 
| Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 2993 | GPR:$src2, (SubReg_i32_lane imm:$lane))), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2994 | (DSubReg_i32_reg imm:$lane)))>; | 
|  | 2995 |  | 
| Anton Korobeynikov | 3681144 | 2009-08-30 19:06:39 +0000 | [diff] [blame] | 2996 | def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)), | 
| Anton Korobeynikov | 0f38d98 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2997 | (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)), | 
|  | 2998 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2999 | def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)), | 
| Anton Korobeynikov | 0f38d98 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 3000 | (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)), | 
|  | 3001 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3002 |  | 
|  | 3003 | //def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3004 | //          (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3005 | def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 3006 | (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3007 |  | 
| Anton Korobeynikov | 58ebae4 | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 3008 | def : Pat<(v2f32 (scalar_to_vector SPR:$src)), | 
| Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3009 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; | 
| Chris Lattner | ce81b3c | 2010-03-15 00:52:43 +0000 | [diff] [blame] | 3010 | def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))), | 
| Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3011 | (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>; | 
| Anton Korobeynikov | 58ebae4 | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 3012 | def : Pat<(v4f32 (scalar_to_vector SPR:$src)), | 
| Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3013 | (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; | 
| Anton Korobeynikov | 58ebae4 | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 3014 |  | 
| Anton Korobeynikov | 076f105 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 3015 | def : Pat<(v8i8 (scalar_to_vector GPR:$src)), | 
|  | 3016 | (VSETLNi8  (v8i8  (IMPLICIT_DEF)), GPR:$src, (i32 0))>; | 
|  | 3017 | def : Pat<(v4i16 (scalar_to_vector GPR:$src)), | 
|  | 3018 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; | 
|  | 3019 | def : Pat<(v2i32 (scalar_to_vector GPR:$src)), | 
|  | 3020 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; | 
|  | 3021 |  | 
|  | 3022 | def : Pat<(v16i8 (scalar_to_vector GPR:$src)), | 
|  | 3023 | (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)), | 
|  | 3024 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)), | 
| Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3025 | dsub_0)>; | 
| Anton Korobeynikov | 076f105 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 3026 | def : Pat<(v8i16 (scalar_to_vector GPR:$src)), | 
|  | 3027 | (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)), | 
|  | 3028 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)), | 
| Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3029 | dsub_0)>; | 
| Anton Korobeynikov | 076f105 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 3030 | def : Pat<(v4i32 (scalar_to_vector GPR:$src)), | 
|  | 3031 | (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), | 
|  | 3032 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)), | 
| Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3033 | dsub_0)>; | 
| Anton Korobeynikov | 076f105 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 3034 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3035 | //   VDUP     : Vector Duplicate (from ARM core register to all elements) | 
|  | 3036 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3037 | class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3038 | : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3039 | IIC_VMOVIS, "vdup", Dt, "$dst, $src", | 
| Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3040 | [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3041 | class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3042 | : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3043 | IIC_VMOVIS, "vdup", Dt, "$dst, $src", | 
| Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3044 | [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3045 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3046 | def  VDUP8d   : VDUPD<0b11101100, 0b00, "8", v8i8>; | 
|  | 3047 | def  VDUP16d  : VDUPD<0b11101000, 0b01, "16", v4i16>; | 
|  | 3048 | def  VDUP32d  : VDUPD<0b11101000, 0b00, "32", v2i32>; | 
|  | 3049 | def  VDUP8q   : VDUPQ<0b11101110, 0b00, "8", v16i8>; | 
|  | 3050 | def  VDUP16q  : VDUPQ<0b11101010, 0b01, "16", v8i16>; | 
|  | 3051 | def  VDUP32q  : VDUPQ<0b11101010, 0b00, "32", v4i32>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3052 |  | 
|  | 3053 | def  VDUPfd   : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3054 | IIC_VMOVIS, "vdup", "32", "$dst, $src", | 
| Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3055 | [(set DPR:$dst, (v2f32 (NEONvdup | 
|  | 3056 | (f32 (bitconvert GPR:$src)))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3057 | def  VDUPfq   : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3058 | IIC_VMOVIS, "vdup", "32", "$dst, $src", | 
| Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 3059 | [(set QPR:$dst, (v4f32 (NEONvdup | 
|  | 3060 | (f32 (bitconvert GPR:$src)))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3061 |  | 
|  | 3062 | //   VDUP     : Vector Duplicate Lane (from scalar to all elements) | 
|  | 3063 |  | 
| Johnny Chen | 45ab3f3 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 3064 | class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt, | 
|  | 3065 | ValueType Ty> | 
|  | 3066 | : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), | 
|  | 3067 | IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]", | 
|  | 3068 | [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3069 |  | 
| Johnny Chen | 45ab3f3 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 3070 | class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt, | 
| Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3071 | ValueType ResTy, ValueType OpTy> | 
| Johnny Chen | 45ab3f3 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 3072 | : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), | 
|  | 3073 | IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]", | 
|  | 3074 | [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), | 
|  | 3075 | imm:$lane)))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3076 |  | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3077 | // Inst{19-16} is partially specified depending on the element size. | 
|  | 3078 |  | 
| Johnny Chen | 45ab3f3 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 3079 | def VDUPLN8d  : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>; | 
|  | 3080 | def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>; | 
|  | 3081 | def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>; | 
|  | 3082 | def VDUPLNfd  : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>; | 
|  | 3083 | def VDUPLN8q  : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>; | 
|  | 3084 | def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>; | 
|  | 3085 | def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>; | 
|  | 3086 | def VDUPLNfq  : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3087 |  | 
| Bob Wilson | cce31f6 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 3088 | def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)), | 
|  | 3089 | (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src, | 
|  | 3090 | (DSubReg_i8_reg imm:$lane))), | 
|  | 3091 | (SubReg_i8_lane imm:$lane)))>; | 
|  | 3092 | def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)), | 
|  | 3093 | (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src, | 
|  | 3094 | (DSubReg_i16_reg imm:$lane))), | 
|  | 3095 | (SubReg_i16_lane imm:$lane)))>; | 
|  | 3096 | def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)), | 
|  | 3097 | (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src, | 
|  | 3098 | (DSubReg_i32_reg imm:$lane))), | 
|  | 3099 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 3100 | def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)), | 
|  | 3101 | (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src, | 
|  | 3102 | (DSubReg_i32_reg imm:$lane))), | 
|  | 3103 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 3104 |  | 
| Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3105 | def  VDUPfdf  : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0, | 
|  | 3106 | (outs DPR:$dst), (ins SPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3107 | IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "", | 
| Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3108 | [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>; | 
| Anton Korobeynikov | 23b28cb | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 3109 |  | 
| Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3110 | def  VDUPfqf  : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0, | 
|  | 3111 | (outs QPR:$dst), (ins SPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3112 | IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "", | 
| Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 3113 | [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>; | 
| Anton Korobeynikov | 23b28cb | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 3114 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3115 | //   VMOVN    : Vector Narrowing Move | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3116 | defm VMOVN    : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD, | 
|  | 3117 | "vmovn", "i", int_arm_neon_vmovn>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3118 | //   VQMOVN   : Vector Saturating Narrowing Move | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3119 | defm VQMOVNs  : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, | 
|  | 3120 | "vqmovn", "s", int_arm_neon_vqmovns>; | 
|  | 3121 | defm VQMOVNu  : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, | 
|  | 3122 | "vqmovn", "u", int_arm_neon_vqmovnu>; | 
|  | 3123 | defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, | 
|  | 3124 | "vqmovun", "s", int_arm_neon_vqmovnsu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3125 | //   VMOVL    : Vector Lengthening Move | 
| Bob Wilson | 9a511c0 | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 3126 | defm VMOVLs   : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>; | 
|  | 3127 | defm VMOVLu   : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3128 |  | 
|  | 3129 | // Vector Conversions. | 
|  | 3130 |  | 
| Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 3131 | //   VCVT     : Vector Convert Between Floating-Point and Integers | 
| Johnny Chen | 274a0d3 | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 3132 | def  VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", | 
|  | 3133 | v2i32, v2f32, fp_to_sint>; | 
|  | 3134 | def  VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", | 
|  | 3135 | v2i32, v2f32, fp_to_uint>; | 
|  | 3136 | def  VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", | 
|  | 3137 | v2f32, v2i32, sint_to_fp>; | 
|  | 3138 | def  VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", | 
|  | 3139 | v2f32, v2i32, uint_to_fp>; | 
| Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 3140 |  | 
| Johnny Chen | 274a0d3 | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 3141 | def  VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", | 
|  | 3142 | v4i32, v4f32, fp_to_sint>; | 
|  | 3143 | def  VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", | 
|  | 3144 | v4i32, v4f32, fp_to_uint>; | 
|  | 3145 | def  VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", | 
|  | 3146 | v4f32, v4i32, sint_to_fp>; | 
|  | 3147 | def  VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", | 
|  | 3148 | v4f32, v4i32, uint_to_fp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3149 |  | 
|  | 3150 | //   VCVT     : Vector Convert Between Floating-Point and Fixed-Point. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3151 | def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3152 | v2i32, v2f32, int_arm_neon_vcvtfp2fxs>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3153 | def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3154 | v2i32, v2f32, int_arm_neon_vcvtfp2fxu>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3155 | def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3156 | v2f32, v2i32, int_arm_neon_vcvtfxs2fp>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3157 | def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3158 | v2f32, v2i32, int_arm_neon_vcvtfxu2fp>; | 
|  | 3159 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3160 | def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3161 | v4i32, v4f32, int_arm_neon_vcvtfp2fxs>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3162 | def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3163 | v4i32, v4f32, int_arm_neon_vcvtfp2fxu>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3164 | def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3165 | v4f32, v4i32, int_arm_neon_vcvtfxs2fp>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3166 | def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3167 | v4f32, v4i32, int_arm_neon_vcvtfxu2fp>; | 
|  | 3168 |  | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3169 | // Vector Reverse. | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3170 |  | 
|  | 3171 | //   VREV64   : Vector Reverse elements within 64-bit doublewords | 
|  | 3172 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3173 | class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3174 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3175 | (ins DPR:$src), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3176 | OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3177 | [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3178 | class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3179 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3180 | (ins QPR:$src), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3181 | OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3182 | [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3183 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3184 | def VREV64d8  : VREV64D<0b00, "vrev64", "8", v8i8>; | 
|  | 3185 | def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>; | 
|  | 3186 | def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>; | 
|  | 3187 | def VREV64df  : VREV64D<0b10, "vrev64", "32", v2f32>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3188 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3189 | def VREV64q8  : VREV64Q<0b00, "vrev64", "8", v16i8>; | 
|  | 3190 | def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>; | 
|  | 3191 | def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>; | 
|  | 3192 | def VREV64qf  : VREV64Q<0b10, "vrev64", "32", v4f32>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3193 |  | 
|  | 3194 | //   VREV32   : Vector Reverse elements within 32-bit words | 
|  | 3195 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3196 | class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3197 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3198 | (ins DPR:$src), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3199 | OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3200 | [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3201 | class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3202 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3203 | (ins QPR:$src), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3204 | OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3205 | [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3206 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3207 | def VREV32d8  : VREV32D<0b00, "vrev32", "8", v8i8>; | 
|  | 3208 | def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3209 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3210 | def VREV32q8  : VREV32Q<0b00, "vrev32", "8", v16i8>; | 
|  | 3211 | def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3212 |  | 
|  | 3213 | //   VREV16   : Vector Reverse elements within 16-bit halfwords | 
|  | 3214 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3215 | class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3216 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3217 | (ins DPR:$src), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3218 | OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3219 | [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3220 | class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3221 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3222 | (ins QPR:$src), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3223 | OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 3224 | [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3225 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3226 | def VREV16d8  : VREV16D<0b00, "vrev16", "8", v8i8>; | 
|  | 3227 | def VREV16q8  : VREV16Q<0b00, "vrev16", "8", v16i8>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 3228 |  | 
| Bob Wilson | 32cd855 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3229 | // Other Vector Shuffles. | 
|  | 3230 |  | 
|  | 3231 | //   VEXT     : Vector Extract | 
|  | 3232 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3233 | class VEXTd<string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3234 | : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst), | 
|  | 3235 | (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm, | 
|  | 3236 | IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "", | 
|  | 3237 | [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs), | 
|  | 3238 | (Ty DPR:$rhs), imm:$index)))]>; | 
| Anton Korobeynikov | 38f284f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 3239 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3240 | class VEXTq<string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3241 | : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst), | 
|  | 3242 | (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm, | 
|  | 3243 | IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "", | 
|  | 3244 | [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs), | 
|  | 3245 | (Ty QPR:$rhs), imm:$index)))]>; | 
| Anton Korobeynikov | 38f284f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 3246 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3247 | def VEXTd8  : VEXTd<"vext", "8",  v8i8>; | 
|  | 3248 | def VEXTd16 : VEXTd<"vext", "16", v4i16>; | 
|  | 3249 | def VEXTd32 : VEXTd<"vext", "32", v2i32>; | 
|  | 3250 | def VEXTdf  : VEXTd<"vext", "32", v2f32>; | 
| Anton Korobeynikov | 38f284f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 3251 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3252 | def VEXTq8  : VEXTq<"vext", "8",  v16i8>; | 
|  | 3253 | def VEXTq16 : VEXTq<"vext", "16", v8i16>; | 
|  | 3254 | def VEXTq32 : VEXTq<"vext", "32", v4i32>; | 
|  | 3255 | def VEXTqf  : VEXTq<"vext", "32", v4f32>; | 
| Bob Wilson | 32cd855 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 3256 |  | 
| Bob Wilson | db46af0 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3257 | //   VTRN     : Vector Transpose | 
|  | 3258 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3259 | def  VTRNd8   : N2VDShuffle<0b00, 0b00001, "vtrn", "8">; | 
|  | 3260 | def  VTRNd16  : N2VDShuffle<0b01, 0b00001, "vtrn", "16">; | 
|  | 3261 | def  VTRNd32  : N2VDShuffle<0b10, 0b00001, "vtrn", "32">; | 
| Bob Wilson | db46af0 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3262 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3263 | def  VTRNq8   : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">; | 
|  | 3264 | def  VTRNq16  : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">; | 
|  | 3265 | def  VTRNq32  : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">; | 
| Bob Wilson | db46af0 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3266 |  | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3267 | //   VUZP     : Vector Unzip (Deinterleave) | 
|  | 3268 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3269 | def  VUZPd8   : N2VDShuffle<0b00, 0b00010, "vuzp", "8">; | 
|  | 3270 | def  VUZPd16  : N2VDShuffle<0b01, 0b00010, "vuzp", "16">; | 
|  | 3271 | def  VUZPd32  : N2VDShuffle<0b10, 0b00010, "vuzp", "32">; | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3272 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3273 | def  VUZPq8   : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">; | 
|  | 3274 | def  VUZPq16  : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">; | 
|  | 3275 | def  VUZPq32  : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">; | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3276 |  | 
|  | 3277 | //   VZIP     : Vector Zip (Interleave) | 
|  | 3278 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3279 | def  VZIPd8   : N2VDShuffle<0b00, 0b00011, "vzip", "8">; | 
|  | 3280 | def  VZIPd16  : N2VDShuffle<0b01, 0b00011, "vzip", "16">; | 
|  | 3281 | def  VZIPd32  : N2VDShuffle<0b10, 0b00011, "vzip", "32">; | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 3282 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3283 | def  VZIPq8   : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">; | 
|  | 3284 | def  VZIPq16  : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">; | 
|  | 3285 | def  VZIPq32  : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">; | 
| Bob Wilson | db46af0 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 3286 |  | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3287 | // Vector Table Lookup and Table Extension. | 
|  | 3288 |  | 
|  | 3289 | //   VTBL     : Vector Table Lookup | 
|  | 3290 | def  VTBL1 | 
|  | 3291 | : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst), | 
| Johnny Chen | c86256f | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3292 | (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3293 | "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "", | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3294 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>; | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3295 | let hasExtraSrcRegAllocReq = 1 in { | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3296 | def  VTBL2 | 
|  | 3297 | : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst), | 
| Johnny Chen | c86256f | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3298 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2, | 
| Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3299 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>; | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3300 | def  VTBL3 | 
|  | 3301 | : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst), | 
| Johnny Chen | c86256f | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3302 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3, | 
| Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3303 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>; | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3304 | def  VTBL4 | 
|  | 3305 | : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst), | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3306 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), | 
| Johnny Chen | c86256f | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3307 | NVTBLFrm, IIC_VTB4, | 
| Bob Wilson | 3ed511b | 2010-07-06 23:36:25 +0000 | [diff] [blame] | 3308 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>; | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3309 | } // hasExtraSrcRegAllocReq = 1 | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3310 |  | 
|  | 3311 | //   VTBX     : Vector Table Extension | 
|  | 3312 | def  VTBX1 | 
|  | 3313 | : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst), | 
| Johnny Chen | c86256f | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3314 | (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3315 | "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst", | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3316 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1 | 
|  | 3317 | DPR:$orig, DPR:$tbl1, DPR:$src)))]>; | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3318 | let hasExtraSrcRegAllocReq = 1 in { | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3319 | def  VTBX2 | 
|  | 3320 | : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst), | 
| Johnny Chen | c86256f | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3321 | (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2, | 
| Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3322 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>; | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3323 | def  VTBX3 | 
|  | 3324 | : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst), | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3325 | (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), | 
| Johnny Chen | c86256f | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3326 | NVTBLFrm, IIC_VTBX3, | 
| Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3327 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", | 
|  | 3328 | "$orig = $dst", []>; | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3329 | def  VTBX4 | 
|  | 3330 | : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1, | 
| Johnny Chen | c86256f | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 3331 | DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3332 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", | 
| Bob Wilson | 5bc8a79 | 2010-07-07 00:08:54 +0000 | [diff] [blame] | 3333 | "$orig = $dst", []>; | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3334 | } // hasExtraSrcRegAllocReq = 1 | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3335 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3336 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3337 | // NEON instructions for single-precision FP math | 
|  | 3338 | //===----------------------------------------------------------------------===// | 
|  | 3339 |  | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3340 | class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst> | 
|  | 3341 | : NEONFPPat<(ResTy (OpNode SPR:$a)), | 
| Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3342 | (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), | 
| Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3343 | SPR:$a, ssub_0))), | 
|  | 3344 | ssub_0)>; | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3345 |  | 
|  | 3346 | class N3VSPat<SDNode OpNode, NeonI Inst> | 
|  | 3347 | : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)), | 
| Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3348 | (EXTRACT_SUBREG (v2f32 | 
|  | 3349 | (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), | 
| Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3350 | SPR:$a, ssub_0), | 
| Chris Lattner | b8a7427 | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 3351 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), | 
| Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3352 | SPR:$b, ssub_0))), | 
|  | 3353 | ssub_0)>; | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3354 |  | 
|  | 3355 | class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst> | 
|  | 3356 | : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))), | 
|  | 3357 | (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), | 
| Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3358 | SPR:$acc, ssub_0), | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3359 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), | 
| Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3360 | SPR:$a, ssub_0), | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3361 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), | 
| Jakob Stoklund Olesen | 6c47d64 | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 3362 | SPR:$b, ssub_0)), | 
|  | 3363 | ssub_0)>; | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3364 |  | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3365 | // These need separate instructions because they must use DPR_VFP2 register | 
|  | 3366 | // class which have SPR sub-registers. | 
|  | 3367 |  | 
|  | 3368 | // Vector Add Operations used for single-precision FP | 
|  | 3369 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3370 | def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>; | 
|  | 3371 | def : N3VSPat<fadd, VADDfd_sfp>; | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3372 |  | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3373 | // Vector Sub Operations used for single-precision FP | 
|  | 3374 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3375 | def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>; | 
|  | 3376 | def : N3VSPat<fsub, VSUBfd_sfp>; | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3377 |  | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3378 | // Vector Multiply Operations used for single-precision FP | 
|  | 3379 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3380 | def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>; | 
|  | 3381 | def : N3VSPat<fmul, VMULfd_sfp>; | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3382 |  | 
|  | 3383 | // Vector Multiply-Accumulate/Subtract used for single-precision FP | 
| Jim Grosbach | 5cba8de | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3384 | // vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so | 
|  | 3385 | // we want to avoid them for now. e.g., alternating vmla/vadd instructions. | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3386 |  | 
| Jim Grosbach | 5cba8de | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3387 | //let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3388 | //def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32", | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3389 | //                           v2f32, fmul, fadd>; | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3390 | //def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>; | 
| Jim Grosbach | 5cba8de | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3391 |  | 
|  | 3392 | //let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3393 | //def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32", | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3394 | //                           v2f32, fmul, fsub>; | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3395 | //def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>; | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3396 |  | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3397 | // Vector Absolute used for single-precision FP | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3398 | let neverHasSideEffects = 1 in | 
| Bob Wilson | cb2deb2 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 3399 | def  VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0, | 
|  | 3400 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD, | 
|  | 3401 | "vabs", "f32", "$dst, $src", "", []>; | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3402 | def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>; | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3403 |  | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3404 | // Vector Negate used for single-precision FP | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3405 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3406 | def  VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, | 
|  | 3407 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD, | 
|  | 3408 | "vneg", "f32", "$dst, $src", "", []>; | 
|  | 3409 | def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>; | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3410 |  | 
| Bob Wilson | c6c13a3 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 3411 | // Vector Maximum used for single-precision FP | 
|  | 3412 | let neverHasSideEffects = 1 in | 
|  | 3413 | def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst), | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3414 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND, | 
| Bob Wilson | c6c13a3 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 3415 | "vmax", "f32", "$dst, $src1, $src2", "", []>; | 
|  | 3416 | def : N3VSPat<NEONfmax, VMAXfd_sfp>; | 
|  | 3417 |  | 
|  | 3418 | // Vector Minimum used for single-precision FP | 
|  | 3419 | let neverHasSideEffects = 1 in | 
|  | 3420 | def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst), | 
| Bob Wilson | cf603fb | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 3421 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND, | 
| Bob Wilson | c6c13a3 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 3422 | "vmin", "f32", "$dst, $src1, $src2", "", []>; | 
|  | 3423 | def : N3VSPat<NEONfmin, VMINfd_sfp>; | 
|  | 3424 |  | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3425 | // Vector Convert between single-precision FP and integer | 
|  | 3426 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3427 | def  VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", | 
|  | 3428 | v2i32, v2f32, fp_to_sint>; | 
| Bob Wilson | e4191e7 | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 3429 | def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>; | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3430 |  | 
|  | 3431 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3432 | def  VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", | 
|  | 3433 | v2i32, v2f32, fp_to_uint>; | 
| Bob Wilson | e4191e7 | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 3434 | def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>; | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3435 |  | 
|  | 3436 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3437 | def  VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", | 
|  | 3438 | v2f32, v2i32, sint_to_fp>; | 
| Bob Wilson | e4191e7 | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 3439 | def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>; | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3440 |  | 
|  | 3441 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3442 | def  VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", | 
|  | 3443 | v2f32, v2i32, uint_to_fp>; | 
| Bob Wilson | e4191e7 | 2010-03-19 22:51:32 +0000 | [diff] [blame] | 3444 | def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>; | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3445 |  | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3446 | //===----------------------------------------------------------------------===// | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3447 | // Non-Instruction Patterns | 
|  | 3448 | //===----------------------------------------------------------------------===// | 
|  | 3449 |  | 
|  | 3450 | // bit_convert | 
|  | 3451 | def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>; | 
|  | 3452 | def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>; | 
|  | 3453 | def : Pat<(v1i64 (bitconvert (v8i8  DPR:$src))), (v1i64 DPR:$src)>; | 
|  | 3454 | def : Pat<(v1i64 (bitconvert (f64   DPR:$src))), (v1i64 DPR:$src)>; | 
|  | 3455 | def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>; | 
|  | 3456 | def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>; | 
|  | 3457 | def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>; | 
|  | 3458 | def : Pat<(v2i32 (bitconvert (v8i8  DPR:$src))), (v2i32 DPR:$src)>; | 
|  | 3459 | def : Pat<(v2i32 (bitconvert (f64   DPR:$src))), (v2i32 DPR:$src)>; | 
|  | 3460 | def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>; | 
|  | 3461 | def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>; | 
|  | 3462 | def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>; | 
|  | 3463 | def : Pat<(v4i16 (bitconvert (v8i8  DPR:$src))), (v4i16 DPR:$src)>; | 
|  | 3464 | def : Pat<(v4i16 (bitconvert (f64   DPR:$src))), (v4i16 DPR:$src)>; | 
|  | 3465 | def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>; | 
|  | 3466 | def : Pat<(v8i8  (bitconvert (v1i64 DPR:$src))), (v8i8  DPR:$src)>; | 
|  | 3467 | def : Pat<(v8i8  (bitconvert (v2i32 DPR:$src))), (v8i8  DPR:$src)>; | 
|  | 3468 | def : Pat<(v8i8  (bitconvert (v4i16 DPR:$src))), (v8i8  DPR:$src)>; | 
|  | 3469 | def : Pat<(v8i8  (bitconvert (f64   DPR:$src))), (v8i8  DPR:$src)>; | 
|  | 3470 | def : Pat<(v8i8  (bitconvert (v2f32 DPR:$src))), (v8i8  DPR:$src)>; | 
|  | 3471 | def : Pat<(f64   (bitconvert (v1i64 DPR:$src))), (f64   DPR:$src)>; | 
|  | 3472 | def : Pat<(f64   (bitconvert (v2i32 DPR:$src))), (f64   DPR:$src)>; | 
|  | 3473 | def : Pat<(f64   (bitconvert (v4i16 DPR:$src))), (f64   DPR:$src)>; | 
|  | 3474 | def : Pat<(f64   (bitconvert (v8i8  DPR:$src))), (f64   DPR:$src)>; | 
|  | 3475 | def : Pat<(f64   (bitconvert (v2f32 DPR:$src))), (f64   DPR:$src)>; | 
|  | 3476 | def : Pat<(v2f32 (bitconvert (f64   DPR:$src))), (v2f32 DPR:$src)>; | 
|  | 3477 | def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>; | 
|  | 3478 | def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>; | 
|  | 3479 | def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>; | 
|  | 3480 | def : Pat<(v2f32 (bitconvert (v8i8  DPR:$src))), (v2f32 DPR:$src)>; | 
|  | 3481 |  | 
|  | 3482 | def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>; | 
|  | 3483 | def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>; | 
|  | 3484 | def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>; | 
|  | 3485 | def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>; | 
|  | 3486 | def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>; | 
|  | 3487 | def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>; | 
|  | 3488 | def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>; | 
|  | 3489 | def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>; | 
|  | 3490 | def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>; | 
|  | 3491 | def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>; | 
|  | 3492 | def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>; | 
|  | 3493 | def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>; | 
|  | 3494 | def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>; | 
|  | 3495 | def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>; | 
|  | 3496 | def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>; | 
|  | 3497 | def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>; | 
|  | 3498 | def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>; | 
|  | 3499 | def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>; | 
|  | 3500 | def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>; | 
|  | 3501 | def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>; | 
|  | 3502 | def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>; | 
|  | 3503 | def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>; | 
|  | 3504 | def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>; | 
|  | 3505 | def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>; | 
|  | 3506 | def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>; | 
|  | 3507 | def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>; | 
|  | 3508 | def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>; | 
|  | 3509 | def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>; | 
|  | 3510 | def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>; | 
|  | 3511 | def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>; |