blob: d921c82cfb091f0c48046db79275f8f65e766770 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- Thumb1FrameLowering.cpp - Thumb1 Frame Information ----------------===//
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov2f931282011-01-10 12:39:04 +000010// This file contains the Thumb1 implementation of TargetFrameLowering class.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov2f931282011-01-10 12:39:04 +000014#include "Thumb1FrameLowering.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000015#include "ARMMachineFunctionInfo.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chengeb56dca2010-11-22 18:12:04 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000020
21using namespace llvm;
22
Jim Grosbache7e2aca2011-09-13 20:30:37 +000023bool Thumb1FrameLowering::hasReservedCallFrame(const MachineFunction &MF) const{
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000024 const MachineFrameInfo *FFI = MF.getFrameInfo();
25 unsigned CFSize = FFI->getMaxCallFrameSize();
26 // It's not always a good idea to include the call frame as part of the
27 // stack frame. ARM (especially Thumb) has small immediate offset to
28 // address the stack frame. So a large call frame can cause poor codegen
29 // and may even makes it impossible to scavenge a register.
30 if (CFSize >= ((1 << 8) - 1) * 4 / 2) // Half of imm8 * 4
31 return false;
32
33 return !MF.getFrameInfo()->hasVarSizedObjects();
34}
35
Anton Korobeynikova8d177b2011-03-05 18:43:50 +000036static void
37emitSPUpdate(MachineBasicBlock &MBB,
38 MachineBasicBlock::iterator &MBBI,
39 const TargetInstrInfo &TII, DebugLoc dl,
40 const Thumb1RegisterInfo &MRI,
41 int NumBytes, unsigned MIFlags = MachineInstr::NoFlags) {
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000042 emitThumbRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes, TII,
Anton Korobeynikova8d177b2011-03-05 18:43:50 +000043 MRI, MIFlags);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000044}
45
Eli Bendersky8da87162013-02-21 20:05:00 +000046
47void Thumb1FrameLowering::
48eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB,
49 MachineBasicBlock::iterator I) const {
50 const Thumb1InstrInfo &TII =
51 *static_cast<const Thumb1InstrInfo*>(MF.getTarget().getInstrInfo());
52 const Thumb1RegisterInfo *RegInfo =
53 static_cast<const Thumb1RegisterInfo*>(MF.getTarget().getRegisterInfo());
54 if (!hasReservedCallFrame(MF)) {
55 // If we have alloca, convert as follows:
56 // ADJCALLSTACKDOWN -> sub, sp, sp, amount
57 // ADJCALLSTACKUP -> add, sp, sp, amount
58 MachineInstr *Old = I;
59 DebugLoc dl = Old->getDebugLoc();
60 unsigned Amount = Old->getOperand(0).getImm();
61 if (Amount != 0) {
62 // We need to keep the stack aligned properly. To do this, we round the
63 // amount of space needed for the outgoing arguments up to the next
64 // alignment boundary.
65 unsigned Align = getStackAlignment();
66 Amount = (Amount+Align-1)/Align*Align;
67
68 // Replace the pseudo instruction with a new instruction...
69 unsigned Opc = Old->getOpcode();
70 if (Opc == ARM::ADJCALLSTACKDOWN || Opc == ARM::tADJCALLSTACKDOWN) {
71 emitSPUpdate(MBB, I, TII, dl, *RegInfo, -Amount);
72 } else {
73 assert(Opc == ARM::ADJCALLSTACKUP || Opc == ARM::tADJCALLSTACKUP);
74 emitSPUpdate(MBB, I, TII, dl, *RegInfo, Amount);
75 }
76 }
77 }
78 MBB.erase(I);
79}
80
Anton Korobeynikov2f931282011-01-10 12:39:04 +000081void Thumb1FrameLowering::emitPrologue(MachineFunction &MF) const {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000082 MachineBasicBlock &MBB = MF.front();
83 MachineBasicBlock::iterator MBBI = MBB.begin();
84 MachineFrameInfo *MFI = MF.getFrameInfo();
85 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
86 const Thumb1RegisterInfo *RegInfo =
87 static_cast<const Thumb1RegisterInfo*>(MF.getTarget().getRegisterInfo());
88 const Thumb1InstrInfo &TII =
89 *static_cast<const Thumb1InstrInfo*>(MF.getTarget().getInstrInfo());
90
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +000091 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
92 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize(Align);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000093 unsigned NumBytes = MFI->getStackSize();
94 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
95 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
96 unsigned FramePtr = RegInfo->getFrameRegister(MF);
97 unsigned BasePtr = RegInfo->getBaseRegister();
98
99 // Thumb add/sub sp, imm8 instructions implicitly multiply the offset by 4.
100 NumBytes = (NumBytes + 3) & ~3;
101 MFI->setStackSize(NumBytes);
102
103 // Determine the sizes of each callee-save spill areas and record which frame
104 // belongs to which callee-save spill areas.
105 unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0;
106 int FramePtrSpillFI = 0;
107
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000108 if (ArgRegsSaveSize)
109 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -ArgRegsSaveSize,
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000110 MachineInstr::FrameSetup);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000111
112 if (!AFI->hasStackFrame()) {
113 if (NumBytes != 0)
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000114 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -NumBytes,
115 MachineInstr::FrameSetup);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000116 return;
117 }
118
119 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
120 unsigned Reg = CSI[i].getReg();
121 int FI = CSI[i].getFrameIdx();
122 switch (Reg) {
123 case ARM::R4:
124 case ARM::R5:
125 case ARM::R6:
126 case ARM::R7:
127 case ARM::LR:
128 if (Reg == FramePtr)
129 FramePtrSpillFI = FI;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000130 GPRCS1Size += 4;
131 break;
132 case ARM::R8:
133 case ARM::R9:
134 case ARM::R10:
135 case ARM::R11:
136 if (Reg == FramePtr)
137 FramePtrSpillFI = FI;
Tim Northoverc9432eb2013-11-04 23:04:15 +0000138 if (STI.isTargetIOS())
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000139 GPRCS2Size += 4;
Tim Northoverc9432eb2013-11-04 23:04:15 +0000140 else
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000141 GPRCS1Size += 4;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000142 break;
143 default:
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000144 DPRCSSize += 8;
145 }
146 }
147
148 if (MBBI != MBB.end() && MBBI->getOpcode() == ARM::tPUSH) {
149 ++MBBI;
150 if (MBBI != MBB.end())
151 dl = MBBI->getDebugLoc();
152 }
153
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000154 // Determine starting offsets of spill areas.
155 unsigned DPRCSOffset = NumBytes - (GPRCS1Size + GPRCS2Size + DPRCSSize);
156 unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize;
157 unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size;
Logan Chien53c18d82013-02-20 12:21:33 +0000158 bool HasFP = hasFP(MF);
159 if (HasFP)
160 AFI->setFramePtrSpillOffset(MFI->getObjectOffset(FramePtrSpillFI) +
161 NumBytes);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000162 AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset);
163 AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset);
164 AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000165 NumBytes = DPRCSOffset;
Evan Chengeb56dca2010-11-22 18:12:04 +0000166
Tim Northover93bcc662013-11-08 17:18:07 +0000167 int FramePtrOffsetInBlock = 0;
168 if (tryFoldSPUpdateIntoPushPop(MF, prior(MBBI), NumBytes)) {
169 FramePtrOffsetInBlock = NumBytes;
170 NumBytes = 0;
171 }
172
Evan Chengeb56dca2010-11-22 18:12:04 +0000173 // Adjust FP so it point to the stack slot that contains the previous FP.
Logan Chien53c18d82013-02-20 12:21:33 +0000174 if (HasFP) {
Tim Northover93bcc662013-11-08 17:18:07 +0000175 FramePtrOffsetInBlock += MFI->getObjectOffset(FramePtrSpillFI) + GPRCS1Size;
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000176 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tADDrSPi), FramePtr)
Tim Northover93bcc662013-11-08 17:18:07 +0000177 .addReg(ARM::SP).addImm(FramePtrOffsetInBlock / 4)
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000178 .setMIFlags(MachineInstr::FrameSetup));
Jim Grosbachdca85312011-06-13 21:18:25 +0000179 if (NumBytes > 508)
180 // If offset is > 508 then sp cannot be adjusted in a single instruction,
Evan Chengeb56dca2010-11-22 18:12:04 +0000181 // try restoring from fp instead.
182 AFI->setShouldRestoreSPFromFP(true);
183 }
184
185 if (NumBytes)
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000186 // Insert it after all the callee-save spills.
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000187 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, -NumBytes,
188 MachineInstr::FrameSetup);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000189
Logan Chien53c18d82013-02-20 12:21:33 +0000190 if (STI.isTargetELF() && HasFP)
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000191 MFI->setOffsetAdjustment(MFI->getOffsetAdjustment() -
192 AFI->getFramePtrSpillOffset());
193
194 AFI->setGPRCalleeSavedArea1Size(GPRCS1Size);
195 AFI->setGPRCalleeSavedArea2Size(GPRCS2Size);
196 AFI->setDPRCalleeSavedAreaSize(DPRCSSize);
197
Chad Rosieradd38c12011-10-20 00:07:12 +0000198 // Thumb1 does not currently support dynamic stack realignment. Report a
199 // fatal error rather then silently generate bad code.
200 if (RegInfo->needsStackRealignment(MF))
201 report_fatal_error("Dynamic stack realignment not supported for thumb1.");
Chad Rosier1809d6c2011-10-15 00:28:24 +0000202
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000203 // If we need a base pointer, set it up here. It's whatever the value
204 // of the stack pointer is at this point. Any variable size objects
205 // will be allocated after this, so we can still use the base pointer
206 // to reference locals.
207 if (RegInfo->hasBasePointer(MF))
Jim Grosbache9cc9012011-06-30 23:38:17 +0000208 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), BasePtr)
Jim Grosbachb98ab912011-06-30 22:10:46 +0000209 .addReg(ARM::SP));
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000210
Eric Christopher39043432011-01-11 00:16:04 +0000211 // If the frame has variable sized objects then the epilogue must restore
212 // the sp from fp. We can assume there's an FP here since hasFP already
213 // checks for hasVarSizedObjects.
214 if (MFI->hasVarSizedObjects())
215 AFI->setShouldRestoreSPFromFP(true);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000216}
217
Craig Topper420525c2012-03-04 03:33:22 +0000218static bool isCalleeSavedRegister(unsigned Reg, const uint16_t *CSRegs) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000219 for (unsigned i = 0; CSRegs[i]; ++i)
220 if (Reg == CSRegs[i])
221 return true;
222 return false;
223}
224
Craig Topper420525c2012-03-04 03:33:22 +0000225static bool isCSRestore(MachineInstr *MI, const uint16_t *CSRegs) {
Jim Grosbachd86f34d2011-06-29 20:26:39 +0000226 if (MI->getOpcode() == ARM::tLDRspi &&
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000227 MI->getOperand(1).isFI() &&
228 isCalleeSavedRegister(MI->getOperand(0).getReg(), CSRegs))
229 return true;
230 else if (MI->getOpcode() == ARM::tPOP) {
231 // The first two operands are predicates. The last two are
232 // imp-def and imp-use of SP. Check everything in between.
233 for (int i = 2, e = MI->getNumOperands() - 2; i != e; ++i)
234 if (!isCalleeSavedRegister(MI->getOperand(i).getReg(), CSRegs))
235 return false;
236 return true;
237 }
238 return false;
239}
240
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000241void Thumb1FrameLowering::emitEpilogue(MachineFunction &MF,
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000242 MachineBasicBlock &MBB) const {
Jakob Stoklund Olesen4bc5e382011-01-13 21:28:52 +0000243 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000244 assert((MBBI->getOpcode() == ARM::tBX_RET ||
245 MBBI->getOpcode() == ARM::tPOP_RET) &&
246 "Can only insert epilog into returning blocks");
247 DebugLoc dl = MBBI->getDebugLoc();
248 MachineFrameInfo *MFI = MF.getFrameInfo();
249 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
250 const Thumb1RegisterInfo *RegInfo =
251 static_cast<const Thumb1RegisterInfo*>(MF.getTarget().getRegisterInfo());
252 const Thumb1InstrInfo &TII =
253 *static_cast<const Thumb1InstrInfo*>(MF.getTarget().getInstrInfo());
254
Stepan Dyatkovskiyd0e34a22013-05-20 08:01:34 +0000255 unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment();
256 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize(Align);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000257 int NumBytes = (int)MFI->getStackSize();
Craig Topper420525c2012-03-04 03:33:22 +0000258 const uint16_t *CSRegs = RegInfo->getCalleeSavedRegs();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000259 unsigned FramePtr = RegInfo->getFrameRegister(MF);
260
261 if (!AFI->hasStackFrame()) {
262 if (NumBytes != 0)
263 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, NumBytes);
264 } else {
265 // Unwind MBBI to point to first LDR / VLDRD.
266 if (MBBI != MBB.begin()) {
267 do
268 --MBBI;
269 while (MBBI != MBB.begin() && isCSRestore(MBBI, CSRegs));
270 if (!isCSRestore(MBBI, CSRegs))
271 ++MBBI;
272 }
273
274 // Move SP to start of FP callee save spill area.
275 NumBytes -= (AFI->getGPRCalleeSavedArea1Size() +
276 AFI->getGPRCalleeSavedArea2Size() +
277 AFI->getDPRCalleeSavedAreaSize());
278
279 if (AFI->shouldRestoreSPFromFP()) {
280 NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
281 // Reset SP based on frame pointer only if the stack frame extends beyond
Eric Christopher39043432011-01-11 00:16:04 +0000282 // frame pointer stack slot, the target is ELF and the function has FP, or
283 // the target uses var sized objects.
Evan Chengeb56dca2010-11-22 18:12:04 +0000284 if (NumBytes) {
285 assert(MF.getRegInfo().isPhysRegUsed(ARM::R4) &&
286 "No scratch register to restore SP from FP!");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000287 emitThumbRegPlusImmediate(MBB, MBBI, dl, ARM::R4, FramePtr, -NumBytes,
288 TII, *RegInfo);
Jim Grosbache9cc9012011-06-30 23:38:17 +0000289 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbachb98ab912011-06-30 22:10:46 +0000290 ARM::SP)
291 .addReg(ARM::R4));
Evan Chengeb56dca2010-11-22 18:12:04 +0000292 } else
Jim Grosbache9cc9012011-06-30 23:38:17 +0000293 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbachb98ab912011-06-30 22:10:46 +0000294 ARM::SP)
295 .addReg(FramePtr));
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000296 } else {
297 if (MBBI->getOpcode() == ARM::tBX_RET &&
298 &MBB.front() != MBBI &&
299 prior(MBBI)->getOpcode() == ARM::tPOP) {
300 MachineBasicBlock::iterator PMBBI = prior(MBBI);
Tim Northover93bcc662013-11-08 17:18:07 +0000301 if (!tryFoldSPUpdateIntoPushPop(MF, PMBBI, NumBytes))
302 emitSPUpdate(MBB, PMBBI, TII, dl, *RegInfo, NumBytes);
303 } else if (!tryFoldSPUpdateIntoPushPop(MF, MBBI, NumBytes))
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000304 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, NumBytes);
305 }
306 }
307
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000308 if (ArgRegsSaveSize) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000309 // Unlike T2 and ARM mode, the T1 pop instruction cannot restore
310 // to LR, and we can't pop the value directly to the PC since
311 // we need to update the SP after popping the value. Therefore, we
312 // pop the old LR into R3 as a temporary.
313
314 // Move back past the callee-saved register restoration
315 while (MBBI != MBB.end() && isCSRestore(MBBI, CSRegs))
316 ++MBBI;
317 // Epilogue for vararg functions: pop LR to R3 and branch off it.
318 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tPOP)))
319 .addReg(ARM::R3, RegState::Define);
320
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000321 emitSPUpdate(MBB, MBBI, TII, dl, *RegInfo, ArgRegsSaveSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000322
Evan Cheng4882e482012-01-08 20:41:16 +0000323 MachineInstrBuilder MIB =
324 BuildMI(MBB, MBBI, dl, TII.get(ARM::tBX_RET_vararg))
325 .addReg(ARM::R3, RegState::Kill);
326 AddDefaultPred(MIB);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +0000327 MIB.copyImplicitOps(&*MBBI);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000328 // erase the old tBX_RET instruction
329 MBB.erase(MBBI);
330 }
331}
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000332
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000333bool Thumb1FrameLowering::
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000334spillCalleeSavedRegisters(MachineBasicBlock &MBB,
335 MachineBasicBlock::iterator MI,
336 const std::vector<CalleeSavedInfo> &CSI,
337 const TargetRegisterInfo *TRI) const {
338 if (CSI.empty())
339 return false;
340
341 DebugLoc DL;
342 MachineFunction &MF = *MBB.getParent();
343 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
344
345 if (MI != MBB.end()) DL = MI->getDebugLoc();
346
347 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(ARM::tPUSH));
348 AddDefaultPred(MIB);
349 for (unsigned i = CSI.size(); i != 0; --i) {
350 unsigned Reg = CSI[i-1].getReg();
351 bool isKill = true;
352
353 // Add the callee-saved register as live-in unless it's LR and
354 // @llvm.returnaddress is called. If LR is returned for @llvm.returnaddress
355 // then it's already added to the function and entry block live-in sets.
356 if (Reg == ARM::LR) {
357 MachineFunction &MF = *MBB.getParent();
358 if (MF.getFrameInfo()->isReturnAddressTaken() &&
359 MF.getRegInfo().isLiveIn(Reg))
360 isKill = false;
361 }
362
363 if (isKill)
364 MBB.addLiveIn(Reg);
365
366 MIB.addReg(Reg, getKillRegState(isKill));
367 }
Anton Korobeynikova8d177b2011-03-05 18:43:50 +0000368 MIB.setMIFlags(MachineInstr::FrameSetup);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000369 return true;
370}
371
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000372bool Thumb1FrameLowering::
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000373restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
374 MachineBasicBlock::iterator MI,
375 const std::vector<CalleeSavedInfo> &CSI,
376 const TargetRegisterInfo *TRI) const {
377 if (CSI.empty())
378 return false;
379
380 MachineFunction &MF = *MBB.getParent();
381 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
382 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
383
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000384 bool isVarArg = AFI->getArgRegsSaveSize() > 0;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000385 DebugLoc DL = MI->getDebugLoc();
386 MachineInstrBuilder MIB = BuildMI(MF, DL, TII.get(ARM::tPOP));
387 AddDefaultPred(MIB);
388
389 bool NumRegs = false;
390 for (unsigned i = CSI.size(); i != 0; --i) {
391 unsigned Reg = CSI[i-1].getReg();
392 if (Reg == ARM::LR) {
393 // Special epilogue for vararg functions. See emitEpilogue
394 if (isVarArg)
395 continue;
396 Reg = ARM::PC;
397 (*MIB).setDesc(TII.get(ARM::tPOP_RET));
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +0000398 MIB.copyImplicitOps(&*MI);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000399 MI = MBB.erase(MI);
400 }
401 MIB.addReg(Reg, getDefRegState(true));
402 NumRegs = true;
403 }
404
405 // It's illegal to emit pop instruction without operands.
406 if (NumRegs)
407 MBB.insert(MI, &*MIB);
408 else
409 MF.DeleteMachineInstr(MIB);
410
411 return true;
412}