blob: 04301723c084355cd43159ae3f5600287a1f932a [file] [log] [blame]
Eugene Zelenko76bf48d2017-06-26 22:44:03 +00001//===- TargetPassConfig.cpp - Target independent code generation passes ---===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Matthias Braun31d19d42016-05-10 03:21:59 +000015#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000016#include "llvm/ADT/DenseMap.h"
17#include "llvm/ADT/SmallVector.h"
18#include "llvm/ADT/StringRef.h"
Chandler Carruth17e0bc32015-08-06 07:33:15 +000019#include "llvm/Analysis/BasicAliasAnalysis.h"
George Burgess IVbfa401e2016-07-06 00:26:41 +000020#include "llvm/Analysis/CFLAndersAliasAnalysis.h"
21#include "llvm/Analysis/CFLSteensAliasAnalysis.h"
Mehdi Aminibbacddf2016-06-10 16:19:46 +000022#include "llvm/Analysis/CallGraphSCCPass.h"
Chandler Carruth42ff4482015-08-14 02:55:50 +000023#include "llvm/Analysis/ScopedNoAliasAA.h"
Matthias Braunc7c06f12017-06-06 00:26:13 +000024#include "llvm/Analysis/TargetTransformInfo.h"
Chandler Carruth1db22822015-08-14 03:33:48 +000025#include "llvm/Analysis/TypeBasedAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000027#include "llvm/CodeGen/MachinePassRegistry.h"
28#include "llvm/CodeGen/Passes.h"
Andrew Trickde401d32012-02-04 02:56:48 +000029#include "llvm/CodeGen/RegAllocRegistry.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000030#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000031#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000032#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000033#include "llvm/MC/MCAsmInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000034#include "llvm/MC/MCTargetOptions.h"
35#include "llvm/Pass.h"
36#include "llvm/Support/CodeGen.h"
37#include "llvm/Support/CommandLine.h"
38#include "llvm/Support/Compiler.h"
Andrew Trickde401d32012-02-04 02:56:48 +000039#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000040#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000041#include "llvm/Support/Threading.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000042#include "llvm/Target/TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/Transforms/Scalar.h"
David Blaikiea373d182018-03-28 17:44:36 +000044#include "llvm/Transforms/Utils.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000045#include "llvm/Transforms/Utils/SymbolRewriter.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000046#include <cassert>
47#include <string>
Jim Laskey95eda5b2006-08-01 14:21:23 +000048
Chris Lattner27dd6422003-12-28 07:59:53 +000049using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000050
Matt Arsenault81da0d42017-08-14 19:54:47 +000051cl::opt<bool> EnableIPRA("enable-ipra", cl::init(false), cl::Hidden,
52 cl::desc("Enable interprocedural register allocation "
53 "to reduce load/store at procedure calls."));
Matthias Braune2d2ead2016-12-08 00:16:08 +000054static cl::opt<bool> DisablePostRASched("disable-post-ra", cl::Hidden,
55 cl::desc("Disable Post Regalloc Scheduler"));
Andrew Trickde401d32012-02-04 02:56:48 +000056static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
57 cl::desc("Disable branch folding"));
58static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
59 cl::desc("Disable tail duplication"));
60static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
61 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000062static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000063 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000064static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
65 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000066static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
67 cl::desc("Disable Stack Slot Coloring"));
68static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
69 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000070static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
71 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000072static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
73 cl::desc("Disable Machine LICM"));
74static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
75 cl::desc("Disable Machine Common Subexpression Elimination"));
Quentin Colombet61b305e2015-05-05 17:38:16 +000076static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
77 "optimize-regalloc", cl::Hidden,
Andrew Trickd3f8fe82012-02-10 04:10:36 +000078 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickde401d32012-02-04 02:56:48 +000079static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
80 cl::Hidden,
81 cl::desc("Disable Machine LICM"));
82static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
83 cl::desc("Disable Machine Sinking"));
Jun Bum Lim2ecb7ba2018-03-22 20:06:47 +000084static cl::opt<bool> DisablePostRAMachineSink("disable-postra-machine-sink",
85 cl::Hidden,
86 cl::desc("Disable PostRA Machine Sinking"));
Andrew Trickde401d32012-02-04 02:56:48 +000087static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
88 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000089static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
90 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000091static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
92 cl::desc("Disable Codegen Prepare"));
93static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000094 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000095static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
96 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Sanjoy Das69fad072015-06-15 18:44:27 +000097static cl::opt<bool> EnableImplicitNullChecks(
98 "enable-implicit-null-checks",
99 cl::desc("Fold null checks into faulting memory operations"),
Zachary Turner8065f0b2017-12-01 00:53:10 +0000100 cl::init(false), cl::Hidden);
Clement Courbet6d047b72018-03-19 13:37:04 +0000101static cl::opt<bool> DisableMergeICmps("disable-mergeicmps",
102 cl::desc("Disable MergeICmps Pass"),
103 cl::init(false), cl::Hidden);
Andrew Trickde401d32012-02-04 02:56:48 +0000104static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
105 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
106static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
107 cl::desc("Print LLVM IR input to isel pass"));
108static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
109 cl::desc("Dump garbage collector data"));
110static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
111 cl::desc("Verify generated machine code"),
Owen Anderson21b17882015-02-04 00:02:59 +0000112 cl::init(false),
113 cl::ZeroOrMore);
Jessica Paquette596f4832017-03-06 21:31:18 +0000114static cl::opt<bool> EnableMachineOutliner("enable-machine-outliner",
115 cl::Hidden,
116 cl::desc("Enable machine outliner"));
Jessica Paquette13593842017-10-07 00:16:34 +0000117static cl::opt<bool> EnableLinkOnceODROutlining(
118 "enable-linkonceodr-outlining",
119 cl::Hidden,
120 cl::desc("Enable the machine outliner on linkonceodr functions"),
121 cl::init(false));
Matthias Braunc7c06f12017-06-06 00:26:13 +0000122// Enable or disable FastISel. Both options are needed, because
123// FastISel is enabled by default with -fast, and we wish to be
124// able to enable or disable fast-isel independently from -O0.
125static cl::opt<cl::boolOrDefault>
126EnableFastISelOption("fast-isel", cl::Hidden,
127 cl::desc("Enable the \"fast\" instruction selector"));
128
Volkan Kelesa79b0622018-01-17 22:34:21 +0000129static cl::opt<cl::boolOrDefault> EnableGlobalISelOption(
130 "global-isel", cl::Hidden,
131 cl::desc("Enable the \"global\" instruction selector"));
Owen Anderson21b17882015-02-04 00:02:59 +0000132
Zachary Turner8065f0b2017-12-01 00:53:10 +0000133static cl::opt<std::string> PrintMachineInstrs(
134 "print-machineinstrs", cl::ValueOptional, cl::desc("Print machine instrs"),
135 cl::value_desc("pass-name"), cl::init("option-unspecified"), cl::Hidden);
Andrew Trickde401d32012-02-04 02:56:48 +0000136
Quentin Colombet1c06a732016-08-31 18:43:04 +0000137static cl::opt<int> EnableGlobalISelAbort(
Quentin Colombet0de43b22016-08-26 22:32:59 +0000138 "global-isel-abort", cl::Hidden,
139 cl::desc("Enable abort calls when \"global\" instruction selection "
Quentin Colombet1c06a732016-08-31 18:43:04 +0000140 "fails to lower/select an instruction: 0 disable the abort, "
141 "1 enable the abort, and "
142 "2 disable the abort but emit a diagnostic on failure"),
143 cl::init(1));
Quentin Colombet0de43b22016-08-26 22:32:59 +0000144
Andrew Trick17080b92013-12-28 21:56:51 +0000145// Temporary option to allow experimenting with MachineScheduler as a post-RA
146// scheduler. Targets can "properly" enable this with
Jonas Paulssone451eef2015-12-10 09:10:07 +0000147// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID).
148// Targets can return true in targetSchedulesPostRAScheduling() and
149// insert a PostRA scheduling pass wherever it wants.
150cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
Andrew Trick17080b92013-12-28 21:56:51 +0000151 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
152
Cameron Zwarich71f0acb2013-02-10 06:42:34 +0000153// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000154static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
155 cl::desc("Run live interval analysis earlier in the pipeline"));
156
George Burgess IVbfa401e2016-07-06 00:26:41 +0000157// Experimental option to use CFL-AA in codegen
158enum class CFLAAType { None, Steensgaard, Andersen, Both };
159static cl::opt<CFLAAType> UseCFLAA(
160 "use-cfl-aa-in-codegen", cl::init(CFLAAType::None), cl::Hidden,
161 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"),
162 cl::values(clEnumValN(CFLAAType::None, "none", "Disable CFL-AA"),
163 clEnumValN(CFLAAType::Steensgaard, "steens",
164 "Enable unification-based CFL-AA"),
165 clEnumValN(CFLAAType::Andersen, "anders",
166 "Enable inclusion-based CFL-AA"),
167 clEnumValN(CFLAAType::Both, "both",
Mehdi Amini732afdd2016-10-08 19:41:06 +0000168 "Enable both variants of CFL-AA")));
Hal Finkel445dda52014-09-02 22:12:54 +0000169
Quentin Colombet15f6ffb2017-07-31 18:24:07 +0000170/// Option names for limiting the codegen pipeline.
171/// Those are used in error reporting and we didn't want
172/// to duplicate their names all over the place.
173const char *StartAfterOptName = "start-after";
174const char *StartBeforeOptName = "start-before";
175const char *StopAfterOptName = "stop-after";
176const char *StopBeforeOptName = "stop-before";
177
178static cl::opt<std::string>
179 StartAfterOpt(StringRef(StartAfterOptName),
180 cl::desc("Resume compilation after a specific pass"),
Zachary Turner8065f0b2017-12-01 00:53:10 +0000181 cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
Quentin Colombet15f6ffb2017-07-31 18:24:07 +0000182
183static cl::opt<std::string>
184 StartBeforeOpt(StringRef(StartBeforeOptName),
185 cl::desc("Resume compilation before a specific pass"),
Zachary Turner8065f0b2017-12-01 00:53:10 +0000186 cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
Quentin Colombet15f6ffb2017-07-31 18:24:07 +0000187
188static cl::opt<std::string>
189 StopAfterOpt(StringRef(StopAfterOptName),
190 cl::desc("Stop compilation after a specific pass"),
Zachary Turner8065f0b2017-12-01 00:53:10 +0000191 cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
Quentin Colombet15f6ffb2017-07-31 18:24:07 +0000192
193static cl::opt<std::string>
194 StopBeforeOpt(StringRef(StopBeforeOptName),
195 cl::desc("Stop compilation before a specific pass"),
Zachary Turner8065f0b2017-12-01 00:53:10 +0000196 cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
Quentin Colombet15f6ffb2017-07-31 18:24:07 +0000197
Andrew Tricke9a951c2012-02-15 03:21:51 +0000198/// Allow standard passes to be disabled by command line options. This supports
199/// simple binary flags that either suppress the pass or do nothing.
200/// i.e. -disable-mypass=false has no effect.
201/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000202static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
203 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000204 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000205 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000206 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000207}
208
Andrew Tricke9a951c2012-02-15 03:21:51 +0000209/// Allow standard passes to be disabled by the command line, regardless of who
210/// is adding the pass.
211///
212/// StandardID is the pass identified in the standard pass pipeline and provided
213/// to addPass(). It may be a target-specific ID in the case that the target
214/// directly adds its own pass, but in that case we harmlessly fall through.
215///
216/// TargetID is the pass that the target has configured to override StandardID.
217///
218/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
219/// pass to run. This allows multiple options to control a single pass depending
220/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000221static IdentifyingPassPtr overridePass(AnalysisID StandardID,
222 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000223 if (StandardID == &PostRASchedulerID)
Matthias Braune2d2ead2016-12-08 00:16:08 +0000224 return applyDisable(TargetID, DisablePostRASched);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000225
226 if (StandardID == &BranchFolderPassID)
227 return applyDisable(TargetID, DisableBranchFold);
228
229 if (StandardID == &TailDuplicateID)
230 return applyDisable(TargetID, DisableTailDuplicate);
231
Matthias Braun3ab9fcb2018-01-19 06:08:17 +0000232 if (StandardID == &EarlyTailDuplicateID)
Andrew Tricke9a951c2012-02-15 03:21:51 +0000233 return applyDisable(TargetID, DisableEarlyTailDup);
234
235 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000236 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000237
238 if (StandardID == &StackSlotColoringID)
239 return applyDisable(TargetID, DisableSSC);
240
241 if (StandardID == &DeadMachineInstructionElimID)
242 return applyDisable(TargetID, DisableMachineDCE);
243
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000244 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000245 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000246
Matthias Braun4a7c8e72018-01-19 06:46:10 +0000247 if (StandardID == &EarlyMachineLICMID)
Andrew Tricke9a951c2012-02-15 03:21:51 +0000248 return applyDisable(TargetID, DisableMachineLICM);
249
250 if (StandardID == &MachineCSEID)
251 return applyDisable(TargetID, DisableMachineCSE);
252
Matthias Braun4a7c8e72018-01-19 06:46:10 +0000253 if (StandardID == &MachineLICMID)
Andrew Tricke9a951c2012-02-15 03:21:51 +0000254 return applyDisable(TargetID, DisablePostRAMachineLICM);
255
256 if (StandardID == &MachineSinkingID)
257 return applyDisable(TargetID, DisableMachineSink);
258
Jun Bum Lim2ecb7ba2018-03-22 20:06:47 +0000259 if (StandardID == &PostRAMachineSinkingID)
260 return applyDisable(TargetID, DisablePostRAMachineSink);
261
Andrew Tricke9a951c2012-02-15 03:21:51 +0000262 if (StandardID == &MachineCopyPropagationID)
263 return applyDisable(TargetID, DisableCopyProp);
264
265 return TargetID;
266}
267
Jim Laskey29e635d2006-08-02 12:30:23 +0000268//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000269/// TargetPassConfig
270//===---------------------------------------------------------------------===//
271
272INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
273 "Target Pass Configuration", false, false)
274char TargetPassConfig::ID = 0;
275
Justin Bogner468c9982015-10-08 00:36:22 +0000276namespace {
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000277
Justin Bogner468c9982015-10-08 00:36:22 +0000278struct InsertedPass {
279 AnalysisID TargetPassID;
280 IdentifyingPassPtr InsertedPassID;
281 bool VerifyAfter;
282 bool PrintAfter;
283
284 InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID,
285 bool VerifyAfter, bool PrintAfter)
286 : TargetPassID(TargetPassID), InsertedPassID(InsertedPassID),
287 VerifyAfter(VerifyAfter), PrintAfter(PrintAfter) {}
288
289 Pass *getInsertedPass() const {
290 assert(InsertedPassID.isValid() && "Illegal Pass ID!");
291 if (InsertedPassID.isInstance())
292 return InsertedPassID.getInstance();
293 Pass *NP = Pass::createPass(InsertedPassID.getID());
294 assert(NP && "Pass ID not registered");
295 return NP;
296 }
297};
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000298
299} // end anonymous namespace
Justin Bogner468c9982015-10-08 00:36:22 +0000300
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000301namespace llvm {
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000302
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000303class PassConfigImpl {
304public:
305 // List of passes explicitly substituted by this target. Normally this is
306 // empty, but it is a convenient way to suppress or replace specific passes
307 // that are part of a standard pass pipeline without overridding the entire
308 // pipeline. This mechanism allows target options to inherit a standard pass's
309 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000310 // default by substituting a pass ID of zero, and the user may still enable
311 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000312 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000313
314 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
315 /// is inserted after each instance of the first one.
Justin Bogner468c9982015-10-08 00:36:22 +0000316 SmallVector<InsertedPass, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000317};
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000318
319} // end namespace llvm
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000320
Andrew Trickb7551332012-02-04 02:56:45 +0000321// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000322TargetPassConfig::~TargetPassConfig() {
323 delete Impl;
324}
Andrew Trickb7551332012-02-04 02:56:45 +0000325
Quentin Colombet15f6ffb2017-07-31 18:24:07 +0000326static const PassInfo *getPassInfo(StringRef PassName) {
327 if (PassName.empty())
328 return nullptr;
329
330 const PassRegistry &PR = *PassRegistry::getPassRegistry();
331 const PassInfo *PI = PR.getPassInfo(PassName);
332 if (!PI)
333 report_fatal_error(Twine('\"') + Twine(PassName) +
334 Twine("\" pass is not registered."));
335 return PI;
336}
337
338static AnalysisID getPassIDFromName(StringRef PassName) {
339 const PassInfo *PI = getPassInfo(PassName);
340 return PI ? PI->getTypeInfo() : nullptr;
341}
342
343void TargetPassConfig::setStartStopPasses() {
344 StartBefore = getPassIDFromName(StartBeforeOpt);
345 StartAfter = getPassIDFromName(StartAfterOpt);
346 StopBefore = getPassIDFromName(StopBeforeOpt);
347 StopAfter = getPassIDFromName(StopAfterOpt);
348 if (StartBefore && StartAfter)
349 report_fatal_error(Twine(StartBeforeOptName) + Twine(" and ") +
350 Twine(StartAfterOptName) + Twine(" specified!"));
351 if (StopBefore && StopAfter)
352 report_fatal_error(Twine(StopBeforeOptName) + Twine(" and ") +
353 Twine(StopAfterOptName) + Twine(" specified!"));
354 Started = (StartAfter == nullptr) && (StartBefore == nullptr);
355}
356
Andrew Trick58648e42012-02-08 21:22:48 +0000357// Out of line constructor provides default values for pass options and
358// registers all common codegen passes.
Matthias Braunbb8507e2017-10-12 22:57:28 +0000359TargetPassConfig::TargetPassConfig(LLVMTargetMachine &TM, PassManagerBase &pm)
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000360 : ImmutablePass(ID), PM(&pm), TM(&TM) {
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000361 Impl = new PassConfigImpl();
362
Andrew Trickb7551332012-02-04 02:56:45 +0000363 // Register all target independent codegen passes to activate their PassIDs,
364 // including this pass itself.
365 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000366
Chandler Carruth7b560d42015-09-09 17:55:00 +0000367 // Also register alias analysis passes required by codegen passes.
368 initializeBasicAAWrapperPassPass(*PassRegistry::getPassRegistry());
369 initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry());
370
Matthias Braun0663b612016-05-10 04:51:04 +0000371 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
Matthias Braun5e394c32017-05-30 21:36:41 +0000372 TM.Options.PrintMachineCode = true;
Matt Arsenault7b0d9472017-04-04 23:44:46 +0000373
Matt Arsenault81da0d42017-08-14 19:54:47 +0000374 if (EnableIPRA.getNumOccurrences())
375 TM.Options.EnableIPRA = EnableIPRA;
376 else {
377 // If not explicitly specified, use target default.
378 TM.Options.EnableIPRA = TM.useIPRA();
379 }
380
Matthias Braun5e394c32017-05-30 21:36:41 +0000381 if (TM.Options.EnableIPRA)
Matt Arsenault7b0d9472017-04-04 23:44:46 +0000382 setRequiresCodeGenSCCOrder();
Quentin Colombet15f6ffb2017-07-31 18:24:07 +0000383
384 setStartStopPasses();
Andrew Trickb7551332012-02-04 02:56:45 +0000385}
386
Matthias Braun31d19d42016-05-10 03:21:59 +0000387CodeGenOpt::Level TargetPassConfig::getOptLevel() const {
388 return TM->getOptLevel();
389}
390
Bob Wilson33e51882012-05-30 00:17:12 +0000391/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000392void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Justin Bogner468c9982015-10-08 00:36:22 +0000393 IdentifyingPassPtr InsertedPassID,
394 bool VerifyAfter, bool PrintAfter) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000395 assert(((!InsertedPassID.isInstance() &&
396 TargetPassID != InsertedPassID.getID()) ||
397 (InsertedPassID.isInstance() &&
398 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000399 "Insert a pass after itself!");
Justin Bogner468c9982015-10-08 00:36:22 +0000400 Impl->InsertedPasses.emplace_back(TargetPassID, InsertedPassID, VerifyAfter,
401 PrintAfter);
Bob Wilson33e51882012-05-30 00:17:12 +0000402}
403
Andrew Trickb7551332012-02-04 02:56:45 +0000404/// createPassConfig - Create a pass configuration object to be used by
405/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
406///
407/// Targets may override this to extend TargetPassConfig.
Matthias Braunbb8507e2017-10-12 22:57:28 +0000408TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000409 return new TargetPassConfig(*this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000410}
411
412TargetPassConfig::TargetPassConfig()
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000413 : ImmutablePass(ID) {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000414 report_fatal_error("Trying to construct TargetPassConfig without a target "
415 "machine. Scheduling a CodeGen pass without a target "
416 "triple set?");
Andrew Trickb7551332012-02-04 02:56:45 +0000417}
418
Quentin Colombet15f6ffb2017-07-31 18:24:07 +0000419bool TargetPassConfig::hasLimitedCodeGenPipeline() const {
420 return StartBefore || StartAfter || StopBefore || StopAfter;
421}
422
423std::string
424TargetPassConfig::getLimitedCodeGenPipelineReason(const char *Separator) const {
425 if (!hasLimitedCodeGenPipeline())
426 return std::string();
427 std::string Res;
428 static cl::opt<std::string> *PassNames[] = {&StartAfterOpt, &StartBeforeOpt,
429 &StopAfterOpt, &StopBeforeOpt};
430 static const char *OptNames[] = {StartAfterOptName, StartBeforeOptName,
431 StopAfterOptName, StopBeforeOptName};
432 bool IsFirst = true;
433 for (int Idx = 0; Idx < 4; ++Idx)
434 if (!PassNames[Idx]->empty()) {
435 if (!IsFirst)
436 Res += Separator;
437 IsFirst = false;
438 Res += OptNames[Idx];
439 }
440 return Res;
441}
442
Andrew Trickdd37d522012-02-08 21:22:39 +0000443// Helper to verify the analysis is really immutable.
444void TargetPassConfig::setOpt(bool &Opt, bool Val) {
445 assert(!Initialized && "PassConfig is immutable");
446 Opt = Val;
447}
448
Bob Wilsonb9b69362012-07-02 19:48:37 +0000449void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000450 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000451 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000452}
Andrew Trickee874db2012-02-11 07:11:32 +0000453
Andrew Tricke2203232013-04-10 01:06:56 +0000454IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
455 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000456 I = Impl->TargetPasses.find(ID);
457 if (I == Impl->TargetPasses.end())
458 return ID;
459 return I->second;
460}
461
Derek Schuff1aaf87e2016-05-17 08:49:59 +0000462bool TargetPassConfig::isPassSubstitutedOrOverridden(AnalysisID ID) const {
463 IdentifyingPassPtr TargetID = getPassSubstitution(ID);
464 IdentifyingPassPtr FinalPtr = overridePass(ID, TargetID);
465 return !FinalPtr.isValid() || FinalPtr.isInstance() ||
466 FinalPtr.getID() != ID;
467}
468
Bob Wilsoncac3b902012-07-02 19:48:45 +0000469/// Add a pass to the PassManager if that pass is supposed to be run. If the
470/// Started/Stopped flags indicate either that the compilation should start at
471/// a later pass or that it should stop after an earlier pass, then do not add
472/// the pass. Finally, compare the current pass against the StartAfter
473/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000474void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000475 assert(!Initialized && "PassConfig is immutable");
476
Chandler Carruth34263a02012-07-02 22:56:41 +0000477 // Cache the Pass ID here in case the pass manager finds this pass is
478 // redundant with ones already scheduled / available, and deletes it.
479 // Fundamentally, once we add the pass to the manager, we no longer own it
480 // and shouldn't reference it.
481 AnalysisID PassID = P->getPassID();
482
Alex Lorenze2d75232015-07-06 17:44:26 +0000483 if (StartBefore == PassID)
484 Started = true;
Matthias Braun729c9892016-09-23 21:46:02 +0000485 if (StopBefore == PassID)
486 Stopped = true;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000487 if (Started && !Stopped) {
488 std::string Banner;
489 // Construct banner message before PM->add() as that may delete the pass.
490 if (AddingMachinePasses && (printAfter || verifyAfter))
491 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000492 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000493 if (AddingMachinePasses) {
494 if (printAfter)
495 addPrintPass(Banner);
496 if (verifyAfter)
497 addVerifyPass(Banner);
498 }
Akira Hatanakac100c562015-06-05 21:58:14 +0000499
500 // Add the passes after the pass P if there is any.
Justin Bogner468c9982015-10-08 00:36:22 +0000501 for (auto IP : Impl->InsertedPasses) {
502 if (IP.TargetPassID == PassID)
503 addPass(IP.getInsertedPass(), IP.VerifyAfter, IP.PrintAfter);
Akira Hatanakac100c562015-06-05 21:58:14 +0000504 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000505 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000506 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000507 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000508 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000509 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000510 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000511 Started = true;
512 if (Stopped && !Started)
513 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000514}
515
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000516/// Add a CodeGen pass at this point in the pipeline after checking for target
517/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000518///
519/// addPass cannot return a pointer to the pass instance because is internal the
520/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000521AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
522 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000523 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
524 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
525 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000526 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000527
Andrew Tricke2203232013-04-10 01:06:56 +0000528 Pass *P;
529 if (FinalPtr.isInstance())
530 P = FinalPtr.getInstance();
531 else {
532 P = Pass::createPass(FinalPtr.getID());
533 if (!P)
534 llvm_unreachable("Pass ID not registered");
535 }
536 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000537 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000538
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000539 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000540}
Andrew Trickde401d32012-02-04 02:56:48 +0000541
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000542void TargetPassConfig::printAndVerify(const std::string &Banner) {
543 addPrintPass(Banner);
544 addVerifyPass(Banner);
545}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000546
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000547void TargetPassConfig::addPrintPass(const std::string &Banner) {
548 if (TM->shouldPrintMachineCode())
549 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
550}
551
552void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Matthias Braund6a36ae2017-05-31 18:41:23 +0000553 bool Verify = VerifyMachineCode;
554#ifdef EXPENSIVE_CHECKS
555 if (VerifyMachineCode == cl::BOU_UNSET)
556 Verify = TM->isMachineVerifierClean();
557#endif
558 if (Verify)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000559 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000560}
561
Andrew Trickf8ea1082012-02-04 02:56:59 +0000562/// Add common target configurable passes that perform LLVM IR to IR transforms
563/// following machine independent optimization.
564void TargetPassConfig::addIRPasses() {
George Burgess IVbfa401e2016-07-06 00:26:41 +0000565 switch (UseCFLAA) {
566 case CFLAAType::Steensgaard:
567 addPass(createCFLSteensAAWrapperPass());
568 break;
569 case CFLAAType::Andersen:
570 addPass(createCFLAndersAAWrapperPass());
571 break;
572 case CFLAAType::Both:
573 addPass(createCFLAndersAAWrapperPass());
574 addPass(createCFLSteensAAWrapperPass());
575 break;
576 default:
577 break;
578 }
579
Andrew Trickde401d32012-02-04 02:56:48 +0000580 // Basic AliasAnalysis support.
581 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
582 // BasicAliasAnalysis wins if they disagree. This is intended to help
583 // support "obvious" type-punning idioms.
Chandler Carruth7b560d42015-09-09 17:55:00 +0000584 addPass(createTypeBasedAAWrapperPass());
585 addPass(createScopedNoAliasAAWrapperPass());
586 addPass(createBasicAAWrapperPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000587
588 // Before running any passes, run the verifier to determine if the input
589 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smithab58a562015-03-19 22:24:17 +0000590 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000591 addPass(createVerifierPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000592
593 // Run loop strength reduction before anything else.
594 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000595 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000596 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000597 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000598 }
599
Clement Courbet063bed92017-11-03 12:12:27 +0000600 if (getOptLevel() != CodeGenOpt::None) {
601 // The MergeICmpsPass tries to create memcmp calls by grouping sequences of
602 // loads and compares. ExpandMemCmpPass then tries to expand those calls
603 // into optimally-sized loads and compares. The transforms are enabled by a
604 // target lowering hook.
Clement Courbet6d047b72018-03-19 13:37:04 +0000605 if (!DisableMergeICmps)
Clement Courbet063bed92017-11-03 12:12:27 +0000606 addPass(createMergeICmpsPass());
607 addPass(createExpandMemCmpPass());
Clement Courbet65130e22017-09-01 10:56:34 +0000608 }
609
Philip Reames23cf2e22015-01-28 19:28:03 +0000610 // Run GC lowering passes for builtin collectors
611 // TODO: add a pass insertion point here
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000612 addPass(createGCLoweringPass());
Philip Reames23cf2e22015-01-28 19:28:03 +0000613 addPass(createShadowStackGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000614
615 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000616 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000617
618 // Prepare expensive constants for SelectionDAG.
619 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
620 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000621
622 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
623 addPass(createPartiallyInlineLibCallsPass());
Hal Finkel40d7f5c2016-09-01 09:42:39 +0000624
Hans Wennborge1ecd612017-11-14 21:09:45 +0000625 // Instrument function entry and exit, e.g. with calls to mcount().
626 addPass(createPostInlineEntryExitInstrumenterPass());
Amara Emerson836b0f42017-05-10 09:42:49 +0000627
Ayman Musac5490e52017-05-15 11:30:54 +0000628 // Add scalarization of target's unsupported masked memory intrinsics pass.
629 // the unsupported intrinsic will be replaced with a chain of basic blocks,
630 // that stores/loads element one-by-one if the appropriate mask bit is set.
631 addPass(createScalarizeMaskedMemIntrinPass());
632
Amara Emerson836b0f42017-05-10 09:42:49 +0000633 // Expand reduction intrinsics into shuffle sequences if the target wants to.
634 addPass(createExpandReductionsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000635}
636
637/// Turn exception handling constructs into something the code generators can
638/// handle.
639void TargetPassConfig::addPassesToHandleExceptions() {
Alex Bradbury3447ca32016-08-18 13:08:58 +0000640 const MCAsmInfo *MCAI = TM->getMCAsmInfo();
641 assert(MCAI && "No MCAsmInfo");
642 switch (MCAI->getExceptionHandlingType()) {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000643 case ExceptionHandling::SjLj:
644 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
645 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
646 // catch info can get misplaced when a selector ends up more than one block
647 // removed from the parent invoke(s). This could happen when a landing
648 // pad is shared by multiple invokes and is also a target of a normal
649 // edge from elsewhere.
Mehdi Aminif50daed2015-07-08 01:00:31 +0000650 addPass(createSjLjEHPreparePass());
Justin Bognerb03fd122016-08-17 05:10:15 +0000651 LLVM_FALLTHROUGH;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000652 case ExceptionHandling::DwarfCFI:
653 case ExceptionHandling::ARM:
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000654 addPass(createDwarfEHPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000655 break;
Reid Kleckner1185fce2015-01-29 00:41:44 +0000656 case ExceptionHandling::WinEH:
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000657 // We support using both GCC-style and MSVC-style exceptions on Windows, so
658 // add both preparation passes. Each pass will only actually run if it
659 // recognizes the personality function.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000660 addPass(createWinEHPass());
661 addPass(createDwarfEHPass());
Reid Kleckner1185fce2015-01-29 00:41:44 +0000662 break;
Heejin Ahn9386bde2018-02-24 00:40:50 +0000663 case ExceptionHandling::Wasm:
664 // TODO to prevent warning
665 break;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000666 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000667 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000668
669 // The lower invoke pass may create unreachable code. Remove it.
670 addPass(createUnreachableBlockEliminationPass());
671 break;
672 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000673}
Andrew Trickde401d32012-02-04 02:56:48 +0000674
Bill Wendlingc786b312012-11-30 22:08:55 +0000675/// Add pass to prepare the LLVM IR for code generation. This should be done
676/// before exception handling preparation passes.
677void TargetPassConfig::addCodeGenPrepare() {
678 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000679 addPass(createCodeGenPreparePass());
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000680 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000681}
682
Andrew Trickf8ea1082012-02-04 02:56:59 +0000683/// Add common passes that perform LLVM IR to IR transforms in preparation for
684/// instruction selection.
685void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000686 addPreISel();
687
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000688 // Force codegen to run according to the callgraph.
Matt Arsenault7b0d9472017-04-04 23:44:46 +0000689 if (requiresCodeGenSCCOrder())
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000690 addPass(new DummyCGSCCPass);
691
Peter Collingbourne82437bf2015-06-15 21:07:11 +0000692 // Add both the safe stack and the stack protection passes: each of them will
693 // only protect functions that have corresponding attributes.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000694 addPass(createSafeStackPass());
695 addPass(createStackProtectorPass());
Josh Magee22b8ba22013-12-19 03:17:11 +0000696
Andrew Trickde401d32012-02-04 02:56:48 +0000697 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000698 addPass(createPrintFunctionPass(
699 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000700
701 // All passes which modify the LLVM IR are now complete; run the verifier
702 // to ensure that the IR is valid.
703 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000704 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000705}
Andrew Trickde401d32012-02-04 02:56:48 +0000706
Matthias Braunc7c06f12017-06-06 00:26:13 +0000707bool TargetPassConfig::addCoreISelPasses() {
Volkan Kelesa79b0622018-01-17 22:34:21 +0000708 // Enable FastISel with -fast-isel, but allow that to be overridden.
Matthias Braunc7c06f12017-06-06 00:26:13 +0000709 TM->setO0WantsFastISel(EnableFastISelOption != cl::BOU_FALSE);
710 if (EnableFastISelOption == cl::BOU_TRUE ||
711 (TM->getOptLevel() == CodeGenOpt::None && TM->getO0WantsFastISel()))
712 TM->setFastISel(true);
713
Volkan Kelesa79b0622018-01-17 22:34:21 +0000714 // Ask the target for an instruction selector.
Amara Emerson854d10d2018-01-02 16:30:47 +0000715 // Explicitly enabling fast-isel should override implicitly enabled
716 // global-isel.
Volkan Keles4aa73a62018-01-18 01:10:30 +0000717 if (EnableGlobalISelOption == cl::BOU_TRUE ||
718 (EnableGlobalISelOption == cl::BOU_UNSET &&
719 TM->Options.EnableGlobalISel && EnableFastISelOption != cl::BOU_TRUE)) {
Amara Emersonf386e2b2018-01-24 19:59:29 +0000720 TM->setFastISel(false);
721
Matthias Braunc7c06f12017-06-06 00:26:13 +0000722 if (addIRTranslator())
723 return true;
724
725 addPreLegalizeMachineIR();
726
727 if (addLegalizeMachineIR())
728 return true;
729
730 // Before running the register bank selector, ask the target if it
731 // wants to run some passes.
732 addPreRegBankSelect();
733
734 if (addRegBankSelect())
735 return true;
736
737 addPreGlobalInstructionSelect();
738
739 if (addGlobalInstructionSelect())
740 return true;
741
742 // Pass to reset the MachineFunction if the ISel failed.
743 addPass(createResetMachineFunctionPass(
744 reportDiagnosticWhenGlobalISelFallback(), isGlobalISelAbortEnabled()));
745
746 // Provide a fallback path when we do not want to abort on
747 // not-yet-supported input.
748 if (!isGlobalISelAbortEnabled() && addInstSelector())
749 return true;
750
751 } else if (addInstSelector())
752 return true;
753
754 return false;
755}
756
757bool TargetPassConfig::addISelPasses() {
Chih-Hung Hsieh9f9e4682018-02-28 17:48:55 +0000758 if (TM->useEmulatedTLS())
Matthias Braunc7c06f12017-06-06 00:26:13 +0000759 addPass(createLowerEmuTLSPass());
760
761 addPass(createPreISelIntrinsicLoweringPass());
762 addPass(createTargetTransformInfoWrapperPass(TM->getTargetIRAnalysis()));
763 addIRPasses();
764 addCodeGenPrepare();
765 addPassesToHandleExceptions();
766 addISelPrepare();
767
768 return addCoreISelPasses();
769}
770
Jonas Paulsson0f867802017-05-17 07:36:03 +0000771/// -regalloc=... command line option.
772static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
773static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
Zachary Turner8065f0b2017-12-01 00:53:10 +0000774 RegisterPassParser<RegisterRegAlloc>>
775 RegAlloc("regalloc", cl::Hidden, cl::init(&useDefaultRegisterAllocator),
776 cl::desc("Register allocator to use"));
Jonas Paulsson0f867802017-05-17 07:36:03 +0000777
Andrew Trickf5426752012-02-09 00:40:55 +0000778/// Add the complete set of target-independent postISel code generator passes.
779///
780/// This can be read as the standard order of major LLVM CodeGen stages. Stages
781/// with nontrivial configuration or multiple passes are broken out below in
782/// add%Stage routines.
783///
784/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
785/// addPre/Post methods with empty header implementations allow injecting
786/// target-specific fixups just before or after major stages. Additionally,
787/// targets have the flexibility to change pass order within a stage by
788/// overriding default implementation of add%Stage routines below. Each
789/// technique has maintainability tradeoffs because alternate pass orders are
790/// not well supported. addPre/Post works better if the target pass is easily
791/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000792/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000793///
794/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
795/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000796void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000797 AddingMachinePasses = true;
798
Bob Wilson33e51882012-05-30 00:17:12 +0000799 // Insert a machine instr printer pass after the specified pass.
Matthias Braun0663b612016-05-10 04:51:04 +0000800 if (!StringRef(PrintMachineInstrs.getValue()).equals("") &&
801 !StringRef(PrintMachineInstrs.getValue()).equals("option-unspecified")) {
Bob Wilson33e51882012-05-30 00:17:12 +0000802 const PassRegistry *PR = PassRegistry::getPassRegistry();
803 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000804 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
Bob Wilson33e51882012-05-30 00:17:12 +0000805 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000806 const char *TID = (const char *)(TPI->getTypeInfo());
807 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000808 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000809 }
810
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000811 // Print the instruction selected machine code...
812 printAndVerify("After Instruction Selection");
813
Andrew Trickde401d32012-02-04 02:56:48 +0000814 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000815 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000816
Andrew Trickf5426752012-02-09 00:40:55 +0000817 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000818 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000819 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000820 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000821 // If the target requests it, assign local variables to stack slots relative
822 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000823 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000824 }
825
Matt Arsenaultf9273c82017-08-14 19:54:45 +0000826 if (TM->Options.EnableIPRA)
827 addPass(createRegUsageInfoPropPass());
828
Andrew Trickde401d32012-02-04 02:56:48 +0000829 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000830 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000831
Andrew Trickf5426752012-02-09 00:40:55 +0000832 // Run register allocation and passes that are tightly coupled with it,
833 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000834 if (getOptimizeRegAlloc())
835 addOptimizedRegAlloc(createRegAllocPass(true));
Jonas Paulsson0f867802017-05-17 07:36:03 +0000836 else {
837 if (RegAlloc != &useDefaultRegisterAllocator &&
838 RegAlloc != &createFastRegisterAllocator)
839 report_fatal_error("Must use fast (default) register allocator for unoptimized regalloc.");
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000840 addFastRegAlloc(createRegAllocPass(false));
Jonas Paulsson0f867802017-05-17 07:36:03 +0000841 }
Andrew Trickde401d32012-02-04 02:56:48 +0000842
843 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000844 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000845
846 // Insert prolog/epilog code. Eliminate abstract frame index references...
Jun Bum Lim2ecb7ba2018-03-22 20:06:47 +0000847 if (getOptLevel() != CodeGenOpt::None) {
848 addPass(&PostRAMachineSinkingID);
Kit Bartonae78d532015-08-14 16:54:32 +0000849 addPass(&ShrinkWrapID);
Jun Bum Lim2ecb7ba2018-03-22 20:06:47 +0000850 }
Kit Bartond3cc1672015-08-31 18:26:45 +0000851
Derek Schuff1aaf87e2016-05-17 08:49:59 +0000852 // Prolog/Epilog inserter needs a TargetMachine to instantiate. But only
853 // do so if it hasn't been disabled, substituted, or overridden.
854 if (!isPassSubstitutedOrOverridden(&PrologEpilogCodeInserterID))
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000855 addPass(createPrologEpilogInserterPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000856
Andrew Trickf5426752012-02-09 00:40:55 +0000857 /// Add passes that optimize machine instructions after register allocation.
858 if (getOptLevel() != CodeGenOpt::None)
859 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000860
861 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000862 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000863
864 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000865 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000866
Sanjoy Das69fad072015-06-15 18:44:27 +0000867 if (EnableImplicitNullChecks)
868 addPass(&ImplicitNullChecksID);
869
Andrew Trickde401d32012-02-04 02:56:48 +0000870 // Second pass scheduler.
Jonas Paulssone451eef2015-12-10 09:10:07 +0000871 // Let Target optionally insert this pass by itself at some other
872 // point.
873 if (getOptLevel() != CodeGenOpt::None &&
874 !TM->targetSchedulesPostRAScheduling()) {
Andrew Trick17080b92013-12-28 21:56:51 +0000875 if (MISchedPostRA)
876 addPass(&PostMachineSchedulerID);
877 else
878 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000879 }
880
Andrew Trickf5426752012-02-09 00:40:55 +0000881 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000882 if (addGCPasses()) {
883 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000884 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000885 }
Andrew Trickde401d32012-02-04 02:56:48 +0000886
Andrew Trickf5426752012-02-09 00:40:55 +0000887 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000888 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000889 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000890
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000891 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000892
Mehdi Aminicfed2562016-07-13 23:39:46 +0000893 if (TM->Options.EnableIPRA)
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000894 // Collect register usage information and produce a register mask of
895 // clobbered registers, to be used to optimize call sites.
896 addPass(createRegUsageInfoCollector());
897
David Majnemer97890232015-09-17 20:45:18 +0000898 addPass(&FuncletLayoutID, false);
899
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000900 addPass(&StackMapLivenessID, false);
Vikram TV859ad292015-12-16 11:09:48 +0000901 addPass(&LiveDebugValuesID, false);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000902
Nirav Davea7c041d2017-01-31 17:00:27 +0000903 // Insert before XRay Instrumentation.
904 addPass(&FEntryInserterID, false);
905
Dean Michael Berris52735fc2016-07-14 04:06:33 +0000906 addPass(&XRayInstrumentationID, false);
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000907 addPass(&PatchableFunctionID, false);
908
Jessica Paquette596f4832017-03-06 21:31:18 +0000909 if (EnableMachineOutliner)
Jessica Paquette13593842017-10-07 00:16:34 +0000910 PM->add(createMachineOutlinerPass(EnableLinkOnceODROutlining));
Jessica Paquette596f4832017-03-06 21:31:18 +0000911
Chandler Carruthc58f2162018-01-22 22:05:25 +0000912 // Add passes that directly emit MI after all other MI passes.
913 addPreEmitPass2();
914
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000915 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000916}
917
Andrew Trickf5426752012-02-09 00:40:55 +0000918/// Add passes that optimize machine instructions in SSA form.
919void TargetPassConfig::addMachineSSAOptimization() {
920 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000921 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000922
923 // Optimize PHIs before DCE: removing dead PHI cycles may make more
924 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000925 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000926
Nadav Rotem7c277da2012-09-06 09:17:37 +0000927 // This pass merges large allocas. StackSlotColoring is a different pass
928 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000929 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000930
Andrew Trickf5426752012-02-09 00:40:55 +0000931 // If the target requests it, assign local variables to stack slots relative
932 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000933 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000934
935 // With optimization, dead code should already be eliminated. However
936 // there is one known exception: lowered code for arguments that are only
937 // used by tail calls, where the tail calls reuse the incoming stack
938 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000939 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000940
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000941 // Allow targets to insert passes that improve instruction level parallelism,
942 // like if-conversion. Such passes will typically need dominator trees and
943 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000944 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000945
Matthias Braun4a7c8e72018-01-19 06:46:10 +0000946 addPass(&EarlyMachineLICMID, false);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000947 addPass(&MachineCSEID, false);
Nemanja Ivanovicb223cfa2017-03-01 20:29:34 +0000948
Bob Wilsonb9b69362012-07-02 19:48:37 +0000949 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000950
Matt Arsenault07a72ba2015-10-12 17:43:56 +0000951 addPass(&PeepholeOptimizerID);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000952 // Clean-up the dead code that may have been generated by peephole
953 // rewriting.
954 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000955}
956
Andrew Trickb7551332012-02-04 02:56:45 +0000957//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000958/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000959//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000960
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000961bool TargetPassConfig::getOptimizeRegAlloc() const {
962 switch (OptimizeRegAlloc) {
963 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
964 case cl::BOU_TRUE: return true;
965 case cl::BOU_FALSE: return false;
966 }
967 llvm_unreachable("Invalid optimize-regalloc state");
968}
969
Andrew Trickf5426752012-02-09 00:40:55 +0000970/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000971MachinePassRegistry RegisterRegAlloc::Registry;
972
Andrew Trickf5426752012-02-09 00:40:55 +0000973/// A dummy default pass factory indicates whether the register allocator is
974/// overridden on the command line.
Kamil Rytarowski5d2bd8d2017-02-05 21:13:06 +0000975static llvm::once_flag InitializeDefaultRegisterAllocatorFlag;
Jonas Paulsson0f867802017-05-17 07:36:03 +0000976
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000977static RegisterRegAlloc
978defaultRegAlloc("default",
979 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000980 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000981
David Majnemerd9d02d82016-07-08 16:39:00 +0000982static void initializeDefaultRegisterAllocatorOnce() {
983 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
984
985 if (!Ctor) {
986 Ctor = RegAlloc;
987 RegisterRegAlloc::setDefault(RegAlloc);
988 }
989}
990
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000991/// Instantiate the default register allocator pass for this target for either
992/// the optimized or unoptimized allocation path. This will be added to the pass
993/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
994/// in the optimized case.
995///
996/// A target that uses the standard regalloc pass order for fast or optimized
997/// allocation may still override this for per-target regalloc
998/// selection. But -regalloc=... always takes precedence.
999FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
1000 if (Optimized)
1001 return createGreedyRegisterAllocator();
1002 else
1003 return createFastRegisterAllocator();
1004}
1005
1006/// Find and instantiate the register allocation pass requested by this target
1007/// at the current optimization level. Different register allocators are
1008/// defined as separate passes because they may require different analysis.
1009///
1010/// This helper ensures that the regalloc= option is always available,
1011/// even for targets that override the default allocator.
1012///
1013/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
1014/// this can be folded into addPass.
1015FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001016 // Initialize the global default.
David Majnemerd9d02d82016-07-08 16:39:00 +00001017 llvm::call_once(InitializeDefaultRegisterAllocatorFlag,
1018 initializeDefaultRegisterAllocatorOnce);
1019
1020 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001021 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +00001022 return Ctor();
1023
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001024 // With no -regalloc= override, ask the target for a regalloc pass.
1025 return createTargetRegisterAllocator(Optimized);
1026}
1027
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +00001028/// Return true if the default global register allocator is in use and
1029/// has not be overriden on the command line with '-regalloc=...'
1030bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +00001031 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +00001032}
1033
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001034/// Add the minimum set of target-independent passes that are required for
1035/// register allocation. No coalescing or scheduling.
1036void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001037 addPass(&PHIEliminationID, false);
1038 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001039
Dan Gohmane32c5742015-09-08 20:36:33 +00001040 if (RegAllocPass)
1041 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +00001042}
Andrew Trickf5426752012-02-09 00:40:55 +00001043
1044/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001045/// optimized register allocation, including coalescing, machine instruction
1046/// scheduling, and register allocation itself.
1047void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braunfbe85ae2016-04-28 03:07:16 +00001048 addPass(&DetectDeadLanesID, false);
1049
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001050 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +00001051
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001052 // LiveVariables currently requires pure SSA form.
1053 //
1054 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
1055 // LiveVariables can be removed completely, and LiveIntervals can be directly
1056 // computed. (We still either need to regenerate kill flags after regalloc, or
1057 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001058 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001059
Rafael Espindola9770bde2013-10-14 16:39:04 +00001060 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001061 addPass(&MachineLoopInfoID, false);
1062 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +00001063
1064 // Eventually, we want to run LiveIntervals before PHI elimination.
1065 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001066 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +00001067
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001068 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +00001069 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001070
Matthias Braunf9acaca2016-05-31 22:38:06 +00001071 // The machine scheduler may accidentally create disconnected components
1072 // when moving subregister definitions around, avoid this by splitting them to
1073 // separate vregs before. Splitting can also improve reg. allocation quality.
1074 addPass(&RenameIndependentSubregsID);
1075
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001076 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001077 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001078
Dan Gohmane32c5742015-09-08 20:36:33 +00001079 if (RegAllocPass) {
1080 // Add the selected register allocation pass.
1081 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +00001082
Dan Gohmane32c5742015-09-08 20:36:33 +00001083 // Allow targets to change the register assignments before rewriting.
1084 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +00001085
Dan Gohmane32c5742015-09-08 20:36:33 +00001086 // Finally rewrite virtual registers.
1087 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +00001088
Dan Gohmane32c5742015-09-08 20:36:33 +00001089 // Perform stack slot coloring and post-ra machine LICM.
1090 //
1091 // FIXME: Re-enable coloring with register when it's capable of adding
1092 // kill markers.
1093 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +00001094
Geoff Berrya2b90112018-02-27 16:59:10 +00001095 // Copy propagate to forward register uses and try to eliminate COPYs that
1096 // were not coalesced.
1097 addPass(&MachineCopyPropagationID);
1098
Dan Gohmane32c5742015-09-08 20:36:33 +00001099 // Run post-ra machine LICM to hoist reloads / remats.
1100 //
1101 // FIXME: can this move into MachineLateOptimization?
Matthias Braun4a7c8e72018-01-19 06:46:10 +00001102 addPass(&MachineLICMID);
Dan Gohmane32c5742015-09-08 20:36:33 +00001103 }
Andrew Trickf5426752012-02-09 00:40:55 +00001104}
1105
1106//===---------------------------------------------------------------------===//
1107/// Post RegAlloc Pass Configuration
1108//===---------------------------------------------------------------------===//
1109
1110/// Add passes that optimize machine instructions after register allocation.
1111void TargetPassConfig::addMachineLateOptimization() {
1112 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001113 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +00001114
1115 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +00001116 // Note that duplicating tail just increases code size and degrades
1117 // performance for targets that require Structured Control Flow.
1118 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001119 if (!TM->requiresStructuredCFG())
1120 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +00001121
1122 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001123 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +00001124}
1125
Evan Cheng59421ae2012-12-21 02:57:04 +00001126/// Add standard GC passes.
1127bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001128 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +00001129 return true;
1130}
1131
Andrew Trickf5426752012-02-09 00:40:55 +00001132/// Add standard basic block placement passes.
1133void TargetPassConfig::addBlockPlacement() {
Matt Arsenault80232332016-06-09 23:31:55 +00001134 if (addPass(&MachineBlockPlacementID)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +00001135 // Run a separate pass to collect block placement statistics.
1136 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +00001137 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +00001138 }
1139}
Quentin Colombet0de43b22016-08-26 22:32:59 +00001140
1141//===---------------------------------------------------------------------===//
1142/// GlobalISel Configuration
1143//===---------------------------------------------------------------------===//
1144bool TargetPassConfig::isGlobalISelAbortEnabled() const {
Amara Emerson854d10d2018-01-02 16:30:47 +00001145 if (EnableGlobalISelAbort.getNumOccurrences() > 0)
1146 return EnableGlobalISelAbort == 1;
1147
1148 // When no abort behaviour is specified, we don't abort if the target says
1149 // that GISel is enabled.
Volkan Kelesa79b0622018-01-17 22:34:21 +00001150 return !TM->Options.EnableGlobalISel;
Quentin Colombet1c06a732016-08-31 18:43:04 +00001151}
1152
1153bool TargetPassConfig::reportDiagnosticWhenGlobalISelFallback() const {
1154 return EnableGlobalISelAbort == 2;
Quentin Colombet0de43b22016-08-26 22:32:59 +00001155}