blob: 4ea4943456e0a360e158a9119e73ee00897413bb [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrSystem.td - System Instructions ------------*- tablegen -*-===//
2//
Chris Lattnerdec85b82010-10-05 05:32:15 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattnerdec85b82010-10-05 05:32:15 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instructions that are generally used in
11// privileged modes. These are not typically used by the compiler, but are
12// supported for the assembler and disassembler.
13//
14//===----------------------------------------------------------------------===//
15
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +000016let SchedRW = [WriteSystem] in {
Chris Lattnerdec85b82010-10-05 05:32:15 +000017let Defs = [RAX, RDX] in
Preston Gurdd6c440c2012-05-04 19:26:37 +000018 def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)], IIC_RDTSC>,
19 TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +000020
21let Defs = [RAX, RCX, RDX] in
Chris Lattnerae33f5d2010-10-05 06:04:14 +000022 def RDTSCP : I<0x01, MRM_F9, (outs), (ins), "rdtscp", []>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +000023
24// CPU flow control instructions
25
Kevin Enderby5e7cb5f2010-10-27 20:46:49 +000026let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattnerae33f5d2010-10-05 06:04:14 +000027 def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Kevin Enderby5e7cb5f2010-10-27 20:46:49 +000028 def UD2B : I<0xB9, RawFrm, (outs), (ins), "ud2b", []>, TB;
29}
Chris Lattnerdec85b82010-10-05 05:32:15 +000030
Preston Gurdd6c440c2012-05-04 19:26:37 +000031def HLT : I<0xF4, RawFrm, (outs), (ins), "hlt", [], IIC_HLT>;
32def RSM : I<0xAA, RawFrm, (outs), (ins), "rsm", [], IIC_RSM>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +000033
34// Interrupt and SysCall Instructions.
35let Uses = [EFLAGS] in
36 def INTO : I<0xce, RawFrm, (outs), (ins), "into", []>;
37def INT3 : I<0xcc, RawFrm, (outs), (ins), "int3",
Preston Gurdd6c440c2012-05-04 19:26:37 +000038 [(int_x86_int (i8 3))], IIC_INT3>;
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +000039} // SchedRW
Chris Lattnerfc4fe002011-04-09 19:41:05 +000040
Dan Gohman164fe182012-05-14 18:58:10 +000041def : Pat<(debugtrap),
Dan Gohmandfab4432012-05-11 00:19:32 +000042 (INT3)>;
43
Chris Lattnerfc4fe002011-04-09 19:41:05 +000044// The long form of "int $3" turns into int3 as a size optimization.
45// FIXME: This doesn't work because InstAlias can't match immediate constants.
46//def : InstAlias<"int\t$3", (INT3)>;
47
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +000048let SchedRW = [WriteSystem] in {
Chris Lattnerfc4fe002011-04-09 19:41:05 +000049
Chris Lattnerdec85b82010-10-05 05:32:15 +000050def INT : Ii8<0xcd, RawFrm, (outs), (ins i8imm:$trap), "int\t$trap",
Preston Gurdd6c440c2012-05-04 19:26:37 +000051 [(int_x86_int imm:$trap)], IIC_INT>;
Chris Lattnerdec85b82010-10-05 05:32:15 +000052
Chris Lattnerfc4fe002011-04-09 19:41:05 +000053
Preston Gurdd6c440c2012-05-04 19:26:37 +000054def SYSCALL : I<0x05, RawFrm, (outs), (ins), "syscall", [], IIC_SYSCALL>, TB;
55def SYSRET : I<0x07, RawFrm, (outs), (ins), "sysret{l}", [], IIC_SYSCALL>, TB;
56def SYSRET64 :RI<0x07, RawFrm, (outs), (ins), "sysret{q}", [], IIC_SYSCALL>, TB,
Chris Lattnerae33f5d2010-10-05 06:04:14 +000057 Requires<[In64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +000058
Preston Gurdd6c440c2012-05-04 19:26:37 +000059def SYSENTER : I<0x34, RawFrm, (outs), (ins), "sysenter", [],
60 IIC_SYS_ENTER_EXIT>, TB;
61
62def SYSEXIT : I<0x35, RawFrm, (outs), (ins), "sysexit{l}", [],
63 IIC_SYS_ENTER_EXIT>, TB;
Bill Wendlingebb10df2012-03-10 07:37:27 +000064def SYSEXIT64 :RI<0x35, RawFrm, (outs), (ins), "sysexit{q}", []>, TB,
Chris Lattnerae33f5d2010-10-05 06:04:14 +000065 Requires<[In64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +000066
Preston Gurdd6c440c2012-05-04 19:26:37 +000067def IRET16 : I<0xcf, RawFrm, (outs), (ins), "iret{w}", [], IIC_IRET>, OpSize;
David Woodhouse956965c2014-01-08 12:57:40 +000068def IRET32 : I<0xcf, RawFrm, (outs), (ins), "iret{l|d}", [], IIC_IRET>,
69 OpSize16;
Preston Gurdd6c440c2012-05-04 19:26:37 +000070def IRET64 : RI<0xcf, RawFrm, (outs), (ins), "iretq", [], IIC_IRET>,
Chris Lattnerdec85b82010-10-05 05:32:15 +000071 Requires<[In64BitMode]>;
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +000072} // SchedRW
Chris Lattnerdec85b82010-10-05 05:32:15 +000073
74
75//===----------------------------------------------------------------------===//
76// Input/Output Instructions.
77//
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +000078let SchedRW = [WriteSystem] in {
Chris Lattnerdec85b82010-10-05 05:32:15 +000079let Defs = [AL], Uses = [DX] in
80def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +000081 "in{b}\t{%dx, %al|al, dx}", [], IIC_IN_RR>;
Chris Lattnerdec85b82010-10-05 05:32:15 +000082let Defs = [AX], Uses = [DX] in
83def IN16rr : I<0xED, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +000084 "in{w}\t{%dx, %ax|ax, dx}", [], IIC_IN_RR>, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +000085let Defs = [EAX], Uses = [DX] in
86def IN32rr : I<0xED, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +000087 "in{l}\t{%dx, %eax|eax, dx}", [], IIC_IN_RR>, OpSize16;
Chris Lattnerdec85b82010-10-05 05:32:15 +000088
89let Defs = [AL] in
90def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i8imm:$port),
Craig Topperefd67d42013-07-31 02:47:52 +000091 "in{b}\t{$port, %al|al, $port}", [], IIC_IN_RI>;
Chris Lattnerdec85b82010-10-05 05:32:15 +000092let Defs = [AX] in
93def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i8imm:$port),
Craig Topperefd67d42013-07-31 02:47:52 +000094 "in{w}\t{$port, %ax|ax, $port}", [], IIC_IN_RI>, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +000095let Defs = [EAX] in
96def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i8imm:$port),
David Woodhouse956965c2014-01-08 12:57:40 +000097 "in{l}\t{$port, %eax|eax, $port}", [], IIC_IN_RI>, OpSize16;
Chris Lattnerdec85b82010-10-05 05:32:15 +000098
99let Uses = [DX, AL] in
100def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +0000101 "out{b}\t{%al, %dx|dx, al}", [], IIC_OUT_RR>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000102let Uses = [DX, AX] in
103def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +0000104 "out{w}\t{%ax, %dx|dx, ax}", [], IIC_OUT_RR>, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000105let Uses = [DX, EAX] in
106def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000107 "out{l}\t{%eax, %dx|dx, eax}", [], IIC_OUT_RR>, OpSize16;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000108
109let Uses = [AL] in
110def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i8imm:$port),
Craig Topperefd67d42013-07-31 02:47:52 +0000111 "out{b}\t{%al, $port|$port, al}", [], IIC_OUT_IR>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000112let Uses = [AX] in
113def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i8imm:$port),
Craig Topperefd67d42013-07-31 02:47:52 +0000114 "out{w}\t{%ax, $port|$port, ax}", [], IIC_OUT_IR>, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000115let Uses = [EAX] in
116def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i8imm:$port),
David Woodhouse956965c2014-01-08 12:57:40 +0000117 "out{l}\t{%eax, $port|$port, eax}", [], IIC_OUT_IR>, OpSize16;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000118
Preston Gurdd6c440c2012-05-04 19:26:37 +0000119def IN8 : I<0x6C, RawFrm, (outs), (ins), "ins{b}", [], IIC_INS>;
120def IN16 : I<0x6D, RawFrm, (outs), (ins), "ins{w}", [], IIC_INS>, OpSize;
David Woodhouse956965c2014-01-08 12:57:40 +0000121def IN32 : I<0x6D, RawFrm, (outs), (ins), "ins{l}", [], IIC_INS>, OpSize16;
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000122} // SchedRW
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000123
124//===----------------------------------------------------------------------===//
125// Moves to and from debug registers
126
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000127let SchedRW = [WriteSystem] in {
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000128def MOV32rd : I<0x21, MRMDestReg, (outs GR32:$dst), (ins DEBUG_REG:$src),
Craig Topperbc281ad82014-01-04 22:29:41 +0000129 "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_DR>, TB,
130 Requires<[Not64BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000131def MOV64rd : I<0x21, MRMDestReg, (outs GR64:$dst), (ins DEBUG_REG:$src),
Craig Topperbc281ad82014-01-04 22:29:41 +0000132 "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_DR>, TB,
133 Requires<[In64BitMode]>;
134
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000135def MOV32dr : I<0x23, MRMSrcReg, (outs DEBUG_REG:$dst), (ins GR32:$src),
Craig Topperbc281ad82014-01-04 22:29:41 +0000136 "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_DR_REG>, TB,
137 Requires<[Not64BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000138def MOV64dr : I<0x23, MRMSrcReg, (outs DEBUG_REG:$dst), (ins GR64:$src),
Craig Topperbc281ad82014-01-04 22:29:41 +0000139 "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_DR_REG>, TB,
140 Requires<[In64BitMode]>;
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000141} // SchedRW
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000142
143//===----------------------------------------------------------------------===//
144// Moves to and from control registers
145
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000146let SchedRW = [WriteSystem] in {
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000147def MOV32rc : I<0x20, MRMDestReg, (outs GR32:$dst), (ins CONTROL_REG:$src),
Craig Topperbc281ad82014-01-04 22:29:41 +0000148 "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_CR>, TB,
149 Requires<[Not64BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000150def MOV64rc : I<0x20, MRMDestReg, (outs GR64:$dst), (ins CONTROL_REG:$src),
Craig Topperbc281ad82014-01-04 22:29:41 +0000151 "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_CR>, TB,
152 Requires<[In64BitMode]>;
153
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000154def MOV32cr : I<0x22, MRMSrcReg, (outs CONTROL_REG:$dst), (ins GR32:$src),
Craig Topperbc281ad82014-01-04 22:29:41 +0000155 "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_CR_REG>, TB,
156 Requires<[Not64BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000157def MOV64cr : I<0x22, MRMSrcReg, (outs CONTROL_REG:$dst), (ins GR64:$src),
Craig Topperbc281ad82014-01-04 22:29:41 +0000158 "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_CR_REG>, TB,
159 Requires<[In64BitMode]>;
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000160} // SchedRW
Chris Lattnerdec85b82010-10-05 05:32:15 +0000161
162//===----------------------------------------------------------------------===//
163// Segment override instruction prefixes
164
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000165def CS_PREFIX : I<0x2E, RawFrm, (outs), (ins), "cs", []>;
166def SS_PREFIX : I<0x36, RawFrm, (outs), (ins), "ss", []>;
167def DS_PREFIX : I<0x3E, RawFrm, (outs), (ins), "ds", []>;
168def ES_PREFIX : I<0x26, RawFrm, (outs), (ins), "es", []>;
169def FS_PREFIX : I<0x64, RawFrm, (outs), (ins), "fs", []>;
170def GS_PREFIX : I<0x65, RawFrm, (outs), (ins), "gs", []>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000171
172
173//===----------------------------------------------------------------------===//
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000174// Moves to and from segment registers.
175//
176
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000177let SchedRW = [WriteMove] in {
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000178def MOV16rs : I<0x8C, MRMDestReg, (outs GR16:$dst), (ins SEGMENT_REG:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000179 "mov{w}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_SR>, OpSize;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000180def MOV32rs : I<0x8C, MRMDestReg, (outs GR32:$dst), (ins SEGMENT_REG:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000181 "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_SR>, OpSize16;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000182def MOV64rs : RI<0x8C, MRMDestReg, (outs GR64:$dst), (ins SEGMENT_REG:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000183 "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_SR>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000184
185def MOV16ms : I<0x8C, MRMDestMem, (outs i16mem:$dst), (ins SEGMENT_REG:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000186 "mov{w}\t{$src, $dst|$dst, $src}", [], IIC_MOV_MEM_SR>, OpSize;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000187def MOV32ms : I<0x8C, MRMDestMem, (outs i32mem:$dst), (ins SEGMENT_REG:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000188 "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_MEM_SR>, OpSize16;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000189def MOV64ms : RI<0x8C, MRMDestMem, (outs i64mem:$dst), (ins SEGMENT_REG:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000190 "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_MEM_SR>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000191
192def MOV16sr : I<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR16:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000193 "mov{w}\t{$src, $dst|$dst, $src}", [], IIC_MOV_SR_REG>, OpSize;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000194def MOV32sr : I<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR32:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000195 "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_SR_REG>, OpSize16;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000196def MOV64sr : RI<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR64:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000197 "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_SR_REG>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000198
199def MOV16sm : I<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i16mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000200 "mov{w}\t{$src, $dst|$dst, $src}", [], IIC_MOV_SR_MEM>, OpSize;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000201def MOV32sm : I<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i32mem:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000202 "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_SR_MEM>, OpSize16;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000203def MOV64sm : RI<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i64mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000204 "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_SR_MEM>;
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000205} // SchedRW
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000206
207//===----------------------------------------------------------------------===//
Chris Lattnerdec85b82010-10-05 05:32:15 +0000208// Segmentation support instructions.
209
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000210let SchedRW = [WriteSystem] in {
Preston Gurdd6c440c2012-05-04 19:26:37 +0000211def SWAPGS : I<0x01, MRM_F8, (outs), (ins), "swapgs", [], IIC_SWAPGS>, TB;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000212
Chris Lattnerdec85b82010-10-05 05:32:15 +0000213def LAR16rm : I<0x02, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000214 "lar{w}\t{$src, $dst|$dst, $src}", [], IIC_LAR_RM>, TB, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000215def LAR16rr : I<0x02, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000216 "lar{w}\t{$src, $dst|$dst, $src}", [], IIC_LAR_RR>, TB, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000217
218// i16mem operand in LAR32rm and GR32 operand in LAR32rr is not a typo.
219def LAR32rm : I<0x02, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000220 "lar{l}\t{$src, $dst|$dst, $src}", [], IIC_LAR_RM>, TB,
221 OpSize16;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000222def LAR32rr : I<0x02, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000223 "lar{l}\t{$src, $dst|$dst, $src}", [], IIC_LAR_RR>, TB,
224 OpSize16;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000225// i16mem operand in LAR64rm and GR32 operand in LAR32rr is not a typo.
226def LAR64rm : RI<0x02, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000227 "lar{q}\t{$src, $dst|$dst, $src}", [], IIC_LAR_RM>, TB;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000228def LAR64rr : RI<0x02, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000229 "lar{q}\t{$src, $dst|$dst, $src}", [], IIC_LAR_RR>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000230
231def LSL16rm : I<0x03, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000232 "lsl{w}\t{$src, $dst|$dst, $src}", [], IIC_LSL_RM>, TB, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000233def LSL16rr : I<0x03, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000234 "lsl{w}\t{$src, $dst|$dst, $src}", [], IIC_LSL_RR>, TB, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000235def LSL32rm : I<0x03, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000236 "lsl{l}\t{$src, $dst|$dst, $src}", [], IIC_LSL_RM>, TB,
237 OpSize16;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000238def LSL32rr : I<0x03, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000239 "lsl{l}\t{$src, $dst|$dst, $src}", [], IIC_LSL_RR>, TB,
240 OpSize16;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000241def LSL64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000242 "lsl{q}\t{$src, $dst|$dst, $src}", [], IIC_LSL_RM>, TB;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000243def LSL64rr : RI<0x03, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000244 "lsl{q}\t{$src, $dst|$dst, $src}", [], IIC_LSL_RR>, TB;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000245
Preston Gurdd6c440c2012-05-04 19:26:37 +0000246def INVLPG : I<0x01, MRM7m, (outs), (ins i8mem:$addr), "invlpg\t$addr",
247 [], IIC_INVLPG>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000248
Eli Friedmanf63614a2011-03-04 00:10:17 +0000249def STR16r : I<0x00, MRM1r, (outs GR16:$dst), (ins),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000250 "str{w}\t$dst", [], IIC_STR>, TB, OpSize;
Eli Friedmanf63614a2011-03-04 00:10:17 +0000251def STR32r : I<0x00, MRM1r, (outs GR32:$dst), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000252 "str{l}\t$dst", [], IIC_STR>, TB, OpSize16;
Eli Friedmanf63614a2011-03-04 00:10:17 +0000253def STR64r : RI<0x00, MRM1r, (outs GR64:$dst), (ins),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000254 "str{q}\t$dst", [], IIC_STR>, TB;
Eli Friedmanf63614a2011-03-04 00:10:17 +0000255def STRm : I<0x00, MRM1m, (outs i16mem:$dst), (ins),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000256 "str{w}\t$dst", [], IIC_STR>, TB;
Eli Friedmanf63614a2011-03-04 00:10:17 +0000257
Chris Lattnerdec85b82010-10-05 05:32:15 +0000258def LTRr : I<0x00, MRM3r, (outs), (ins GR16:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000259 "ltr{w}\t$src", [], IIC_LTR>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000260def LTRm : I<0x00, MRM3m, (outs), (ins i16mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000261 "ltr{w}\t$src", [], IIC_LTR>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000262
263def PUSHCS16 : I<0x0E, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000264 "push{w}\t{%cs|cs}", [], IIC_PUSH_SR>,
265 OpSize, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000266def PUSHCS32 : I<0x0E, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000267 "push{l}\t{%cs|cs}", [], IIC_PUSH_CS>,
268 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000269def PUSHSS16 : I<0x16, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000270 "push{w}\t{%ss|ss}", [], IIC_PUSH_SR>,
271 OpSize, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000272def PUSHSS32 : I<0x16, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000273 "push{l}\t{%ss|ss}", [], IIC_PUSH_SR>,
274 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000275def PUSHDS16 : I<0x1E, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000276 "push{w}\t{%ds|ds}", [], IIC_PUSH_SR>,
277 OpSize, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000278def PUSHDS32 : I<0x1E, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000279 "push{l}\t{%ds|ds}", [], IIC_PUSH_SR>,
280 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000281def PUSHES16 : I<0x06, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000282 "push{w}\t{%es|es}", [], IIC_PUSH_SR>,
283 OpSize, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000284def PUSHES32 : I<0x06, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000285 "push{l}\t{%es|es}", [], IIC_PUSH_SR>,
286 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000287def PUSHFS16 : I<0xa0, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +0000288 "push{w}\t{%fs|fs}", [], IIC_PUSH_SR>, OpSize, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000289def PUSHFS32 : I<0xa0, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000290 "push{l}\t{%fs|fs}", [], IIC_PUSH_SR>, TB,
291 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000292def PUSHGS16 : I<0xa8, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +0000293 "push{w}\t{%gs|gs}", [], IIC_PUSH_SR>, OpSize, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000294def PUSHGS32 : I<0xa8, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000295 "push{l}\t{%gs|gs}", [], IIC_PUSH_SR>, TB,
296 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000297def PUSHFS64 : I<0xa0, RawFrm, (outs), (ins),
Craig Toppereabdbcb2014-01-02 18:20:48 +0000298 "push{q}\t{%fs|fs}", [], IIC_PUSH_SR>, TB, Requires<[In64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000299def PUSHGS64 : I<0xa8, RawFrm, (outs), (ins),
Craig Toppereabdbcb2014-01-02 18:20:48 +0000300 "push{q}\t{%gs|gs}", [], IIC_PUSH_SR>, TB, Requires<[In64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000301
302// No "pop cs" instruction.
303def POPSS16 : I<0x17, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +0000304 "pop{w}\t{%ss|ss}", [], IIC_POP_SR_SS>,
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000305 OpSize, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000306def POPSS32 : I<0x17, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +0000307 "pop{l}\t{%ss|ss}", [], IIC_POP_SR_SS>,
David Woodhouse956965c2014-01-08 12:57:40 +0000308 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000309
Chris Lattnerdec85b82010-10-05 05:32:15 +0000310def POPDS16 : I<0x1F, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +0000311 "pop{w}\t{%ds|ds}", [], IIC_POP_SR>,
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000312 OpSize, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000313def POPDS32 : I<0x1F, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +0000314 "pop{l}\t{%ds|ds}", [], IIC_POP_SR>,
David Woodhouse956965c2014-01-08 12:57:40 +0000315 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000316
Chris Lattnerdec85b82010-10-05 05:32:15 +0000317def POPES16 : I<0x07, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +0000318 "pop{w}\t{%es|es}", [], IIC_POP_SR>,
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000319 OpSize, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000320def POPES32 : I<0x07, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +0000321 "pop{l}\t{%es|es}", [], IIC_POP_SR>,
David Woodhouse956965c2014-01-08 12:57:40 +0000322 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000323
Chris Lattnerdec85b82010-10-05 05:32:15 +0000324def POPFS16 : I<0xa1, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +0000325 "pop{w}\t{%fs|fs}", [], IIC_POP_SR>, OpSize, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000326def POPFS32 : I<0xa1, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000327 "pop{l}\t{%fs|fs}", [], IIC_POP_SR>, TB,
328 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000329def POPFS64 : I<0xa1, RawFrm, (outs), (ins),
Craig Toppereabdbcb2014-01-02 18:20:48 +0000330 "pop{q}\t{%fs|fs}", [], IIC_POP_SR>, TB, Requires<[In64BitMode]>;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000331
Chris Lattnerdec85b82010-10-05 05:32:15 +0000332def POPGS16 : I<0xa9, RawFrm, (outs), (ins),
Craig Topperefd67d42013-07-31 02:47:52 +0000333 "pop{w}\t{%gs|gs}", [], IIC_POP_SR>, OpSize, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000334def POPGS32 : I<0xa9, RawFrm, (outs), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000335 "pop{l}\t{%gs|gs}", [], IIC_POP_SR>, TB,
336 OpSize16, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000337def POPGS64 : I<0xa9, RawFrm, (outs), (ins),
Craig Toppereabdbcb2014-01-02 18:20:48 +0000338 "pop{q}\t{%gs|gs}", [], IIC_POP_SR>, TB, Requires<[In64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000339
340
341def LDS16rm : I<0xc5, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000342 "lds{w}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000343def LDS32rm : I<0xc5, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000344 "lds{l}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, OpSize16;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000345
Chris Lattnerdec85b82010-10-05 05:32:15 +0000346def LSS16rm : I<0xb2, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000347 "lss{w}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000348def LSS32rm : I<0xb2, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000349 "lss{l}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB, OpSize16;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000350def LSS64rm : RI<0xb2, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000351 "lss{q}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000352
Chris Lattnerdec85b82010-10-05 05:32:15 +0000353def LES16rm : I<0xc4, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000354 "les{w}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000355def LES32rm : I<0xc4, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000356 "les{l}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, OpSize16;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000357
Chris Lattnerdec85b82010-10-05 05:32:15 +0000358def LFS16rm : I<0xb4, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000359 "lfs{w}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000360def LFS32rm : I<0xb4, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000361 "lfs{l}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB, OpSize16;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000362def LFS64rm : RI<0xb4, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000363 "lfs{q}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000364
Chris Lattnerdec85b82010-10-05 05:32:15 +0000365def LGS16rm : I<0xb5, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000366 "lgs{w}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000367def LGS32rm : I<0xb5, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000368 "lgs{l}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB, OpSize16;
Chris Lattnerae33f5d2010-10-05 06:04:14 +0000369
Chris Lattnerdec85b82010-10-05 05:32:15 +0000370def LGS64rm : RI<0xb5, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000371 "lgs{q}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000372
373
374def VERRr : I<0x00, MRM4r, (outs), (ins GR16:$seg),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000375 "verr\t$seg", [], IIC_VERR>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000376def VERRm : I<0x00, MRM4m, (outs), (ins i16mem:$seg),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000377 "verr\t$seg", [], IIC_VERR>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000378def VERWr : I<0x00, MRM5r, (outs), (ins GR16:$seg),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000379 "verw\t$seg", [], IIC_VERW_MEM>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000380def VERWm : I<0x00, MRM5m, (outs), (ins i16mem:$seg),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000381 "verw\t$seg", [], IIC_VERW_REG>, TB;
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000382} // SchedRW
Chris Lattnerdec85b82010-10-05 05:32:15 +0000383
384//===----------------------------------------------------------------------===//
385// Descriptor-table support instructions
386
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000387let SchedRW = [WriteSystem] in {
Kevin Enderby49843c02010-10-19 00:01:44 +0000388def SGDT16m : I<0x01, MRM0m, (outs opaque48mem:$dst), (ins),
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000389 "sgdt{w}\t$dst", [], IIC_SGDT>, TB, OpSize, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000390def SGDTm : I<0x01, MRM0m, (outs opaque48mem:$dst), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000391 "sgdt\t$dst", [], IIC_SGDT>, OpSize16, TB;
Kevin Enderby49843c02010-10-19 00:01:44 +0000392def SIDT16m : I<0x01, MRM1m, (outs opaque48mem:$dst), (ins),
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000393 "sidt{w}\t$dst", [], IIC_SIDT>, TB, OpSize, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000394def SIDTm : I<0x01, MRM1m, (outs opaque48mem:$dst), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000395 "sidt\t$dst", []>, OpSize16, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000396def SLDT16r : I<0x00, MRM0r, (outs GR16:$dst), (ins),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000397 "sldt{w}\t$dst", [], IIC_SLDT>, TB, OpSize;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000398def SLDT16m : I<0x00, MRM0m, (outs i16mem:$dst), (ins),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000399 "sldt{w}\t$dst", [], IIC_SLDT>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000400def SLDT32r : I<0x00, MRM0r, (outs GR32:$dst), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000401 "sldt{l}\t$dst", [], IIC_SLDT>, OpSize16, TB;
Chris Lattnerc184a572010-10-05 06:22:35 +0000402
403// LLDT is not interpreted specially in 64-bit mode because there is no sign
404// extension.
405def SLDT64r : RI<0x00, MRM0r, (outs GR64:$dst), (ins),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000406 "sldt{q}\t$dst", [], IIC_SLDT>, TB;
Chris Lattnerc184a572010-10-05 06:22:35 +0000407def SLDT64m : RI<0x00, MRM0m, (outs i16mem:$dst), (ins),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000408 "sldt{q}\t$dst", [], IIC_SLDT>, TB;
Chris Lattnerc184a572010-10-05 06:22:35 +0000409
Kevin Enderby49843c02010-10-19 00:01:44 +0000410def LGDT16m : I<0x01, MRM2m, (outs), (ins opaque48mem:$src),
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000411 "lgdt{w}\t$src", [], IIC_LGDT>, TB, OpSize, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000412def LGDTm : I<0x01, MRM2m, (outs), (ins opaque48mem:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000413 "lgdt\t$src", [], IIC_LGDT>, OpSize16, TB;
Kevin Enderby49843c02010-10-19 00:01:44 +0000414def LIDT16m : I<0x01, MRM3m, (outs), (ins opaque48mem:$src),
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000415 "lidt{w}\t$src", [], IIC_LIDT>, TB, OpSize, Requires<[Not64BitMode]>;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000416def LIDTm : I<0x01, MRM3m, (outs), (ins opaque48mem:$src),
David Woodhouse956965c2014-01-08 12:57:40 +0000417 "lidt\t$src", [], IIC_LIDT>, OpSize16, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000418def LLDT16r : I<0x00, MRM2r, (outs), (ins GR16:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000419 "lldt{w}\t$src", [], IIC_LLDT_REG>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000420def LLDT16m : I<0x00, MRM2m, (outs), (ins i16mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000421 "lldt{w}\t$src", [], IIC_LLDT_MEM>, TB;
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000422} // SchedRW
423
Chris Lattnerdec85b82010-10-05 05:32:15 +0000424//===----------------------------------------------------------------------===//
425// Specialized register support
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000426let SchedRW = [WriteSystem] in {
Preston Gurdd6c440c2012-05-04 19:26:37 +0000427def WRMSR : I<0x30, RawFrm, (outs), (ins), "wrmsr", [], IIC_WRMSR>, TB;
428def RDMSR : I<0x32, RawFrm, (outs), (ins), "rdmsr", [], IIC_RDMSR>, TB;
429def RDPMC : I<0x33, RawFrm, (outs), (ins), "rdpmc", [], IIC_RDPMC>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000430
431def SMSW16r : I<0x01, MRM4r, (outs GR16:$dst), (ins),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000432 "smsw{w}\t$dst", [], IIC_SMSW>, OpSize, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000433def SMSW32r : I<0x01, MRM4r, (outs GR32:$dst), (ins),
David Woodhouse956965c2014-01-08 12:57:40 +0000434 "smsw{l}\t$dst", [], IIC_SMSW>, OpSize16, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000435// no m form encodable; use SMSW16m
436def SMSW64r : RI<0x01, MRM4r, (outs GR64:$dst), (ins),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000437 "smsw{q}\t$dst", [], IIC_SMSW>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000438
439// For memory operands, there is only a 16-bit form
440def SMSW16m : I<0x01, MRM4m, (outs i16mem:$dst), (ins),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000441 "smsw{w}\t$dst", [], IIC_SMSW>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000442
443def LMSW16r : I<0x01, MRM6r, (outs), (ins GR16:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000444 "lmsw{w}\t$src", [], IIC_LMSW_MEM>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000445def LMSW16m : I<0x01, MRM6m, (outs), (ins i16mem:$src),
Preston Gurdd6c440c2012-05-04 19:26:37 +0000446 "lmsw{w}\t$src", [], IIC_LMSW_REG>, TB;
Chris Lattnerdec85b82010-10-05 05:32:15 +0000447
Preston Gurdd6c440c2012-05-04 19:26:37 +0000448def CPUID : I<0xA2, RawFrm, (outs), (ins), "cpuid", [], IIC_CPUID>, TB;
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000449} // SchedRW
Chris Lattnerdec85b82010-10-05 05:32:15 +0000450
451//===----------------------------------------------------------------------===//
452// Cache instructions
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000453let SchedRW = [WriteSystem] in {
Preston Gurdd6c440c2012-05-04 19:26:37 +0000454def INVD : I<0x08, RawFrm, (outs), (ins), "invd", [], IIC_INVD>, TB;
455def WBINVD : I<0x09, RawFrm, (outs), (ins), "wbinvd", [], IIC_INVD>, TB;
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000456} // SchedRW
Chris Lattnerdec85b82010-10-05 05:32:15 +0000457
Craig Topperd9cfddc2011-10-07 07:02:24 +0000458//===----------------------------------------------------------------------===//
459// XSAVE instructions
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000460let SchedRW = [WriteSystem] in {
Rafael Espindolae3906212011-02-22 00:35:18 +0000461let Defs = [RDX, RAX], Uses = [RCX] in
462 def XGETBV : I<0x01, MRM_D0, (outs), (ins), "xgetbv", []>, TB;
463
464let Uses = [RDX, RAX, RCX] in
465 def XSETBV : I<0x01, MRM_D1, (outs), (ins), "xsetbv", []>, TB;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000466
Craig Topperbf136762011-10-07 05:53:50 +0000467let Uses = [RDX, RAX] in {
468 def XSAVE : I<0xAE, MRM4m, (outs opaque512mem:$dst), (ins),
469 "xsave\t$dst", []>, TB;
470 def XSAVE64 : I<0xAE, MRM4m, (outs opaque512mem:$dst), (ins),
Kay Tiong Khoo394bf142013-04-10 21:52:25 +0000471 "xsave{q|64}\t$dst", []>, TB, REX_W, Requires<[In64BitMode]>;
Craig Topperbf136762011-10-07 05:53:50 +0000472 def XRSTOR : I<0xAE, MRM5m, (outs), (ins opaque512mem:$dst),
473 "xrstor\t$dst", []>, TB;
474 def XRSTOR64 : I<0xAE, MRM5m, (outs), (ins opaque512mem:$dst),
Kay Tiong Khoo394bf142013-04-10 21:52:25 +0000475 "xrstor{q|64}\t$dst", []>, TB, REX_W, Requires<[In64BitMode]>;
Craig Topperbf136762011-10-07 05:53:50 +0000476 def XSAVEOPT : I<0xAE, MRM6m, (outs opaque512mem:$dst), (ins),
477 "xsaveopt\t$dst", []>, TB;
478 def XSAVEOPT64 : I<0xAE, MRM6m, (outs opaque512mem:$dst), (ins),
Kay Tiong Khoo394bf142013-04-10 21:52:25 +0000479 "xsaveopt{q|64}\t$dst", []>, TB, REX_W, Requires<[In64BitMode]>;
Craig Topperbf136762011-10-07 05:53:50 +0000480}
Jakob Stoklund Olesen5b535c92013-03-20 23:09:50 +0000481} // SchedRW
Craig Topperbf136762011-10-07 05:53:50 +0000482
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000483//===----------------------------------------------------------------------===//
484// VIA PadLock crypto instructions
485let Defs = [RAX, RDI], Uses = [RDX, RDI] in
486 def XSTORE : I<0xc0, RawFrm, (outs), (ins), "xstore", []>, A7;
487
Joerg Sonnenberger91e56622011-06-30 01:38:03 +0000488def : InstAlias<"xstorerng", (XSTORE)>;
489
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000490let Defs = [RSI, RDI], Uses = [RBX, RDX, RSI, RDI] in {
491 def XCRYPTECB : I<0xc8, RawFrm, (outs), (ins), "xcryptecb", []>, A7;
492 def XCRYPTCBC : I<0xd0, RawFrm, (outs), (ins), "xcryptcbc", []>, A7;
493 def XCRYPTCTR : I<0xd8, RawFrm, (outs), (ins), "xcryptctr", []>, A7;
494 def XCRYPTCFB : I<0xe0, RawFrm, (outs), (ins), "xcryptcfb", []>, A7;
495 def XCRYPTOFB : I<0xe8, RawFrm, (outs), (ins), "xcryptofb", []>, A7;
496}
497
498let Defs = [RAX, RSI, RDI], Uses = [RAX, RSI, RDI] in {
499 def XSHA1 : I<0xc8, RawFrm, (outs), (ins), "xsha1", []>, A6;
500 def XSHA256 : I<0xd0, RawFrm, (outs), (ins), "xsha256", []>, A6;
501}
502let Defs = [RAX, RDX, RSI], Uses = [RAX, RSI] in
503 def MONTMUL : I<0xc0, RawFrm, (outs), (ins), "montmul", []>, A6;
Craig Topperd9cfddc2011-10-07 07:02:24 +0000504
505//===----------------------------------------------------------------------===//
506// FS/GS Base Instructions
Craig Topper228d9132011-10-30 19:57:21 +0000507let Predicates = [HasFSGSBase, In64BitMode] in {
Craig Topperd9cfddc2011-10-07 07:02:24 +0000508 def RDFSBASE : I<0xAE, MRM0r, (outs GR32:$dst), (ins),
Craig Topper228d9132011-10-30 19:57:21 +0000509 "rdfsbase{l}\t$dst",
510 [(set GR32:$dst, (int_x86_rdfsbase_32))]>, TB, XS;
Craig Topperd9cfddc2011-10-07 07:02:24 +0000511 def RDFSBASE64 : RI<0xAE, MRM0r, (outs GR64:$dst), (ins),
Craig Topper228d9132011-10-30 19:57:21 +0000512 "rdfsbase{q}\t$dst",
513 [(set GR64:$dst, (int_x86_rdfsbase_64))]>, TB, XS;
Craig Topperd9cfddc2011-10-07 07:02:24 +0000514 def RDGSBASE : I<0xAE, MRM1r, (outs GR32:$dst), (ins),
Craig Topper228d9132011-10-30 19:57:21 +0000515 "rdgsbase{l}\t$dst",
516 [(set GR32:$dst, (int_x86_rdgsbase_32))]>, TB, XS;
Craig Topperd9cfddc2011-10-07 07:02:24 +0000517 def RDGSBASE64 : RI<0xAE, MRM1r, (outs GR64:$dst), (ins),
Craig Topper228d9132011-10-30 19:57:21 +0000518 "rdgsbase{q}\t$dst",
519 [(set GR64:$dst, (int_x86_rdgsbase_64))]>, TB, XS;
520 def WRFSBASE : I<0xAE, MRM2r, (outs), (ins GR32:$src),
521 "wrfsbase{l}\t$src",
522 [(int_x86_wrfsbase_32 GR32:$src)]>, TB, XS;
523 def WRFSBASE64 : RI<0xAE, MRM2r, (outs), (ins GR64:$src),
524 "wrfsbase{q}\t$src",
525 [(int_x86_wrfsbase_64 GR64:$src)]>, TB, XS;
526 def WRGSBASE : I<0xAE, MRM3r, (outs), (ins GR32:$src),
527 "wrgsbase{l}\t$src",
528 [(int_x86_wrgsbase_32 GR32:$src)]>, TB, XS;
529 def WRGSBASE64 : RI<0xAE, MRM3r, (outs), (ins GR64:$src),
530 "wrgsbase{q}\t$src",
531 [(int_x86_wrgsbase_64 GR64:$src)]>, TB, XS;
Craig Topperd9cfddc2011-10-07 07:02:24 +0000532}
Craig Topper0ae8d4d2011-10-16 07:05:40 +0000533
534//===----------------------------------------------------------------------===//
535// INVPCID Instruction
536def INVPCID32 : I<0x82, MRMSrcMem, (outs), (ins GR32:$src1, i128mem:$src2),
Kay Tiong Khoo6f76c212013-04-10 21:17:58 +0000537 "invpcid\t{$src2, $src1|$src1, $src2}", []>, OpSize, T8,
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000538 Requires<[Not64BitMode]>;
Craig Topper0ae8d4d2011-10-16 07:05:40 +0000539def INVPCID64 : I<0x82, MRMSrcMem, (outs), (ins GR64:$src1, i128mem:$src2),
Kay Tiong Khoo6f76c212013-04-10 21:17:58 +0000540 "invpcid\t{$src2, $src1|$src1, $src2}", []>, OpSize, T8,
Craig Topper0ae8d4d2011-10-16 07:05:40 +0000541 Requires<[In64BitMode]>;
Michael Liao95d944032013-04-11 04:52:28 +0000542
543//===----------------------------------------------------------------------===//
544// SMAP Instruction
545let Defs = [EFLAGS], Uses = [EFLAGS] in {
546 def CLAC : I<0x01, MRM_CA, (outs), (ins), "clac", []>, TB;
547 def STAC : I<0x01, MRM_CB, (outs), (ins), "stac", []>, TB;
548}