blob: da88820f52d29b7242f6a10d5346175a2fdb3621 [file] [log] [blame]
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +00001//===-- SparcAsmParser.cpp - Parse Sparc assembly to MCInst instructions --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/SparcMCTargetDesc.h"
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000011#include "MCTargetDesc/SparcMCExpr.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000012#include "llvm/ADT/STLExtras.h"
13#include "llvm/MC/MCContext.h"
14#include "llvm/MC/MCInst.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000015#include "llvm/MC/MCObjectFileInfo.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000016#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
17#include "llvm/MC/MCStreamer.h"
18#include "llvm/MC/MCSubtargetInfo.h"
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +000019#include "llvm/MC/MCSymbol.h"
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000020#include "llvm/MC/MCTargetAsmParser.h"
21#include "llvm/Support/TargetRegistry.h"
22
23using namespace llvm;
24
25// The generated AsmMatcher SparcGenAsmMatcher uses "Sparc" as the target
26// namespace. But SPARC backend uses "SP" as its namespace.
27namespace llvm {
28 namespace Sparc {
29 using namespace SP;
30 }
31}
32
33namespace {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +000034class SparcOperand;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000035class SparcAsmParser : public MCTargetAsmParser {
36
37 MCSubtargetInfo &STI;
38 MCAsmParser &Parser;
39
40 /// @name Auto-generated Match Functions
41 /// {
42
43#define GET_ASSEMBLER_HEADER
44#include "SparcGenAsmMatcher.inc"
45
46 /// }
47
48 // public interface of the MCTargetAsmParser.
49 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
50 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
51 MCStreamer &Out, unsigned &ErrorInfo,
Craig Topperb0c941b2014-04-29 07:57:13 +000052 bool MatchingInlineAsm) override;
53 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000054 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
55 SMLoc NameLoc,
Craig Topperb0c941b2014-04-29 07:57:13 +000056 SmallVectorImpl<MCParsedAsmOperand*> &Operands) override;
57 bool ParseDirective(AsmToken DirectiveID) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000058
Craig Topperb0c941b2014-04-29 07:57:13 +000059 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op,
60 unsigned Kind) override;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000061
62 // Custom parse functions for Sparc specific operands.
63 OperandMatchResultTy
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +000064 parseMEMOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000065
66 OperandMatchResultTy
67 parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
68 StringRef Name);
69
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +000070 OperandMatchResultTy
Venkatraman Govindaraju600f3902014-03-02 06:28:15 +000071 parseSparcAsmOperand(SparcOperand *&Operand, bool isCall = false);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +000072
Venkatraman Govindaraju22868742014-03-01 20:08:48 +000073 OperandMatchResultTy
74 parseBranchModifiers(SmallVectorImpl<MCParsedAsmOperand*> &Operands);
75
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000076 // returns true if Tok is matched to a register and returns register in RegNo.
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +000077 bool matchRegisterName(const AsmToken &Tok, unsigned &RegNo,
78 unsigned &RegKind);
79
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +000080 bool matchSparcAsmModifiers(const MCExpr *&EVal, SMLoc &EndLoc);
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +000081 bool parseDirectiveWord(unsigned Size, SMLoc L);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000082
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +000083 bool is64Bit() const { return STI.getTargetTriple().startswith("sparcv9"); }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000084public:
85 SparcAsmParser(MCSubtargetInfo &sti, MCAsmParser &parser,
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +000086 const MCInstrInfo &MII,
87 const MCTargetOptions &Options)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +000088 : MCTargetAsmParser(), STI(sti), Parser(parser) {
89 // Initialize the set of available features.
90 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
91 }
92
93};
94
95 static unsigned IntRegs[32] = {
96 Sparc::G0, Sparc::G1, Sparc::G2, Sparc::G3,
97 Sparc::G4, Sparc::G5, Sparc::G6, Sparc::G7,
98 Sparc::O0, Sparc::O1, Sparc::O2, Sparc::O3,
99 Sparc::O4, Sparc::O5, Sparc::O6, Sparc::O7,
100 Sparc::L0, Sparc::L1, Sparc::L2, Sparc::L3,
101 Sparc::L4, Sparc::L5, Sparc::L6, Sparc::L7,
102 Sparc::I0, Sparc::I1, Sparc::I2, Sparc::I3,
103 Sparc::I4, Sparc::I5, Sparc::I6, Sparc::I7 };
104
105 static unsigned FloatRegs[32] = {
106 Sparc::F0, Sparc::F1, Sparc::F2, Sparc::F3,
107 Sparc::F4, Sparc::F5, Sparc::F6, Sparc::F7,
108 Sparc::F8, Sparc::F9, Sparc::F10, Sparc::F11,
109 Sparc::F12, Sparc::F13, Sparc::F14, Sparc::F15,
110 Sparc::F16, Sparc::F17, Sparc::F18, Sparc::F19,
111 Sparc::F20, Sparc::F21, Sparc::F22, Sparc::F23,
112 Sparc::F24, Sparc::F25, Sparc::F26, Sparc::F27,
113 Sparc::F28, Sparc::F29, Sparc::F30, Sparc::F31 };
114
115 static unsigned DoubleRegs[32] = {
116 Sparc::D0, Sparc::D1, Sparc::D2, Sparc::D3,
117 Sparc::D4, Sparc::D5, Sparc::D6, Sparc::D7,
118 Sparc::D8, Sparc::D7, Sparc::D8, Sparc::D9,
119 Sparc::D12, Sparc::D13, Sparc::D14, Sparc::D15,
120 Sparc::D16, Sparc::D17, Sparc::D18, Sparc::D19,
121 Sparc::D20, Sparc::D21, Sparc::D22, Sparc::D23,
122 Sparc::D24, Sparc::D25, Sparc::D26, Sparc::D27,
123 Sparc::D28, Sparc::D29, Sparc::D30, Sparc::D31 };
124
125 static unsigned QuadFPRegs[32] = {
126 Sparc::Q0, Sparc::Q1, Sparc::Q2, Sparc::Q3,
127 Sparc::Q4, Sparc::Q5, Sparc::Q6, Sparc::Q7,
Venkatraman Govindaraju98aa7fa2014-01-24 05:24:01 +0000128 Sparc::Q8, Sparc::Q9, Sparc::Q10, Sparc::Q11,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000129 Sparc::Q12, Sparc::Q13, Sparc::Q14, Sparc::Q15 };
130
131
132/// SparcOperand - Instances of this class represent a parsed Sparc machine
133/// instruction.
134class SparcOperand : public MCParsedAsmOperand {
135public:
136 enum RegisterKind {
137 rk_None,
138 rk_IntReg,
139 rk_FloatReg,
140 rk_DoubleReg,
141 rk_QuadReg,
142 rk_CCReg,
143 rk_Y
144 };
145private:
146 enum KindTy {
147 k_Token,
148 k_Register,
149 k_Immediate,
150 k_MemoryReg,
151 k_MemoryImm
152 } Kind;
153
154 SMLoc StartLoc, EndLoc;
155
156 SparcOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
157
158 struct Token {
159 const char *Data;
160 unsigned Length;
161 };
162
163 struct RegOp {
164 unsigned RegNum;
165 RegisterKind Kind;
166 };
167
168 struct ImmOp {
169 const MCExpr *Val;
170 };
171
172 struct MemOp {
173 unsigned Base;
174 unsigned OffsetReg;
175 const MCExpr *Off;
176 };
177
178 union {
179 struct Token Tok;
180 struct RegOp Reg;
181 struct ImmOp Imm;
182 struct MemOp Mem;
183 };
184public:
Craig Topperb0c941b2014-04-29 07:57:13 +0000185 bool isToken() const override { return Kind == k_Token; }
186 bool isReg() const override { return Kind == k_Register; }
187 bool isImm() const override { return Kind == k_Immediate; }
188 bool isMem() const override { return isMEMrr() || isMEMri(); }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000189 bool isMEMrr() const { return Kind == k_MemoryReg; }
190 bool isMEMri() const { return Kind == k_MemoryImm; }
191
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000192 bool isFloatReg() const {
193 return (Kind == k_Register && Reg.Kind == rk_FloatReg);
194 }
195
196 bool isFloatOrDoubleReg() const {
197 return (Kind == k_Register && (Reg.Kind == rk_FloatReg
198 || Reg.Kind == rk_DoubleReg));
199 }
200
201
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000202 StringRef getToken() const {
203 assert(Kind == k_Token && "Invalid access!");
204 return StringRef(Tok.Data, Tok.Length);
205 }
206
Craig Topperb0c941b2014-04-29 07:57:13 +0000207 unsigned getReg() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000208 assert((Kind == k_Register) && "Invalid access!");
209 return Reg.RegNum;
210 }
211
212 const MCExpr *getImm() const {
213 assert((Kind == k_Immediate) && "Invalid access!");
214 return Imm.Val;
215 }
216
217 unsigned getMemBase() const {
218 assert((Kind == k_MemoryReg || Kind == k_MemoryImm) && "Invalid access!");
219 return Mem.Base;
220 }
221
222 unsigned getMemOffsetReg() const {
223 assert((Kind == k_MemoryReg) && "Invalid access!");
224 return Mem.OffsetReg;
225 }
226
227 const MCExpr *getMemOff() const {
228 assert((Kind == k_MemoryImm) && "Invalid access!");
229 return Mem.Off;
230 }
231
232 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000233 SMLoc getStartLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000234 return StartLoc;
235 }
236 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperb0c941b2014-04-29 07:57:13 +0000237 SMLoc getEndLoc() const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000238 return EndLoc;
239 }
240
Craig Topperb0c941b2014-04-29 07:57:13 +0000241 void print(raw_ostream &OS) const override {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000242 switch (Kind) {
243 case k_Token: OS << "Token: " << getToken() << "\n"; break;
244 case k_Register: OS << "Reg: #" << getReg() << "\n"; break;
245 case k_Immediate: OS << "Imm: " << getImm() << "\n"; break;
246 case k_MemoryReg: OS << "Mem: " << getMemBase() << "+"
247 << getMemOffsetReg() << "\n"; break;
Craig Toppere73658d2014-04-28 04:05:08 +0000248 case k_MemoryImm: assert(getMemOff() != nullptr);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000249 OS << "Mem: " << getMemBase()
250 << "+" << *getMemOff()
251 << "\n"; break;
252 }
253 }
254
255 void addRegOperands(MCInst &Inst, unsigned N) const {
256 assert(N == 1 && "Invalid number of operands!");
257 Inst.addOperand(MCOperand::CreateReg(getReg()));
258 }
259
260 void addImmOperands(MCInst &Inst, unsigned N) const {
261 assert(N == 1 && "Invalid number of operands!");
262 const MCExpr *Expr = getImm();
263 addExpr(Inst, Expr);
264 }
265
266 void addExpr(MCInst &Inst, const MCExpr *Expr) const{
267 // Add as immediate when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +0000268 if (!Expr)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000269 Inst.addOperand(MCOperand::CreateImm(0));
270 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
271 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
272 else
273 Inst.addOperand(MCOperand::CreateExpr(Expr));
274 }
275
276 void addMEMrrOperands(MCInst &Inst, unsigned N) const {
277 assert(N == 2 && "Invalid number of operands!");
278
279 Inst.addOperand(MCOperand::CreateReg(getMemBase()));
280
281 assert(getMemOffsetReg() != 0 && "Invalid offset");
282 Inst.addOperand(MCOperand::CreateReg(getMemOffsetReg()));
283 }
284
285 void addMEMriOperands(MCInst &Inst, unsigned N) const {
286 assert(N == 2 && "Invalid number of operands!");
287
288 Inst.addOperand(MCOperand::CreateReg(getMemBase()));
289
290 const MCExpr *Expr = getMemOff();
291 addExpr(Inst, Expr);
292 }
293
294 static SparcOperand *CreateToken(StringRef Str, SMLoc S) {
295 SparcOperand *Op = new SparcOperand(k_Token);
296 Op->Tok.Data = Str.data();
297 Op->Tok.Length = Str.size();
298 Op->StartLoc = S;
299 Op->EndLoc = S;
300 return Op;
301 }
302
303 static SparcOperand *CreateReg(unsigned RegNum,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000304 unsigned Kind,
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000305 SMLoc S, SMLoc E) {
306 SparcOperand *Op = new SparcOperand(k_Register);
307 Op->Reg.RegNum = RegNum;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000308 Op->Reg.Kind = (SparcOperand::RegisterKind)Kind;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000309 Op->StartLoc = S;
310 Op->EndLoc = E;
311 return Op;
312 }
313
314 static SparcOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
315 SparcOperand *Op = new SparcOperand(k_Immediate);
316 Op->Imm.Val = Val;
317 Op->StartLoc = S;
318 Op->EndLoc = E;
319 return Op;
320 }
321
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000322 static SparcOperand *MorphToDoubleReg(SparcOperand *Op) {
323 unsigned Reg = Op->getReg();
324 assert(Op->Reg.Kind == rk_FloatReg);
325 unsigned regIdx = Reg - Sparc::F0;
326 if (regIdx % 2 || regIdx > 31)
Craig Topper062a2ba2014-04-25 05:30:21 +0000327 return nullptr;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000328 Op->Reg.RegNum = DoubleRegs[regIdx / 2];
329 Op->Reg.Kind = rk_DoubleReg;
330 return Op;
331 }
332
333 static SparcOperand *MorphToQuadReg(SparcOperand *Op) {
334 unsigned Reg = Op->getReg();
335 unsigned regIdx = 0;
336 switch (Op->Reg.Kind) {
337 default: assert(0 && "Unexpected register kind!");
338 case rk_FloatReg:
339 regIdx = Reg - Sparc::F0;
340 if (regIdx % 4 || regIdx > 31)
Craig Topper062a2ba2014-04-25 05:30:21 +0000341 return nullptr;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000342 Reg = QuadFPRegs[regIdx / 4];
343 break;
344 case rk_DoubleReg:
345 regIdx = Reg - Sparc::D0;
346 if (regIdx % 2 || regIdx > 31)
Craig Topper062a2ba2014-04-25 05:30:21 +0000347 return nullptr;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000348 Reg = QuadFPRegs[regIdx / 2];
349 break;
350 }
351 Op->Reg.RegNum = Reg;
352 Op->Reg.Kind = rk_QuadReg;
353 return Op;
354 }
355
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000356 static SparcOperand *MorphToMEMrr(unsigned Base, SparcOperand *Op) {
357 unsigned offsetReg = Op->getReg();
358 Op->Kind = k_MemoryReg;
359 Op->Mem.Base = Base;
360 Op->Mem.OffsetReg = offsetReg;
Craig Topper062a2ba2014-04-25 05:30:21 +0000361 Op->Mem.Off = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000362 return Op;
363 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000364
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000365 static SparcOperand *CreateMEMri(unsigned Base,
366 const MCExpr *Off,
367 SMLoc S, SMLoc E) {
368 SparcOperand *Op = new SparcOperand(k_MemoryImm);
369 Op->Mem.Base = Base;
370 Op->Mem.OffsetReg = 0;
371 Op->Mem.Off = Off;
372 Op->StartLoc = S;
373 Op->EndLoc = E;
374 return Op;
375 }
376
377 static SparcOperand *MorphToMEMri(unsigned Base, SparcOperand *Op) {
378 const MCExpr *Imm = Op->getImm();
379 Op->Kind = k_MemoryImm;
380 Op->Mem.Base = Base;
381 Op->Mem.OffsetReg = 0;
382 Op->Mem.Off = Imm;
383 return Op;
384 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000385};
386
387} // end namespace
388
389bool SparcAsmParser::
390MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
391 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
392 MCStreamer &Out, unsigned &ErrorInfo,
393 bool MatchingInlineAsm) {
394 MCInst Inst;
395 SmallVector<MCInst, 8> Instructions;
396 unsigned MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
397 MatchingInlineAsm);
398 switch (MatchResult) {
399 default:
400 break;
401
402 case Match_Success: {
403 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +0000404 Out.EmitInstruction(Inst, STI);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000405 return false;
406 }
407
408 case Match_MissingFeature:
409 return Error(IDLoc,
410 "instruction requires a CPU feature not currently enabled");
411
412 case Match_InvalidOperand: {
413 SMLoc ErrorLoc = IDLoc;
414 if (ErrorInfo != ~0U) {
415 if (ErrorInfo >= Operands.size())
416 return Error(IDLoc, "too few operands for instruction");
417
418 ErrorLoc = ((SparcOperand*) Operands[ErrorInfo])->getStartLoc();
419 if (ErrorLoc == SMLoc())
420 ErrorLoc = IDLoc;
421 }
422
423 return Error(ErrorLoc, "invalid operand for instruction");
424 }
425 case Match_MnemonicFail:
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000426 return Error(IDLoc, "invalid instruction mnemonic");
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000427 }
428 return true;
429}
430
431bool SparcAsmParser::
432ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc)
433{
434 const AsmToken &Tok = Parser.getTok();
435 StartLoc = Tok.getLoc();
436 EndLoc = Tok.getEndLoc();
437 RegNo = 0;
438 if (getLexer().getKind() != AsmToken::Percent)
439 return false;
440 Parser.Lex();
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000441 unsigned regKind = SparcOperand::rk_None;
442 if (matchRegisterName(Tok, RegNo, regKind)) {
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000443 Parser.Lex();
444 return false;
445 }
446
447 return Error(StartLoc, "invalid register name");
448}
449
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000450static void applyMnemonicAliases(StringRef &Mnemonic, unsigned Features,
451 unsigned VariantID);
452
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000453bool SparcAsmParser::
454ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
455 SMLoc NameLoc,
456 SmallVectorImpl<MCParsedAsmOperand*> &Operands)
457{
Venkatraman Govindarajue0c5bff2014-03-01 18:54:52 +0000458
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000459 // First operand in MCInst is instruction mnemonic.
460 Operands.push_back(SparcOperand::CreateToken(Name, NameLoc));
461
Venkatraman Govindaraju07d3af22014-03-02 22:55:53 +0000462 // apply mnemonic aliases, if any, so that we can parse operands correctly.
463 applyMnemonicAliases(Name, getAvailableFeatures(), 0);
464
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000465 if (getLexer().isNot(AsmToken::EndOfStatement)) {
466 // Read the first operand.
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000467 if (getLexer().is(AsmToken::Comma)) {
468 if (parseBranchModifiers(Operands) != MatchOperand_Success) {
469 SMLoc Loc = getLexer().getLoc();
470 Parser.eatToEndOfStatement();
471 return Error(Loc, "unexpected token");
472 }
473 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000474 if (parseOperand(Operands, Name) != MatchOperand_Success) {
475 SMLoc Loc = getLexer().getLoc();
476 Parser.eatToEndOfStatement();
477 return Error(Loc, "unexpected token");
478 }
479
480 while (getLexer().is(AsmToken::Comma)) {
481 Parser.Lex(); // Eat the comma.
482 // Parse and remember the operand.
483 if (parseOperand(Operands, Name) != MatchOperand_Success) {
484 SMLoc Loc = getLexer().getLoc();
485 Parser.eatToEndOfStatement();
486 return Error(Loc, "unexpected token");
487 }
488 }
489 }
490 if (getLexer().isNot(AsmToken::EndOfStatement)) {
491 SMLoc Loc = getLexer().getLoc();
492 Parser.eatToEndOfStatement();
493 return Error(Loc, "unexpected token");
494 }
495 Parser.Lex(); // Consume the EndOfStatement.
496 return false;
497}
498
499bool SparcAsmParser::
500ParseDirective(AsmToken DirectiveID)
501{
Venkatraman Govindaraju6f2e08c2014-03-01 02:18:04 +0000502 StringRef IDVal = DirectiveID.getString();
503
504 if (IDVal == ".byte")
505 return parseDirectiveWord(1, DirectiveID.getLoc());
506
507 if (IDVal == ".half")
508 return parseDirectiveWord(2, DirectiveID.getLoc());
509
510 if (IDVal == ".word")
511 return parseDirectiveWord(4, DirectiveID.getLoc());
512
513 if (IDVal == ".nword")
514 return parseDirectiveWord(is64Bit() ? 8 : 4, DirectiveID.getLoc());
515
516 if (is64Bit() && IDVal == ".xword")
517 return parseDirectiveWord(8, DirectiveID.getLoc());
518
519 if (IDVal == ".register") {
520 // For now, ignore .register directive.
521 Parser.eatToEndOfStatement();
522 return false;
523 }
524
525 // Let the MC layer to handle other directives.
526 return true;
527}
528
529bool SparcAsmParser:: parseDirectiveWord(unsigned Size, SMLoc L) {
530 if (getLexer().isNot(AsmToken::EndOfStatement)) {
531 for (;;) {
532 const MCExpr *Value;
533 if (getParser().parseExpression(Value))
534 return true;
535
536 getParser().getStreamer().EmitValue(Value, Size);
537
538 if (getLexer().is(AsmToken::EndOfStatement))
539 break;
540
541 // FIXME: Improve diagnostic.
542 if (getLexer().isNot(AsmToken::Comma))
543 return Error(L, "unexpected token in directive");
544 Parser.Lex();
545 }
546 }
547 Parser.Lex();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000548 return false;
549}
550
551SparcAsmParser::OperandMatchResultTy SparcAsmParser::
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000552parseMEMOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000553{
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000554
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000555 SMLoc S, E;
556 unsigned BaseReg = 0;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000557
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000558 if (ParseRegister(BaseReg, S, E)) {
559 return MatchOperand_NoMatch;
560 }
561
562 switch (getLexer().getKind()) {
563 default: return MatchOperand_NoMatch;
564
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000565 case AsmToken::Comma:
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000566 case AsmToken::RBrac:
567 case AsmToken::EndOfStatement:
Craig Topper062a2ba2014-04-25 05:30:21 +0000568 Operands.push_back(SparcOperand::CreateMEMri(BaseReg, nullptr, S, E));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000569 return MatchOperand_Success;
570
571 case AsmToken:: Plus:
572 Parser.Lex(); // Eat the '+'
573 break;
574 case AsmToken::Minus:
575 break;
576 }
577
Craig Topper062a2ba2014-04-25 05:30:21 +0000578 SparcOperand *Offset = nullptr;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000579 OperandMatchResultTy ResTy = parseSparcAsmOperand(Offset);
580 if (ResTy != MatchOperand_Success || !Offset)
581 return MatchOperand_NoMatch;
582
583 Offset = (Offset->isImm()
584 ? SparcOperand::MorphToMEMri(BaseReg, Offset)
585 : SparcOperand::MorphToMEMrr(BaseReg, Offset));
586
587 Operands.push_back(Offset);
588 return MatchOperand_Success;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000589}
590
591SparcAsmParser::OperandMatchResultTy SparcAsmParser::
592parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
593 StringRef Mnemonic)
594{
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000595
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000596 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000597
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000598 // If there wasn't a custom match, try the generic matcher below. Otherwise,
599 // there was a match, but an error occurred, in which case, just return that
600 // the operand parsing failed.
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000601 if (ResTy == MatchOperand_Success || ResTy == MatchOperand_ParseFail)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000602 return ResTy;
603
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000604 if (getLexer().is(AsmToken::LBrac)) {
605 // Memory operand
606 Operands.push_back(SparcOperand::CreateToken("[",
607 Parser.getTok().getLoc()));
608 Parser.Lex(); // Eat the [
609
Venkatraman Govindarajuced92262014-02-07 07:34:49 +0000610 if (Mnemonic == "cas" || Mnemonic == "casx") {
611 SMLoc S = Parser.getTok().getLoc();
612 if (getLexer().getKind() != AsmToken::Percent)
613 return MatchOperand_NoMatch;
614 Parser.Lex(); // eat %
615
616 unsigned RegNo, RegKind;
617 if (!matchRegisterName(Parser.getTok(), RegNo, RegKind))
618 return MatchOperand_NoMatch;
619
620 Parser.Lex(); // Eat the identifier token.
621 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer()-1);
622 Operands.push_back(SparcOperand::CreateReg(RegNo, RegKind, S, E));
623 ResTy = MatchOperand_Success;
624 } else {
625 ResTy = parseMEMOperand(Operands);
626 }
627
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000628 if (ResTy != MatchOperand_Success)
629 return ResTy;
630
631 if (!getLexer().is(AsmToken::RBrac))
632 return MatchOperand_ParseFail;
633
634 Operands.push_back(SparcOperand::CreateToken("]",
635 Parser.getTok().getLoc()));
636 Parser.Lex(); // Eat the ]
637 return MatchOperand_Success;
638 }
639
Craig Topper062a2ba2014-04-25 05:30:21 +0000640 SparcOperand *Op = nullptr;
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000641
Venkatraman Govindaraju600f3902014-03-02 06:28:15 +0000642 ResTy = parseSparcAsmOperand(Op, (Mnemonic == "call"));
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000643 if (ResTy != MatchOperand_Success || !Op)
644 return MatchOperand_ParseFail;
645
646 // Push the parsed operand into the list of operands
647 Operands.push_back(Op);
648
649 return MatchOperand_Success;
650}
651
652SparcAsmParser::OperandMatchResultTy
Venkatraman Govindaraju600f3902014-03-02 06:28:15 +0000653SparcAsmParser::parseSparcAsmOperand(SparcOperand *&Op, bool isCall)
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000654{
655
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000656 SMLoc S = Parser.getTok().getLoc();
657 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
658 const MCExpr *EVal;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000659
Craig Topper062a2ba2014-04-25 05:30:21 +0000660 Op = nullptr;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000661 switch (getLexer().getKind()) {
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000662 default: break;
663
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000664 case AsmToken::Percent:
665 Parser.Lex(); // Eat the '%'.
666 unsigned RegNo;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000667 unsigned RegKind;
668 if (matchRegisterName(Parser.getTok(), RegNo, RegKind)) {
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000669 StringRef name = Parser.getTok().getString();
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000670 Parser.Lex(); // Eat the identifier token.
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000671 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000672 switch (RegNo) {
673 default:
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000674 Op = SparcOperand::CreateReg(RegNo, RegKind, S, E);
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000675 break;
676 case Sparc::Y:
677 Op = SparcOperand::CreateToken("%y", S);
678 break;
679
680 case Sparc::ICC:
681 if (name == "xcc")
682 Op = SparcOperand::CreateToken("%xcc", S);
683 else
684 Op = SparcOperand::CreateToken("%icc", S);
685 break;
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000686 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000687 break;
688 }
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000689 if (matchSparcAsmModifiers(EVal, E)) {
690 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
691 Op = SparcOperand::CreateImm(EVal, S, E);
692 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000693 break;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000694
695 case AsmToken::Minus:
696 case AsmToken::Integer:
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000697 if (!getParser().parseExpression(EVal, E))
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000698 Op = SparcOperand::CreateImm(EVal, S, E);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000699 break;
700
701 case AsmToken::Identifier: {
702 StringRef Identifier;
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000703 if (!getParser().parseIdentifier(Identifier)) {
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000704 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000705 MCSymbol *Sym = getContext().GetOrCreateSymbol(Identifier);
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000706
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000707 const MCExpr *Res = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_None,
708 getContext());
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000709 if (isCall &&
710 getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_)
711 Res = SparcMCExpr::Create(SparcMCExpr::VK_Sparc_WPLT30, Res,
712 getContext());
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000713 Op = SparcOperand::CreateImm(Res, S, E);
714 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000715 break;
716 }
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000717 }
Venkatraman Govindaraju0458b592014-01-07 01:49:11 +0000718 return (Op) ? MatchOperand_Success : MatchOperand_ParseFail;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000719}
720
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000721SparcAsmParser::OperandMatchResultTy SparcAsmParser::
722parseBranchModifiers(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
723
724 // parse (,a|,pn|,pt)+
725
726 while (getLexer().is(AsmToken::Comma)) {
727
728 Parser.Lex(); // Eat the comma
729
730 if (!getLexer().is(AsmToken::Identifier))
731 return MatchOperand_ParseFail;
732 StringRef modName = Parser.getTok().getString();
733 if (modName == "a" || modName == "pn" || modName == "pt") {
734 Operands.push_back(SparcOperand::CreateToken(modName,
735 Parser.getTok().getLoc()));
736 Parser.Lex(); // eat the identifier.
737 }
738 }
739 return MatchOperand_Success;
740}
741
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000742bool SparcAsmParser::matchRegisterName(const AsmToken &Tok,
743 unsigned &RegNo,
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000744 unsigned &RegKind)
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000745{
746 int64_t intVal = 0;
747 RegNo = 0;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000748 RegKind = SparcOperand::rk_None;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000749 if (Tok.is(AsmToken::Identifier)) {
750 StringRef name = Tok.getString();
751
752 // %fp
753 if (name.equals("fp")) {
754 RegNo = Sparc::I6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000755 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000756 return true;
757 }
758 // %sp
759 if (name.equals("sp")) {
760 RegNo = Sparc::O6;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000761 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000762 return true;
763 }
764
765 if (name.equals("y")) {
766 RegNo = Sparc::Y;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000767 RegKind = SparcOperand::rk_Y;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000768 return true;
769 }
770
771 if (name.equals("icc")) {
772 RegNo = Sparc::ICC;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000773 RegKind = SparcOperand::rk_CCReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000774 return true;
775 }
776
777 if (name.equals("xcc")) {
778 // FIXME:: check 64bit.
779 RegNo = Sparc::ICC;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000780 RegKind = SparcOperand::rk_CCReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000781 return true;
782 }
783
784 // %fcc0 - %fcc3
785 if (name.substr(0, 3).equals_lower("fcc")
786 && !name.substr(3).getAsInteger(10, intVal)
787 && intVal < 4) {
788 // FIXME: check 64bit and handle %fcc1 - %fcc3
Venkatraman Govindaraju81aae572014-03-02 03:39:39 +0000789 RegNo = Sparc::FCC0 + intVal;
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000790 RegKind = SparcOperand::rk_CCReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000791 return true;
792 }
793
794 // %g0 - %g7
795 if (name.substr(0, 1).equals_lower("g")
796 && !name.substr(1).getAsInteger(10, intVal)
797 && intVal < 8) {
798 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000799 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000800 return true;
801 }
802 // %o0 - %o7
803 if (name.substr(0, 1).equals_lower("o")
804 && !name.substr(1).getAsInteger(10, intVal)
805 && intVal < 8) {
806 RegNo = IntRegs[8 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000807 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000808 return true;
809 }
810 if (name.substr(0, 1).equals_lower("l")
811 && !name.substr(1).getAsInteger(10, intVal)
812 && intVal < 8) {
813 RegNo = IntRegs[16 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000814 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000815 return true;
816 }
817 if (name.substr(0, 1).equals_lower("i")
818 && !name.substr(1).getAsInteger(10, intVal)
819 && intVal < 8) {
820 RegNo = IntRegs[24 + intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000821 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000822 return true;
823 }
824 // %f0 - %f31
825 if (name.substr(0, 1).equals_lower("f")
826 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 32) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000827 RegNo = FloatRegs[intVal];
828 RegKind = SparcOperand::rk_FloatReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000829 return true;
830 }
831 // %f32 - %f62
832 if (name.substr(0, 1).equals_lower("f")
833 && !name.substr(1, 2).getAsInteger(10, intVal)
834 && intVal >= 32 && intVal <= 62 && (intVal % 2 == 0)) {
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000835 // FIXME: Check V9
Eric Christopher7383d4a2014-01-23 21:41:10 +0000836 RegNo = DoubleRegs[intVal/2];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000837 RegKind = SparcOperand::rk_DoubleReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000838 return true;
839 }
840
841 // %r0 - %r31
842 if (name.substr(0, 1).equals_lower("r")
843 && !name.substr(1, 2).getAsInteger(10, intVal) && intVal < 31) {
844 RegNo = IntRegs[intVal];
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000845 RegKind = SparcOperand::rk_IntReg;
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000846 return true;
847 }
848 }
849 return false;
850}
851
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000852static bool hasGOTReference(const MCExpr *Expr) {
853 switch (Expr->getKind()) {
854 case MCExpr::Target:
855 if (const SparcMCExpr *SE = dyn_cast<SparcMCExpr>(Expr))
856 return hasGOTReference(SE->getSubExpr());
857 break;
858
859 case MCExpr::Constant:
860 break;
861
862 case MCExpr::Binary: {
863 const MCBinaryExpr *BE = cast<MCBinaryExpr>(Expr);
864 return hasGOTReference(BE->getLHS()) || hasGOTReference(BE->getRHS());
865 }
866
867 case MCExpr::SymbolRef: {
868 const MCSymbolRefExpr &SymRef = *cast<MCSymbolRefExpr>(Expr);
869 return (SymRef.getSymbol().getName() == "_GLOBAL_OFFSET_TABLE_");
870 }
871
872 case MCExpr::Unary:
873 return hasGOTReference(cast<MCUnaryExpr>(Expr)->getSubExpr());
874 }
875 return false;
876}
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000877
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000878bool SparcAsmParser::matchSparcAsmModifiers(const MCExpr *&EVal,
879 SMLoc &EndLoc)
880{
881 AsmToken Tok = Parser.getTok();
882 if (!Tok.is(AsmToken::Identifier))
883 return false;
884
885 StringRef name = Tok.getString();
886
887 SparcMCExpr::VariantKind VK = SparcMCExpr::parseVariantKind(name);
888
889 if (VK == SparcMCExpr::VK_Sparc_None)
890 return false;
891
892 Parser.Lex(); // Eat the identifier.
893 if (Parser.getTok().getKind() != AsmToken::LParen)
894 return false;
895
896 Parser.Lex(); // Eat the LParen token.
897 const MCExpr *subExpr;
898 if (Parser.parseParenExpression(subExpr, EndLoc))
899 return false;
Venkatraman Govindaraju9fc29092014-03-01 05:07:21 +0000900
901 bool isPIC = getContext().getObjectFileInfo()->getRelocM() == Reloc::PIC_;
902
903 switch(VK) {
904 default: break;
905 case SparcMCExpr::VK_Sparc_LO:
906 VK = (hasGOTReference(subExpr)
907 ? SparcMCExpr::VK_Sparc_PC10
908 : (isPIC ? SparcMCExpr::VK_Sparc_GOT10 : VK));
909 break;
910 case SparcMCExpr::VK_Sparc_HI:
911 VK = (hasGOTReference(subExpr)
912 ? SparcMCExpr::VK_Sparc_PC22
913 : (isPIC ? SparcMCExpr::VK_Sparc_GOT22 : VK));
914 break;
915 }
916
Venkatraman Govindaraju559c4ac2014-01-07 08:00:49 +0000917 EVal = SparcMCExpr::Create(VK, subExpr, getContext());
918 return true;
919}
920
Venkatraman Govindarajuc2dee7d2014-01-04 11:30:13 +0000921
922extern "C" void LLVMInitializeSparcAsmParser() {
923 RegisterMCAsmParser<SparcAsmParser> A(TheSparcTarget);
924 RegisterMCAsmParser<SparcAsmParser> B(TheSparcV9Target);
925}
926
927#define GET_REGISTER_MATCHER
928#define GET_MATCHER_IMPLEMENTATION
929#include "SparcGenAsmMatcher.inc"
Venkatraman Govindarajucd4d9ac2014-01-12 04:48:54 +0000930
931
932
933unsigned SparcAsmParser::
934validateTargetOperandClass(MCParsedAsmOperand *GOp,
935 unsigned Kind)
936{
937 SparcOperand *Op = (SparcOperand*)GOp;
938 if (Op->isFloatOrDoubleReg()) {
939 switch (Kind) {
940 default: break;
941 case MCK_DFPRegs:
942 if (!Op->isFloatReg() || SparcOperand::MorphToDoubleReg(Op))
943 return MCTargetAsmParser::Match_Success;
944 break;
945 case MCK_QFPRegs:
946 if (SparcOperand::MorphToQuadReg(Op))
947 return MCTargetAsmParser::Match_Success;
948 break;
949 }
950 }
951 return Match_InvalidOperand;
952}