blob: d160c7cec2c595086971464b7aa4e40f3536fcbb [file] [log] [blame]
Tom Stellardca166212017-01-30 21:56:46 +00001//===- AMDGPULegalizerInfo.cpp -----------------------------------*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the Machinelegalizer class for
11/// AMDGPU.
12/// \todo This should be generated by TableGen.
13//===----------------------------------------------------------------------===//
14
David Blaikie36a0f222018-03-23 23:58:31 +000015#include "AMDGPU.h"
Craig Topper2fa14362018-03-29 17:21:10 +000016#include "AMDGPULegalizerInfo.h"
Matt Arsenault85803362018-03-17 15:17:41 +000017#include "AMDGPUTargetMachine.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000018#include "llvm/CodeGen/TargetOpcodes.h"
Craig Topper2fa14362018-03-29 17:21:10 +000019#include "llvm/CodeGen/ValueTypes.h"
Tom Stellardca166212017-01-30 21:56:46 +000020#include "llvm/IR/DerivedTypes.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "llvm/IR/Type.h"
Tom Stellardca166212017-01-30 21:56:46 +000022#include "llvm/Support/Debug.h"
23
24using namespace llvm;
Daniel Sanders9ade5592018-01-29 17:37:29 +000025using namespace LegalizeActions;
Tom Stellardca166212017-01-30 21:56:46 +000026
Tom Stellard5bfbae52018-07-11 20:59:01 +000027AMDGPULegalizerInfo::AMDGPULegalizerInfo(const GCNSubtarget &ST,
Matt Arsenaultc3fe46b2018-03-08 16:24:16 +000028 const GCNTargetMachine &TM) {
Tom Stellardca166212017-01-30 21:56:46 +000029 using namespace TargetOpcode;
30
Matt Arsenault85803362018-03-17 15:17:41 +000031 auto GetAddrSpacePtr = [&TM](unsigned AS) {
32 return LLT::pointer(AS, TM.getPointerSizeInBits(AS));
33 };
34
35 const LLT S1 = LLT::scalar(1);
Matt Arsenault45991592019-01-18 21:33:50 +000036 const LLT S16 = LLT::scalar(16);
Tom Stellardca166212017-01-30 21:56:46 +000037 const LLT S32 = LLT::scalar(32);
38 const LLT S64 = LLT::scalar(64);
Tom Stellardeebbfc22018-06-30 04:09:44 +000039 const LLT S512 = LLT::scalar(512);
Matt Arsenault85803362018-03-17 15:17:41 +000040
Matt Arsenaultbee2ad72018-12-21 03:03:11 +000041 const LLT V2S16 = LLT::vector(2, 16);
Matt Arsenaulta1515d22019-01-08 01:30:02 +000042 const LLT V4S16 = LLT::vector(4, 16);
43 const LLT V8S16 = LLT::vector(8, 16);
Matt Arsenaultbee2ad72018-12-21 03:03:11 +000044
45 const LLT V2S32 = LLT::vector(2, 32);
46 const LLT V3S32 = LLT::vector(3, 32);
47 const LLT V4S32 = LLT::vector(4, 32);
48 const LLT V5S32 = LLT::vector(5, 32);
49 const LLT V6S32 = LLT::vector(6, 32);
50 const LLT V7S32 = LLT::vector(7, 32);
51 const LLT V8S32 = LLT::vector(8, 32);
52 const LLT V9S32 = LLT::vector(9, 32);
53 const LLT V10S32 = LLT::vector(10, 32);
54 const LLT V11S32 = LLT::vector(11, 32);
55 const LLT V12S32 = LLT::vector(12, 32);
56 const LLT V13S32 = LLT::vector(13, 32);
57 const LLT V14S32 = LLT::vector(14, 32);
58 const LLT V15S32 = LLT::vector(15, 32);
59 const LLT V16S32 = LLT::vector(16, 32);
60
61 const LLT V2S64 = LLT::vector(2, 64);
62 const LLT V3S64 = LLT::vector(3, 64);
63 const LLT V4S64 = LLT::vector(4, 64);
64 const LLT V5S64 = LLT::vector(5, 64);
65 const LLT V6S64 = LLT::vector(6, 64);
66 const LLT V7S64 = LLT::vector(7, 64);
67 const LLT V8S64 = LLT::vector(8, 64);
68
69 std::initializer_list<LLT> AllS32Vectors =
70 {V2S32, V3S32, V4S32, V5S32, V6S32, V7S32, V8S32,
71 V9S32, V10S32, V11S32, V12S32, V13S32, V14S32, V15S32, V16S32};
72 std::initializer_list<LLT> AllS64Vectors =
73 {V2S64, V3S64, V4S64, V5S64, V6S64, V7S64, V8S64};
74
Matt Arsenault85803362018-03-17 15:17:41 +000075 const LLT GlobalPtr = GetAddrSpacePtr(AMDGPUAS::GLOBAL_ADDRESS);
76 const LLT ConstantPtr = GetAddrSpacePtr(AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenault685d1e82018-03-17 15:17:45 +000077 const LLT LocalPtr = GetAddrSpacePtr(AMDGPUAS::LOCAL_ADDRESS);
Matt Arsenault0da63502018-08-31 05:49:54 +000078 const LLT FlatPtr = GetAddrSpacePtr(AMDGPUAS::FLAT_ADDRESS);
79 const LLT PrivatePtr = GetAddrSpacePtr(AMDGPUAS::PRIVATE_ADDRESS);
Matt Arsenault85803362018-03-17 15:17:41 +000080
Matt Arsenault934e5342018-12-13 20:34:15 +000081 const LLT CodePtr = FlatPtr;
82
Matt Arsenault685d1e82018-03-17 15:17:45 +000083 const LLT AddrSpaces[] = {
84 GlobalPtr,
85 ConstantPtr,
86 LocalPtr,
87 FlatPtr,
88 PrivatePtr
89 };
Tom Stellardca166212017-01-30 21:56:46 +000090
Matt Arsenaultadc40ba2019-01-08 01:22:47 +000091 setAction({G_BRCOND, S1}, Legal);
92
Tom Stellardee6e6452017-06-12 20:54:56 +000093 setAction({G_ADD, S32}, Legal);
Tom Stellard26fac0f2018-06-22 02:54:57 +000094 setAction({G_ASHR, S32}, Legal);
Matt Arsenaultfed0a452018-03-19 14:07:23 +000095 setAction({G_SUB, S32}, Legal);
Matt Arsenaultdc14ec02018-03-01 19:22:05 +000096 setAction({G_MUL, S32}, Legal);
Matt Arsenault43398832018-12-20 01:35:49 +000097
98 // FIXME: 64-bit ones only legal for scalar
99 getActionDefinitionsBuilder({G_AND, G_OR, G_XOR})
100 .legalFor({S32, S1, S64, V2S32});
Tom Stellardee6e6452017-06-12 20:54:56 +0000101
Matt Arsenault68c668a2019-01-08 01:09:09 +0000102 getActionDefinitionsBuilder({G_UADDO, G_SADDO, G_USUBO, G_SSUBO,
103 G_UADDE, G_SADDE, G_USUBE, G_SSUBE})
Matt Arsenault2cc15b62019-01-08 01:03:58 +0000104 .legalFor({{S32, S1}});
105
Tom Stellardff63ee02017-06-19 13:15:45 +0000106 setAction({G_BITCAST, V2S16}, Legal);
107 setAction({G_BITCAST, 1, S32}, Legal);
108
109 setAction({G_BITCAST, S32}, Legal);
110 setAction({G_BITCAST, 1, V2S16}, Legal);
111
Matt Arsenaultabdc4f22018-03-17 15:17:48 +0000112 getActionDefinitionsBuilder(G_FCONSTANT)
Matt Arsenault45991592019-01-18 21:33:50 +0000113 .legalFor({S32, S64, S16});
Tom Stellardeebbfc22018-06-30 04:09:44 +0000114
115 // G_IMPLICIT_DEF is a no-op so we can make it legal for any value type that
116 // can fit in a register.
117 // FIXME: We need to legalize several more operations before we can add
118 // a test case for size > 512.
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000119 getActionDefinitionsBuilder(G_IMPLICIT_DEF)
Tom Stellardeebbfc22018-06-30 04:09:44 +0000120 .legalIf([=](const LegalityQuery &Query) {
121 return Query.Types[0].getSizeInBits() <= 512;
122 })
123 .clampScalar(0, S1, S512);
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000124
Matt Arsenaultabdc4f22018-03-17 15:17:48 +0000125
Tom Stellarde0424122017-06-03 01:13:33 +0000126 // FIXME: i1 operands to intrinsics should always be legal, but other i1
127 // values may not be legal. We need to figure out how to distinguish
128 // between these two scenarios.
Matt Arsenault45991592019-01-18 21:33:50 +0000129 // FIXME: Pointer types
130 getActionDefinitionsBuilder(G_CONSTANT)
131 .legalFor({S1, S32, S64, V2S32, V2S16})
132 .clampScalar(0, S32, S64)
133 .widenScalarToNextPow2(0);
Matt Arsenault06cbb272018-03-01 19:16:52 +0000134
Matt Arsenaultc94e26c2018-12-18 09:46:13 +0000135 setAction({G_FRAME_INDEX, PrivatePtr}, Legal);
136
Matt Arsenault577b9fc2018-12-13 08:27:48 +0000137 getActionDefinitionsBuilder(
Matt Arsenaultc0ea2212018-12-18 09:39:56 +0000138 { G_FADD, G_FMUL, G_FNEG, G_FABS, G_FMA})
Matt Arsenault577b9fc2018-12-13 08:27:48 +0000139 .legalFor({S32, S64});
Tom Stellardd0c6cf22017-10-27 23:57:41 +0000140
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000141 getActionDefinitionsBuilder(G_FPTRUNC)
142 .legalFor({{S32, S64}});
143
Matt Arsenaulte01e7c82018-12-18 09:19:03 +0000144 // Use actual fsub instruction
145 setAction({G_FSUB, S32}, Legal);
146
147 // Must use fadd + fneg
148 setAction({G_FSUB, S64}, Lower);
149
Matt Arsenault8e80a5f2018-03-01 19:09:16 +0000150 setAction({G_FCMP, S1}, Legal);
151 setAction({G_FCMP, 1, S32}, Legal);
152 setAction({G_FCMP, 1, S64}, Legal);
153
Matt Arsenault0529a8e2018-03-01 20:56:21 +0000154 setAction({G_ZEXT, S64}, Legal);
155 setAction({G_ZEXT, 1, S32}, Legal);
156
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000157 setAction({G_SEXT, S64}, Legal);
158 setAction({G_SEXT, 1, S32}, Legal);
159
160 setAction({G_ANYEXT, S64}, Legal);
Matt Arsenault45991592019-01-18 21:33:50 +0000161 setAction({G_ANYEXT, S32}, Legal);
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000162 setAction({G_ANYEXT, 1, S32}, Legal);
Matt Arsenault45991592019-01-18 21:33:50 +0000163 setAction({G_ANYEXT, 1, S16}, Legal);
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000164
Matt Arsenaultdd022ce2018-03-01 19:04:25 +0000165 setAction({G_FPTOSI, S32}, Legal);
166 setAction({G_FPTOSI, 1, S32}, Legal);
167
Tom Stellard9a653572018-06-22 02:34:29 +0000168 setAction({G_SITOFP, S32}, Legal);
169 setAction({G_SITOFP, 1, S32}, Legal);
170
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000171 setAction({G_UITOFP, S32}, Legal);
172 setAction({G_UITOFP, 1, S32}, Legal);
173
Tom Stellard33445762018-02-07 04:47:59 +0000174 setAction({G_FPTOUI, S32}, Legal);
175 setAction({G_FPTOUI, 1, S32}, Legal);
176
Matt Arsenaultf4c21c52018-12-21 03:14:45 +0000177 setAction({G_FPOW, S32}, Legal);
178 setAction({G_FEXP2, S32}, Legal);
179 setAction({G_FLOG2, S32}, Legal);
180
181 getActionDefinitionsBuilder({G_INTRINSIC_TRUNC, G_INTRINSIC_ROUND})
182 .legalFor({S32, S64});
183
Matt Arsenault685d1e82018-03-17 15:17:45 +0000184 for (LLT PtrTy : AddrSpaces) {
185 LLT IdxTy = LLT::scalar(PtrTy.getSizeInBits());
186 setAction({G_GEP, PtrTy}, Legal);
187 setAction({G_GEP, 1, IdxTy}, Legal);
188 }
Tom Stellardca166212017-01-30 21:56:46 +0000189
Matt Arsenault934e5342018-12-13 20:34:15 +0000190 setAction({G_BLOCK_ADDR, CodePtr}, Legal);
191
Tom Stellard8cd60a52017-06-06 14:16:50 +0000192 setAction({G_ICMP, S1}, Legal);
193 setAction({G_ICMP, 1, S32}, Legal);
194
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000195 setAction({G_CTLZ, S32}, Legal);
196 setAction({G_CTLZ_ZERO_UNDEF, S32}, Legal);
197 setAction({G_CTTZ, S32}, Legal);
198 setAction({G_CTTZ_ZERO_UNDEF, S32}, Legal);
199 setAction({G_BSWAP, S32}, Legal);
200 setAction({G_CTPOP, S32}, Legal);
201
Tom Stellard7c650782018-10-05 04:34:09 +0000202 getActionDefinitionsBuilder(G_INTTOPTR)
203 .legalIf([](const LegalityQuery &Query) {
204 return true;
205 });
Matt Arsenault85803362018-03-17 15:17:41 +0000206
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000207 getActionDefinitionsBuilder(G_PTRTOINT)
208 .legalIf([](const LegalityQuery &Query) {
209 return true;
210 });
211
Matt Arsenault85803362018-03-17 15:17:41 +0000212 getActionDefinitionsBuilder({G_LOAD, G_STORE})
213 .legalIf([=, &ST](const LegalityQuery &Query) {
214 const LLT &Ty0 = Query.Types[0];
215
216 // TODO: Decompose private loads into 4-byte components.
217 // TODO: Illegal flat loads on SI
218 switch (Ty0.getSizeInBits()) {
219 case 32:
220 case 64:
221 case 128:
222 return true;
223
224 case 96:
225 // XXX hasLoadX3
226 return (ST.getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS);
227
228 case 256:
229 case 512:
230 // TODO: constant loads
231 default:
232 return false;
233 }
234 });
235
236
Matt Arsenault36d40922018-12-20 00:33:49 +0000237 auto &Atomics = getActionDefinitionsBuilder(
238 {G_ATOMICRMW_XCHG, G_ATOMICRMW_ADD, G_ATOMICRMW_SUB,
239 G_ATOMICRMW_AND, G_ATOMICRMW_OR, G_ATOMICRMW_XOR,
240 G_ATOMICRMW_MAX, G_ATOMICRMW_MIN, G_ATOMICRMW_UMAX,
241 G_ATOMICRMW_UMIN, G_ATOMIC_CMPXCHG})
242 .legalFor({{S32, GlobalPtr}, {S32, LocalPtr},
243 {S64, GlobalPtr}, {S64, LocalPtr}});
244 if (ST.hasFlatAddressSpace()) {
245 Atomics.legalFor({{S32, FlatPtr}, {S64, FlatPtr}});
246 }
Tom Stellardca166212017-01-30 21:56:46 +0000247
Matt Arsenault96e47012019-01-18 21:42:55 +0000248 // TODO: Pointer types, any 32-bit or 64-bit vector
249 getActionDefinitionsBuilder(G_SELECT)
250 .legalFor({{S32, S1}, {S64, S1}, {V2S32, S1}, {V2S16, S1}})
251 .clampScalar(0, S32, S64);
Tom Stellard2860a422017-06-07 13:54:51 +0000252
Tom Stellardeb8f1e22017-06-26 15:56:52 +0000253 setAction({G_SHL, S32}, Legal);
254
Tom Stellardca166212017-01-30 21:56:46 +0000255
256 // FIXME: When RegBankSelect inserts copies, it will only create new
257 // registers with scalar types. This means we can end up with
258 // G_LOAD/G_STORE/G_GEP instruction with scalar types for their pointer
259 // operands. In assert builds, the instruction selector will assert
260 // if it sees a generic instruction which isn't legal, so we need to
261 // tell it that scalar types are legal for pointer operands
262 setAction({G_GEP, S64}, Legal);
Tom Stellardca166212017-01-30 21:56:46 +0000263
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000264 for (unsigned Op : {G_EXTRACT_VECTOR_ELT, G_INSERT_VECTOR_ELT}) {
265 getActionDefinitionsBuilder(Op)
266 .legalIf([=](const LegalityQuery &Query) {
267 const LLT &VecTy = Query.Types[1];
268 const LLT &IdxTy = Query.Types[2];
269 return VecTy.getSizeInBits() % 32 == 0 &&
270 VecTy.getSizeInBits() <= 512 &&
271 IdxTy.getSizeInBits() == 32;
272 });
273 }
274
Matt Arsenault71272e62018-03-05 16:25:15 +0000275 // FIXME: Doesn't handle extract of illegal sizes.
Tom Stellardb7f19e62018-07-24 02:19:20 +0000276 getActionDefinitionsBuilder({G_EXTRACT, G_INSERT})
Matt Arsenault71272e62018-03-05 16:25:15 +0000277 .legalIf([=](const LegalityQuery &Query) {
278 const LLT &Ty0 = Query.Types[0];
279 const LLT &Ty1 = Query.Types[1];
280 return (Ty0.getSizeInBits() % 32 == 0) &&
281 (Ty1.getSizeInBits() % 32 == 0);
282 });
283
Amara Emerson5ec14602018-12-10 18:44:58 +0000284 getActionDefinitionsBuilder(G_BUILD_VECTOR)
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000285 .legalForCartesianProduct(AllS32Vectors, {S32})
286 .legalForCartesianProduct(AllS64Vectors, {S64})
287 .clampNumElements(0, V16S32, V16S32)
288 .clampNumElements(0, V2S64, V8S64)
289 .minScalarSameAs(1, 0);
290
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000291 // TODO: Support any combination of v2s32
292 getActionDefinitionsBuilder(G_CONCAT_VECTORS)
293 .legalFor({{V4S32, V2S32},
294 {V8S32, V2S32},
295 {V8S32, V4S32},
296 {V4S64, V2S64},
297 {V4S16, V2S16},
298 {V8S16, V2S16},
299 {V8S16, V4S16}});
300
Matt Arsenault503afda2018-03-12 13:35:43 +0000301 // Merge/Unmerge
302 for (unsigned Op : {G_MERGE_VALUES, G_UNMERGE_VALUES}) {
303 unsigned BigTyIdx = Op == G_MERGE_VALUES ? 0 : 1;
304 unsigned LitTyIdx = Op == G_MERGE_VALUES ? 1 : 0;
305
306 getActionDefinitionsBuilder(Op)
307 .legalIf([=](const LegalityQuery &Query) {
308 const LLT &BigTy = Query.Types[BigTyIdx];
309 const LLT &LitTy = Query.Types[LitTyIdx];
310 return BigTy.getSizeInBits() % 32 == 0 &&
311 LitTy.getSizeInBits() % 32 == 0 &&
312 BigTy.getSizeInBits() <= 512;
313 })
314 // Any vectors left are the wrong size. Scalarize them.
315 .fewerElementsIf([](const LegalityQuery &Query) { return true; },
316 [](const LegalityQuery &Query) {
317 return std::make_pair(
318 0, Query.Types[0].getElementType());
319 })
320 .fewerElementsIf([](const LegalityQuery &Query) { return true; },
321 [](const LegalityQuery &Query) {
322 return std::make_pair(
323 1, Query.Types[1].getElementType());
324 });
325
326 }
327
Tom Stellardca166212017-01-30 21:56:46 +0000328 computeTables();
Roman Tereshin76c29c62018-05-31 16:16:48 +0000329 verify(*ST.getInstrInfo());
Tom Stellardca166212017-01-30 21:56:46 +0000330}