blob: efeb54d91b89f355cad91fe878bb4d5357287596 [file] [log] [blame]
Zoran Jovanovicada38ef2014-03-27 12:38:40 +00001//===-- MipsAsmBackend.cpp - Mips Asm Backend ----------------------------===//
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Zoran Jovanovicada38ef2014-03-27 12:38:40 +000010// This file implements the MipsAsmBackend class.
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000011//
12//===----------------------------------------------------------------------===//
13//
14
Zoran Jovanovicada38ef2014-03-27 12:38:40 +000015#include "MCTargetDesc/MipsFixupKinds.h"
16#include "MCTargetDesc/MipsAsmBackend.h"
Akira Hatanaka587fe6c2011-09-30 21:04:02 +000017#include "MCTargetDesc/MipsMCTargetDesc.h"
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000018#include "llvm/MC/MCAsmBackend.h"
Akira Hatanaka587fe6c2011-09-30 21:04:02 +000019#include "llvm/MC/MCAssembler.h"
Matheus Almeidae0d75aa2013-12-13 11:11:02 +000020#include "llvm/MC/MCContext.h"
Akira Hatanaka587fe6c2011-09-30 21:04:02 +000021#include "llvm/MC/MCDirectives.h"
22#include "llvm/MC/MCELFObjectWriter.h"
Craig Topper6e80c282012-03-26 06:58:25 +000023#include "llvm/MC/MCFixupKindInfo.h"
Akira Hatanaka587fe6c2011-09-30 21:04:02 +000024#include "llvm/MC/MCObjectWriter.h"
Akira Hatanaka587fe6c2011-09-30 21:04:02 +000025#include "llvm/MC/MCSubtargetInfo.h"
Akira Hatanaka587fe6c2011-09-30 21:04:02 +000026#include "llvm/Support/ErrorHandling.h"
Matheus Almeidae0d75aa2013-12-13 11:11:02 +000027#include "llvm/Support/MathExtras.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000028#include "llvm/Support/raw_ostream.h"
Bruno Cardoso Lopes61e6d982011-12-07 00:28:57 +000029
Akira Hatanaka587fe6c2011-09-30 21:04:02 +000030using namespace llvm;
31
Bruno Cardoso Lopes61e6d982011-12-07 00:28:57 +000032// Prepare value for the target space for it
Matheus Almeidae0d75aa2013-12-13 11:11:02 +000033static unsigned adjustFixupValue(const MCFixup &Fixup, uint64_t Value,
Craig Topper062a2ba2014-04-25 05:30:21 +000034 MCContext *Ctx = nullptr) {
Matheus Almeidae0d75aa2013-12-13 11:11:02 +000035
36 unsigned Kind = Fixup.getKind();
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000037
38 // Add/subtract and shift
39 switch (Kind) {
40 default:
Bruno Cardoso Lopes61e6d982011-12-07 00:28:57 +000041 return 0;
Ed Maste2a710d02014-03-03 14:27:49 +000042 case FK_Data_2:
Bruno Cardoso Lopes61e6d982011-12-07 00:28:57 +000043 case FK_GPRel_4:
44 case FK_Data_4:
Jack Carter4c583812012-08-07 00:01:14 +000045 case FK_Data_8:
Bruno Cardoso Lopes61e6d982011-12-07 00:28:57 +000046 case Mips::fixup_Mips_LO16:
Jack Carterc3dd91c2013-01-08 19:01:28 +000047 case Mips::fixup_Mips_GPREL16:
Jack Carterb9f9de92012-06-27 22:48:25 +000048 case Mips::fixup_Mips_GPOFF_HI:
49 case Mips::fixup_Mips_GPOFF_LO:
50 case Mips::fixup_Mips_GOT_PAGE:
51 case Mips::fixup_Mips_GOT_OFST:
Jack Carter5ddcfda2012-07-13 19:15:47 +000052 case Mips::fixup_Mips_GOT_DISP:
Jack Carterb05cb672012-11-21 23:38:59 +000053 case Mips::fixup_Mips_GOT_LO16:
54 case Mips::fixup_Mips_CALL_LO16:
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +000055 case Mips::fixup_MICROMIPS_LO16:
56 case Mips::fixup_MICROMIPS_GOT_PAGE:
57 case Mips::fixup_MICROMIPS_GOT_OFST:
58 case Mips::fixup_MICROMIPS_GOT_DISP:
Zoran Jovanovicb355e8f2014-05-27 14:58:51 +000059 case Mips::fixup_MIPS_PCLO16:
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000060 break;
61 case Mips::fixup_Mips_PC16:
62 // So far we are only using this type for branches.
63 // For branches we start 1 instruction after the branch
64 // so the displacement will be one instruction size less.
65 Value -= 4;
66 // The displacement is then divided by 4 to give us an 18 bit
Matheus Almeidae0d75aa2013-12-13 11:11:02 +000067 // address range. Forcing a signed division because Value can be negative.
68 Value = (int64_t)Value / 4;
69 // We now check if Value can be encoded as a 16-bit signed immediate.
Matheus Almeida8cc8b352013-12-17 17:10:00 +000070 if (!isIntN(16, Value) && Ctx)
Matheus Almeidae0d75aa2013-12-13 11:11:02 +000071 Ctx->FatalError(Fixup.getLoc(), "out of range PC16 fixup");
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000072 break;
Zoran Jovanovicb9c07f32014-06-12 12:40:00 +000073 case Mips::fixup_MIPS_PC19_S2:
74 // Forcing a signed division because Value can be negative.
75 Value = (int64_t)Value / 4;
76 // We now check if Value can be encoded as a 19-bit signed immediate.
77 if (!isIntN(19, Value) && Ctx)
78 Ctx->FatalError(Fixup.getLoc(), "out of range PC19 fixup");
79 break;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +000080 case Mips::fixup_Mips_26:
81 // So far we are only using this type for jumps.
82 // The displacement is then divided by 4 to give us an 28 bit
83 // address range.
84 Value >>= 2;
85 break;
Akira Hatanakaf5ddf132011-11-23 22:18:04 +000086 case Mips::fixup_Mips_HI16:
Bruno Cardoso Lopes61e6d982011-12-07 00:28:57 +000087 case Mips::fixup_Mips_GOT_Local:
Jack Carterb05cb672012-11-21 23:38:59 +000088 case Mips::fixup_Mips_GOT_HI16:
89 case Mips::fixup_Mips_CALL_HI16:
Zoran Jovanovice7ae8af2013-10-23 16:14:44 +000090 case Mips::fixup_MICROMIPS_HI16:
Zoran Jovanovicb355e8f2014-05-27 14:58:51 +000091 case Mips::fixup_MIPS_PCHI16:
Jack Carter84491ab2012-08-06 21:26:03 +000092 // Get the 2nd 16-bits. Also add 1 if bit 15 is 1.
Akira Hatanakada728192012-03-27 01:50:08 +000093 Value = ((Value + 0x8000) >> 16) & 0xffff;
Akira Hatanakaf5ddf132011-11-23 22:18:04 +000094 break;
Jack Carter84491ab2012-08-06 21:26:03 +000095 case Mips::fixup_Mips_HIGHER:
96 // Get the 3rd 16-bits.
97 Value = ((Value + 0x80008000LL) >> 32) & 0xffff;
98 break;
99 case Mips::fixup_Mips_HIGHEST:
100 // Get the 4th 16-bits.
101 Value = ((Value + 0x800080008000LL) >> 48) & 0xffff;
102 break;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000103 case Mips::fixup_MICROMIPS_26_S1:
104 Value >>= 1;
105 break;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000106 case Mips::fixup_MICROMIPS_PC16_S1:
107 Value -= 4;
Matheus Almeidae0d75aa2013-12-13 11:11:02 +0000108 // Forcing a signed division because Value can be negative.
109 Value = (int64_t)Value / 2;
110 // We now check if Value can be encoded as a 16-bit signed immediate.
Matheus Almeida8cc8b352013-12-17 17:10:00 +0000111 if (!isIntN(16, Value) && Ctx)
Matheus Almeidae0d75aa2013-12-13 11:11:02 +0000112 Ctx->FatalError(Fixup.getLoc(), "out of range PC16 fixup");
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000113 break;
Zoran Jovanovica5acdcf2014-06-13 14:26:47 +0000114 case Mips::fixup_MIPS_PC18_S3:
115 // Forcing a signed division because Value can be negative.
116 Value = (int64_t)Value / 8;
117 // We now check if Value can be encoded as a 18-bit signed immediate.
118 if (!isIntN(18, Value) && Ctx)
119 Ctx->FatalError(Fixup.getLoc(), "out of range PC18 fixup");
120 break;
Zoran Jovanovic10e06da2014-05-27 12:55:40 +0000121 case Mips::fixup_MIPS_PC21_S2:
122 Value -= 4;
123 // Forcing a signed division because Value can be negative.
124 Value = (int64_t) Value / 4;
125 // We now check if Value can be encoded as a 21-bit signed immediate.
126 if (!isIntN(21, Value) && Ctx)
127 Ctx->FatalError(Fixup.getLoc(), "out of range PC21 fixup");
128 break;
129 case Mips::fixup_MIPS_PC26_S2:
130 Value -= 4;
131 // Forcing a signed division because Value can be negative.
132 Value = (int64_t) Value / 4;
133 // We now check if Value can be encoded as a 26-bit signed immediate.
134 if (!isIntN(26, Value) && Ctx)
135 Ctx->FatalError(Fixup.getLoc(), "out of range PC26 fixup");
136 break;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000137 }
138
139 return Value;
140}
141
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000142MCObjectWriter *MipsAsmBackend::createObjectWriter(raw_ostream &OS) const {
143 return createMipsELFObjectWriter(OS,
144 MCELFObjectTargetWriter::getOSABI(OSType), IsLittle, Is64Bit);
145}
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000146
Zoran Jovanovic842f20e2014-04-03 12:01:01 +0000147// Little-endian fixup data byte ordering:
148// mips32r2: a | b | x | x
149// microMIPS: x | x | a | b
150
151static bool needsMMLEByteOrder(unsigned Kind) {
152 return Kind >= Mips::fixup_MICROMIPS_26_S1 &&
153 Kind < Mips::LastTargetFixupKind;
154}
155
156// Calculate index for microMIPS specific little endian byte order
157static unsigned calculateMMLEIndex(unsigned i) {
158 assert(i <= 3 && "Index out of range!");
159
160 return (1 - i / 2) * 2 + i % 2;
161}
162
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000163/// ApplyFixup - Apply the \p Value for given \p Fixup into the provided
164/// data fragment, at the offset specified by the fixup and following the
165/// fixup kind as appropriate.
166void MipsAsmBackend::applyFixup(const MCFixup &Fixup, char *Data,
Rafael Espindola5904e122014-03-29 06:26:49 +0000167 unsigned DataSize, uint64_t Value,
168 bool IsPCRel) const {
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000169 MCFixupKind Kind = Fixup.getKind();
170 Value = adjustFixupValue(Fixup, Value);
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000171
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000172 if (!Value)
173 return; // Doesn't change encoding.
174
175 // Where do we start in the object
176 unsigned Offset = Fixup.getOffset();
177 // Number of bytes we need to fixup
178 unsigned NumBytes = (getFixupKindInfo(Kind).TargetSize + 7) / 8;
179 // Used to point to big endian bytes
180 unsigned FullSize;
181
182 switch ((unsigned)Kind) {
183 case FK_Data_2:
184 case Mips::fixup_Mips_16:
185 FullSize = 2;
186 break;
187 case FK_Data_8:
188 case Mips::fixup_Mips_64:
189 FullSize = 8;
190 break;
191 case FK_Data_4:
192 default:
193 FullSize = 4;
194 break;
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000195 }
Akira Hatanaka44220ca2011-09-30 21:23:45 +0000196
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000197 // Grab current value, if any, from bits.
198 uint64_t CurVal = 0;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000199
Zoran Jovanovic842f20e2014-04-03 12:01:01 +0000200 bool microMipsLEByteOrder = needsMMLEByteOrder((unsigned) Kind);
201
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000202 for (unsigned i = 0; i != NumBytes; ++i) {
Zoran Jovanovic842f20e2014-04-03 12:01:01 +0000203 unsigned Idx = IsLittle ? (microMipsLEByteOrder ? calculateMMLEIndex(i)
204 : i)
205 : (FullSize - 1 - i);
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000206 CurVal |= (uint64_t)((uint8_t)Data[Offset + Idx]) << (i*8);
Akira Hatanaka0137dfe2012-03-21 00:52:01 +0000207 }
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000208
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000209 uint64_t Mask = ((uint64_t)(-1) >>
210 (64 - getFixupKindInfo(Kind).TargetSize));
211 CurVal |= Value & Mask;
Bruno Cardoso Lopesc85e3ff2011-11-11 22:58:42 +0000212
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000213 // Write out the fixed up bytes back to the code/data bits.
214 for (unsigned i = 0; i != NumBytes; ++i) {
Zoran Jovanovic842f20e2014-04-03 12:01:01 +0000215 unsigned Idx = IsLittle ? (microMipsLEByteOrder ? calculateMMLEIndex(i)
216 : i)
217 : (FullSize - 1 - i);
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000218 Data[Offset + Idx] = (uint8_t)((CurVal >> (i*8)) & 0xff);
Akira Hatanaka44220ca2011-09-30 21:23:45 +0000219 }
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000220}
Akira Hatanaka44220ca2011-09-30 21:23:45 +0000221
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000222const MCFixupKindInfo &MipsAsmBackend::
223getFixupKindInfo(MCFixupKind Kind) const {
Daniel Sanders683ed962014-05-23 13:35:24 +0000224 const static MCFixupKindInfo LittleEndianInfos[Mips::NumTargetFixupKinds] = {
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000225 // This table *must* be in same the order of fixup_* kinds in
226 // MipsFixupKinds.h.
227 //
228 // name offset bits flags
229 { "fixup_Mips_16", 0, 16, 0 },
230 { "fixup_Mips_32", 0, 32, 0 },
231 { "fixup_Mips_REL32", 0, 32, 0 },
232 { "fixup_Mips_26", 0, 26, 0 },
233 { "fixup_Mips_HI16", 0, 16, 0 },
234 { "fixup_Mips_LO16", 0, 16, 0 },
235 { "fixup_Mips_GPREL16", 0, 16, 0 },
236 { "fixup_Mips_LITERAL", 0, 16, 0 },
237 { "fixup_Mips_GOT_Global", 0, 16, 0 },
238 { "fixup_Mips_GOT_Local", 0, 16, 0 },
239 { "fixup_Mips_PC16", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
240 { "fixup_Mips_CALL16", 0, 16, 0 },
241 { "fixup_Mips_GPREL32", 0, 32, 0 },
242 { "fixup_Mips_SHIFT5", 6, 5, 0 },
243 { "fixup_Mips_SHIFT6", 6, 5, 0 },
244 { "fixup_Mips_64", 0, 64, 0 },
245 { "fixup_Mips_TLSGD", 0, 16, 0 },
246 { "fixup_Mips_GOTTPREL", 0, 16, 0 },
247 { "fixup_Mips_TPREL_HI", 0, 16, 0 },
248 { "fixup_Mips_TPREL_LO", 0, 16, 0 },
249 { "fixup_Mips_TLSLDM", 0, 16, 0 },
250 { "fixup_Mips_DTPREL_HI", 0, 16, 0 },
251 { "fixup_Mips_DTPREL_LO", 0, 16, 0 },
252 { "fixup_Mips_Branch_PCRel", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
253 { "fixup_Mips_GPOFF_HI", 0, 16, 0 },
254 { "fixup_Mips_GPOFF_LO", 0, 16, 0 },
255 { "fixup_Mips_GOT_PAGE", 0, 16, 0 },
256 { "fixup_Mips_GOT_OFST", 0, 16, 0 },
257 { "fixup_Mips_GOT_DISP", 0, 16, 0 },
258 { "fixup_Mips_HIGHER", 0, 16, 0 },
259 { "fixup_Mips_HIGHEST", 0, 16, 0 },
260 { "fixup_Mips_GOT_HI16", 0, 16, 0 },
261 { "fixup_Mips_GOT_LO16", 0, 16, 0 },
262 { "fixup_Mips_CALL_HI16", 0, 16, 0 },
263 { "fixup_Mips_CALL_LO16", 0, 16, 0 },
Zoran Jovanovica5acdcf2014-06-13 14:26:47 +0000264 { "fixup_Mips_PC18_S3", 0, 18, MCFixupKindInfo::FKF_IsPCRel },
Zoran Jovanovicb9c07f32014-06-12 12:40:00 +0000265 { "fixup_MIPS_PC19_S2", 0, 19, MCFixupKindInfo::FKF_IsPCRel },
Zoran Jovanovic10e06da2014-05-27 12:55:40 +0000266 { "fixup_MIPS_PC21_S2", 0, 21, MCFixupKindInfo::FKF_IsPCRel },
267 { "fixup_MIPS_PC26_S2", 0, 26, MCFixupKindInfo::FKF_IsPCRel },
Zoran Jovanovicb355e8f2014-05-27 14:58:51 +0000268 { "fixup_MIPS_PCHI16", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
269 { "fixup_MIPS_PCLO16", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000270 { "fixup_MICROMIPS_26_S1", 0, 26, 0 },
271 { "fixup_MICROMIPS_HI16", 0, 16, 0 },
272 { "fixup_MICROMIPS_LO16", 0, 16, 0 },
273 { "fixup_MICROMIPS_GOT16", 0, 16, 0 },
274 { "fixup_MICROMIPS_PC16_S1", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
275 { "fixup_MICROMIPS_CALL16", 0, 16, 0 },
276 { "fixup_MICROMIPS_GOT_DISP", 0, 16, 0 },
277 { "fixup_MICROMIPS_GOT_PAGE", 0, 16, 0 },
278 { "fixup_MICROMIPS_GOT_OFST", 0, 16, 0 },
279 { "fixup_MICROMIPS_TLS_GD", 0, 16, 0 },
280 { "fixup_MICROMIPS_TLS_LDM", 0, 16, 0 },
281 { "fixup_MICROMIPS_TLS_DTPREL_HI16", 0, 16, 0 },
282 { "fixup_MICROMIPS_TLS_DTPREL_LO16", 0, 16, 0 },
283 { "fixup_MICROMIPS_TLS_TPREL_HI16", 0, 16, 0 },
284 { "fixup_MICROMIPS_TLS_TPREL_LO16", 0, 16, 0 }
285 };
Akira Hatanaka44220ca2011-09-30 21:23:45 +0000286
Daniel Sanders683ed962014-05-23 13:35:24 +0000287 const static MCFixupKindInfo BigEndianInfos[Mips::NumTargetFixupKinds] = {
288 // This table *must* be in same the order of fixup_* kinds in
289 // MipsFixupKinds.h.
290 //
291 // name offset bits flags
292 { "fixup_Mips_16", 16, 16, 0 },
293 { "fixup_Mips_32", 0, 32, 0 },
294 { "fixup_Mips_REL32", 0, 32, 0 },
295 { "fixup_Mips_26", 6, 26, 0 },
296 { "fixup_Mips_HI16", 16, 16, 0 },
297 { "fixup_Mips_LO16", 16, 16, 0 },
298 { "fixup_Mips_GPREL16", 16, 16, 0 },
299 { "fixup_Mips_LITERAL", 16, 16, 0 },
300 { "fixup_Mips_GOT_Global", 16, 16, 0 },
301 { "fixup_Mips_GOT_Local", 16, 16, 0 },
302 { "fixup_Mips_PC16", 16, 16, MCFixupKindInfo::FKF_IsPCRel },
303 { "fixup_Mips_CALL16", 16, 16, 0 },
304 { "fixup_Mips_GPREL32", 0, 32, 0 },
305 { "fixup_Mips_SHIFT5", 21, 5, 0 },
306 { "fixup_Mips_SHIFT6", 21, 5, 0 },
307 { "fixup_Mips_64", 0, 64, 0 },
308 { "fixup_Mips_TLSGD", 16, 16, 0 },
309 { "fixup_Mips_GOTTPREL", 16, 16, 0 },
310 { "fixup_Mips_TPREL_HI", 16, 16, 0 },
311 { "fixup_Mips_TPREL_LO", 16, 16, 0 },
312 { "fixup_Mips_TLSLDM", 16, 16, 0 },
313 { "fixup_Mips_DTPREL_HI", 16, 16, 0 },
314 { "fixup_Mips_DTPREL_LO", 16, 16, 0 },
315 { "fixup_Mips_Branch_PCRel",16, 16, MCFixupKindInfo::FKF_IsPCRel },
316 { "fixup_Mips_GPOFF_HI", 16, 16, 0 },
317 { "fixup_Mips_GPOFF_LO", 16, 16, 0 },
318 { "fixup_Mips_GOT_PAGE", 16, 16, 0 },
319 { "fixup_Mips_GOT_OFST", 16, 16, 0 },
320 { "fixup_Mips_GOT_DISP", 16, 16, 0 },
321 { "fixup_Mips_HIGHER", 16, 16, 0 },
322 { "fixup_Mips_HIGHEST", 16, 16, 0 },
323 { "fixup_Mips_GOT_HI16", 16, 16, 0 },
324 { "fixup_Mips_GOT_LO16", 16, 16, 0 },
325 { "fixup_Mips_CALL_HI16", 16, 16, 0 },
326 { "fixup_Mips_CALL_LO16", 16, 16, 0 },
Zoran Jovanovica5acdcf2014-06-13 14:26:47 +0000327 { "fixup_Mips_PC18_S3", 14, 18, MCFixupKindInfo::FKF_IsPCRel },
Zoran Jovanovicb9c07f32014-06-12 12:40:00 +0000328 { "fixup_MIPS_PC19_S2", 13, 19, MCFixupKindInfo::FKF_IsPCRel },
Zoran Jovanovic10e06da2014-05-27 12:55:40 +0000329 { "fixup_MIPS_PC21_S2", 11, 21, MCFixupKindInfo::FKF_IsPCRel },
330 { "fixup_MIPS_PC26_S2", 6, 26, MCFixupKindInfo::FKF_IsPCRel },
Zoran Jovanovicb355e8f2014-05-27 14:58:51 +0000331 { "fixup_MIPS_PCHI16", 16, 16, MCFixupKindInfo::FKF_IsPCRel },
332 { "fixup_MIPS_PCLO16", 16, 16, MCFixupKindInfo::FKF_IsPCRel },
Daniel Sanders683ed962014-05-23 13:35:24 +0000333 { "fixup_MICROMIPS_26_S1", 6, 26, 0 },
334 { "fixup_MICROMIPS_HI16", 16, 16, 0 },
335 { "fixup_MICROMIPS_LO16", 16, 16, 0 },
336 { "fixup_MICROMIPS_GOT16", 16, 16, 0 },
337 { "fixup_MICROMIPS_PC16_S1",16, 16, MCFixupKindInfo::FKF_IsPCRel },
338 { "fixup_MICROMIPS_CALL16", 16, 16, 0 },
339 { "fixup_MICROMIPS_GOT_DISP", 16, 16, 0 },
340 { "fixup_MICROMIPS_GOT_PAGE", 16, 16, 0 },
341 { "fixup_MICROMIPS_GOT_OFST", 16, 16, 0 },
342 { "fixup_MICROMIPS_TLS_GD", 16, 16, 0 },
343 { "fixup_MICROMIPS_TLS_LDM", 16, 16, 0 },
344 { "fixup_MICROMIPS_TLS_DTPREL_HI16", 16, 16, 0 },
345 { "fixup_MICROMIPS_TLS_DTPREL_LO16", 16, 16, 0 },
346 { "fixup_MICROMIPS_TLS_TPREL_HI16", 16, 16, 0 },
347 { "fixup_MICROMIPS_TLS_TPREL_LO16", 16, 16, 0 }
348 };
349
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000350 if (Kind < FirstTargetFixupKind)
351 return MCAsmBackend::getFixupKindInfo(Kind);
Akira Hatanaka44220ca2011-09-30 21:23:45 +0000352
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000353 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
354 "Invalid kind!");
Daniel Sanders683ed962014-05-23 13:35:24 +0000355
356 if (IsLittle)
357 return LittleEndianInfos[Kind - FirstTargetFixupKind];
358 return BigEndianInfos[Kind - FirstTargetFixupKind];
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000359}
Jim Grosbach25b63fa2011-12-06 00:47:03 +0000360
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000361/// WriteNopData - Write an (optimal) nop sequence of Count bytes
362/// to the given output. If the target cannot generate such a sequence,
363/// it should return an error.
364///
365/// \return - True on success.
366bool MipsAsmBackend::writeNopData(uint64_t Count, MCObjectWriter *OW) const {
367 // Check for a less than instruction size number of bytes
368 // FIXME: 16 bit instructions are not handled yet here.
369 // We shouldn't be using a hard coded number for instruction size.
Joerg Sonnenbergerf148a6d2014-10-02 13:41:42 +0000370
371 // If the count is not 4-byte aligned, we must be writing data into the text
372 // section (otherwise we have unaligned instructions, and thus have far
373 // bigger problems), so just write zeros instead.
374 for (uint64_t i = 0, e = Count % 4; i != e; ++i)
375 OW->Write8(0);
Jia Liuf54f60f2012-02-28 07:46:26 +0000376
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000377 uint64_t NumNops = Count / 4;
378 for (uint64_t i = 0; i != NumNops; ++i)
379 OW->Write32(0);
380 return true;
381}
Akira Hatanaka44220ca2011-09-30 21:23:45 +0000382
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000383/// processFixupValue - Target hook to process the literal value of a fixup
384/// if necessary.
385void MipsAsmBackend::processFixupValue(const MCAssembler &Asm,
386 const MCAsmLayout &Layout,
387 const MCFixup &Fixup,
388 const MCFragment *DF,
Rafael Espindola3e3de5e2014-03-28 16:06:09 +0000389 const MCValue &Target,
Zoran Jovanovicada38ef2014-03-27 12:38:40 +0000390 uint64_t &Value,
391 bool &IsResolved) {
392 // At this point we'll ignore the value returned by adjustFixupValue as
393 // we are only checking if the fixup can be applied correctly. We have
394 // access to MCContext from here which allows us to report a fatal error
395 // with *possibly* a source code location.
396 (void)adjustFixupValue(Fixup, Value, &Asm.getContext());
397}
Akira Hatanaka44220ca2011-09-30 21:23:45 +0000398
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000399// MCAsmBackend
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000400MCAsmBackend *llvm::createMipsAsmBackendEL32(const Target &T,
401 const MCRegisterInfo &MRI,
402 StringRef TT,
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000403 StringRef CPU) {
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000404 return new MipsAsmBackend(T, Triple(TT).getOS(),
Akira Hatanakab1f68f92012-04-02 19:25:22 +0000405 /*IsLittle*/true, /*Is64Bit*/false);
Rafael Espindola647841b2012-01-11 04:04:14 +0000406}
Akira Hatanaka44220ca2011-09-30 21:23:45 +0000407
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000408MCAsmBackend *llvm::createMipsAsmBackendEB32(const Target &T,
409 const MCRegisterInfo &MRI,
410 StringRef TT,
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000411 StringRef CPU) {
Akira Hatanaka1ee768d2012-03-01 01:53:15 +0000412 return new MipsAsmBackend(T, Triple(TT).getOS(),
Akira Hatanakab1f68f92012-04-02 19:25:22 +0000413 /*IsLittle*/false, /*Is64Bit*/false);
Akira Hatanaka44220ca2011-09-30 21:23:45 +0000414}
Akira Hatanakab1f68f92012-04-02 19:25:22 +0000415
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000416MCAsmBackend *llvm::createMipsAsmBackendEL64(const Target &T,
417 const MCRegisterInfo &MRI,
418 StringRef TT,
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000419 StringRef CPU) {
Akira Hatanakab1f68f92012-04-02 19:25:22 +0000420 return new MipsAsmBackend(T, Triple(TT).getOS(),
421 /*IsLittle*/true, /*Is64Bit*/true);
422}
423
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000424MCAsmBackend *llvm::createMipsAsmBackendEB64(const Target &T,
425 const MCRegisterInfo &MRI,
426 StringRef TT,
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000427 StringRef CPU) {
Akira Hatanakab1f68f92012-04-02 19:25:22 +0000428 return new MipsAsmBackend(T, Triple(TT).getOS(),
429 /*IsLittle*/false, /*Is64Bit*/true);
430}