blob: 4c0098f8e9d9bff1ae446274411d2ae119f47531 [file] [log] [blame]
Jim Grosbach1287f4f2010-09-17 18:46:17 +00001//===-- ARM/ARMMCCodeEmitter.cpp - Convert ARM code to machine code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the ARMMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner63274cb2010-11-15 05:19:05 +000014#define DEBUG_TYPE "mccodeemitter"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Chenga20cde32011-07-20 23:34:39 +000016#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chengad5f4852011-07-23 00:00:19 +000017#include "MCTargetDesc/ARMBaseInfo.h"
18#include "MCTargetDesc/ARMFixupKinds.h"
Evan Chenga20cde32011-07-20 23:34:39 +000019#include "MCTargetDesc/ARMMCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/APFloat.h"
21#include "llvm/ADT/Statistic.h"
Jim Grosbach1287f4f2010-09-17 18:46:17 +000022#include "llvm/MC/MCCodeEmitter.h"
Eric Christopher6ac277c2012-08-09 22:10:21 +000023#include "llvm/MC/MCContext.h"
Jim Grosbach1287f4f2010-09-17 18:46:17 +000024#include "llvm/MC/MCExpr.h"
25#include "llvm/MC/MCInst.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000026#include "llvm/MC/MCInstrInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000027#include "llvm/MC/MCRegisterInfo.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000028#include "llvm/MC/MCSubtargetInfo.h"
Saleem Abdulrasool2d48ede2014-01-11 23:03:48 +000029#include "llvm/Support/ErrorHandling.h"
Jim Grosbach1287f4f2010-09-17 18:46:17 +000030#include "llvm/Support/raw_ostream.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000031
Jim Grosbach1287f4f2010-09-17 18:46:17 +000032using namespace llvm;
33
Jim Grosbach0fb841f2010-11-04 01:12:30 +000034STATISTIC(MCNumEmitted, "Number of MC instructions emitted.");
35STATISTIC(MCNumCPRelocations, "Number of constant pool relocations created.");
Jim Grosbach91029092010-10-07 22:12:50 +000036
Jim Grosbach1287f4f2010-09-17 18:46:17 +000037namespace {
38class ARMMCCodeEmitter : public MCCodeEmitter {
Craig Toppera60c0f12012-09-15 17:09:36 +000039 ARMMCCodeEmitter(const ARMMCCodeEmitter &) LLVM_DELETED_FUNCTION;
40 void operator=(const ARMMCCodeEmitter &) LLVM_DELETED_FUNCTION;
Evan Chengc5e6d2f2011-07-11 03:57:24 +000041 const MCInstrInfo &MCII;
42 const MCSubtargetInfo &STI;
Eric Christopher6ac277c2012-08-09 22:10:21 +000043 const MCContext &CTX;
Jim Grosbach1287f4f2010-09-17 18:46:17 +000044
45public:
Evan Chengc5e6d2f2011-07-11 03:57:24 +000046 ARMMCCodeEmitter(const MCInstrInfo &mcii, const MCSubtargetInfo &sti,
47 MCContext &ctx)
Eric Christopher6ac277c2012-08-09 22:10:21 +000048 : MCII(mcii), STI(sti), CTX(ctx) {
Jim Grosbach1287f4f2010-09-17 18:46:17 +000049 }
50
51 ~ARMMCCodeEmitter() {}
52
Evan Chengc5e6d2f2011-07-11 03:57:24 +000053 bool isThumb() const {
54 // FIXME: Can tablegen auto-generate this?
55 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
56 }
57 bool isThumb2() const {
58 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) != 0;
59 }
Tim Northoverd6a729b2014-01-06 14:28:05 +000060 bool isTargetMachO() const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +000061 Triple TT(STI.getTargetTriple());
Tim Northoverd6a729b2014-01-06 14:28:05 +000062 return TT.isOSBinFormatMachO();
Evan Chengc5e6d2f2011-07-11 03:57:24 +000063 }
64
Jim Grosbach6fead932010-10-12 17:11:26 +000065 unsigned getMachineSoImmOpValue(unsigned SoImm) const;
66
Jim Grosbach8aed3862010-10-07 21:57:55 +000067 // getBinaryCodeForInstr - TableGen'erated function for getting the
68 // binary encoding for an instruction.
Owen Andersond845d9d2012-01-24 18:37:29 +000069 uint64_t getBinaryCodeForInstr(const MCInst &MI,
Jim Grosbach2eed7a12010-11-03 23:52:49 +000070 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach8aed3862010-10-07 21:57:55 +000071
72 /// getMachineOpValue - Return binary encoding of operand. If the machine
73 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach2eed7a12010-11-03 23:52:49 +000074 unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
75 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach8aed3862010-10-07 21:57:55 +000076
Evan Cheng965b3c72011-01-13 07:58:56 +000077 /// getHiLo16ImmOpValue - Return the encoding for the hi / low 16-bit of
Owen Anderson4ebf4712011-02-08 22:39:40 +000078 /// the specified operand. This is used for operands with :lower16: and
Evan Cheng965b3c72011-01-13 07:58:56 +000079 /// :upper16: prefixes.
80 uint32_t getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
81 SmallVectorImpl<MCFixup> &Fixups) const;
Jason W Kim5a97bd82010-11-18 23:37:15 +000082
Bill Wendlinge84eb992010-11-03 01:49:29 +000083 bool EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx,
Jim Grosbach2eed7a12010-11-03 23:52:49 +000084 unsigned &Reg, unsigned &Imm,
85 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinge84eb992010-11-03 01:49:29 +000086
Jim Grosbach9e199462010-12-06 23:57:07 +000087 /// getThumbBLTargetOpValue - Return encoding info for Thumb immediate
Bill Wendling3392bfc2010-12-09 00:39:08 +000088 /// BL branch target.
Jim Grosbach9e199462010-12-06 23:57:07 +000089 uint32_t getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
90 SmallVectorImpl<MCFixup> &Fixups) const;
91
Bill Wendling3392bfc2010-12-09 00:39:08 +000092 /// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
93 /// BLX branch target.
94 uint32_t getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
95 SmallVectorImpl<MCFixup> &Fixups) const;
96
Jim Grosbache119da12010-12-10 18:21:33 +000097 /// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
98 uint32_t getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
99 SmallVectorImpl<MCFixup> &Fixups) const;
100
Jim Grosbach78485ad2010-12-10 17:13:40 +0000101 /// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
102 uint32_t getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
103 SmallVectorImpl<MCFixup> &Fixups) const;
104
Jim Grosbach62b68112010-12-09 19:04:53 +0000105 /// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
106 uint32_t getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000107 SmallVectorImpl<MCFixup> &Fixups) const;
108
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000109 /// getBranchTargetOpValue - Return encoding info for 24-bit immediate
110 /// branch target.
111 uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
112 SmallVectorImpl<MCFixup> &Fixups) const;
113
Owen Anderson578074b2010-12-13 19:31:11 +0000114 /// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit
115 /// immediate Thumb2 direct branch target.
116 uint32_t getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
117 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson1732c2e2011-08-30 21:58:18 +0000118
Jason W Kimd2e2f562011-02-04 19:47:15 +0000119 /// getARMBranchTargetOpValue - Return encoding info for 24-bit immediate
120 /// branch target.
121 uint32_t getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
122 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach7b811d32012-02-27 21:36:23 +0000123 uint32_t getARMBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
124 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersonb205c022011-08-26 23:32:08 +0000125 uint32_t getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbach7b811d32012-02-27 21:36:23 +0000126 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson578074b2010-12-13 19:31:11 +0000127
Jim Grosbachdc35e062010-12-01 19:47:31 +0000128 /// getAdrLabelOpValue - Return encoding info for 12-bit immediate
129 /// ADR label target.
130 uint32_t getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
131 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach509dc2a2010-12-14 22:28:03 +0000132 uint32_t getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
133 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson6d375e52010-12-14 00:36:49 +0000134 uint32_t getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
135 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000136
Jim Grosbachdc35e062010-12-01 19:47:31 +0000137
Bill Wendlinge84eb992010-11-03 01:49:29 +0000138 /// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12'
139 /// operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000140 uint32_t getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
141 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinge84eb992010-11-03 01:49:29 +0000142
Bill Wendling092a7bd2010-12-14 03:36:38 +0000143 /// getThumbAddrModeRegRegOpValue - Return encoding for 'reg + reg' operand.
144 uint32_t getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
145 SmallVectorImpl<MCFixup> &Fixups)const;
Owen Andersonb0fa1272010-12-10 22:11:13 +0000146
Owen Anderson943fb602010-12-01 19:18:46 +0000147 /// getT2AddrModeImm8s4OpValue - Return encoding info for 'reg +/- imm8<<2'
148 /// operand.
149 uint32_t getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
150 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbacha05627e2011-09-09 18:37:27 +0000151
152 /// getT2AddrModeImm0_1020s4OpValue - Return encoding info for 'reg + imm8<<2'
153 /// operand.
154 uint32_t getT2AddrModeImm0_1020s4OpValue(const MCInst &MI, unsigned OpIdx,
155 SmallVectorImpl<MCFixup> &Fixups) const;
156
Jim Grosbach7db8d692011-09-08 22:07:06 +0000157 /// getT2Imm8s4OpValue - Return encoding info for '+/- imm8<<2'
158 /// operand.
159 uint32_t getT2Imm8s4OpValue(const MCInst &MI, unsigned OpIdx,
160 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson943fb602010-12-01 19:18:46 +0000161
162
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000163 /// getLdStSORegOpValue - Return encoding info for 'reg +/- reg shop imm'
164 /// operand as needed by load/store instructions.
165 uint32_t getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
166 SmallVectorImpl<MCFixup> &Fixups) const;
167
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000168 /// getLdStmModeOpValue - Return encoding for load/store multiple mode.
169 uint32_t getLdStmModeOpValue(const MCInst &MI, unsigned OpIdx,
170 SmallVectorImpl<MCFixup> &Fixups) const {
171 ARM_AM::AMSubMode Mode = (ARM_AM::AMSubMode)MI.getOperand(OpIdx).getImm();
172 switch (Mode) {
Craig Toppere55c5562012-02-07 02:50:20 +0000173 default: llvm_unreachable("Unknown addressing sub-mode!");
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000174 case ARM_AM::da: return 0;
175 case ARM_AM::ia: return 1;
176 case ARM_AM::db: return 2;
177 case ARM_AM::ib: return 3;
178 }
179 }
Jim Grosbach38b469e2010-11-15 20:47:07 +0000180 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
181 ///
182 unsigned getShiftOp(ARM_AM::ShiftOpc ShOpc) const {
183 switch (ShOpc) {
Jim Grosbach38b469e2010-11-15 20:47:07 +0000184 case ARM_AM::no_shift:
185 case ARM_AM::lsl: return 0;
186 case ARM_AM::lsr: return 1;
187 case ARM_AM::asr: return 2;
188 case ARM_AM::ror:
189 case ARM_AM::rrx: return 3;
190 }
David Blaikie46a9f012012-01-20 21:51:11 +0000191 llvm_unreachable("Invalid ShiftOpc!");
Jim Grosbach38b469e2010-11-15 20:47:07 +0000192 }
193
194 /// getAddrMode2OpValue - Return encoding for addrmode2 operands.
195 uint32_t getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx,
196 SmallVectorImpl<MCFixup> &Fixups) const;
197
198 /// getAddrMode2OffsetOpValue - Return encoding for am2offset operands.
199 uint32_t getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
200 SmallVectorImpl<MCFixup> &Fixups) const;
201
Jim Grosbachd3595712011-08-03 23:50:40 +0000202 /// getPostIdxRegOpValue - Return encoding for postidx_reg operands.
203 uint32_t getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
204 SmallVectorImpl<MCFixup> &Fixups) const;
205
Jim Grosbach68685e62010-11-11 16:55:29 +0000206 /// getAddrMode3OffsetOpValue - Return encoding for am3offset operands.
207 uint32_t getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
208 SmallVectorImpl<MCFixup> &Fixups) const;
209
Jim Grosbach607efcb2010-11-11 01:09:40 +0000210 /// getAddrMode3OpValue - Return encoding for addrmode3 operands.
211 uint32_t getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
212 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000213
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000214 /// getAddrModeThumbSPOpValue - Return encoding info for 'reg +/- imm12'
215 /// operand.
216 uint32_t getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
217 SmallVectorImpl<MCFixup> &Fixups) const;
218
Bill Wendling092a7bd2010-12-14 03:36:38 +0000219 /// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
220 uint32_t getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendling03e75762010-12-15 08:51:02 +0000221 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000222
Bill Wendling8a6449c2010-12-08 01:57:09 +0000223 /// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
224 uint32_t getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
225 SmallVectorImpl<MCFixup> &Fixups) const;
226
Bill Wendlinge84eb992010-11-03 01:49:29 +0000227 /// getAddrMode5OpValue - Return encoding info for 'reg +/- imm8' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000228 uint32_t getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
229 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000230
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000231 /// getCCOutOpValue - Return encoding of the 's' bit.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000232 unsigned getCCOutOpValue(const MCInst &MI, unsigned Op,
233 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000234 // The operand is either reg0 or CPSR. The 's' bit is encoded as '0' or
235 // '1' respectively.
236 return MI.getOperand(Op).getReg() == ARM::CPSR;
237 }
Jim Grosbachefd53692010-10-12 23:53:58 +0000238
Jim Grosbach12e493a2010-10-12 23:18:08 +0000239 /// getSOImmOpValue - Return an encoded 12-bit shifted-immediate value.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000240 unsigned getSOImmOpValue(const MCInst &MI, unsigned Op,
241 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach12e493a2010-10-12 23:18:08 +0000242 unsigned SoImm = MI.getOperand(Op).getImm();
243 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
244 assert(SoImmVal != -1 && "Not a valid so_imm value!");
245
246 // Encode rotate_imm.
247 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
248 << ARMII::SoRotImmShift;
249
250 // Encode immed_8.
251 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
252 return Binary;
253 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000254
Owen Anderson8fdd1722010-11-12 21:12:40 +0000255 /// getT2SOImmOpValue - Return an encoded 12-bit shifted-immediate value.
256 unsigned getT2SOImmOpValue(const MCInst &MI, unsigned Op,
257 SmallVectorImpl<MCFixup> &Fixups) const {
258 unsigned SoImm = MI.getOperand(Op).getImm();
259 unsigned Encoded = ARM_AM::getT2SOImmVal(SoImm);
260 assert(Encoded != ~0U && "Not a Thumb2 so_imm value?");
261 return Encoded;
262 }
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000263
Owen Anderson50d662b2010-11-29 22:44:32 +0000264 unsigned getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
265 SmallVectorImpl<MCFixup> &Fixups) const;
266 unsigned getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
267 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersone22c7322010-11-30 00:14:31 +0000268 unsigned getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
269 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson299382e2010-11-30 19:19:31 +0000270 unsigned getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum,
271 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson50d662b2010-11-29 22:44:32 +0000272
Jim Grosbachefd53692010-10-12 23:53:58 +0000273 /// getSORegOpValue - Return an encoded so_reg shifted register value.
Owen Anderson04912702011-07-21 23:38:37 +0000274 unsigned getSORegRegOpValue(const MCInst &MI, unsigned Op,
275 SmallVectorImpl<MCFixup> &Fixups) const;
276 unsigned getSORegImmOpValue(const MCInst &MI, unsigned Op,
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000277 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson8fdd1722010-11-12 21:12:40 +0000278 unsigned getT2SORegOpValue(const MCInst &MI, unsigned Op,
279 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbachefd53692010-10-12 23:53:58 +0000280
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000281 unsigned getNEONVcvtImm32OpValue(const MCInst &MI, unsigned Op,
282 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersonfadb9512010-10-27 22:49:00 +0000283 return 64 - MI.getOperand(Op).getImm();
284 }
Jim Grosbach68a335e2010-10-15 17:15:16 +0000285
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000286 unsigned getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
287 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach5edb03e2010-10-21 22:03:21 +0000288
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000289 unsigned getRegisterListOpValue(const MCInst &MI, unsigned Op,
290 SmallVectorImpl<MCFixup> &Fixups) const;
291 unsigned getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
292 SmallVectorImpl<MCFixup> &Fixups) const;
Mon P Wang92ff16b2011-05-09 17:47:27 +0000293 unsigned getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
294 SmallVectorImpl<MCFixup> &Fixups) const;
Bob Wilson318ce7c2010-11-30 00:00:42 +0000295 unsigned getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
296 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000297 unsigned getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
298 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach74ef9e12010-10-30 00:37:59 +0000299
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000300 unsigned getShiftRight8Imm(const MCInst &MI, unsigned Op,
301 SmallVectorImpl<MCFixup> &Fixups) const;
302 unsigned getShiftRight16Imm(const MCInst &MI, unsigned Op,
303 SmallVectorImpl<MCFixup> &Fixups) const;
304 unsigned getShiftRight32Imm(const MCInst &MI, unsigned Op,
305 SmallVectorImpl<MCFixup> &Fixups) const;
306 unsigned getShiftRight64Imm(const MCInst &MI, unsigned Op,
307 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendling3b1459b2011-03-01 01:00:59 +0000308
Owen Andersonc4030382011-08-08 20:42:17 +0000309 unsigned getThumbSRImmOpValue(const MCInst &MI, unsigned Op,
310 SmallVectorImpl<MCFixup> &Fixups) const;
311
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000312 unsigned NEONThumb2DataIPostEncoder(const MCInst &MI,
313 unsigned EncodedValue) const;
Owen Anderson99a8cb42010-11-11 21:36:43 +0000314 unsigned NEONThumb2LoadStorePostEncoder(const MCInst &MI,
Bill Wendling87240d42010-12-01 21:54:50 +0000315 unsigned EncodedValue) const;
Owen Andersonce2250f2010-11-11 23:12:55 +0000316 unsigned NEONThumb2DupPostEncoder(const MCInst &MI,
Bill Wendling87240d42010-12-01 21:54:50 +0000317 unsigned EncodedValue) const;
Joey Goulydf686002013-07-17 13:59:38 +0000318 unsigned NEONThumb2V8PostEncoder(const MCInst &MI,
319 unsigned EncodedValue) const;
Bill Wendling87240d42010-12-01 21:54:50 +0000320
321 unsigned VFPThumb2PostEncoder(const MCInst &MI,
322 unsigned EncodedValue) const;
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000323
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000324 void EmitByte(unsigned char C, raw_ostream &OS) const {
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000325 OS << (char)C;
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000326 }
327
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000328 void EmitConstant(uint64_t Val, unsigned Size, raw_ostream &OS) const {
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000329 // Output the constant in little endian byte order.
330 for (unsigned i = 0; i != Size; ++i) {
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000331 EmitByte(Val & 255, OS);
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000332 Val >>= 8;
333 }
334 }
335
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000336 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
337 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000338};
339
340} // end anonymous namespace
341
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000342MCCodeEmitter *llvm::createARMMCCodeEmitter(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +0000343 const MCRegisterInfo &MRI,
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000344 const MCSubtargetInfo &STI,
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000345 MCContext &Ctx) {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000346 return new ARMMCCodeEmitter(MCII, STI, Ctx);
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000347}
348
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000349/// NEONThumb2DataIPostEncoder - Post-process encoded NEON data-processing
350/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000351/// Thumb2 mode.
352unsigned ARMMCCodeEmitter::NEONThumb2DataIPostEncoder(const MCInst &MI,
353 unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000354 if (isThumb2()) {
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000355 // NEON Thumb2 data-processsing encodings are very simple: bit 24 is moved
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000356 // to bit 12 of the high half-word (i.e. bit 28), and bits 27-24 are
357 // set to 1111.
358 unsigned Bit24 = EncodedValue & 0x01000000;
359 unsigned Bit28 = Bit24 << 4;
360 EncodedValue &= 0xEFFFFFFF;
361 EncodedValue |= Bit28;
362 EncodedValue |= 0x0F000000;
363 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000364
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000365 return EncodedValue;
366}
367
Owen Anderson99a8cb42010-11-11 21:36:43 +0000368/// NEONThumb2LoadStorePostEncoder - Post-process encoded NEON load/store
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000369/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Anderson99a8cb42010-11-11 21:36:43 +0000370/// Thumb2 mode.
371unsigned ARMMCCodeEmitter::NEONThumb2LoadStorePostEncoder(const MCInst &MI,
372 unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000373 if (isThumb2()) {
Owen Anderson99a8cb42010-11-11 21:36:43 +0000374 EncodedValue &= 0xF0FFFFFF;
375 EncodedValue |= 0x09000000;
376 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000377
Owen Anderson99a8cb42010-11-11 21:36:43 +0000378 return EncodedValue;
379}
380
Owen Andersonce2250f2010-11-11 23:12:55 +0000381/// NEONThumb2DupPostEncoder - Post-process encoded NEON vdup
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000382/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Andersonce2250f2010-11-11 23:12:55 +0000383/// Thumb2 mode.
384unsigned ARMMCCodeEmitter::NEONThumb2DupPostEncoder(const MCInst &MI,
385 unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000386 if (isThumb2()) {
Owen Andersonce2250f2010-11-11 23:12:55 +0000387 EncodedValue &= 0x00FFFFFF;
388 EncodedValue |= 0xEE000000;
389 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000390
Owen Andersonce2250f2010-11-11 23:12:55 +0000391 return EncodedValue;
392}
393
Joey Goulydf686002013-07-17 13:59:38 +0000394/// Post-process encoded NEON v8 instructions, and rewrite them to Thumb2 form
395/// if we are in Thumb2.
396unsigned ARMMCCodeEmitter::NEONThumb2V8PostEncoder(const MCInst &MI,
397 unsigned EncodedValue) const {
398 if (isThumb2()) {
399 EncodedValue |= 0xC000000; // Set bits 27-26
400 }
401
402 return EncodedValue;
403}
404
Bill Wendling87240d42010-12-01 21:54:50 +0000405/// VFPThumb2PostEncoder - Post-process encoded VFP instructions and rewrite
406/// them to their Thumb2 form if we are currently in Thumb2 mode.
407unsigned ARMMCCodeEmitter::
408VFPThumb2PostEncoder(const MCInst &MI, unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000409 if (isThumb2()) {
Bill Wendling87240d42010-12-01 21:54:50 +0000410 EncodedValue &= 0x0FFFFFFF;
411 EncodedValue |= 0xE0000000;
412 }
413 return EncodedValue;
414}
Owen Anderson99a8cb42010-11-11 21:36:43 +0000415
Jim Grosbachc43c9302010-10-08 21:45:55 +0000416/// getMachineOpValue - Return binary encoding of operand. If the machine
417/// operand requires relocation, record the relocation and return zero.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000418unsigned ARMMCCodeEmitter::
419getMachineOpValue(const MCInst &MI, const MCOperand &MO,
420 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling6f52f8a2010-10-14 02:33:26 +0000421 if (MO.isReg()) {
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000422 unsigned Reg = MO.getReg();
Bill Wendlingbc07a892013-06-18 07:20:20 +0000423 unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg);
Jim Grosbach96d82842010-10-29 23:21:03 +0000424
Jim Grosbachee48d2d2010-11-30 23:51:41 +0000425 // Q registers are encoded as 2x their register number.
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000426 switch (Reg) {
427 default:
428 return RegNo;
429 case ARM::Q0: case ARM::Q1: case ARM::Q2: case ARM::Q3:
430 case ARM::Q4: case ARM::Q5: case ARM::Q6: case ARM::Q7:
431 case ARM::Q8: case ARM::Q9: case ARM::Q10: case ARM::Q11:
432 case ARM::Q12: case ARM::Q13: case ARM::Q14: case ARM::Q15:
433 return 2 * RegNo;
Owen Anderson2bfa8ed2010-10-21 20:49:13 +0000434 }
Bill Wendling6f52f8a2010-10-14 02:33:26 +0000435 } else if (MO.isImm()) {
Jim Grosbachc43c9302010-10-08 21:45:55 +0000436 return static_cast<unsigned>(MO.getImm());
Bill Wendling6f52f8a2010-10-14 02:33:26 +0000437 } else if (MO.isFPImm()) {
438 return static_cast<unsigned>(APFloat(MO.getFPImm())
439 .bitcastToAPInt().getHiBits(32).getLimitedValue());
Jim Grosbachc43c9302010-10-08 21:45:55 +0000440 }
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000441
Jim Grosbach2aeb8b92010-11-19 00:27:09 +0000442 llvm_unreachable("Unable to encode MCOperand!");
Jim Grosbachc43c9302010-10-08 21:45:55 +0000443}
444
Bill Wendling603bd8f2010-11-02 22:31:46 +0000445/// getAddrModeImmOpValue - Return encoding info for 'reg +/- imm' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000446bool ARMMCCodeEmitter::
447EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx, unsigned &Reg,
448 unsigned &Imm, SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000449 const MCOperand &MO = MI.getOperand(OpIdx);
450 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Jim Grosbach2ba03aa2010-11-01 23:45:50 +0000451
Bill Wendlingbc07a892013-06-18 07:20:20 +0000452 Reg = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Bill Wendlinge84eb992010-11-03 01:49:29 +0000453
454 int32_t SImm = MO1.getImm();
455 bool isAdd = true;
Bill Wendling603bd8f2010-11-02 22:31:46 +0000456
Jim Grosbach505607e2010-10-28 18:34:10 +0000457 // Special value for #-0
Owen Anderson967674d2011-08-29 19:36:44 +0000458 if (SImm == INT32_MIN) {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000459 SImm = 0;
Owen Anderson967674d2011-08-29 19:36:44 +0000460 isAdd = false;
461 }
Bill Wendling603bd8f2010-11-02 22:31:46 +0000462
Jim Grosbach505607e2010-10-28 18:34:10 +0000463 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Bill Wendlinge84eb992010-11-03 01:49:29 +0000464 if (SImm < 0) {
465 SImm = -SImm;
466 isAdd = false;
467 }
Bill Wendling603bd8f2010-11-02 22:31:46 +0000468
Bill Wendlinge84eb992010-11-03 01:49:29 +0000469 Imm = SImm;
470 return isAdd;
471}
472
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000473/// getBranchTargetOpValue - Helper function to get the branch target operand,
474/// which is either an immediate or requires a fixup.
475static uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
476 unsigned FixupKind,
477 SmallVectorImpl<MCFixup> &Fixups) {
478 const MCOperand &MO = MI.getOperand(OpIdx);
479
480 // If the destination is an immediate, we have nothing to do.
481 if (MO.isImm()) return MO.getImm();
482 assert(MO.isExpr() && "Unexpected branch target type!");
483 const MCExpr *Expr = MO.getExpr();
484 MCFixupKind Kind = MCFixupKind(FixupKind);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000485 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000486
487 // All of the information is in the fixup.
488 return 0;
489}
490
Owen Anderson5c160fd2011-08-31 18:30:20 +0000491// Thumb BL and BLX use a strange offset encoding where bits 22 and 21 are
492// determined by negating them and XOR'ing them with bit 23.
493static int32_t encodeThumbBLOffset(int32_t offset) {
494 offset >>= 1;
495 uint32_t S = (offset & 0x800000) >> 23;
496 uint32_t J1 = (offset & 0x400000) >> 22;
497 uint32_t J2 = (offset & 0x200000) >> 21;
498 J1 = (~J1 & 0x1);
499 J2 = (~J2 & 0x1);
500 J1 ^= S;
501 J2 ^= S;
502
503 offset &= ~0x600000;
504 offset |= J1 << 22;
505 offset |= J2 << 21;
506
507 return offset;
508}
509
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000510/// getThumbBLTargetOpValue - Return encoding info for immediate branch target.
Jim Grosbach9e199462010-12-06 23:57:07 +0000511uint32_t ARMMCCodeEmitter::
512getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
513 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson5c160fd2011-08-31 18:30:20 +0000514 const MCOperand MO = MI.getOperand(OpIdx);
515 if (MO.isExpr())
516 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bl,
517 Fixups);
518 return encodeThumbBLOffset(MO.getImm());
Jim Grosbach9e199462010-12-06 23:57:07 +0000519}
520
Bill Wendling3392bfc2010-12-09 00:39:08 +0000521/// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
522/// BLX branch target.
523uint32_t ARMMCCodeEmitter::
524getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
525 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson5c160fd2011-08-31 18:30:20 +0000526 const MCOperand MO = MI.getOperand(OpIdx);
527 if (MO.isExpr())
528 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_blx,
529 Fixups);
530 return encodeThumbBLOffset(MO.getImm());
Bill Wendling3392bfc2010-12-09 00:39:08 +0000531}
532
Jim Grosbache119da12010-12-10 18:21:33 +0000533/// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
534uint32_t ARMMCCodeEmitter::
535getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
536 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson543c89f2011-08-30 22:03:20 +0000537 const MCOperand MO = MI.getOperand(OpIdx);
538 if (MO.isExpr())
Owen Anderson5c160fd2011-08-31 18:30:20 +0000539 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_br,
540 Fixups);
Owen Anderson543c89f2011-08-30 22:03:20 +0000541 return (MO.getImm() >> 1);
Jim Grosbache119da12010-12-10 18:21:33 +0000542}
543
Jim Grosbach78485ad2010-12-10 17:13:40 +0000544/// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
545uint32_t ARMMCCodeEmitter::
546getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbache119da12010-12-10 18:21:33 +0000547 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona455a0b2011-08-31 20:26:14 +0000548 const MCOperand MO = MI.getOperand(OpIdx);
549 if (MO.isExpr())
550 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bcc,
551 Fixups);
552 return (MO.getImm() >> 1);
Jim Grosbach78485ad2010-12-10 17:13:40 +0000553}
554
Jim Grosbach62b68112010-12-09 19:04:53 +0000555/// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000556uint32_t ARMMCCodeEmitter::
Jim Grosbach62b68112010-12-09 19:04:53 +0000557getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000558 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersonfdf3cd72011-08-30 22:15:17 +0000559 const MCOperand MO = MI.getOperand(OpIdx);
560 if (MO.isExpr())
561 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cb, Fixups);
562 return (MO.getImm() >> 1);
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000563}
564
Jason W Kimd2e2f562011-02-04 19:47:15 +0000565/// Return true if this branch has a non-always predication
566static bool HasConditionalBranch(const MCInst &MI) {
567 int NumOp = MI.getNumOperands();
568 if (NumOp >= 2) {
569 for (int i = 0; i < NumOp-1; ++i) {
570 const MCOperand &MCOp1 = MI.getOperand(i);
571 const MCOperand &MCOp2 = MI.getOperand(i + 1);
Owen Anderson1732c2e2011-08-30 21:58:18 +0000572 if (MCOp1.isImm() && MCOp2.isReg() &&
Jason W Kimd2e2f562011-02-04 19:47:15 +0000573 (MCOp2.getReg() == 0 || MCOp2.getReg() == ARM::CPSR)) {
Owen Anderson1732c2e2011-08-30 21:58:18 +0000574 if (ARMCC::CondCodes(MCOp1.getImm()) != ARMCC::AL)
Jason W Kimd2e2f562011-02-04 19:47:15 +0000575 return true;
576 }
577 }
578 }
579 return false;
580}
581
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000582/// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
583/// target.
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000584uint32_t ARMMCCodeEmitter::
585getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000586 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbachaecdd872010-12-10 23:41:10 +0000587 // FIXME: This really, really shouldn't use TargetMachine. We don't want
588 // coupling between MC and TM anywhere we can help it.
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000589 if (isThumb2())
Owen Anderson578074b2010-12-13 19:31:11 +0000590 return
591 ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_condbranch, Fixups);
Jason W Kimd2e2f562011-02-04 19:47:15 +0000592 return getARMBranchTargetOpValue(MI, OpIdx, Fixups);
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000593}
594
Jason W Kimd2e2f562011-02-04 19:47:15 +0000595/// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
596/// target.
597uint32_t ARMMCCodeEmitter::
598getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
599 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson6c70e582011-08-26 22:54:51 +0000600 const MCOperand MO = MI.getOperand(OpIdx);
601 if (MO.isExpr()) {
Owen Anderson1732c2e2011-08-30 21:58:18 +0000602 if (HasConditionalBranch(MI))
Owen Anderson6c70e582011-08-26 22:54:51 +0000603 return ::getBranchTargetOpValue(MI, OpIdx,
604 ARM::fixup_arm_condbranch, Fixups);
Owen Anderson1732c2e2011-08-30 21:58:18 +0000605 return ::getBranchTargetOpValue(MI, OpIdx,
Owen Anderson6c70e582011-08-26 22:54:51 +0000606 ARM::fixup_arm_uncondbranch, Fixups);
607 }
608
609 return MO.getImm() >> 2;
Jason W Kimd2e2f562011-02-04 19:47:15 +0000610}
611
Owen Andersonb205c022011-08-26 23:32:08 +0000612uint32_t ARMMCCodeEmitter::
Jim Grosbach7b811d32012-02-27 21:36:23 +0000613getARMBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
614 SmallVectorImpl<MCFixup> &Fixups) const {
615 const MCOperand MO = MI.getOperand(OpIdx);
James Molloyfb5cd602012-03-30 09:15:32 +0000616 if (MO.isExpr()) {
617 if (HasConditionalBranch(MI))
618 return ::getBranchTargetOpValue(MI, OpIdx,
619 ARM::fixup_arm_condbl, Fixups);
620 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_uncondbl, Fixups);
621 }
Jim Grosbach7b811d32012-02-27 21:36:23 +0000622
623 return MO.getImm() >> 2;
624}
625
626uint32_t ARMMCCodeEmitter::
Owen Andersonb205c022011-08-26 23:32:08 +0000627getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
628 SmallVectorImpl<MCFixup> &Fixups) const {
629 const MCOperand MO = MI.getOperand(OpIdx);
Jim Grosbach7b811d32012-02-27 21:36:23 +0000630 if (MO.isExpr())
631 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_blx, Fixups);
Jason W Kimd2e2f562011-02-04 19:47:15 +0000632
Owen Andersonb205c022011-08-26 23:32:08 +0000633 return MO.getImm() >> 1;
634}
Jason W Kimd2e2f562011-02-04 19:47:15 +0000635
Owen Anderson578074b2010-12-13 19:31:11 +0000636/// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit
637/// immediate branch target.
638uint32_t ARMMCCodeEmitter::
639getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
640 SmallVectorImpl<MCFixup> &Fixups) const {
Mihai Popaad18d3c2013-08-09 10:38:32 +0000641 unsigned Val = 0;
642 const MCOperand MO = MI.getOperand(OpIdx);
643
644 if(MO.isExpr())
Lang Hamesb5281662013-10-28 20:51:11 +0000645 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_uncondbranch, Fixups);
Mihai Popaad18d3c2013-08-09 10:38:32 +0000646 else
647 Val = MO.getImm() >> 1;
648
Owen Anderson578074b2010-12-13 19:31:11 +0000649 bool I = (Val & 0x800000);
650 bool J1 = (Val & 0x400000);
651 bool J2 = (Val & 0x200000);
652 if (I ^ J1)
653 Val &= ~0x400000;
654 else
655 Val |= 0x400000;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000656
Owen Anderson578074b2010-12-13 19:31:11 +0000657 if (I ^ J2)
658 Val &= ~0x200000;
659 else
660 Val |= 0x200000;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000661
Owen Anderson578074b2010-12-13 19:31:11 +0000662 return Val;
663}
664
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000665/// getAdrLabelOpValue - Return encoding info for 12-bit shifted-immediate
666/// ADR label target.
Jim Grosbachdc35e062010-12-01 19:47:31 +0000667uint32_t ARMMCCodeEmitter::
668getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
669 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000670 const MCOperand MO = MI.getOperand(OpIdx);
671 if (MO.isExpr())
672 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_adr_pcrel_12,
673 Fixups);
Mihai Popa0e1012f2013-08-13 14:02:13 +0000674 int64_t offset = MO.getImm();
Owen Andersona01bcbf2011-08-26 18:09:22 +0000675 uint32_t Val = 0x2000;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000676
Tim Northover29931ab2013-02-27 16:43:09 +0000677 int SoImmVal;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000678 if (offset == INT32_MIN) {
679 Val = 0x1000;
Tim Northover29931ab2013-02-27 16:43:09 +0000680 SoImmVal = 0;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000681 } else if (offset < 0) {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000682 Val = 0x1000;
683 offset *= -1;
Tim Northover29931ab2013-02-27 16:43:09 +0000684 SoImmVal = ARM_AM::getSOImmVal(offset);
685 if(SoImmVal == -1) {
686 Val = 0x2000;
687 offset *= -1;
688 SoImmVal = ARM_AM::getSOImmVal(offset);
689 }
690 } else {
691 SoImmVal = ARM_AM::getSOImmVal(offset);
692 if(SoImmVal == -1) {
693 Val = 0x1000;
694 offset *= -1;
695 SoImmVal = ARM_AM::getSOImmVal(offset);
696 }
Owen Andersona01bcbf2011-08-26 18:09:22 +0000697 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000698
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000699 assert(SoImmVal != -1 && "Not a valid so_imm value!");
700
701 Val |= SoImmVal;
Owen Andersona01bcbf2011-08-26 18:09:22 +0000702 return Val;
Jim Grosbachdc35e062010-12-01 19:47:31 +0000703}
704
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000705/// getT2AdrLabelOpValue - Return encoding info for 12-bit immediate ADR label
Owen Anderson6d375e52010-12-14 00:36:49 +0000706/// target.
707uint32_t ARMMCCodeEmitter::
708getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
709 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000710 const MCOperand MO = MI.getOperand(OpIdx);
711 if (MO.isExpr())
712 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_adr_pcrel_12,
713 Fixups);
Owen Anderson5bfb0e02011-09-09 22:24:36 +0000714 int32_t Val = MO.getImm();
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000715 if (Val == INT32_MIN)
716 Val = 0x1000;
717 else if (Val < 0) {
Owen Anderson5bfb0e02011-09-09 22:24:36 +0000718 Val *= -1;
719 Val |= 0x1000;
720 }
721 return Val;
Owen Anderson6d375e52010-12-14 00:36:49 +0000722}
723
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000724/// getThumbAdrLabelOpValue - Return encoding info for 8-bit immediate ADR label
Jim Grosbach509dc2a2010-12-14 22:28:03 +0000725/// target.
726uint32_t ARMMCCodeEmitter::
727getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
728 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000729 const MCOperand MO = MI.getOperand(OpIdx);
730 if (MO.isExpr())
731 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_thumb_adr_pcrel_10,
732 Fixups);
733 return MO.getImm();
Jim Grosbach509dc2a2010-12-14 22:28:03 +0000734}
735
Bill Wendling092a7bd2010-12-14 03:36:38 +0000736/// getThumbAddrModeRegRegOpValue - Return encoding info for 'reg + reg'
737/// operand.
Owen Andersonb0fa1272010-12-10 22:11:13 +0000738uint32_t ARMMCCodeEmitter::
Bill Wendling092a7bd2010-12-14 03:36:38 +0000739getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
740 SmallVectorImpl<MCFixup> &) const {
741 // [Rn, Rm]
742 // {5-3} = Rm
743 // {2-0} = Rn
Owen Andersonb0fa1272010-12-10 22:11:13 +0000744 const MCOperand &MO1 = MI.getOperand(OpIdx);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000745 const MCOperand &MO2 = MI.getOperand(OpIdx + 1);
Bill Wendlingbc07a892013-06-18 07:20:20 +0000746 unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
747 unsigned Rm = CTX.getRegisterInfo()->getEncodingValue(MO2.getReg());
Owen Andersonb0fa1272010-12-10 22:11:13 +0000748 return (Rm << 3) | Rn;
749}
750
Bill Wendlinge84eb992010-11-03 01:49:29 +0000751/// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000752uint32_t ARMMCCodeEmitter::
753getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
754 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000755 // {17-13} = reg
756 // {12} = (U)nsigned (add == '1', sub == '0')
757 // {11-0} = imm12
758 unsigned Reg, Imm12;
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000759 bool isAdd = true;
760 // If The first operand isn't a register, we have a label reference.
761 const MCOperand &MO = MI.getOperand(OpIdx);
Owen Anderson4ebf4712011-02-08 22:39:40 +0000762 if (!MO.isReg()) {
Bill Wendlingbc07a892013-06-18 07:20:20 +0000763 Reg = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC.
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000764 Imm12 = 0;
765
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000766 if (MO.isExpr()) {
767 const MCExpr *Expr = MO.getExpr();
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +0000768 isAdd = false ; // 'U' bit is set as part of the fixup.
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000769
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000770 MCFixupKind Kind;
771 if (isThumb2())
772 Kind = MCFixupKind(ARM::fixup_t2_ldst_pcrel_12);
773 else
774 Kind = MCFixupKind(ARM::fixup_arm_ldst_pcrel_12);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000775 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000776
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000777 ++MCNumCPRelocations;
778 } else {
779 Reg = ARM::PC;
780 int32_t Offset = MO.getImm();
Mihai Popa46c1bcb2013-08-16 12:03:00 +0000781 if (Offset == INT32_MIN) {
782 Offset = 0;
783 isAdd = false;
784 } else if (Offset < 0) {
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000785 Offset *= -1;
786 isAdd = false;
787 }
788 Imm12 = Offset;
789 }
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000790 } else
791 isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm12, Fixups);
Bill Wendlinge84eb992010-11-03 01:49:29 +0000792
Bill Wendlinge84eb992010-11-03 01:49:29 +0000793 uint32_t Binary = Imm12 & 0xfff;
794 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Jim Grosbach505607e2010-10-28 18:34:10 +0000795 if (isAdd)
Bill Wendlinge84eb992010-11-03 01:49:29 +0000796 Binary |= (1 << 12);
797 Binary |= (Reg << 13);
798 return Binary;
799}
800
Jim Grosbach7db8d692011-09-08 22:07:06 +0000801/// getT2Imm8s4OpValue - Return encoding info for
802/// '+/- imm8<<2' operand.
803uint32_t ARMMCCodeEmitter::
804getT2Imm8s4OpValue(const MCInst &MI, unsigned OpIdx,
805 SmallVectorImpl<MCFixup> &Fixups) const {
806 // FIXME: The immediate operand should have already been encoded like this
807 // before ever getting here. The encoder method should just need to combine
808 // the MI operands for the register and the offset into a single
809 // representation for the complex operand in the .td file. This isn't just
810 // style, unfortunately. As-is, we can't represent the distinct encoding
811 // for #-0.
812
813 // {8} = (U)nsigned (add == '1', sub == '0')
814 // {7-0} = imm8
815 int32_t Imm8 = MI.getOperand(OpIdx).getImm();
816 bool isAdd = Imm8 >= 0;
817
818 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
819 if (Imm8 < 0)
Richard Smithf3c75f72012-08-24 00:35:46 +0000820 Imm8 = -(uint32_t)Imm8;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000821
822 // Scaled by 4.
823 Imm8 /= 4;
824
825 uint32_t Binary = Imm8 & 0xff;
826 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
827 if (isAdd)
828 Binary |= (1 << 8);
829 return Binary;
830}
831
Owen Anderson943fb602010-12-01 19:18:46 +0000832/// getT2AddrModeImm8s4OpValue - Return encoding info for
833/// 'reg +/- imm8<<2' operand.
834uint32_t ARMMCCodeEmitter::
835getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
836 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbache69f7242010-12-10 21:05:07 +0000837 // {12-9} = reg
838 // {8} = (U)nsigned (add == '1', sub == '0')
839 // {7-0} = imm8
Owen Anderson943fb602010-12-01 19:18:46 +0000840 unsigned Reg, Imm8;
841 bool isAdd = true;
842 // If The first operand isn't a register, we have a label reference.
843 const MCOperand &MO = MI.getOperand(OpIdx);
844 if (!MO.isReg()) {
Bill Wendlingbc07a892013-06-18 07:20:20 +0000845 Reg = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC.
Owen Anderson943fb602010-12-01 19:18:46 +0000846 Imm8 = 0;
847 isAdd = false ; // 'U' bit is set as part of the fixup.
848
849 assert(MO.isExpr() && "Unexpected machine operand type!");
850 const MCExpr *Expr = MO.getExpr();
Jim Grosbach8648c102011-12-19 23:06:24 +0000851 MCFixupKind Kind = MCFixupKind(ARM::fixup_t2_pcrel_10);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000852 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Owen Anderson943fb602010-12-01 19:18:46 +0000853
854 ++MCNumCPRelocations;
855 } else
856 isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups);
857
Jim Grosbach7db8d692011-09-08 22:07:06 +0000858 // FIXME: The immediate operand should have already been encoded like this
859 // before ever getting here. The encoder method should just need to combine
860 // the MI operands for the register and the offset into a single
861 // representation for the complex operand in the .td file. This isn't just
862 // style, unfortunately. As-is, we can't represent the distinct encoding
863 // for #-0.
Owen Anderson943fb602010-12-01 19:18:46 +0000864 uint32_t Binary = (Imm8 >> 2) & 0xff;
865 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
866 if (isAdd)
Jim Grosbache69f7242010-12-10 21:05:07 +0000867 Binary |= (1 << 8);
Owen Anderson943fb602010-12-01 19:18:46 +0000868 Binary |= (Reg << 9);
869 return Binary;
870}
871
Jim Grosbacha05627e2011-09-09 18:37:27 +0000872/// getT2AddrModeImm0_1020s4OpValue - Return encoding info for
873/// 'reg + imm8<<2' operand.
874uint32_t ARMMCCodeEmitter::
875getT2AddrModeImm0_1020s4OpValue(const MCInst &MI, unsigned OpIdx,
876 SmallVectorImpl<MCFixup> &Fixups) const {
877 // {11-8} = reg
878 // {7-0} = imm8
879 const MCOperand &MO = MI.getOperand(OpIdx);
880 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Bill Wendlingbc07a892013-06-18 07:20:20 +0000881 unsigned Reg = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Jim Grosbacha05627e2011-09-09 18:37:27 +0000882 unsigned Imm8 = MO1.getImm();
883 return (Reg << 8) | Imm8;
884}
885
Jason W Kim9c5b65d2011-01-12 00:19:25 +0000886// FIXME: This routine assumes that a binary
887// expression will always result in a PCRel expression
888// In reality, its only true if one or more subexpressions
889// is itself a PCRel (i.e. "." in asm or some other pcrel construct)
890// but this is good enough for now.
891static bool EvaluateAsPCRel(const MCExpr *Expr) {
892 switch (Expr->getKind()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000893 default: llvm_unreachable("Unexpected expression type");
Jason W Kim9c5b65d2011-01-12 00:19:25 +0000894 case MCExpr::SymbolRef: return false;
895 case MCExpr::Binary: return true;
Jason W Kim9c5b65d2011-01-12 00:19:25 +0000896 }
897}
898
Evan Cheng965b3c72011-01-13 07:58:56 +0000899uint32_t
900ARMMCCodeEmitter::getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
901 SmallVectorImpl<MCFixup> &Fixups) const {
Jason W Kim5a97bd82010-11-18 23:37:15 +0000902 // {20-16} = imm{15-12}
903 // {11-0} = imm{11-0}
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000904 const MCOperand &MO = MI.getOperand(OpIdx);
Evan Cheng965b3c72011-01-13 07:58:56 +0000905 if (MO.isImm())
906 // Hi / lo 16 bits already extracted during earlier passes.
Jason W Kim5a97bd82010-11-18 23:37:15 +0000907 return static_cast<unsigned>(MO.getImm());
Evan Cheng965b3c72011-01-13 07:58:56 +0000908
909 // Handle :upper16: and :lower16: assembly prefixes.
910 const MCExpr *E = MO.getExpr();
Jim Grosbach70bed4f2012-05-01 20:43:21 +0000911 MCFixupKind Kind;
Evan Cheng965b3c72011-01-13 07:58:56 +0000912 if (E->getKind() == MCExpr::Target) {
913 const ARMMCExpr *ARM16Expr = cast<ARMMCExpr>(E);
914 E = ARM16Expr->getSubExpr();
915
Saleem Abdulrasool2d48ede2014-01-11 23:03:48 +0000916 if (const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(E)) {
917 const int64_t Value = MCE->getValue();
918 if (Value > UINT32_MAX)
919 report_fatal_error("constant value truncated (limited to 32-bit)");
920
921 switch (ARM16Expr->getKind()) {
922 case ARMMCExpr::VK_ARM_HI16:
923 return (int32_t(Value) & 0xffff0000) >> 16;
924 case ARMMCExpr::VK_ARM_LO16:
925 return (int32_t(Value) & 0x0000ffff);
926 default: llvm_unreachable("Unsupported ARMFixup");
927 }
928 }
929
Evan Cheng965b3c72011-01-13 07:58:56 +0000930 switch (ARM16Expr->getKind()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000931 default: llvm_unreachable("Unsupported ARMFixup");
Evan Cheng965b3c72011-01-13 07:58:56 +0000932 case ARMMCExpr::VK_ARM_HI16:
Tim Northoverd6a729b2014-01-06 14:28:05 +0000933 if (!isTargetMachO() && EvaluateAsPCRel(E))
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000934 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000935 ? ARM::fixup_t2_movt_hi16_pcrel
936 : ARM::fixup_arm_movt_hi16_pcrel);
937 else
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000938 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000939 ? ARM::fixup_t2_movt_hi16
940 : ARM::fixup_arm_movt_hi16);
Jason W Kim5a97bd82010-11-18 23:37:15 +0000941 break;
Evan Cheng965b3c72011-01-13 07:58:56 +0000942 case ARMMCExpr::VK_ARM_LO16:
Tim Northoverd6a729b2014-01-06 14:28:05 +0000943 if (!isTargetMachO() && EvaluateAsPCRel(E))
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000944 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000945 ? ARM::fixup_t2_movw_lo16_pcrel
946 : ARM::fixup_arm_movw_lo16_pcrel);
947 else
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000948 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000949 ? ARM::fixup_t2_movw_lo16
950 : ARM::fixup_arm_movw_lo16);
Jason W Kim5a97bd82010-11-18 23:37:15 +0000951 break;
Jason W Kim5a97bd82010-11-18 23:37:15 +0000952 }
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000953 Fixups.push_back(MCFixup::Create(0, E, Kind, MI.getLoc()));
Jason W Kim5a97bd82010-11-18 23:37:15 +0000954 return 0;
Jim Grosbach70bed4f2012-05-01 20:43:21 +0000955 }
956 // If the expression doesn't have :upper16: or :lower16: on it,
957 // it's just a plain immediate expression, and those evaluate to
958 // the lower 16 bits of the expression regardless of whether
959 // we have a movt or a movw.
Tim Northoverd6a729b2014-01-06 14:28:05 +0000960 if (!isTargetMachO() && EvaluateAsPCRel(E))
Jim Grosbach70bed4f2012-05-01 20:43:21 +0000961 Kind = MCFixupKind(isThumb2()
962 ? ARM::fixup_t2_movw_lo16_pcrel
963 : ARM::fixup_arm_movw_lo16_pcrel);
964 else
965 Kind = MCFixupKind(isThumb2()
966 ? ARM::fixup_t2_movw_lo16
967 : ARM::fixup_arm_movw_lo16);
968 Fixups.push_back(MCFixup::Create(0, E, Kind, MI.getLoc()));
969 return 0;
Jason W Kim5a97bd82010-11-18 23:37:15 +0000970}
971
972uint32_t ARMMCCodeEmitter::
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000973getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
974 SmallVectorImpl<MCFixup> &Fixups) const {
975 const MCOperand &MO = MI.getOperand(OpIdx);
976 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
977 const MCOperand &MO2 = MI.getOperand(OpIdx+2);
Bill Wendlingbc07a892013-06-18 07:20:20 +0000978 unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
979 unsigned Rm = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000980 unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm());
981 bool isAdd = ARM_AM::getAM2Op(MO2.getImm()) == ARM_AM::add;
Jim Grosbach38b469e2010-11-15 20:47:07 +0000982 ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(MO2.getImm());
983 unsigned SBits = getShiftOp(ShOp);
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000984
Tim Northover0c97e762012-09-22 11:18:12 +0000985 // While "lsr #32" and "asr #32" exist, they are encoded with a 0 in the shift
986 // amount. However, it would be an easy mistake to make so check here.
987 assert((ShImm & ~0x1f) == 0 && "Out of range shift amount");
988
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000989 // {16-13} = Rn
990 // {12} = isAdd
991 // {11-0} = shifter
992 // {3-0} = Rm
993 // {4} = 0
994 // {6-5} = type
995 // {11-7} = imm
Jim Grosbach607efcb2010-11-11 01:09:40 +0000996 uint32_t Binary = Rm;
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000997 Binary |= Rn << 13;
998 Binary |= SBits << 5;
999 Binary |= ShImm << 7;
1000 if (isAdd)
1001 Binary |= 1 << 12;
1002 return Binary;
1003}
1004
Jim Grosbach607efcb2010-11-11 01:09:40 +00001005uint32_t ARMMCCodeEmitter::
Jim Grosbach38b469e2010-11-15 20:47:07 +00001006getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx,
1007 SmallVectorImpl<MCFixup> &Fixups) const {
1008 // {17-14} Rn
1009 // {13} 1 == imm12, 0 == Rm
1010 // {12} isAdd
1011 // {11-0} imm12/Rm
1012 const MCOperand &MO = MI.getOperand(OpIdx);
Bill Wendlingbc07a892013-06-18 07:20:20 +00001013 unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Jim Grosbach38b469e2010-11-15 20:47:07 +00001014 uint32_t Binary = getAddrMode2OffsetOpValue(MI, OpIdx + 1, Fixups);
1015 Binary |= Rn << 14;
1016 return Binary;
1017}
1018
1019uint32_t ARMMCCodeEmitter::
1020getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
1021 SmallVectorImpl<MCFixup> &Fixups) const {
1022 // {13} 1 == imm12, 0 == Rm
1023 // {12} isAdd
1024 // {11-0} imm12/Rm
1025 const MCOperand &MO = MI.getOperand(OpIdx);
1026 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1027 unsigned Imm = MO1.getImm();
1028 bool isAdd = ARM_AM::getAM2Op(Imm) == ARM_AM::add;
1029 bool isReg = MO.getReg() != 0;
1030 uint32_t Binary = ARM_AM::getAM2Offset(Imm);
1031 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm12
1032 if (isReg) {
1033 ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(Imm);
1034 Binary <<= 7; // Shift amount is bits [11:7]
1035 Binary |= getShiftOp(ShOp) << 5; // Shift type is bits [6:5]
Bill Wendlingbc07a892013-06-18 07:20:20 +00001036 Binary |= CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); // Rm is bits [3:0]
Jim Grosbach38b469e2010-11-15 20:47:07 +00001037 }
1038 return Binary | (isAdd << 12) | (isReg << 13);
1039}
1040
1041uint32_t ARMMCCodeEmitter::
Jim Grosbachd3595712011-08-03 23:50:40 +00001042getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
1043 SmallVectorImpl<MCFixup> &Fixups) const {
1044 // {4} isAdd
1045 // {3-0} Rm
1046 const MCOperand &MO = MI.getOperand(OpIdx);
1047 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00001048 bool isAdd = MO1.getImm() != 0;
Bill Wendlingbc07a892013-06-18 07:20:20 +00001049 return CTX.getRegisterInfo()->getEncodingValue(MO.getReg()) | (isAdd << 4);
Jim Grosbachd3595712011-08-03 23:50:40 +00001050}
1051
1052uint32_t ARMMCCodeEmitter::
Jim Grosbach68685e62010-11-11 16:55:29 +00001053getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
1054 SmallVectorImpl<MCFixup> &Fixups) const {
1055 // {9} 1 == imm8, 0 == Rm
1056 // {8} isAdd
1057 // {7-4} imm7_4/zero
1058 // {3-0} imm3_0/Rm
1059 const MCOperand &MO = MI.getOperand(OpIdx);
1060 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1061 unsigned Imm = MO1.getImm();
1062 bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
1063 bool isImm = MO.getReg() == 0;
1064 uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
1065 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
1066 if (!isImm)
Bill Wendlingbc07a892013-06-18 07:20:20 +00001067 Imm8 = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Jim Grosbach68685e62010-11-11 16:55:29 +00001068 return Imm8 | (isAdd << 8) | (isImm << 9);
1069}
1070
1071uint32_t ARMMCCodeEmitter::
Jim Grosbach607efcb2010-11-11 01:09:40 +00001072getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
1073 SmallVectorImpl<MCFixup> &Fixups) const {
1074 // {13} 1 == imm8, 0 == Rm
1075 // {12-9} Rn
1076 // {8} isAdd
1077 // {7-4} imm7_4/zero
1078 // {3-0} imm3_0/Rm
1079 const MCOperand &MO = MI.getOperand(OpIdx);
1080 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1081 const MCOperand &MO2 = MI.getOperand(OpIdx+2);
Jim Grosbach8648c102011-12-19 23:06:24 +00001082
1083 // If The first operand isn't a register, we have a label reference.
1084 if (!MO.isReg()) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00001085 unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC.
Jim Grosbach8648c102011-12-19 23:06:24 +00001086
1087 assert(MO.isExpr() && "Unexpected machine operand type!");
1088 const MCExpr *Expr = MO.getExpr();
1089 MCFixupKind Kind = MCFixupKind(ARM::fixup_arm_pcrel_10_unscaled);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00001090 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Jim Grosbach8648c102011-12-19 23:06:24 +00001091
1092 ++MCNumCPRelocations;
1093 return (Rn << 9) | (1 << 13);
1094 }
Bill Wendlingbc07a892013-06-18 07:20:20 +00001095 unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Jim Grosbach607efcb2010-11-11 01:09:40 +00001096 unsigned Imm = MO2.getImm();
1097 bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
1098 bool isImm = MO1.getReg() == 0;
1099 uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
1100 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
1101 if (!isImm)
Bill Wendlingbc07a892013-06-18 07:20:20 +00001102 Imm8 = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
Jim Grosbach607efcb2010-11-11 01:09:40 +00001103 return (Rn << 9) | Imm8 | (isAdd << 8) | (isImm << 13);
1104}
1105
Bill Wendling8a6449c2010-12-08 01:57:09 +00001106/// getAddrModeThumbSPOpValue - Encode the t_addrmode_sp operands.
Jim Grosbach49bcd6f2010-12-07 21:50:47 +00001107uint32_t ARMMCCodeEmitter::
1108getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
1109 SmallVectorImpl<MCFixup> &Fixups) const {
1110 // [SP, #imm]
1111 // {7-0} = imm8
Jim Grosbach49bcd6f2010-12-07 21:50:47 +00001112 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Bill Wendling8a6449c2010-12-08 01:57:09 +00001113 assert(MI.getOperand(OpIdx).getReg() == ARM::SP &&
1114 "Unexpected base register!");
Bill Wendling7d3bde92010-12-15 23:32:27 +00001115
Jim Grosbach49bcd6f2010-12-07 21:50:47 +00001116 // The immediate is already shifted for the implicit zeroes, so no change
1117 // here.
1118 return MO1.getImm() & 0xff;
1119}
1120
Bill Wendling092a7bd2010-12-14 03:36:38 +00001121/// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
Bill Wendling0c4838b2010-12-09 21:49:07 +00001122uint32_t ARMMCCodeEmitter::
Bill Wendling092a7bd2010-12-14 03:36:38 +00001123getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendling03e75762010-12-15 08:51:02 +00001124 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling811c9362010-11-30 07:44:32 +00001125 // [Rn, #imm]
1126 // {7-3} = imm5
1127 // {2-0} = Rn
1128 const MCOperand &MO = MI.getOperand(OpIdx);
1129 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Bill Wendlingbc07a892013-06-18 07:20:20 +00001130 unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Matt Beaumont-Gaye9afc742010-12-16 01:34:26 +00001131 unsigned Imm5 = MO1.getImm();
Bill Wendling0c4838b2010-12-09 21:49:07 +00001132 return ((Imm5 & 0x1f) << 3) | Rn;
Bill Wendlinga9e3df72010-11-30 22:57:21 +00001133}
1134
Bill Wendling8a6449c2010-12-08 01:57:09 +00001135/// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
1136uint32_t ARMMCCodeEmitter::
1137getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
1138 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersond16fb432011-08-30 22:10:03 +00001139 const MCOperand MO = MI.getOperand(OpIdx);
1140 if (MO.isExpr())
1141 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cp, Fixups);
1142 return (MO.getImm() >> 2);
Bill Wendling8a6449c2010-12-08 01:57:09 +00001143}
1144
Jim Grosbach30eb6c72010-12-01 21:09:40 +00001145/// getAddrMode5OpValue - Return encoding info for 'reg +/- imm10' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001146uint32_t ARMMCCodeEmitter::
1147getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
1148 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinge84eb992010-11-03 01:49:29 +00001149 // {12-9} = reg
1150 // {8} = (U)nsigned (add == '1', sub == '0')
1151 // {7-0} = imm8
1152 unsigned Reg, Imm8;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001153 bool isAdd;
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001154 // If The first operand isn't a register, we have a label reference.
1155 const MCOperand &MO = MI.getOperand(OpIdx);
1156 if (!MO.isReg()) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00001157 Reg = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC.
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001158 Imm8 = 0;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001159 isAdd = false; // 'U' bit is handled as part of the fixup.
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001160
1161 assert(MO.isExpr() && "Unexpected machine operand type!");
1162 const MCExpr *Expr = MO.getExpr();
Owen Anderson0f7142d2010-12-08 00:18:36 +00001163 MCFixupKind Kind;
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001164 if (isThumb2())
Owen Anderson0f7142d2010-12-08 00:18:36 +00001165 Kind = MCFixupKind(ARM::fixup_t2_pcrel_10);
1166 else
1167 Kind = MCFixupKind(ARM::fixup_arm_pcrel_10);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00001168 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001169
1170 ++MCNumCPRelocations;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001171 } else {
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001172 EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups);
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001173 isAdd = ARM_AM::getAM5Op(Imm8) == ARM_AM::add;
1174 }
Bill Wendlinge84eb992010-11-03 01:49:29 +00001175
Bill Wendlinge84eb992010-11-03 01:49:29 +00001176 uint32_t Binary = ARM_AM::getAM5Offset(Imm8);
1177 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001178 if (isAdd)
Bill Wendlinge84eb992010-11-03 01:49:29 +00001179 Binary |= (1 << 8);
1180 Binary |= (Reg << 9);
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001181 return Binary;
1182}
1183
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001184unsigned ARMMCCodeEmitter::
Owen Anderson04912702011-07-21 23:38:37 +00001185getSORegRegOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001186 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001187 // Sub-operands are [reg, reg, imm]. The first register is Rm, the reg to be
Owen Anderson7c965e72011-07-28 17:56:55 +00001188 // shifted. The second is Rs, the amount to shift by, and the third specifies
1189 // the type of the shift.
Jim Grosbach49b0c452010-11-03 22:03:20 +00001190 //
Jim Grosbachefd53692010-10-12 23:53:58 +00001191 // {3-0} = Rm.
Owen Anderson7c965e72011-07-28 17:56:55 +00001192 // {4} = 1
Jim Grosbachefd53692010-10-12 23:53:58 +00001193 // {6-5} = type
Owen Anderson7c965e72011-07-28 17:56:55 +00001194 // {11-8} = Rs
1195 // {7} = 0
Jim Grosbachefd53692010-10-12 23:53:58 +00001196
1197 const MCOperand &MO = MI.getOperand(OpIdx);
1198 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1199 const MCOperand &MO2 = MI.getOperand(OpIdx + 2);
1200 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
1201
1202 // Encode Rm.
Bill Wendlingbc07a892013-06-18 07:20:20 +00001203 unsigned Binary = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Jim Grosbachefd53692010-10-12 23:53:58 +00001204
1205 // Encode the shift opcode.
1206 unsigned SBits = 0;
1207 unsigned Rs = MO1.getReg();
1208 if (Rs) {
1209 // Set shift operand (bit[7:4]).
1210 // LSL - 0001
1211 // LSR - 0011
1212 // ASR - 0101
1213 // ROR - 0111
Jim Grosbachefd53692010-10-12 23:53:58 +00001214 switch (SOpc) {
1215 default: llvm_unreachable("Unknown shift opc!");
1216 case ARM_AM::lsl: SBits = 0x1; break;
1217 case ARM_AM::lsr: SBits = 0x3; break;
1218 case ARM_AM::asr: SBits = 0x5; break;
1219 case ARM_AM::ror: SBits = 0x7; break;
Jim Grosbachefd53692010-10-12 23:53:58 +00001220 }
1221 }
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001222
Jim Grosbachefd53692010-10-12 23:53:58 +00001223 Binary |= SBits << 4;
Jim Grosbachefd53692010-10-12 23:53:58 +00001224
Owen Anderson7c965e72011-07-28 17:56:55 +00001225 // Encode the shift operation Rs.
Owen Anderson04912702011-07-21 23:38:37 +00001226 // Encode Rs bit[11:8].
1227 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Bill Wendlingbc07a892013-06-18 07:20:20 +00001228 return Binary | (CTX.getRegisterInfo()->getEncodingValue(Rs) << ARMII::RegRsShift);
Owen Anderson04912702011-07-21 23:38:37 +00001229}
1230
1231unsigned ARMMCCodeEmitter::
1232getSORegImmOpValue(const MCInst &MI, unsigned OpIdx,
1233 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson7c965e72011-07-28 17:56:55 +00001234 // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1235 // shifted. The second is the amount to shift by.
Owen Anderson04912702011-07-21 23:38:37 +00001236 //
1237 // {3-0} = Rm.
Owen Anderson7c965e72011-07-28 17:56:55 +00001238 // {4} = 0
Owen Anderson04912702011-07-21 23:38:37 +00001239 // {6-5} = type
Owen Anderson7c965e72011-07-28 17:56:55 +00001240 // {11-7} = imm
Owen Anderson04912702011-07-21 23:38:37 +00001241
1242 const MCOperand &MO = MI.getOperand(OpIdx);
1243 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1244 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1245
1246 // Encode Rm.
Bill Wendlingbc07a892013-06-18 07:20:20 +00001247 unsigned Binary = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Owen Anderson04912702011-07-21 23:38:37 +00001248
1249 // Encode the shift opcode.
1250 unsigned SBits = 0;
1251
1252 // Set shift operand (bit[6:4]).
1253 // LSL - 000
1254 // LSR - 010
1255 // ASR - 100
1256 // ROR - 110
1257 // RRX - 110 and bit[11:8] clear.
1258 switch (SOpc) {
1259 default: llvm_unreachable("Unknown shift opc!");
1260 case ARM_AM::lsl: SBits = 0x0; break;
1261 case ARM_AM::lsr: SBits = 0x2; break;
1262 case ARM_AM::asr: SBits = 0x4; break;
1263 case ARM_AM::ror: SBits = 0x6; break;
1264 case ARM_AM::rrx:
1265 Binary |= 0x60;
1266 return Binary;
Jim Grosbachefd53692010-10-12 23:53:58 +00001267 }
1268
1269 // Encode shift_imm bit[11:7].
Owen Anderson04912702011-07-21 23:38:37 +00001270 Binary |= SBits << 4;
Owen Andersone33c95d2011-08-11 18:41:59 +00001271 unsigned Offset = ARM_AM::getSORegOffset(MO1.getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001272 assert(Offset < 32 && "Offset must be in range 0-31!");
Owen Andersone33c95d2011-08-11 18:41:59 +00001273 return Binary | (Offset << 7);
Jim Grosbachefd53692010-10-12 23:53:58 +00001274}
1275
Owen Anderson04912702011-07-21 23:38:37 +00001276
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001277unsigned ARMMCCodeEmitter::
Owen Anderson50d662b2010-11-29 22:44:32 +00001278getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
1279 SmallVectorImpl<MCFixup> &Fixups) const {
1280 const MCOperand &MO1 = MI.getOperand(OpNum);
1281 const MCOperand &MO2 = MI.getOperand(OpNum+1);
Jim Grosbachc4a0c292010-12-10 21:57:34 +00001282 const MCOperand &MO3 = MI.getOperand(OpNum+2);
1283
Owen Anderson50d662b2010-11-29 22:44:32 +00001284 // Encoded as [Rn, Rm, imm].
1285 // FIXME: Needs fixup support.
Bill Wendlingbc07a892013-06-18 07:20:20 +00001286 unsigned Value = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
Owen Anderson50d662b2010-11-29 22:44:32 +00001287 Value <<= 4;
Bill Wendlingbc07a892013-06-18 07:20:20 +00001288 Value |= CTX.getRegisterInfo()->getEncodingValue(MO2.getReg());
Owen Anderson50d662b2010-11-29 22:44:32 +00001289 Value <<= 2;
1290 Value |= MO3.getImm();
Jim Grosbachc4a0c292010-12-10 21:57:34 +00001291
Owen Anderson50d662b2010-11-29 22:44:32 +00001292 return Value;
1293}
1294
1295unsigned ARMMCCodeEmitter::
1296getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
1297 SmallVectorImpl<MCFixup> &Fixups) const {
1298 const MCOperand &MO1 = MI.getOperand(OpNum);
1299 const MCOperand &MO2 = MI.getOperand(OpNum+1);
1300
1301 // FIXME: Needs fixup support.
Bill Wendlingbc07a892013-06-18 07:20:20 +00001302 unsigned Value = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg());
Jim Grosbachc4a0c292010-12-10 21:57:34 +00001303
Owen Anderson50d662b2010-11-29 22:44:32 +00001304 // Even though the immediate is 8 bits long, we need 9 bits in order
1305 // to represent the (inverse of the) sign bit.
1306 Value <<= 9;
Owen Andersone22c7322010-11-30 00:14:31 +00001307 int32_t tmp = (int32_t)MO2.getImm();
1308 if (tmp < 0)
1309 tmp = abs(tmp);
1310 else
1311 Value |= 256; // Set the ADD bit
1312 Value |= tmp & 255;
1313 return Value;
1314}
1315
1316unsigned ARMMCCodeEmitter::
1317getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
1318 SmallVectorImpl<MCFixup> &Fixups) const {
1319 const MCOperand &MO1 = MI.getOperand(OpNum);
1320
1321 // FIXME: Needs fixup support.
1322 unsigned Value = 0;
1323 int32_t tmp = (int32_t)MO1.getImm();
1324 if (tmp < 0)
1325 tmp = abs(tmp);
1326 else
1327 Value |= 256; // Set the ADD bit
1328 Value |= tmp & 255;
Owen Anderson50d662b2010-11-29 22:44:32 +00001329 return Value;
1330}
1331
1332unsigned ARMMCCodeEmitter::
Owen Anderson299382e2010-11-30 19:19:31 +00001333getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum,
1334 SmallVectorImpl<MCFixup> &Fixups) const {
1335 const MCOperand &MO1 = MI.getOperand(OpNum);
1336
1337 // FIXME: Needs fixup support.
1338 unsigned Value = 0;
1339 int32_t tmp = (int32_t)MO1.getImm();
1340 if (tmp < 0)
1341 tmp = abs(tmp);
1342 else
1343 Value |= 4096; // Set the ADD bit
1344 Value |= tmp & 4095;
1345 return Value;
1346}
1347
1348unsigned ARMMCCodeEmitter::
Owen Anderson8fdd1722010-11-12 21:12:40 +00001349getT2SORegOpValue(const MCInst &MI, unsigned OpIdx,
1350 SmallVectorImpl<MCFixup> &Fixups) const {
1351 // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1352 // shifted. The second is the amount to shift by.
1353 //
1354 // {3-0} = Rm.
1355 // {4} = 0
1356 // {6-5} = type
1357 // {11-7} = imm
1358
1359 const MCOperand &MO = MI.getOperand(OpIdx);
1360 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1361 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1362
1363 // Encode Rm.
Bill Wendlingbc07a892013-06-18 07:20:20 +00001364 unsigned Binary = CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Owen Anderson8fdd1722010-11-12 21:12:40 +00001365
1366 // Encode the shift opcode.
1367 unsigned SBits = 0;
1368 // Set shift operand (bit[6:4]).
1369 // LSL - 000
1370 // LSR - 010
1371 // ASR - 100
1372 // ROR - 110
1373 switch (SOpc) {
1374 default: llvm_unreachable("Unknown shift opc!");
1375 case ARM_AM::lsl: SBits = 0x0; break;
1376 case ARM_AM::lsr: SBits = 0x2; break;
1377 case ARM_AM::asr: SBits = 0x4; break;
Owen Andersonc3c60a02011-09-13 17:34:32 +00001378 case ARM_AM::rrx: // FALLTHROUGH
Owen Anderson8fdd1722010-11-12 21:12:40 +00001379 case ARM_AM::ror: SBits = 0x6; break;
1380 }
1381
1382 Binary |= SBits << 4;
1383 if (SOpc == ARM_AM::rrx)
1384 return Binary;
1385
1386 // Encode shift_imm bit[11:7].
1387 return Binary | ARM_AM::getSORegOffset(MO1.getImm()) << 7;
1388}
1389
1390unsigned ARMMCCodeEmitter::
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001391getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
1392 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00001393 // 10 bits. lower 5 bits are are the lsb of the mask, high five bits are the
1394 // msb of the mask.
1395 const MCOperand &MO = MI.getOperand(Op);
1396 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001397 uint32_t lsb = countTrailingZeros(v);
1398 uint32_t msb = (32 - countLeadingZeros (v)) - 1;
Jim Grosbach5edb03e2010-10-21 22:03:21 +00001399 assert (v != 0 && lsb < 32 && msb < 32 && "Illegal bitfield mask!");
1400 return lsb | (msb << 5);
1401}
1402
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001403unsigned ARMMCCodeEmitter::
1404getRegisterListOpValue(const MCInst &MI, unsigned Op,
Bill Wendling1b83ed52010-11-09 00:30:18 +00001405 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling345b48f2010-11-17 00:45:23 +00001406 // VLDM/VSTM:
1407 // {12-8} = Vd
1408 // {7-0} = Number of registers
1409 //
1410 // LDM/STM:
1411 // {15-0} = Bitfield of GPRs.
1412 unsigned Reg = MI.getOperand(Op).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00001413 bool SPRRegs = ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg);
1414 bool DPRRegs = ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg);
Bill Wendling345b48f2010-11-17 00:45:23 +00001415
Bill Wendling1b83ed52010-11-09 00:30:18 +00001416 unsigned Binary = 0;
Bill Wendling345b48f2010-11-17 00:45:23 +00001417
1418 if (SPRRegs || DPRRegs) {
1419 // VLDM/VSTM
Bill Wendlingbc07a892013-06-18 07:20:20 +00001420 unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg);
Bill Wendling345b48f2010-11-17 00:45:23 +00001421 unsigned NumRegs = (MI.getNumOperands() - Op) & 0xff;
1422 Binary |= (RegNo & 0x1f) << 8;
1423 if (SPRRegs)
1424 Binary |= NumRegs;
1425 else
1426 Binary |= NumRegs * 2;
1427 } else {
1428 for (unsigned I = Op, E = MI.getNumOperands(); I < E; ++I) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00001429 unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(MI.getOperand(I).getReg());
Bill Wendling345b48f2010-11-17 00:45:23 +00001430 Binary |= 1 << RegNo;
1431 }
Bill Wendling1b83ed52010-11-09 00:30:18 +00001432 }
Bill Wendling345b48f2010-11-17 00:45:23 +00001433
Jim Grosbach74ef9e12010-10-30 00:37:59 +00001434 return Binary;
1435}
1436
Bob Wilson318ce7c2010-11-30 00:00:42 +00001437/// getAddrMode6AddressOpValue - Encode an addrmode6 register number along
1438/// with the alignment operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001439unsigned ARMMCCodeEmitter::
1440getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
1441 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersonad402342010-11-02 00:05:05 +00001442 const MCOperand &Reg = MI.getOperand(Op);
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001443 const MCOperand &Imm = MI.getOperand(Op + 1);
Jim Grosbach49b0c452010-11-03 22:03:20 +00001444
Bill Wendlingbc07a892013-06-18 07:20:20 +00001445 unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg.getReg());
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001446 unsigned Align = 0;
1447
1448 switch (Imm.getImm()) {
1449 default: break;
1450 case 2:
1451 case 4:
1452 case 8: Align = 0x01; break;
1453 case 16: Align = 0x02; break;
1454 case 32: Align = 0x03; break;
Owen Andersonad402342010-11-02 00:05:05 +00001455 }
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001456
Owen Andersonad402342010-11-02 00:05:05 +00001457 return RegNo | (Align << 4);
1458}
1459
Mon P Wang92ff16b2011-05-09 17:47:27 +00001460/// getAddrMode6OneLane32AddressOpValue - Encode an addrmode6 register number
1461/// along with the alignment operand for use in VST1 and VLD1 with size 32.
1462unsigned ARMMCCodeEmitter::
1463getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
1464 SmallVectorImpl<MCFixup> &Fixups) const {
1465 const MCOperand &Reg = MI.getOperand(Op);
1466 const MCOperand &Imm = MI.getOperand(Op + 1);
1467
Bill Wendlingbc07a892013-06-18 07:20:20 +00001468 unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg.getReg());
Mon P Wang92ff16b2011-05-09 17:47:27 +00001469 unsigned Align = 0;
1470
1471 switch (Imm.getImm()) {
1472 default: break;
Mon P Wang92ff16b2011-05-09 17:47:27 +00001473 case 8:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00001474 case 16:
1475 case 32: // Default '0' value for invalid alignments of 8, 16, 32 bytes.
1476 case 2: Align = 0x00; break;
1477 case 4: Align = 0x03; break;
Mon P Wang92ff16b2011-05-09 17:47:27 +00001478 }
1479
1480 return RegNo | (Align << 4);
1481}
1482
1483
Bob Wilson318ce7c2010-11-30 00:00:42 +00001484/// getAddrMode6DupAddressOpValue - Encode an addrmode6 register number and
1485/// alignment operand for use in VLD-dup instructions. This is the same as
1486/// getAddrMode6AddressOpValue except for the alignment encoding, which is
1487/// different for VLD4-dup.
1488unsigned ARMMCCodeEmitter::
1489getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
1490 SmallVectorImpl<MCFixup> &Fixups) const {
1491 const MCOperand &Reg = MI.getOperand(Op);
1492 const MCOperand &Imm = MI.getOperand(Op + 1);
1493
Bill Wendlingbc07a892013-06-18 07:20:20 +00001494 unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg.getReg());
Bob Wilson318ce7c2010-11-30 00:00:42 +00001495 unsigned Align = 0;
1496
1497 switch (Imm.getImm()) {
1498 default: break;
1499 case 2:
1500 case 4:
1501 case 8: Align = 0x01; break;
1502 case 16: Align = 0x03; break;
1503 }
1504
1505 return RegNo | (Align << 4);
1506}
1507
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001508unsigned ARMMCCodeEmitter::
1509getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
1510 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001511 const MCOperand &MO = MI.getOperand(Op);
1512 if (MO.getReg() == 0) return 0x0D;
Bill Wendlingbc07a892013-06-18 07:20:20 +00001513 return CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Owen Anderson526ffd52010-11-02 01:24:55 +00001514}
1515
Bill Wendling3b1459b2011-03-01 01:00:59 +00001516unsigned ARMMCCodeEmitter::
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001517getShiftRight8Imm(const MCInst &MI, unsigned Op,
1518 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling3b1459b2011-03-01 01:00:59 +00001519 return 8 - MI.getOperand(Op).getImm();
1520}
1521
1522unsigned ARMMCCodeEmitter::
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001523getShiftRight16Imm(const MCInst &MI, unsigned Op,
1524 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling3b1459b2011-03-01 01:00:59 +00001525 return 16 - MI.getOperand(Op).getImm();
1526}
1527
1528unsigned ARMMCCodeEmitter::
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001529getShiftRight32Imm(const MCInst &MI, unsigned Op,
1530 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling3b1459b2011-03-01 01:00:59 +00001531 return 32 - MI.getOperand(Op).getImm();
1532}
1533
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001534unsigned ARMMCCodeEmitter::
1535getShiftRight64Imm(const MCInst &MI, unsigned Op,
1536 SmallVectorImpl<MCFixup> &Fixups) const {
1537 return 64 - MI.getOperand(Op).getImm();
1538}
1539
Jim Grosbach1287f4f2010-09-17 18:46:17 +00001540void ARMMCCodeEmitter::
1541EncodeInstruction(const MCInst &MI, raw_ostream &OS,
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001542 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach91029092010-10-07 22:12:50 +00001543 // Pseudo instructions don't get encoded.
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001544 const MCInstrDesc &Desc = MCII.get(MI.getOpcode());
Jim Grosbach20b6fd72010-11-11 23:41:09 +00001545 uint64_t TSFlags = Desc.TSFlags;
1546 if ((TSFlags & ARMII::FormMask) == ARMII::Pseudo)
Jim Grosbach91029092010-10-07 22:12:50 +00001547 return;
Owen Anderson651b2302011-07-13 23:22:26 +00001548
Jim Grosbach20b6fd72010-11-11 23:41:09 +00001549 int Size;
Owen Anderson651b2302011-07-13 23:22:26 +00001550 if (Desc.getSize() == 2 || Desc.getSize() == 4)
1551 Size = Desc.getSize();
1552 else
1553 llvm_unreachable("Unexpected instruction size!");
Owen Anderson1732c2e2011-08-30 21:58:18 +00001554
Jim Grosbach567ebd0c2010-12-03 22:31:40 +00001555 uint32_t Binary = getBinaryCodeForInstr(MI, Fixups);
Evan Cheng965b3c72011-01-13 07:58:56 +00001556 // Thumb 32-bit wide instructions need to emit the high order halfword
1557 // first.
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001558 if (isThumb() && Size == 4) {
Jim Grosbach567ebd0c2010-12-03 22:31:40 +00001559 EmitConstant(Binary >> 16, 2, OS);
1560 EmitConstant(Binary & 0xffff, 2, OS);
1561 } else
1562 EmitConstant(Binary, Size, OS);
Bill Wendling91da9ab2010-11-02 22:44:12 +00001563 ++MCNumEmitted; // Keep track of the # of mi's emitted.
Jim Grosbach1287f4f2010-09-17 18:46:17 +00001564}
Jim Grosbach8aed3862010-10-07 21:57:55 +00001565
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001566#include "ARMGenMCCodeEmitter.inc"