blob: d82e654b9c4c52b907829947a0584c9778fb48cb [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
Nico Weberd08aa5c2016-08-24 16:36:41 +000013// Refer the ELF spec for the single letter variables, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyama9381eb12016-12-18 14:06:06 +000030#include "Memory.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000031#include "OutputSections.h"
Rui Ueyama6e3595d2016-12-21 00:05:39 +000032#include "SymbolTable.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000033#include "Symbols.h"
Eugene Leviant41ca3272016-11-10 09:48:29 +000034#include "SyntheticSections.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000035#include "Thunks.h"
Simon Atanasyan9e0297b2016-11-05 22:58:01 +000036#include "Writer.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000037#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000038#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000039#include "llvm/Support/ELF.h"
Rui Ueyama520d9162016-12-08 18:31:13 +000040#include "llvm/Support/Endian.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000041
42using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000043using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000044using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000045using namespace llvm::ELF;
46
47namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000048namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000049
Rui Ueyamac1c282a2016-02-11 21:18:01 +000050TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000051
Rafael Espindolae7e57b22015-11-09 21:43:00 +000052static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +000053static void or32be(uint8_t *P, int32_t V) { write32be(P, read32be(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000054
Rui Ueyama3fc0f7e2016-11-23 18:07:33 +000055std::string toString(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000056 return getELFRelocationTypeName(Config->EMachine, Type);
57}
58
Rui Ueyama6e3595d2016-12-21 00:05:39 +000059template <class ELFT> static std::string getErrorLoc(uint8_t *Loc) {
60 for (InputSectionData *D : Symtab<ELFT>::X->Sections) {
61 auto *IS = dyn_cast_or_null<InputSection<ELFT>>(D);
62 if (!IS || !IS->OutSec)
63 continue;
64
65 uint8_t *ISLoc = cast<OutputSection<ELFT>>(IS->OutSec)->Loc + IS->OutSecOff;
66 if (ISLoc <= Loc && Loc < ISLoc + IS->getSize())
67 return IS->getLocation(Loc - ISLoc) + ": ";
68 }
69 return "";
70}
71
72static std::string getErrorLocation(uint8_t *Loc) {
73 switch (Config->EKind) {
74 case ELF32LEKind:
75 return getErrorLoc<ELF32LE>(Loc);
76 case ELF32BEKind:
77 return getErrorLoc<ELF32BE>(Loc);
78 case ELF64LEKind:
79 return getErrorLoc<ELF64LE>(Loc);
80 case ELF64BEKind:
81 return getErrorLoc<ELF64BE>(Loc);
82 default:
83 llvm_unreachable("unknown ELF type");
84 }
85}
86
Eugene Leviant84569e62016-11-29 08:05:44 +000087template <unsigned N>
88static void checkInt(uint8_t *Loc, int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000089 if (!isInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000090 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
91 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000092}
93
Eugene Leviant84569e62016-11-29 08:05:44 +000094template <unsigned N>
95static void checkUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000096 if (!isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +000097 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
98 " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000099}
100
Eugene Leviant84569e62016-11-29 08:05:44 +0000101template <unsigned N>
102static void checkIntUInt(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000103 if (!isInt<N>(V) && !isUInt<N>(V))
Eugene Leviant84569e62016-11-29 08:05:44 +0000104 error(getErrorLocation(Loc) + "relocation " + toString(Type) +
105 " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +0000106}
107
Eugene Leviant84569e62016-11-29 08:05:44 +0000108template <unsigned N>
109static void checkAlignment(uint8_t *Loc, uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +0000110 if ((V & (N - 1)) != 0)
Eugene Leviant84569e62016-11-29 08:05:44 +0000111 error(getErrorLocation(Loc) + "improper alignment for relocation " +
112 toString(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000113}
114
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000115namespace {
116class X86TargetInfo final : public TargetInfo {
117public:
118 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000119 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000120 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000121 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000122 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000123 bool isTlsLocalDynamicRel(uint32_t Type) const override;
124 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
125 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000126 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000127 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000128 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000129 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
130 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000131 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000132
Rafael Espindola69f54022016-06-04 23:22:34 +0000133 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
134 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000135 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
136 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
137 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
138 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000139};
140
Rui Ueyama46626e12016-07-12 23:28:31 +0000141template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000142public:
143 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000144 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000145 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000146 bool isTlsLocalDynamicRel(uint32_t Type) const override;
147 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
148 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000149 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000150 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000151 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000152 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
153 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000154 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000155
Rafael Espindola5c66b822016-06-04 22:58:54 +0000156 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
157 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000158 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000159 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
160 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
161 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
162 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000163
164private:
165 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
166 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000167};
168
Davide Italiano8c3444362016-01-11 19:45:33 +0000169class PPCTargetInfo final : public TargetInfo {
170public:
171 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000172 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000173 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000174};
175
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000176class PPC64TargetInfo final : public TargetInfo {
177public:
178 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000179 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000180 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
181 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000182 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000183};
184
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000185class AArch64TargetInfo final : public TargetInfo {
186public:
187 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000188 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000189 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000190 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000191 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000192 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000193 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
194 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000195 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000196 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000197 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
198 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000199 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000200 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000201 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000202};
203
Tom Stellard80efb162016-01-07 03:59:08 +0000204class AMDGPUTargetInfo final : public TargetInfo {
205public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000206 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000207 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
208 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000209};
210
Peter Smith8646ced2016-06-07 09:31:52 +0000211class ARMTargetInfo final : public TargetInfo {
212public:
213 ARMTargetInfo();
214 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000215 bool isPicRel(uint32_t Type) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000216 uint32_t getDynRel(uint32_t Type) const override;
217 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000218 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000219 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
220 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000221 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Peter Smith4b360292016-12-09 09:59:54 +0000222 void writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000223 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000224 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
225 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000226 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000227 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000228 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
229};
230
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000231template <class ELFT> class MipsTargetInfo final : public TargetInfo {
232public:
233 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000234 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000235 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Eugene Leviantab024a32016-11-25 08:56:36 +0000236 bool isPicRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000237 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000238 bool isTlsLocalDynamicRel(uint32_t Type) const override;
239 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000240 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000241 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000242 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
243 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000244 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000245 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000246 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000247 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000248};
249} // anonymous namespace
250
Rui Ueyama91004392015-10-13 16:08:15 +0000251TargetInfo *createTarget() {
252 switch (Config->EMachine) {
253 case EM_386:
Rui Ueyama6c509902016-08-03 20:15:56 +0000254 case EM_IAMCU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000255 return make<X86TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000256 case EM_AARCH64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000257 return make<AArch64TargetInfo>();
Tom Stellard80efb162016-01-07 03:59:08 +0000258 case EM_AMDGPU:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000259 return make<AMDGPUTargetInfo>();
Peter Smith8646ced2016-06-07 09:31:52 +0000260 case EM_ARM:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000261 return make<ARMTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000262 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000263 switch (Config->EKind) {
264 case ELF32LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000265 return make<MipsTargetInfo<ELF32LE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000266 case ELF32BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000267 return make<MipsTargetInfo<ELF32BE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000268 case ELF64LEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000269 return make<MipsTargetInfo<ELF64LE>>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000270 case ELF64BEKind:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000271 return make<MipsTargetInfo<ELF64BE>>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000272 default:
George Rimar777f9632016-03-12 08:31:34 +0000273 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000274 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000275 case EM_PPC:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000276 return make<PPCTargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000277 case EM_PPC64:
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000278 return make<PPC64TargetInfo>();
Rui Ueyama91004392015-10-13 16:08:15 +0000279 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000280 if (Config->EKind == ELF32LEKind)
Rui Ueyama6dbf7ff2016-12-08 17:44:39 +0000281 return make<X86_64TargetInfo<ELF32LE>>();
282 return make<X86_64TargetInfo<ELF64LE>>();
Rui Ueyama91004392015-10-13 16:08:15 +0000283 }
George Rimar777f9632016-03-12 08:31:34 +0000284 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000285}
286
Rafael Espindola01205f72015-09-22 18:19:46 +0000287TargetInfo::~TargetInfo() {}
288
Rafael Espindola666625b2016-04-01 14:36:09 +0000289uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
290 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000291 return 0;
292}
293
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000294bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000295
Peter Smithfb05cd92016-07-08 16:10:27 +0000296RelExpr TargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
297 const InputFile &File,
298 const SymbolBody &S) const {
299 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000300}
301
George Rimar98b060d2016-03-06 06:01:07 +0000302bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000303
George Rimar98b060d2016-03-06 06:01:07 +0000304bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000305
George Rimara4c7e742016-10-20 08:36:42 +0000306bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const { return false; }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000307
Peter Smith4b360292016-12-09 09:59:54 +0000308void TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
309 writeGotPlt(Buf, S);
310}
311
Rafael Espindola5c66b822016-06-04 22:58:54 +0000312RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
313 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000314 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000315}
316
317void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
318 llvm_unreachable("Should not have claimed to be relaxable");
319}
320
Rafael Espindola22ef9562016-04-13 01:40:19 +0000321void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
322 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000323 llvm_unreachable("Should not have claimed to be relaxable");
324}
325
Rafael Espindola22ef9562016-04-13 01:40:19 +0000326void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
327 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000328 llvm_unreachable("Should not have claimed to be relaxable");
329}
330
Rafael Espindola22ef9562016-04-13 01:40:19 +0000331void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
332 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000333 llvm_unreachable("Should not have claimed to be relaxable");
334}
335
Rafael Espindola22ef9562016-04-13 01:40:19 +0000336void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
337 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000338 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000339}
George Rimar77d1cb12015-11-24 09:00:06 +0000340
Rafael Espindola7f074422015-09-22 21:35:51 +0000341X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000342 CopyRel = R_386_COPY;
343 GotRel = R_386_GLOB_DAT;
344 PltRel = R_386_JUMP_SLOT;
345 IRelativeRel = R_386_IRELATIVE;
346 RelativeRel = R_386_RELATIVE;
347 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000348 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
349 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000350 GotEntrySize = 4;
351 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000352 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000353 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000354 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000355}
356
357RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
358 switch (Type) {
359 default:
360 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000361 case R_386_TLS_GD:
362 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000363 case R_386_TLS_LDM:
364 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000365 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000366 return R_PLT_PC;
George Rimar1b3d34a2016-12-03 07:30:30 +0000367 case R_386_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000368 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000369 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000370 case R_386_GOTPC:
Rafael Espindola79202c32016-08-31 23:24:11 +0000371 return R_GOTONLY_PC_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000372 case R_386_TLS_IE:
373 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000374 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000375 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000376 case R_386_TLS_GOTIE:
377 return R_GOT_FROM_END;
378 case R_386_GOTOFF:
Rafael Espindola79202c32016-08-31 23:24:11 +0000379 return R_GOTREL_FROM_END;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000380 case R_386_TLS_LE:
381 return R_TLS;
382 case R_386_TLS_LE_32:
383 return R_NEG_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000384 }
George Rimar77b77792015-11-25 22:15:01 +0000385}
386
Rafael Espindola69f54022016-06-04 23:22:34 +0000387RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
388 RelExpr Expr) const {
389 switch (Expr) {
390 default:
391 return Expr;
392 case R_RELAX_TLS_GD_TO_IE:
393 return R_RELAX_TLS_GD_TO_IE_END;
394 case R_RELAX_TLS_GD_TO_LE:
395 return R_RELAX_TLS_GD_TO_LE_NEG;
396 }
397}
398
Rui Ueyamac516ae12016-01-29 02:33:45 +0000399void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Eugene Leviant6380ce22016-11-15 12:26:55 +0000400 write32le(Buf, In<ELF32LE>::Dynamic->getVA());
George Rimar77b77792015-11-25 22:15:01 +0000401}
402
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000403void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000404 // Entries in .got.plt initially points back to the corresponding
405 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000406 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000407}
Rafael Espindola01205f72015-09-22 18:19:46 +0000408
Peter Smith4b360292016-12-09 09:59:54 +0000409void X86TargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
410 // An x86 entry is the address of the ifunc resolver function.
411 write32le(Buf, S.getVA<ELF32LE>());
412}
413
George Rimar98b060d2016-03-06 06:01:07 +0000414uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000415 if (Type == R_386_TLS_LE)
416 return R_386_TLS_TPOFF;
417 if (Type == R_386_TLS_LE_32)
418 return R_386_TLS_TPOFF32;
419 return Type;
420}
421
George Rimar98b060d2016-03-06 06:01:07 +0000422bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000423 return Type == R_386_TLS_GD;
424}
425
George Rimar98b060d2016-03-06 06:01:07 +0000426bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000427 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
428}
429
George Rimar98b060d2016-03-06 06:01:07 +0000430bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000431 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
432}
433
Rui Ueyama4a90f572016-06-16 16:28:50 +0000434void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000435 // Executable files and shared object files have
436 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000437 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000438 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000439 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000440 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
441 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000442 };
443 memcpy(Buf, V, sizeof(V));
444 return;
445 }
George Rimar648a2c32015-10-20 08:54:27 +0000446
George Rimar77b77792015-11-25 22:15:01 +0000447 const uint8_t PltData[] = {
448 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000449 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
450 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000451 };
452 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000453 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000454 write32le(Buf + 2, Got + 4);
455 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000456}
457
Rui Ueyama9398f862016-01-29 04:15:02 +0000458void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
459 uint64_t PltEntryAddr, int32_t Index,
460 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000461 const uint8_t Inst[] = {
462 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
463 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
464 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
465 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000466 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000467
George Rimar77b77792015-11-25 22:15:01 +0000468 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000469 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Eugene Leviant41ca3272016-11-10 09:48:29 +0000470 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000471 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000472 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000473 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000474}
475
Rafael Espindola666625b2016-04-01 14:36:09 +0000476uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
477 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000478 switch (Type) {
479 default:
480 return 0;
George Rimar1b3d34a2016-12-03 07:30:30 +0000481 case R_386_16:
George Rimarc49fd8c2016-12-08 13:50:28 +0000482 case R_386_PC16:
483 return read16le(Buf);
Rafael Espindolada99df32016-03-30 12:40:38 +0000484 case R_386_32:
485 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000486 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000487 case R_386_GOTOFF:
488 case R_386_GOTPC:
489 case R_386_PC32:
490 case R_386_PLT32:
Ed Schouten21483f52016-08-20 10:54:51 +0000491 case R_386_TLS_LE:
Rafael Espindolada99df32016-03-30 12:40:38 +0000492 return read32le(Buf);
493 }
494}
495
Rafael Espindola22ef9562016-04-13 01:40:19 +0000496void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
497 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +0000498 checkInt<32>(Loc, Val, Type);
George Rimar1b3d34a2016-12-03 07:30:30 +0000499
500 // R_386_PC16 and R_386_16 are not part of the current i386 psABI. They are
501 // used by 16-bit x86 objects, like boot loaders.
502 if (Type == R_386_16 || Type == R_386_PC16) {
503 write16le(Loc, Val);
504 return;
505 }
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000506 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000507}
508
Rafael Espindola22ef9562016-04-13 01:40:19 +0000509void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
510 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000511 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000512 // leal x@tlsgd(, %ebx, 1),
513 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000514 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000515 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000516 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000517 const uint8_t Inst[] = {
518 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
519 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
520 };
521 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000522 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000523}
524
Rafael Espindola22ef9562016-04-13 01:40:19 +0000525void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
526 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000527 // Convert
528 // leal x@tlsgd(, %ebx, 1),
529 // call __tls_get_addr@plt
530 // to
531 // movl %gs:0, %eax
532 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000533 const uint8_t Inst[] = {
534 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
535 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
536 };
537 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000538 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000539}
540
George Rimar6f17e092015-12-17 09:32:21 +0000541// In some conditions, relocations can be optimized to avoid using GOT.
542// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000543void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
544 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000545 // Ulrich's document section 6.2 says that @gotntpoff can
546 // be used with MOVL or ADDL instructions.
547 // @indntpoff is similar to @gotntpoff, but for use in
548 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000549 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000550
George Rimar6f17e092015-12-17 09:32:21 +0000551 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000552 if (Loc[-1] == 0xa1) {
553 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
554 // This case is different from the generic case below because
555 // this is a 5 byte instruction while below is 6 bytes.
556 Loc[-1] = 0xb8;
557 } else if (Loc[-2] == 0x8b) {
558 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
559 Loc[-2] = 0xc7;
560 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000561 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000562 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
563 Loc[-2] = 0x81;
564 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000565 }
566 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000567 assert(Type == R_386_TLS_GOTIE);
568 if (Loc[-2] == 0x8b) {
569 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
570 Loc[-2] = 0xc7;
571 Loc[-1] = 0xc0 | Reg;
572 } else {
573 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
574 Loc[-2] = 0x8d;
575 Loc[-1] = 0x80 | (Reg << 3) | Reg;
576 }
George Rimar6f17e092015-12-17 09:32:21 +0000577 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000578 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000579}
580
Rafael Espindola22ef9562016-04-13 01:40:19 +0000581void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
582 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000583 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000584 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000585 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000586 }
587
Rui Ueyama55274e32016-04-23 01:10:15 +0000588 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000589 // leal foo(%reg),%eax
590 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000591 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000592 // movl %gs:0,%eax
593 // nop
594 // leal 0(%esi,1),%esi
595 const uint8_t Inst[] = {
596 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
597 0x90, // nop
598 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
599 };
600 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000601}
602
Rui Ueyama46626e12016-07-12 23:28:31 +0000603template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000604 CopyRel = R_X86_64_COPY;
605 GotRel = R_X86_64_GLOB_DAT;
606 PltRel = R_X86_64_JUMP_SLOT;
607 RelativeRel = R_X86_64_RELATIVE;
608 IRelativeRel = R_X86_64_IRELATIVE;
609 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000610 TlsModuleIndexRel = R_X86_64_DTPMOD64;
611 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000612 GotEntrySize = 8;
613 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000614 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000615 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000616 TlsGdRelaxSkip = 2;
Ed Maste8fd01962016-11-23 17:44:02 +0000617 // Align to the large page size (known as a superpage or huge page).
618 // FreeBSD automatically promotes large, superpage-aligned allocations.
Rui Ueyama835bd722016-11-23 22:10:46 +0000619 DefaultImageBase = 0x200000;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000620}
621
Rui Ueyama46626e12016-07-12 23:28:31 +0000622template <class ELFT>
623RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
624 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000625 switch (Type) {
626 default:
627 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000628 case R_X86_64_TPOFF32:
629 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000630 case R_X86_64_TLSLD:
631 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000632 case R_X86_64_TLSGD:
633 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000634 case R_X86_64_SIZE32:
635 case R_X86_64_SIZE64:
636 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000637 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000638 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000639 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000640 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000641 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000642 case R_X86_64_GOT32:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000643 case R_X86_64_GOT64:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000644 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000645 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000646 case R_X86_64_GOTPCRELX:
647 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000648 case R_X86_64_GOTTPOFF:
649 return R_GOT_PC;
Rafael Espindola5708b2f2016-12-02 08:00:09 +0000650 case R_X86_64_NONE:
651 return R_HINT;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000652 }
George Rimar648a2c32015-10-20 08:54:27 +0000653}
654
Rui Ueyama46626e12016-07-12 23:28:31 +0000655template <class ELFT>
656void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000657 // The first entry holds the value of _DYNAMIC. It is not clear why that is
658 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000659 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000660 // other program).
Eugene Leviant6380ce22016-11-15 12:26:55 +0000661 write64le(Buf, In<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000662}
663
Rui Ueyama46626e12016-07-12 23:28:31 +0000664template <class ELFT>
665void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
666 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000667 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000668 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000669}
670
Rui Ueyama46626e12016-07-12 23:28:31 +0000671template <class ELFT>
672void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000673 const uint8_t PltData[] = {
674 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
675 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
676 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
677 };
678 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000679 uint64_t Got = In<ELFT>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +0000680 uint64_t Plt = In<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000681 write32le(Buf + 2, Got - Plt + 2); // GOT+8
682 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000683}
Rafael Espindola01205f72015-09-22 18:19:46 +0000684
Rui Ueyama46626e12016-07-12 23:28:31 +0000685template <class ELFT>
686void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
687 uint64_t PltEntryAddr, int32_t Index,
688 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000689 const uint8_t Inst[] = {
690 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
691 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
692 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
693 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000694 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000695
George Rimar648a2c32015-10-20 08:54:27 +0000696 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
697 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000698 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000699}
700
Rui Ueyama46626e12016-07-12 23:28:31 +0000701template <class ELFT>
Eugene Leviantab024a32016-11-25 08:56:36 +0000702bool X86_64TargetInfo<ELFT>::isPicRel(uint32_t Type) const {
703 return Type != R_X86_64_PC32 && Type != R_X86_64_32;
George Rimar86971052016-03-29 08:35:42 +0000704}
705
Rui Ueyama46626e12016-07-12 23:28:31 +0000706template <class ELFT>
707bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000708 return Type == R_X86_64_GOTTPOFF;
709}
710
Rui Ueyama46626e12016-07-12 23:28:31 +0000711template <class ELFT>
712bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000713 return Type == R_X86_64_TLSGD;
714}
715
Rui Ueyama46626e12016-07-12 23:28:31 +0000716template <class ELFT>
717bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000718 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
719 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000720}
721
Rui Ueyama46626e12016-07-12 23:28:31 +0000722template <class ELFT>
723void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
724 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000725 // Convert
726 // .byte 0x66
727 // leaq x@tlsgd(%rip), %rdi
728 // .word 0x6666
729 // rex64
730 // call __tls_get_addr@plt
731 // to
732 // mov %fs:0x0,%rax
733 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000734 const uint8_t Inst[] = {
735 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
736 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
737 };
738 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000739 // The original code used a pc relative relocation and so we have to
740 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000741 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000742}
743
Rui Ueyama46626e12016-07-12 23:28:31 +0000744template <class ELFT>
745void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
746 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000747 // Convert
748 // .byte 0x66
749 // leaq x@tlsgd(%rip), %rdi
750 // .word 0x6666
751 // rex64
752 // call __tls_get_addr@plt
753 // to
754 // mov %fs:0x0,%rax
755 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000756 const uint8_t Inst[] = {
757 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
758 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
759 };
760 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000761 // Both code sequences are PC relatives, but since we are moving the constant
762 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000763 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000764}
765
George Rimar77d1cb12015-11-24 09:00:06 +0000766// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000767// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000768template <class ELFT>
769void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
770 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000771 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000772 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000773 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000774
Rui Ueyama73575c42016-06-21 05:09:39 +0000775 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000776 // because LEA with these registers needs 4 bytes to encode and thus
777 // wouldn't fit the space.
778
779 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
780 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
781 memcpy(Inst, "\x48\x81\xc4", 3);
782 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
783 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
784 memcpy(Inst, "\x49\x81\xc4", 3);
785 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
786 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
787 memcpy(Inst, "\x4d\x8d", 2);
788 *RegSlot = 0x80 | (Reg << 3) | Reg;
789 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
790 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
791 memcpy(Inst, "\x48\x8d", 2);
792 *RegSlot = 0x80 | (Reg << 3) | Reg;
793 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
794 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
795 memcpy(Inst, "\x49\xc7", 2);
796 *RegSlot = 0xc0 | Reg;
797 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
798 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
799 memcpy(Inst, "\x48\xc7", 2);
800 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000801 } else {
George Rimarf39cdea2016-12-22 11:05:05 +0000802 error(getErrorLocation(Loc - 3) +
Eugene Leviant84569e62016-11-29 08:05:44 +0000803 "R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000804 }
805
806 // The original code used a PC relative relocation.
807 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000808 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000809}
810
Rui Ueyama46626e12016-07-12 23:28:31 +0000811template <class ELFT>
812void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
813 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000814 // Convert
815 // leaq bar@tlsld(%rip), %rdi
816 // callq __tls_get_addr@PLT
817 // leaq bar@dtpoff(%rax), %rcx
818 // to
819 // .word 0x6666
820 // .byte 0x66
821 // mov %fs:0,%rax
822 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000823 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000824 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000825 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000826 }
827 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000828 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000829 return;
George Rimar25411f252015-12-04 11:20:13 +0000830 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000831
832 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000833 0x66, 0x66, // .word 0x6666
834 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000835 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
836 };
837 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000838}
839
Rui Ueyama46626e12016-07-12 23:28:31 +0000840template <class ELFT>
841void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
842 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000843 switch (Type) {
Rui Ueyama3835b492015-10-23 16:13:27 +0000844 case R_X86_64_32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000845 checkUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000846 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000847 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000848 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000849 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000850 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000851 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000852 case R_X86_64_GOTPCRELX:
853 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000854 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000855 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000856 case R_X86_64_PLT32:
857 case R_X86_64_TLSGD:
858 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000859 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000860 case R_X86_64_SIZE32:
Eugene Leviant84569e62016-11-29 08:05:44 +0000861 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000862 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000863 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000864 case R_X86_64_64:
865 case R_X86_64_DTPOFF64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +0000866 case R_X86_64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000867 case R_X86_64_PC64:
Rafael Espindolad3b32df2016-11-29 03:36:30 +0000868 case R_X86_64_SIZE64:
Rafael Espindola157c51d2016-12-09 21:46:39 +0000869 case R_X86_64_GOT64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000870 write64le(Loc, Val);
871 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000872 default:
George Rimardcf5b722016-12-21 08:21:34 +0000873 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Rafael Espindolac4010882015-09-22 20:54:08 +0000874 }
875}
876
Rui Ueyama46626e12016-07-12 23:28:31 +0000877template <class ELFT>
878RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
879 const uint8_t *Data,
880 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000881 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000882 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000883 const uint8_t Op = Data[-2];
884 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000885 // FIXME: When PIC is disabled and foo is defined locally in the
886 // lower 32 bit address space, memory operand in mov can be converted into
887 // immediate operand. Otherwise, mov must be changed to lea. We support only
888 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000889 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000890 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000891 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000892 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
893 return R_RELAX_GOT_PC;
894
895 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
896 // If PIC then no relaxation is available.
897 // We also don't relax test/binop instructions without REX byte,
898 // they are 32bit operations and not common to have.
899 assert(Type == R_X86_64_REX_GOTPCRELX);
900 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000901}
902
George Rimarb7204302016-06-02 09:22:00 +0000903// A subset of relaxations can only be applied for no-PIC. This method
904// handles such relaxations. Instructions encoding information was taken from:
905// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
906// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
907// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000908template <class ELFT>
909void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
910 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000911 const uint8_t Rex = Loc[-3];
912 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
913 if (Op == 0x85) {
914 // See "TEST-Logical Compare" (4-428 Vol. 2B),
915 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
916
917 // ModR/M byte has form XX YYY ZZZ, where
918 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
919 // XX has different meanings:
920 // 00: The operand's memory address is in reg1.
921 // 01: The operand's memory address is reg1 + a byte-sized displacement.
922 // 10: The operand's memory address is reg1 + a word-sized displacement.
923 // 11: The operand is reg1 itself.
924 // If an instruction requires only one operand, the unused reg2 field
925 // holds extra opcode bits rather than a register code
926 // 0xC0 == 11 000 000 binary.
927 // 0x38 == 00 111 000 binary.
928 // We transfer reg2 to reg1 here as operand.
929 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000930 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000931
932 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
933 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000934 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000935
936 // Move R bit to the B bit in REX byte.
937 // REX byte is encoded as 0100WRXB, where
938 // 0100 is 4bit fixed pattern.
939 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
940 // default operand size is used (which is 32-bit for most but not all
941 // instructions).
942 // REX.R This 1-bit value is an extension to the MODRM.reg field.
943 // REX.X This 1-bit value is an extension to the SIB.index field.
944 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
945 // SIB.base field.
946 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000947 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000948 relocateOne(Loc, R_X86_64_PC32, Val);
949 return;
950 }
951
952 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
953 // or xor operations.
954
955 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
956 // Logic is close to one for test instruction above, but we also
957 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000958 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000959
960 // Primary opcode is 0x81, opcode extension is one of:
961 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
962 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
963 // This value was wrote to MODRM.reg in a line above.
964 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
965 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
966 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000967 Loc[-2] = 0x81;
968 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000969 relocateOne(Loc, R_X86_64_PC32, Val);
970}
971
Rui Ueyama46626e12016-07-12 23:28:31 +0000972template <class ELFT>
973void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +0000974 const uint8_t Op = Loc[-2];
975 const uint8_t ModRm = Loc[-1];
976
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000977 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000978 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000979 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +0000980 relocateOne(Loc, R_X86_64_PC32, Val);
981 return;
982 }
983
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000984 if (Op != 0xff) {
985 // We are relaxing a rip relative to an absolute, so compensate
986 // for the old -4 addend.
987 assert(!Config->Pic);
988 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
989 return;
990 }
991
George Rimarb7204302016-06-02 09:22:00 +0000992 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000993 if (ModRm == 0x15) {
994 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
995 // Instead we convert to "addr32 call foo" where addr32 is an instruction
996 // prefix. That makes result expression to be a single instruction.
997 Loc[-2] = 0x67; // addr32 prefix
998 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +0000999 relocateOne(Loc, R_X86_64_PC32, Val);
1000 return;
1001 }
1002
Rui Ueyamaa71ba432016-06-16 23:28:05 +00001003 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
1004 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
1005 assert(ModRm == 0x25);
1006 Loc[-2] = 0xe9; // jmp
1007 Loc[3] = 0x90; // nop
1008 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +00001009}
1010
Hal Finkel3c8cc672015-10-12 20:56:18 +00001011// Relocation masks following the #lo(value), #hi(value), #ha(value),
1012// #higher(value), #highera(value), #highest(value), and #highesta(value)
1013// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
1014// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +00001015static uint16_t applyPPCLo(uint64_t V) { return V; }
1016static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
1017static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
1018static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
1019static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001020static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001021static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
1022
Davide Italiano8c3444362016-01-11 19:45:33 +00001023PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +00001024
Rafael Espindola22ef9562016-04-13 01:40:19 +00001025void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1026 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +00001027 switch (Type) {
1028 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001029 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001030 break;
1031 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001032 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +00001033 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001034 case R_PPC_ADDR32:
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001035 case R_PPC_REL32:
1036 write32be(Loc, Val);
1037 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +00001038 case R_PPC_REL24:
1039 or32be(Loc, Val & 0x3FFFFFC);
1040 break;
Davide Italiano8c3444362016-01-11 19:45:33 +00001041 default:
George Rimardcf5b722016-12-21 08:21:34 +00001042 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +00001043 }
1044}
1045
Rafael Espindola22ef9562016-04-13 01:40:19 +00001046RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +00001047 switch (Type) {
1048 case R_PPC_REL24:
1049 case R_PPC_REL32:
1050 return R_PC;
1051 default:
1052 return R_ABS;
1053 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001054}
1055
Rafael Espindolac4010882015-09-22 20:54:08 +00001056PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +00001057 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +00001058 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +00001059 GotEntrySize = 8;
1060 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +00001061 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +00001062 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +00001063
1064 // We need 64K pages (at least under glibc/Linux, the loader won't
1065 // set different permissions on a finer granularity than that).
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001066 DefaultMaxPageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +00001067
1068 // The PPC64 ELF ABI v1 spec, says:
1069 //
1070 // It is normally desirable to put segments with different characteristics
1071 // in separate 256 Mbyte portions of the address space, to give the
1072 // operating system full paging flexibility in the 64-bit address space.
1073 //
1074 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
1075 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +00001076 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001077}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001078
Rafael Espindola15cec292016-04-27 12:25:22 +00001079static uint64_t PPC64TocOffset = 0x8000;
1080
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001081uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001082 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1083 // TOC starts where the first of these sections starts. We always create a
1084 // .got when we see a relocation that uses it, so for us the start is always
1085 // the .got.
Eugene Leviantad4439e2016-11-11 11:33:32 +00001086 uint64_t TocVA = In<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001087
1088 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1089 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1090 // code (crt1.o) assumes that you can get from the TOC base to the
1091 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001092 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001093}
1094
Rafael Espindola22ef9562016-04-13 01:40:19 +00001095RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1096 switch (Type) {
1097 default:
1098 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001099 case R_PPC64_TOC16:
1100 case R_PPC64_TOC16_DS:
1101 case R_PPC64_TOC16_HA:
1102 case R_PPC64_TOC16_HI:
1103 case R_PPC64_TOC16_LO:
1104 case R_PPC64_TOC16_LO_DS:
1105 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001106 case R_PPC64_TOC:
1107 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001108 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001109 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001110 }
1111}
1112
Rui Ueyama9398f862016-01-29 04:15:02 +00001113void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1114 uint64_t PltEntryAddr, int32_t Index,
1115 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001116 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1117
1118 // FIXME: What we should do, in theory, is get the offset of the function
1119 // descriptor in the .opd section, and use that as the offset from %r2 (the
1120 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1121 // be a pointer to the function descriptor in the .opd section. Using
1122 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1123
George Rimara4c7e742016-10-20 08:36:42 +00001124 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
1125 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1126 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1127 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1128 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1129 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1130 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1131 write32be(Buf + 28, 0x4e800420); // bctr
Hal Finkel3c8cc672015-10-12 20:56:18 +00001132}
1133
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001134static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1135 uint64_t V = Val - PPC64TocOffset;
1136 switch (Type) {
George Rimara4c7e742016-10-20 08:36:42 +00001137 case R_PPC64_TOC16:
1138 return {R_PPC64_ADDR16, V};
1139 case R_PPC64_TOC16_DS:
1140 return {R_PPC64_ADDR16_DS, V};
1141 case R_PPC64_TOC16_HA:
1142 return {R_PPC64_ADDR16_HA, V};
1143 case R_PPC64_TOC16_HI:
1144 return {R_PPC64_ADDR16_HI, V};
1145 case R_PPC64_TOC16_LO:
1146 return {R_PPC64_ADDR16_LO, V};
1147 case R_PPC64_TOC16_LO_DS:
1148 return {R_PPC64_ADDR16_LO_DS, V};
1149 default:
1150 return {Type, Val};
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001151 }
1152}
1153
Rafael Espindola22ef9562016-04-13 01:40:19 +00001154void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1155 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001156 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001157 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001158 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001159
Hal Finkel3c8cc672015-10-12 20:56:18 +00001160 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001161 case R_PPC64_ADDR14: {
Eugene Leviant84569e62016-11-29 08:05:44 +00001162 checkAlignment<4>(Loc, Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001163 // Preserve the AA/LK bits in the branch instruction
1164 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001165 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001166 break;
1167 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001168 case R_PPC64_ADDR16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001169 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001170 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001171 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001172 case R_PPC64_ADDR16_DS:
Eugene Leviant84569e62016-11-29 08:05:44 +00001173 checkInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001174 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001175 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001176 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001177 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001178 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001179 break;
1180 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001181 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001182 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001183 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001184 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001185 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001186 break;
1187 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001188 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001189 break;
1190 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001191 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001192 break;
1193 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001194 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001195 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001196 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001197 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001198 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001199 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001200 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001201 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001202 break;
1203 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001204 case R_PPC64_REL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001205 checkInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001206 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001207 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001208 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001209 case R_PPC64_REL64:
1210 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001211 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001212 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001213 case R_PPC64_REL24: {
1214 uint32_t Mask = 0x03FFFFFC;
Eugene Leviant84569e62016-11-29 08:05:44 +00001215 checkInt<24>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001216 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001217 break;
1218 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001219 default:
George Rimardcf5b722016-12-21 08:21:34 +00001220 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001221 }
1222}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001223
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001224AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001225 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001226 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001227 IRelativeRel = R_AARCH64_IRELATIVE;
1228 GotRel = R_AARCH64_GLOB_DAT;
1229 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001230 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001231 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001232 GotEntrySize = 8;
1233 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001234 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001235 PltHeaderSize = 32;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001236 DefaultMaxPageSize = 65536;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001237
1238 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1239 // 1 of the tls structures and the tcb size is 16.
1240 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001241}
George Rimar648a2c32015-10-20 08:54:27 +00001242
Rafael Espindola22ef9562016-04-13 01:40:19 +00001243RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1244 const SymbolBody &S) const {
1245 switch (Type) {
1246 default:
1247 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001248 case R_AARCH64_TLSDESC_ADR_PAGE21:
1249 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001250 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1251 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1252 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001253 case R_AARCH64_TLSDESC_CALL:
Peter Smithd6486032016-10-20 09:59:26 +00001254 return R_TLSDESC_CALL;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001255 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1256 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1257 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001258 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001259 case R_AARCH64_CONDBR19:
1260 case R_AARCH64_JUMP26:
1261 case R_AARCH64_TSTBR14:
1262 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001263 case R_AARCH64_PREL16:
1264 case R_AARCH64_PREL32:
1265 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001266 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001267 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001268 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001269 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001270 case R_AARCH64_LD64_GOT_LO12_NC:
1271 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1272 return R_GOT;
1273 case R_AARCH64_ADR_GOT_PAGE:
1274 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1275 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001276 }
1277}
1278
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001279RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1280 RelExpr Expr) const {
1281 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1282 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1283 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1284 return R_RELAX_TLS_GD_TO_IE_ABS;
1285 }
1286 return Expr;
1287}
1288
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001289bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001290 switch (Type) {
1291 default:
1292 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001293 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001294 case R_AARCH64_LD64_GOT_LO12_NC:
1295 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001296 case R_AARCH64_LDST16_ABS_LO12_NC:
1297 case R_AARCH64_LDST32_ABS_LO12_NC:
1298 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001299 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001300 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1301 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001302 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001303 return true;
1304 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001305}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001306
George Rimar98b060d2016-03-06 06:01:07 +00001307bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001308 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1309 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1310}
1311
Eugene Leviantab024a32016-11-25 08:56:36 +00001312bool AArch64TargetInfo::isPicRel(uint32_t Type) const {
1313 return Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001314}
1315
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001316void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001317 write64le(Buf, In<ELF64LE>::Plt->getVA());
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001318}
1319
Adhemerval Zanella6afe1282016-12-05 14:14:26 +00001320// Page(Expr) is the page address of the expression Expr, defined
1321// as (Expr & ~0xFFF). (This applies even if the machine page size
1322// supported by the platform has a different value.)
1323uint64_t getAArch64Page(uint64_t Expr) {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001324 return Expr & (~static_cast<uint64_t>(0xFFF));
1325}
1326
Rui Ueyama4a90f572016-06-16 16:28:50 +00001327void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001328 const uint8_t PltData[] = {
1329 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1330 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1331 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1332 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1333 0x20, 0x02, 0x1f, 0xd6, // br x17
1334 0x1f, 0x20, 0x03, 0xd5, // nop
1335 0x1f, 0x20, 0x03, 0xd5, // nop
1336 0x1f, 0x20, 0x03, 0xd5 // nop
1337 };
1338 memcpy(Buf, PltData, sizeof(PltData));
1339
Eugene Leviant41ca3272016-11-10 09:48:29 +00001340 uint64_t Got = In<ELF64LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001341 uint64_t Plt = In<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001342 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1343 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1344 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1345 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001346}
1347
Rui Ueyama9398f862016-01-29 04:15:02 +00001348void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1349 uint64_t PltEntryAddr, int32_t Index,
1350 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001351 const uint8_t Inst[] = {
1352 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1353 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1354 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1355 0x20, 0x02, 0x1f, 0xd6 // br x17
1356 };
1357 memcpy(Buf, Inst, sizeof(Inst));
1358
Rafael Espindola22ef9562016-04-13 01:40:19 +00001359 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1360 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1361 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1362 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001363}
1364
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001365static void write32AArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001366 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001367 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1368 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001369 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001370}
1371
Rui Ueyama248e4a32016-12-08 17:04:18 +00001372// Return the bits [Start, End] from Val shifted Start bits.
1373// For instance, getBits(0xF0, 4, 8) returns 0xF.
1374static uint64_t getBits(uint64_t Val, int Start, int End) {
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001375 uint64_t Mask = ((uint64_t)1 << (End + 1 - Start)) - 1;
1376 return (Val >> Start) & Mask;
1377}
1378
Rui Ueyama8cb62832016-12-08 17:18:09 +00001379// Update the immediate field in a AARCH64 ldr, str, and add instruction.
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001380static void or32AArch64Imm(uint8_t *L, uint64_t Imm) {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001381 or32le(L, (Imm & 0xFFF) << 10);
1382}
1383
Rafael Espindola22ef9562016-04-13 01:40:19 +00001384void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1385 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001386 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001387 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001388 case R_AARCH64_PREL16:
Eugene Leviant84569e62016-11-29 08:05:44 +00001389 checkIntUInt<16>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001390 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001391 break;
1392 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001393 case R_AARCH64_PREL32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001394 checkIntUInt<32>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001395 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001396 break;
1397 case R_AARCH64_ABS64:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001398 case R_AARCH64_GLOB_DAT:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001399 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001400 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001401 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001402 case R_AARCH64_ADD_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001403 or32AArch64Imm(Loc, Val);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001404 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001405 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001406 case R_AARCH64_ADR_PREL_PG_HI21:
1407 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001408 case R_AARCH64_TLSDESC_ADR_PAGE21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001409 checkInt<33>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001410 write32AArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001411 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001412 case R_AARCH64_ADR_PREL_LO21:
Eugene Leviant84569e62016-11-29 08:05:44 +00001413 checkInt<21>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001414 write32AArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001415 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001416 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001417 case R_AARCH64_JUMP26:
Eugene Leviant84569e62016-11-29 08:05:44 +00001418 checkInt<28>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001419 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001420 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001421 case R_AARCH64_CONDBR19:
Eugene Leviant84569e62016-11-29 08:05:44 +00001422 checkInt<21>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001423 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001424 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001425 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001426 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001427 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Eugene Leviant84569e62016-11-29 08:05:44 +00001428 checkAlignment<8>(Loc, Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +00001429 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001430 break;
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001431 case R_AARCH64_LDST8_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001432 or32AArch64Imm(Loc, getBits(Val, 0, 11));
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001433 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001434 case R_AARCH64_LDST16_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001435 or32AArch64Imm(Loc, getBits(Val, 1, 11));
Davide Italianodc67f9b2015-11-20 21:35:38 +00001436 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001437 case R_AARCH64_LDST32_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001438 or32AArch64Imm(Loc, getBits(Val, 2, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001439 break;
1440 case R_AARCH64_LDST64_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001441 or32AArch64Imm(Loc, getBits(Val, 3, 11));
Adhemerval Zanellad719d372016-12-07 17:31:48 +00001442 break;
1443 case R_AARCH64_LDST128_ABS_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001444 or32AArch64Imm(Loc, getBits(Val, 4, 11));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001445 break;
Eugene Leviant99da7522016-09-12 10:02:41 +00001446 case R_AARCH64_MOVW_UABS_G0_NC:
1447 or32le(Loc, (Val & 0xFFFF) << 5);
1448 break;
1449 case R_AARCH64_MOVW_UABS_G1_NC:
1450 or32le(Loc, (Val & 0xFFFF0000) >> 11);
1451 break;
1452 case R_AARCH64_MOVW_UABS_G2_NC:
1453 or32le(Loc, (Val & 0xFFFF00000000) >> 27);
1454 break;
1455 case R_AARCH64_MOVW_UABS_G3:
1456 or32le(Loc, (Val & 0xFFFF000000000000) >> 43);
1457 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001458 case R_AARCH64_TSTBR14:
Eugene Leviant84569e62016-11-29 08:05:44 +00001459 checkInt<16>(Loc, Val, Type);
Rafael Espindolad79073d2016-04-25 12:32:19 +00001460 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001461 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001462 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
Eugene Leviant84569e62016-11-29 08:05:44 +00001463 checkInt<24>(Loc, Val, Type);
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001464 or32AArch64Imm(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001465 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001466 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001467 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rui Ueyamafd7ed232016-12-15 03:31:53 +00001468 or32AArch64Imm(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001469 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001470 default:
George Rimardcf5b722016-12-21 08:21:34 +00001471 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001472 }
1473}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001474
Rafael Espindola22ef9562016-04-13 01:40:19 +00001475void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1476 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001477 // TLSDESC Global-Dynamic relocation are in the form:
1478 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1479 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1480 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1481 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001482 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001483 // And it can optimized to:
1484 // movz x0, #0x0, lsl #16
1485 // movk x0, #0x10
1486 // nop
1487 // nop
Eugene Leviant84569e62016-11-29 08:05:44 +00001488 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001489
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001490 switch (Type) {
1491 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1492 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001493 write32le(Loc, 0xd503201f); // nop
1494 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001495 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001496 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1497 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001498 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001499 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1500 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001501 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001502 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001503 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001504}
1505
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001506void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1507 uint64_t Val) const {
1508 // TLSDESC Global-Dynamic relocation are in the form:
1509 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1510 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1511 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1512 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1513 // blr x1
1514 // And it can optimized to:
1515 // adrp x0, :gottprel:v
1516 // ldr x0, [x0, :gottprel_lo12:v]
1517 // nop
1518 // nop
1519
1520 switch (Type) {
1521 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1522 case R_AARCH64_TLSDESC_CALL:
1523 write32le(Loc, 0xd503201f); // nop
1524 break;
1525 case R_AARCH64_TLSDESC_ADR_PAGE21:
1526 write32le(Loc, 0x90000000); // adrp
1527 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1528 break;
1529 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1530 write32le(Loc, 0xf9400000); // ldr
1531 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1532 break;
1533 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001534 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001535 }
1536}
1537
Rafael Espindola22ef9562016-04-13 01:40:19 +00001538void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1539 uint64_t Val) const {
Eugene Leviant84569e62016-11-29 08:05:44 +00001540 checkUInt<32>(Loc, Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001541
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001542 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001543 // Generate MOVZ.
1544 uint32_t RegNo = read32le(Loc) & 0x1f;
1545 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1546 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001547 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001548 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1549 // Generate MOVK.
1550 uint32_t RegNo = read32le(Loc) & 0x1f;
1551 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1552 return;
1553 }
1554 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001555}
1556
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001557AMDGPUTargetInfo::AMDGPUTargetInfo() {
Rui Ueyama7caf48c2016-08-31 21:04:25 +00001558 RelativeRel = R_AMDGPU_REL64;
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001559 GotRel = R_AMDGPU_ABS64;
1560 GotEntrySize = 8;
1561}
Tom Stellard391e3a82016-07-04 19:19:07 +00001562
Rafael Espindola22ef9562016-04-13 01:40:19 +00001563void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1564 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001565 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001566 case R_AMDGPU_ABS32:
Tom Stellard391e3a82016-07-04 19:19:07 +00001567 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001568 case R_AMDGPU_GOTPCREL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001569 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001570 case R_AMDGPU_REL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001571 write32le(Loc, Val);
1572 break;
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001573 case R_AMDGPU_ABS64:
1574 write64le(Loc, Val);
1575 break;
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001576 case R_AMDGPU_GOTPCREL32_HI:
1577 case R_AMDGPU_REL32_HI:
1578 write32le(Loc, Val >> 32);
1579 break;
Tom Stellard391e3a82016-07-04 19:19:07 +00001580 default:
George Rimardcf5b722016-12-21 08:21:34 +00001581 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Tom Stellard391e3a82016-07-04 19:19:07 +00001582 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001583}
1584
1585RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001586 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001587 case R_AMDGPU_ABS32:
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001588 case R_AMDGPU_ABS64:
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001589 return R_ABS;
Tom Stellard391e3a82016-07-04 19:19:07 +00001590 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001591 case R_AMDGPU_REL32_LO:
1592 case R_AMDGPU_REL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001593 return R_PC;
1594 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001595 case R_AMDGPU_GOTPCREL32_LO:
1596 case R_AMDGPU_GOTPCREL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001597 return R_GOT_PC;
1598 default:
1599 fatal("do not know how to handle relocation " + Twine(Type));
1600 }
Tom Stellard80efb162016-01-07 03:59:08 +00001601}
1602
Peter Smith8646ced2016-06-07 09:31:52 +00001603ARMTargetInfo::ARMTargetInfo() {
1604 CopyRel = R_ARM_COPY;
1605 RelativeRel = R_ARM_RELATIVE;
1606 IRelativeRel = R_ARM_IRELATIVE;
1607 GotRel = R_ARM_GLOB_DAT;
1608 PltRel = R_ARM_JUMP_SLOT;
1609 TlsGotRel = R_ARM_TLS_TPOFF32;
1610 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1611 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001612 GotEntrySize = 4;
1613 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001614 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001615 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001616 // ARM uses Variant 1 TLS
1617 TcbSize = 8;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001618 NeedsThunks = true;
Peter Smith8646ced2016-06-07 09:31:52 +00001619}
1620
1621RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1622 switch (Type) {
1623 default:
1624 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001625 case R_ARM_THM_JUMP11:
1626 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001627 case R_ARM_CALL:
1628 case R_ARM_JUMP24:
1629 case R_ARM_PC24:
1630 case R_ARM_PLT32:
Peter Smithd6486032016-10-20 09:59:26 +00001631 case R_ARM_PREL31:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001632 case R_ARM_THM_JUMP19:
1633 case R_ARM_THM_JUMP24:
1634 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001635 return R_PLT_PC;
1636 case R_ARM_GOTOFF32:
1637 // (S + A) - GOT_ORG
1638 return R_GOTREL;
1639 case R_ARM_GOT_BREL:
1640 // GOT(S) + A - GOT_ORG
1641 return R_GOT_OFF;
1642 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001643 case R_ARM_TLS_IE32:
1644 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001645 return R_GOT_PC;
Davide Italiano38115ff2016-08-01 19:28:13 +00001646 case R_ARM_TARGET1:
1647 return Config->Target1Rel ? R_PC : R_ABS;
Peter Smith9bbd4e22016-10-17 18:12:24 +00001648 case R_ARM_TARGET2:
1649 if (Config->Target2 == Target2Policy::Rel)
1650 return R_PC;
1651 if (Config->Target2 == Target2Policy::Abs)
1652 return R_ABS;
1653 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001654 case R_ARM_TLS_GD32:
1655 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001656 case R_ARM_TLS_LDM32:
1657 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001658 case R_ARM_BASE_PREL:
1659 // B(S) + A - P
1660 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1661 // platforms.
1662 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001663 case R_ARM_MOVW_PREL_NC:
1664 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001665 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001666 case R_ARM_THM_MOVW_PREL_NC:
1667 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001668 return R_PC;
Peter Smithd6486032016-10-20 09:59:26 +00001669 case R_ARM_NONE:
1670 return R_HINT;
Peter Smith9d450252016-07-20 08:52:27 +00001671 case R_ARM_TLS_LE32:
1672 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001673 }
1674}
1675
Eugene Leviantab024a32016-11-25 08:56:36 +00001676bool ARMTargetInfo::isPicRel(uint32_t Type) const {
1677 return (Type == R_ARM_TARGET1 && !Config->Target1Rel) ||
1678 (Type == R_ARM_ABS32);
1679}
1680
Peter Smith8646ced2016-06-07 09:31:52 +00001681uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
Davide Italiano38115ff2016-08-01 19:28:13 +00001682 if (Type == R_ARM_TARGET1 && !Config->Target1Rel)
1683 return R_ARM_ABS32;
Peter Smith8646ced2016-06-07 09:31:52 +00001684 if (Type == R_ARM_ABS32)
1685 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001686 // Keep it going with a dummy value so that we can find more reloc errors.
1687 return R_ARM_ABS32;
1688}
1689
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001690void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001691 write32le(Buf, In<ELF32LE>::Plt->getVA());
Peter Smith8646ced2016-06-07 09:31:52 +00001692}
1693
Peter Smith4b360292016-12-09 09:59:54 +00001694void ARMTargetInfo::writeIgotPlt(uint8_t *Buf, const SymbolBody &S) const {
1695 // An ARM entry is the address of the ifunc resolver function.
1696 write32le(Buf, S.getVA<ELF32LE>());
1697}
1698
Rui Ueyama4a90f572016-06-16 16:28:50 +00001699void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001700 const uint8_t PltData[] = {
1701 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1702 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1703 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1704 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1705 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1706 };
1707 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +00001708 uint64_t GotPlt = In<ELF32LE>::GotPlt->getVA();
Eugene Leviantff23d3e2016-11-18 14:35:03 +00001709 uint64_t L1 = In<ELF32LE>::Plt->getVA() + 8;
Peter Smith8646ced2016-06-07 09:31:52 +00001710 write32le(Buf + 16, GotPlt - L1 - 8);
1711}
1712
1713void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1714 uint64_t PltEntryAddr, int32_t Index,
1715 unsigned RelOff) const {
1716 // FIXME: Using simple code sequence with simple relocations.
1717 // There is a more optimal sequence but it requires support for the group
1718 // relocations. See ELF for the ARM Architecture Appendix A.3
1719 const uint8_t PltData[] = {
1720 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1721 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1722 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1723 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1724 };
1725 memcpy(Buf, PltData, sizeof(PltData));
1726 uint64_t L1 = PltEntryAddr + 4;
1727 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1728}
1729
Peter Smithfb05cd92016-07-08 16:10:27 +00001730RelExpr ARMTargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
1731 const InputFile &File,
1732 const SymbolBody &S) const {
Peter Smith97c6d782017-01-04 09:45:45 +00001733 // If S is an undefined weak symbol in an executable we don't need a Thunk.
1734 // In a DSO calls to undefined symbols, including weak ones get PLT entries
1735 // which may need a thunk.
1736 if (S.isUndefined() && !S.isLocal() && S.symbol()->isWeak()
1737 && !Config->Shared)
Peter Smith2227c7f2016-11-03 11:49:23 +00001738 return Expr;
Peter Smithfb05cd92016-07-08 16:10:27 +00001739 // A state change from ARM to Thumb and vice versa must go through an
1740 // interworking thunk if the relocation type is not R_ARM_CALL or
1741 // R_ARM_THM_CALL.
1742 switch (RelocType) {
1743 case R_ARM_PC24:
1744 case R_ARM_PLT32:
1745 case R_ARM_JUMP24:
1746 // Source is ARM, all PLT entries are ARM so no interworking required.
1747 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1748 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
1749 return R_THUNK_PC;
1750 break;
1751 case R_ARM_THM_JUMP19:
1752 case R_ARM_THM_JUMP24:
1753 // Source is Thumb, all PLT entries are ARM so interworking is required.
1754 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
1755 if (Expr == R_PLT_PC)
1756 return R_THUNK_PLT_PC;
1757 if ((S.getVA<ELF32LE>() & 1) == 0)
1758 return R_THUNK_PC;
1759 break;
1760 }
1761 return Expr;
1762}
1763
Peter Smith8646ced2016-06-07 09:31:52 +00001764void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1765 uint64_t Val) const {
1766 switch (Type) {
Peter Smith8646ced2016-06-07 09:31:52 +00001767 case R_ARM_ABS32:
1768 case R_ARM_BASE_PREL:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001769 case R_ARM_GLOB_DAT:
Peter Smith8646ced2016-06-07 09:31:52 +00001770 case R_ARM_GOTOFF32:
1771 case R_ARM_GOT_BREL:
1772 case R_ARM_GOT_PREL:
1773 case R_ARM_REL32:
Peter Smithd9209992016-12-13 10:42:05 +00001774 case R_ARM_RELATIVE:
Davide Italiano38115ff2016-08-01 19:28:13 +00001775 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001776 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001777 case R_ARM_TLS_GD32:
1778 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001779 case R_ARM_TLS_LDM32:
1780 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001781 case R_ARM_TLS_LE32:
Rafael Espindolaf1e24532016-11-29 03:45:36 +00001782 case R_ARM_TLS_TPOFF32:
Peter Smith8646ced2016-06-07 09:31:52 +00001783 write32le(Loc, Val);
1784 break;
Peter Smithde3e7382016-11-29 16:23:50 +00001785 case R_ARM_TLS_DTPMOD32:
1786 write32le(Loc, 1);
1787 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001788 case R_ARM_PREL31:
Eugene Leviant84569e62016-11-29 08:05:44 +00001789 checkInt<31>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001790 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1791 break;
1792 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001793 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1794 // value of bit 0 of Val, we must select a BL or BLX instruction
1795 if (Val & 1) {
1796 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1797 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
Eugene Leviant84569e62016-11-29 08:05:44 +00001798 checkInt<26>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001799 write32le(Loc, 0xfa000000 | // opcode
1800 ((Val & 2) << 23) | // H
1801 ((Val >> 2) & 0x00ffffff)); // imm24
1802 break;
1803 }
1804 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1805 // BLX (always unconditional) instruction to an ARM Target, select an
1806 // unconditional BL.
1807 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
George Rimara4c7e742016-10-20 08:36:42 +00001808 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001809 case R_ARM_JUMP24:
1810 case R_ARM_PC24:
1811 case R_ARM_PLT32:
Eugene Leviant84569e62016-11-29 08:05:44 +00001812 checkInt<26>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001813 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1814 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001815 case R_ARM_THM_JUMP11:
Eugene Leviant84569e62016-11-29 08:05:44 +00001816 checkInt<12>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001817 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1818 break;
1819 case R_ARM_THM_JUMP19:
1820 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
Eugene Leviant84569e62016-11-29 08:05:44 +00001821 checkInt<21>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001822 write16le(Loc,
1823 (read16le(Loc) & 0xfbc0) | // opcode cond
1824 ((Val >> 10) & 0x0400) | // S
1825 ((Val >> 12) & 0x003f)); // imm6
1826 write16le(Loc + 2,
1827 0x8000 | // opcode
1828 ((Val >> 8) & 0x0800) | // J2
1829 ((Val >> 5) & 0x2000) | // J1
1830 ((Val >> 1) & 0x07ff)); // imm11
1831 break;
1832 case R_ARM_THM_CALL:
1833 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1834 // value of bit 0 of Val, we must select a BL or BLX instruction
1835 if ((Val & 1) == 0) {
1836 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1837 // only be two byte aligned. This must be done before overflow check
1838 Val = alignTo(Val, 4);
1839 }
1840 // Bit 12 is 0 for BLX, 1 for BL
1841 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
George Rimara4c7e742016-10-20 08:36:42 +00001842 // Fall through as rest of encoding is the same as B.W
Peter Smithfa4d90d2016-06-16 09:53:46 +00001843 case R_ARM_THM_JUMP24:
1844 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1845 // FIXME: Use of I1 and I2 require v6T2ops
Eugene Leviant84569e62016-11-29 08:05:44 +00001846 checkInt<25>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001847 write16le(Loc,
1848 0xf000 | // opcode
1849 ((Val >> 14) & 0x0400) | // S
1850 ((Val >> 12) & 0x03ff)); // imm10
1851 write16le(Loc + 2,
1852 (read16le(Loc + 2) & 0xd000) | // opcode
1853 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1854 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1855 ((Val >> 1) & 0x07ff)); // imm11
1856 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001857 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001858 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001859 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1860 (Val & 0x0fff));
1861 break;
1862 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001863 case R_ARM_MOVT_PREL:
Eugene Leviant84569e62016-11-29 08:05:44 +00001864 checkInt<32>(Loc, Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001865 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1866 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1867 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001868 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001869 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001870 // Encoding T1: A = imm4:i:imm3:imm8
Eugene Leviant84569e62016-11-29 08:05:44 +00001871 checkInt<32>(Loc, Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001872 write16le(Loc,
1873 0xf2c0 | // opcode
1874 ((Val >> 17) & 0x0400) | // i
1875 ((Val >> 28) & 0x000f)); // imm4
1876 write16le(Loc + 2,
1877 (read16le(Loc + 2) & 0x8f00) | // opcode
1878 ((Val >> 12) & 0x7000) | // imm3
1879 ((Val >> 16) & 0x00ff)); // imm8
1880 break;
1881 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001882 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001883 // Encoding T3: A = imm4:i:imm3:imm8
1884 write16le(Loc,
1885 0xf240 | // opcode
1886 ((Val >> 1) & 0x0400) | // i
1887 ((Val >> 12) & 0x000f)); // imm4
1888 write16le(Loc + 2,
1889 (read16le(Loc + 2) & 0x8f00) | // opcode
1890 ((Val << 4) & 0x7000) | // imm3
1891 (Val & 0x00ff)); // imm8
1892 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001893 default:
George Rimardcf5b722016-12-21 08:21:34 +00001894 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Peter Smith8646ced2016-06-07 09:31:52 +00001895 }
1896}
1897
1898uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1899 uint32_t Type) const {
1900 switch (Type) {
1901 default:
1902 return 0;
1903 case R_ARM_ABS32:
1904 case R_ARM_BASE_PREL:
1905 case R_ARM_GOTOFF32:
1906 case R_ARM_GOT_BREL:
1907 case R_ARM_GOT_PREL:
1908 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001909 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001910 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001911 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001912 case R_ARM_TLS_LDM32:
1913 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001914 case R_ARM_TLS_IE32:
1915 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001916 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001917 case R_ARM_PREL31:
1918 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001919 case R_ARM_CALL:
1920 case R_ARM_JUMP24:
1921 case R_ARM_PC24:
1922 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001923 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001924 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001925 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001926 case R_ARM_THM_JUMP19: {
1927 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1928 uint16_t Hi = read16le(Buf);
1929 uint16_t Lo = read16le(Buf + 2);
1930 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1931 ((Lo & 0x0800) << 8) | // J2
1932 ((Lo & 0x2000) << 5) | // J1
1933 ((Hi & 0x003f) << 12) | // imm6
1934 ((Lo & 0x07ff) << 1)); // imm11:0
1935 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001936 case R_ARM_THM_CALL:
1937 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001938 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1939 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1940 // FIXME: I1 and I2 require v6T2ops
1941 uint16_t Hi = read16le(Buf);
1942 uint16_t Lo = read16le(Buf + 2);
1943 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1944 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1945 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1946 ((Hi & 0x003ff) << 12) | // imm0
1947 ((Lo & 0x007ff) << 1)); // imm11:0
1948 }
1949 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1950 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001951 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001952 case R_ARM_MOVT_ABS:
1953 case R_ARM_MOVW_PREL_NC:
1954 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00001955 uint64_t Val = read32le(Buf) & 0x000f0fff;
1956 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1957 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001958 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001959 case R_ARM_THM_MOVT_ABS:
1960 case R_ARM_THM_MOVW_PREL_NC:
1961 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001962 // Encoding T3: A = imm4:i:imm3:imm8
1963 uint16_t Hi = read16le(Buf);
1964 uint16_t Lo = read16le(Buf + 2);
1965 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1966 ((Hi & 0x0400) << 1) | // i
1967 ((Lo & 0x7000) >> 4) | // imm3
1968 (Lo & 0x00ff)); // imm8
1969 }
Peter Smith8646ced2016-06-07 09:31:52 +00001970 }
1971}
1972
Peter Smith441cf5d2016-07-20 14:56:26 +00001973bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
1974 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
1975}
1976
Peter Smith9d450252016-07-20 08:52:27 +00001977bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
1978 return Type == R_ARM_TLS_GD32;
1979}
1980
1981bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
1982 return Type == R_ARM_TLS_IE32;
1983}
1984
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00001985template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001986 GotPltHeaderEntriesNum = 2;
Rafael Espindolad4db0b32016-12-07 21:13:27 +00001987 DefaultMaxPageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00001988 GotEntrySize = sizeof(typename ELFT::uint);
1989 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001990 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001991 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001992 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001993 PltRel = R_MIPS_JUMP_SLOT;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001994 NeedsThunks = true;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001995 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001996 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001997 TlsGotRel = R_MIPS_TLS_TPREL64;
1998 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
1999 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
2000 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002001 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002002 TlsGotRel = R_MIPS_TLS_TPREL32;
2003 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
2004 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
2005 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00002006}
2007
2008template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002009RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
2010 const SymbolBody &S) const {
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002011 // See comment in the calculateMipsRelChain.
2012 if (ELFT::Is64Bits || Config->MipsN32Abi)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002013 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002014 switch (Type) {
2015 default:
2016 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00002017 case R_MIPS_JALR:
2018 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00002019 case R_MIPS_GPREL16:
2020 case R_MIPS_GPREL32:
Simon Atanasyan725dc142016-11-16 21:01:02 +00002021 return R_MIPS_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00002022 case R_MIPS_26:
2023 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002024 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00002025 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002026 case R_MIPS_GOT_OFST:
Simon Atanasyan6a4eb752016-12-08 06:19:47 +00002027 // R_MIPS_HI16/R_MIPS_LO16 relocations against _gp_disp calculate
2028 // offset between start of function and 'gp' value which by default
2029 // equal to the start of .got section. In that case we consider these
2030 // relocations as relative.
Rafael Espindola22ef9562016-04-13 01:40:19 +00002031 if (&S == ElfSym<ELFT>::MipsGpDisp)
2032 return R_PC;
2033 return R_ABS;
2034 case R_MIPS_PC32:
2035 case R_MIPS_PC16:
2036 case R_MIPS_PC19_S2:
2037 case R_MIPS_PC21_S2:
2038 case R_MIPS_PC26_S2:
2039 case R_MIPS_PCHI16:
2040 case R_MIPS_PCLO16:
2041 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00002042 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00002043 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002044 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002045 // fallthrough
2046 case R_MIPS_CALL16:
2047 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002048 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00002049 return R_MIPS_GOT_OFF;
Simon Atanasyanbed04bf2016-10-21 07:22:30 +00002050 case R_MIPS_CALL_HI16:
2051 case R_MIPS_CALL_LO16:
2052 case R_MIPS_GOT_HI16:
2053 case R_MIPS_GOT_LO16:
2054 return R_MIPS_GOT_OFF32;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002055 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00002056 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00002057 case R_MIPS_TLS_GD:
2058 return R_MIPS_TLSGD;
2059 case R_MIPS_TLS_LDM:
2060 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00002061 }
2062}
2063
Eugene Leviantab024a32016-11-25 08:56:36 +00002064template <class ELFT> bool MipsTargetInfo<ELFT>::isPicRel(uint32_t Type) const {
2065 return Type == R_MIPS_32 || Type == R_MIPS_64;
2066}
2067
Rafael Espindola22ef9562016-04-13 01:40:19 +00002068template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00002069uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Eugene Leviantab024a32016-11-25 08:56:36 +00002070 return RelativeRel;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002071}
2072
2073template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00002074bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
2075 return Type == R_MIPS_TLS_LDM;
2076}
2077
2078template <class ELFT>
2079bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
2080 return Type == R_MIPS_TLS_GD;
2081}
2082
2083template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00002084void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Eugene Leviantff23d3e2016-11-18 14:35:03 +00002085 write32<ELFT::TargetEndianness>(Buf, In<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00002086}
Simon Atanasyan49829a12015-09-29 05:34:03 +00002087
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002088template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002089static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002090 uint32_t Instr = read32<E>(Loc);
2091 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
2092 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
2093}
2094
2095template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002096static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002097 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002098 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00002099 if (SHIFT > 0)
Eugene Leviant84569e62016-11-29 08:05:44 +00002100 checkAlignment<(1 << SHIFT)>(Loc, V, Type);
2101 checkInt<BSIZE + SHIFT>(Loc, V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002102 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002103}
2104
George Rimara4c7e742016-10-20 08:36:42 +00002105template <endianness E> static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002106 uint32_t Instr = read32<E>(Loc);
Simon Atanasyan97519cb2016-08-31 11:47:17 +00002107 uint16_t Res = ((V + 0x8000) >> 16) & 0xffff;
2108 write32<E>(Loc, (Instr & 0xffff0000) | Res);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002109}
2110
George Rimara4c7e742016-10-20 08:36:42 +00002111template <endianness E> static void writeMipsHigher(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002112 uint32_t Instr = read32<E>(Loc);
2113 uint16_t Res = ((V + 0x80008000) >> 32) & 0xffff;
2114 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2115}
2116
George Rimara4c7e742016-10-20 08:36:42 +00002117template <endianness E> static void writeMipsHighest(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002118 uint32_t Instr = read32<E>(Loc);
2119 uint16_t Res = ((V + 0x800080008000) >> 48) & 0xffff;
2120 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2121}
2122
George Rimara4c7e742016-10-20 08:36:42 +00002123template <endianness E> static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002124 uint32_t Instr = read32<E>(Loc);
2125 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
2126}
2127
Simon Atanasyana088bce2016-07-20 20:15:33 +00002128template <class ELFT> static bool isMipsR6() {
2129 const auto &FirstObj = cast<ELFFileBase<ELFT>>(*Config->FirstElf);
2130 uint32_t Arch = FirstObj.getObj().getHeader()->e_flags & EF_MIPS_ARCH;
2131 return Arch == EF_MIPS_ARCH_32R6 || Arch == EF_MIPS_ARCH_64R6;
2132}
2133
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002134template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00002135void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002136 const endianness E = ELFT::TargetEndianness;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002137 if (Config->MipsN32Abi) {
2138 write32<E>(Buf, 0x3c0e0000); // lui $14, %hi(&GOTPLT[0])
2139 write32<E>(Buf + 4, 0x8dd90000); // lw $25, %lo(&GOTPLT[0])($14)
2140 write32<E>(Buf + 8, 0x25ce0000); // addiu $14, $14, %lo(&GOTPLT[0])
2141 write32<E>(Buf + 12, 0x030ec023); // subu $24, $24, $14
2142 } else {
2143 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
2144 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
2145 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
2146 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
2147 }
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002148 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
2149 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
2150 write32<E>(Buf + 24, 0x0320f809); // jalr $25
2151 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
Eugene Leviant41ca3272016-11-10 09:48:29 +00002152 uint64_t Got = In<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00002153 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002154 writeMipsLo16<E>(Buf + 4, Got);
2155 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002156}
2157
2158template <class ELFT>
2159void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
2160 uint64_t PltEntryAddr, int32_t Index,
2161 unsigned RelOff) const {
2162 const endianness E = ELFT::TargetEndianness;
George Rimara4c7e742016-10-20 08:36:42 +00002163 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
2164 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
2165 // jr $25
Simon Atanasyana088bce2016-07-20 20:15:33 +00002166 write32<E>(Buf + 8, isMipsR6<ELFT>() ? 0x03200009 : 0x03200008);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002167 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00002168 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002169 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
2170 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002171}
2172
2173template <class ELFT>
Peter Smithfb05cd92016-07-08 16:10:27 +00002174RelExpr MipsTargetInfo<ELFT>::getThunkExpr(RelExpr Expr, uint32_t Type,
2175 const InputFile &File,
2176 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002177 // Any MIPS PIC code function is invoked with its address in register $t9.
2178 // So if we have a branch instruction from non-PIC code to the PIC one
2179 // we cannot make the jump directly and need to create a small stubs
2180 // to save the target function address.
2181 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
2182 if (Type != R_MIPS_26)
Peter Smithfb05cd92016-07-08 16:10:27 +00002183 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002184 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
2185 if (!F)
Peter Smithfb05cd92016-07-08 16:10:27 +00002186 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002187 // If current file has PIC code, LA25 stub is not required.
2188 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smithfb05cd92016-07-08 16:10:27 +00002189 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002190 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002191 // LA25 is required if target file has PIC code
2192 // or target symbol is a PIC symbol.
Simon Atanasyanf967f092016-09-29 12:58:36 +00002193 return D && D->isMipsPIC() ? R_THUNK_ABS : Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002194}
2195
2196template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002197uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002198 uint32_t Type) const {
2199 const endianness E = ELFT::TargetEndianness;
2200 switch (Type) {
2201 default:
2202 return 0;
2203 case R_MIPS_32:
2204 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002205 case R_MIPS_TLS_DTPREL32:
2206 case R_MIPS_TLS_TPREL32:
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002207 return read32<E>(Buf);
2208 case R_MIPS_26:
2209 // FIXME (simon): If the relocation target symbol is not a PLT entry
2210 // we should use another expression for calculation:
2211 // ((A << 2) | (P & 0xf0000000)) >> 2
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002212 return SignExtend64<28>((read32<E>(Buf) & 0x3ffffff) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002213 case R_MIPS_GPREL16:
2214 case R_MIPS_LO16:
2215 case R_MIPS_PCLO16:
2216 case R_MIPS_TLS_DTPREL_HI16:
2217 case R_MIPS_TLS_DTPREL_LO16:
2218 case R_MIPS_TLS_TPREL_HI16:
2219 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002220 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002221 case R_MIPS_PC16:
2222 return getPcRelocAddend<E, 16, 2>(Buf);
2223 case R_MIPS_PC19_S2:
2224 return getPcRelocAddend<E, 19, 2>(Buf);
2225 case R_MIPS_PC21_S2:
2226 return getPcRelocAddend<E, 21, 2>(Buf);
2227 case R_MIPS_PC26_S2:
2228 return getPcRelocAddend<E, 26, 2>(Buf);
2229 case R_MIPS_PC32:
2230 return getPcRelocAddend<E, 32, 0>(Buf);
2231 }
2232}
2233
Eugene Leviant84569e62016-11-29 08:05:44 +00002234static std::pair<uint32_t, uint64_t>
2235calculateMipsRelChain(uint8_t *Loc, uint32_t Type, uint64_t Val) {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002236 // MIPS N64 ABI packs multiple relocations into the single relocation
2237 // record. In general, all up to three relocations can have arbitrary
2238 // types. In fact, Clang and GCC uses only a few combinations. For now,
2239 // we support two of them. That is allow to pass at least all LLVM
2240 // test suite cases.
2241 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2242 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2243 // The first relocation is a 'real' relocation which is calculated
2244 // using the corresponding symbol's value. The second and the third
2245 // relocations used to modify result of the first one: extend it to
2246 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2247 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2248 uint32_t Type2 = (Type >> 8) & 0xff;
2249 uint32_t Type3 = (Type >> 16) & 0xff;
2250 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2251 return std::make_pair(Type, Val);
2252 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2253 return std::make_pair(Type2, Val);
2254 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2255 return std::make_pair(Type3, -Val);
Eugene Leviant84569e62016-11-29 08:05:44 +00002256 error(getErrorLocation(Loc) + "unsupported relocations combination " +
2257 Twine(Type));
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002258 return std::make_pair(Type & 0xff, Val);
2259}
2260
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002261template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002262void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2263 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002264 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002265 // Thread pointer and DRP offsets from the start of TLS data area.
2266 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan875951e2016-09-05 15:42:39 +00002267 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002268 Type == R_MIPS_TLS_DTPREL32 || Type == R_MIPS_TLS_DTPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002269 Val -= 0x8000;
Simon Atanasyan875951e2016-09-05 15:42:39 +00002270 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002271 Type == R_MIPS_TLS_TPREL32 || Type == R_MIPS_TLS_TPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002272 Val -= 0x7000;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002273 if (ELFT::Is64Bits || Config->MipsN32Abi)
Eugene Leviant84569e62016-11-29 08:05:44 +00002274 std::tie(Type, Val) = calculateMipsRelChain(Loc, Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002275 switch (Type) {
2276 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002277 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002278 case R_MIPS_TLS_DTPREL32:
2279 case R_MIPS_TLS_TPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002280 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002281 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002282 case R_MIPS_64:
Simon Atanasyan643729d2016-09-05 15:42:43 +00002283 case R_MIPS_TLS_DTPREL64:
2284 case R_MIPS_TLS_TPREL64:
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002285 write64<E>(Loc, Val);
2286 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002287 case R_MIPS_26:
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002288 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | ((Val >> 2) & 0x3ffffff));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002289 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002290 case R_MIPS_GOT_DISP:
2291 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002292 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002293 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002294 case R_MIPS_TLS_GD:
2295 case R_MIPS_TLS_LDM:
Eugene Leviant84569e62016-11-29 08:05:44 +00002296 checkInt<16>(Loc, Val, Type);
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002297 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002298 case R_MIPS_CALL16:
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002299 case R_MIPS_CALL_LO16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002300 case R_MIPS_GOT_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002301 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002302 case R_MIPS_LO16:
2303 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002304 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002305 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002306 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002307 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002308 break;
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002309 case R_MIPS_CALL_HI16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002310 case R_MIPS_GOT_HI16:
Simon Atanasyan3b377852016-03-04 10:55:20 +00002311 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002312 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002313 case R_MIPS_TLS_DTPREL_HI16:
2314 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002315 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002316 break;
Simon Atanasyane5532a12016-08-31 11:47:21 +00002317 case R_MIPS_HIGHER:
2318 writeMipsHigher<E>(Loc, Val);
2319 break;
2320 case R_MIPS_HIGHEST:
2321 writeMipsHighest<E>(Loc, Val);
2322 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002323 case R_MIPS_JALR:
2324 // Ignore this optimization relocation for now
2325 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002326 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002327 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002328 break;
2329 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002330 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002331 break;
2332 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002333 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002334 break;
2335 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002336 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002337 break;
2338 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002339 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002340 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002341 default:
George Rimardcf5b722016-12-21 08:21:34 +00002342 error(getErrorLocation(Loc) + "unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002343 }
2344}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002345
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002346template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002347bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002348 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002349}
Rafael Espindola01205f72015-09-22 18:19:46 +00002350}
2351}