blob: ab0f48c9a1e1dcd8930e03f2270acec7c1cf053c [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001// WebAssemblyInstrSIMD.td - WebAssembly SIMD codegen support -*- tablegen -*-//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Dan Gohman10e730a2015-06-29 23:51:55 +00006//
7//===----------------------------------------------------------------------===//
JF Bastien5ca0bac2015-07-10 18:23:10 +00008///
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// WebAssembly SIMD operand code-gen constructs.
JF Bastien5ca0bac2015-07-10 18:23:10 +000011///
Dan Gohman10e730a2015-06-29 23:51:55 +000012//===----------------------------------------------------------------------===//
13
Heejin Ahnd9a6de32018-10-09 22:23:39 +000014// Instructions requiring HasSIMD128 and the simd128 prefix byte
15multiclass SIMD_I<dag oops_r, dag iops_r, dag oops_s, dag iops_s,
16 list<dag> pattern_r, string asmstr_r = "",
17 string asmstr_s = "", bits<32> simdop = -1> {
18 defm "" : I<oops_r, iops_r, oops_s, iops_s, pattern_r, asmstr_r, asmstr_s,
19 !or(0xfd00, !and(0xff, simdop))>,
20 Requires<[HasSIMD128]>;
21}
22
Thomas Lively0ff82ac2018-10-13 07:09:10 +000023defm "" : ARGUMENT<V128, v16i8>;
24defm "" : ARGUMENT<V128, v8i16>;
25defm "" : ARGUMENT<V128, v4i32>;
26defm "" : ARGUMENT<V128, v2i64>;
27defm "" : ARGUMENT<V128, v4f32>;
28defm "" : ARGUMENT<V128, v2f64>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +000029
30// Constrained immediate argument types
Thomas Lively22442922018-08-21 21:03:18 +000031foreach SIZE = [8, 16] in
Thomas Livelyffde98d2018-10-13 16:58:03 +000032def ImmI#SIZE : ImmLeaf<i32,
Thomas Lively9a484382019-01-31 23:22:39 +000033 "return -(1 << ("#SIZE#" - 1)) <= Imm && Imm < (1 << ("#SIZE#" - 1));"
Thomas Livelyffde98d2018-10-13 16:58:03 +000034>;
Heejin Ahna0fd9c32018-08-14 18:53:27 +000035foreach SIZE = [2, 4, 8, 16, 32] in
36def LaneIdx#SIZE : ImmLeaf<i32, "return 0 <= Imm && Imm < "#SIZE#";">;
Derek Schuff51ed1312018-08-07 21:24:01 +000037
Heejin Ahnd9a6de32018-10-09 22:23:39 +000038//===----------------------------------------------------------------------===//
Thomas Lively4ddd2252018-11-09 01:49:19 +000039// Load and store
40//===----------------------------------------------------------------------===//
41
42// Load: v128.load
43multiclass SIMDLoad<ValueType vec_t> {
44 let mayLoad = 1 in
45 defm LOAD_#vec_t :
46 SIMD_I<(outs V128:$dst), (ins P2Align:$align, offset32_op:$off, I32:$addr),
47 (outs), (ins P2Align:$align, offset32_op:$off), [],
48 "v128.load\t$dst, ${off}(${addr})$align",
49 "v128.load\t$off$align", 0>;
50}
51
52foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in {
53defm "" : SIMDLoad<vec_t>;
54
55// Def load and store patterns from WebAssemblyInstrMemory.td for vector types
56def : LoadPatNoOffset<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
57def : LoadPatImmOff<vec_t, load, regPlusImm, !cast<NI>("LOAD_"#vec_t)>;
58def : LoadPatImmOff<vec_t, load, or_is_add, !cast<NI>("LOAD_"#vec_t)>;
59def : LoadPatGlobalAddr<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
60def : LoadPatExternalSym<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
61def : LoadPatOffsetOnly<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
62def : LoadPatGlobalAddrOffOnly<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
63def : LoadPatExternSymOffOnly<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
64}
65
66// Store: v128.store
67multiclass SIMDStore<ValueType vec_t> {
68 let mayStore = 1 in
69 defm STORE_#vec_t :
70 SIMD_I<(outs), (ins P2Align:$align, offset32_op:$off, I32:$addr, V128:$vec),
71 (outs), (ins P2Align:$align, offset32_op:$off), [],
72 "v128.store\t${off}(${addr})$align, $vec",
73 "v128.store\t$off$align", 1>;
74}
75
76foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in {
77defm "" : SIMDStore<vec_t>;
78
79// Def load and store patterns from WebAssemblyInstrMemory.td for vector types
80def : StorePatNoOffset<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
81def : StorePatImmOff<vec_t, store, regPlusImm, !cast<NI>("STORE_"#vec_t)>;
82def : StorePatImmOff<vec_t, store, or_is_add, !cast<NI>("STORE_"#vec_t)>;
83def : StorePatGlobalAddr<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
84def : StorePatExternalSym<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
85def : StorePatOffsetOnly<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
86def : StorePatGlobalAddrOffOnly<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
87def : StorePatExternSymOffOnly<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
88}
89
90//===----------------------------------------------------------------------===//
Heejin Ahnd9a6de32018-10-09 22:23:39 +000091// Constructing SIMD values
92//===----------------------------------------------------------------------===//
Thomas Lively9075cd62018-10-03 00:19:39 +000093
Heejin Ahnd9a6de32018-10-09 22:23:39 +000094// Constant: v128.const
Thomas Lively22442922018-08-21 21:03:18 +000095multiclass ConstVec<ValueType vec_t, dag ops, dag pat, string args> {
Thomas Lively8dbf29af2018-12-20 02:10:22 +000096 let isMoveImm = 1, isReMaterializable = 1,
Thomas Lively64a39a12019-01-10 22:32:11 +000097 Predicates = [HasSIMD128, HasUnimplementedSIMD128] in
Thomas Lively22442922018-08-21 21:03:18 +000098 defm CONST_V128_#vec_t : SIMD_I<(outs V128:$dst), ops, (outs), ops,
99 [(set V128:$dst, (vec_t pat))],
100 "v128.const\t$dst, "#args,
Thomas Lively299d2142018-11-09 01:45:56 +0000101 "v128.const\t"#args, 2>;
Thomas Lively22442922018-08-21 21:03:18 +0000102}
Thomas Lively123c3bb2018-08-23 00:43:47 +0000103
Thomas Lively22442922018-08-21 21:03:18 +0000104defm "" : ConstVec<v16i8,
105 (ins vec_i8imm_op:$i0, vec_i8imm_op:$i1,
106 vec_i8imm_op:$i2, vec_i8imm_op:$i3,
107 vec_i8imm_op:$i4, vec_i8imm_op:$i5,
108 vec_i8imm_op:$i6, vec_i8imm_op:$i7,
109 vec_i8imm_op:$i8, vec_i8imm_op:$i9,
110 vec_i8imm_op:$iA, vec_i8imm_op:$iB,
111 vec_i8imm_op:$iC, vec_i8imm_op:$iD,
112 vec_i8imm_op:$iE, vec_i8imm_op:$iF),
113 (build_vector ImmI8:$i0, ImmI8:$i1, ImmI8:$i2, ImmI8:$i3,
114 ImmI8:$i4, ImmI8:$i5, ImmI8:$i6, ImmI8:$i7,
115 ImmI8:$i8, ImmI8:$i9, ImmI8:$iA, ImmI8:$iB,
116 ImmI8:$iC, ImmI8:$iD, ImmI8:$iE, ImmI8:$iF),
117 !strconcat("$i0, $i1, $i2, $i3, $i4, $i5, $i6, $i7, ",
118 "$i8, $i9, $iA, $iB, $iC, $iD, $iE, $iF")>;
119defm "" : ConstVec<v8i16,
120 (ins vec_i16imm_op:$i0, vec_i16imm_op:$i1,
121 vec_i16imm_op:$i2, vec_i16imm_op:$i3,
122 vec_i16imm_op:$i4, vec_i16imm_op:$i5,
123 vec_i16imm_op:$i6, vec_i16imm_op:$i7),
124 (build_vector
125 ImmI16:$i0, ImmI16:$i1, ImmI16:$i2, ImmI16:$i3,
126 ImmI16:$i4, ImmI16:$i5, ImmI16:$i6, ImmI16:$i7),
127 "$i0, $i1, $i2, $i3, $i4, $i5, $i6, $i7">;
128defm "" : ConstVec<v4i32,
129 (ins vec_i32imm_op:$i0, vec_i32imm_op:$i1,
130 vec_i32imm_op:$i2, vec_i32imm_op:$i3),
131 (build_vector (i32 imm:$i0), (i32 imm:$i1),
132 (i32 imm:$i2), (i32 imm:$i3)),
133 "$i0, $i1, $i2, $i3">;
134defm "" : ConstVec<v2i64,
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000135 (ins vec_i64imm_op:$i0, vec_i64imm_op:$i1),
136 (build_vector (i64 imm:$i0), (i64 imm:$i1)),
137 "$i0, $i1">;
Thomas Lively22442922018-08-21 21:03:18 +0000138defm "" : ConstVec<v4f32,
139 (ins f32imm_op:$i0, f32imm_op:$i1,
140 f32imm_op:$i2, f32imm_op:$i3),
141 (build_vector (f32 fpimm:$i0), (f32 fpimm:$i1),
142 (f32 fpimm:$i2), (f32 fpimm:$i3)),
143 "$i0, $i1, $i2, $i3">;
144defm "" : ConstVec<v2f64,
145 (ins f64imm_op:$i0, f64imm_op:$i1),
146 (build_vector (f64 fpimm:$i0), (f64 fpimm:$i1)),
147 "$i0, $i1">;
Thomas Livelyc1742572018-08-23 00:48:37 +0000148
Thomas Lively4ddd2252018-11-09 01:49:19 +0000149// Shuffle lanes: shuffle
150defm SHUFFLE :
151 SIMD_I<(outs V128:$dst),
152 (ins V128:$x, V128:$y,
153 vec_i8imm_op:$m0, vec_i8imm_op:$m1,
154 vec_i8imm_op:$m2, vec_i8imm_op:$m3,
155 vec_i8imm_op:$m4, vec_i8imm_op:$m5,
156 vec_i8imm_op:$m6, vec_i8imm_op:$m7,
157 vec_i8imm_op:$m8, vec_i8imm_op:$m9,
158 vec_i8imm_op:$mA, vec_i8imm_op:$mB,
159 vec_i8imm_op:$mC, vec_i8imm_op:$mD,
160 vec_i8imm_op:$mE, vec_i8imm_op:$mF),
161 (outs),
162 (ins
163 vec_i8imm_op:$m0, vec_i8imm_op:$m1,
164 vec_i8imm_op:$m2, vec_i8imm_op:$m3,
165 vec_i8imm_op:$m4, vec_i8imm_op:$m5,
166 vec_i8imm_op:$m6, vec_i8imm_op:$m7,
167 vec_i8imm_op:$m8, vec_i8imm_op:$m9,
168 vec_i8imm_op:$mA, vec_i8imm_op:$mB,
169 vec_i8imm_op:$mC, vec_i8imm_op:$mD,
170 vec_i8imm_op:$mE, vec_i8imm_op:$mF),
171 [],
172 "v8x16.shuffle\t$dst, $x, $y, "#
173 "$m0, $m1, $m2, $m3, $m4, $m5, $m6, $m7, "#
174 "$m8, $m9, $mA, $mB, $mC, $mD, $mE, $mF",
175 "v8x16.shuffle\t"#
176 "$m0, $m1, $m2, $m3, $m4, $m5, $m6, $m7, "#
177 "$m8, $m9, $mA, $mB, $mC, $mD, $mE, $mF",
178 3>;
179
180// Shuffles after custom lowering
181def wasm_shuffle_t : SDTypeProfile<1, 18, []>;
182def wasm_shuffle : SDNode<"WebAssemblyISD::SHUFFLE", wasm_shuffle_t>;
183foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in {
184def : Pat<(vec_t (wasm_shuffle (vec_t V128:$x), (vec_t V128:$y),
185 (i32 LaneIdx32:$m0), (i32 LaneIdx32:$m1),
186 (i32 LaneIdx32:$m2), (i32 LaneIdx32:$m3),
187 (i32 LaneIdx32:$m4), (i32 LaneIdx32:$m5),
188 (i32 LaneIdx32:$m6), (i32 LaneIdx32:$m7),
189 (i32 LaneIdx32:$m8), (i32 LaneIdx32:$m9),
190 (i32 LaneIdx32:$mA), (i32 LaneIdx32:$mB),
191 (i32 LaneIdx32:$mC), (i32 LaneIdx32:$mD),
192 (i32 LaneIdx32:$mE), (i32 LaneIdx32:$mF))),
193 (vec_t (SHUFFLE (vec_t V128:$x), (vec_t V128:$y),
194 (i32 LaneIdx32:$m0), (i32 LaneIdx32:$m1),
195 (i32 LaneIdx32:$m2), (i32 LaneIdx32:$m3),
196 (i32 LaneIdx32:$m4), (i32 LaneIdx32:$m5),
197 (i32 LaneIdx32:$m6), (i32 LaneIdx32:$m7),
198 (i32 LaneIdx32:$m8), (i32 LaneIdx32:$m9),
199 (i32 LaneIdx32:$mA), (i32 LaneIdx32:$mB),
200 (i32 LaneIdx32:$mC), (i32 LaneIdx32:$mD),
201 (i32 LaneIdx32:$mE), (i32 LaneIdx32:$mF)))>;
202}
203
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000204// Create vector with identical lanes: splat
205def splat2 : PatFrag<(ops node:$x), (build_vector node:$x, node:$x)>;
206def splat4 : PatFrag<(ops node:$x), (build_vector
207 node:$x, node:$x, node:$x, node:$x)>;
208def splat8 : PatFrag<(ops node:$x), (build_vector
209 node:$x, node:$x, node:$x, node:$x,
210 node:$x, node:$x, node:$x, node:$x)>;
211def splat16 : PatFrag<(ops node:$x), (build_vector
212 node:$x, node:$x, node:$x, node:$x,
213 node:$x, node:$x, node:$x, node:$x,
214 node:$x, node:$x, node:$x, node:$x,
215 node:$x, node:$x, node:$x, node:$x)>;
216
217multiclass Splat<ValueType vec_t, string vec, WebAssemblyRegClass reg_t,
218 PatFrag splat_pat, bits<32> simdop> {
219 // Prefer splats over v128.const for const splats (65 is lowest that works)
220 let AddedComplexity = 65 in
221 defm SPLAT_#vec_t : SIMD_I<(outs V128:$dst), (ins reg_t:$x), (outs), (ins),
222 [(set (vec_t V128:$dst), (splat_pat reg_t:$x))],
223 vec#".splat\t$dst, $x", vec#".splat", simdop>;
224}
225
Thomas Lively299d2142018-11-09 01:45:56 +0000226defm "" : Splat<v16i8, "i8x16", I32, splat16, 4>;
227defm "" : Splat<v8i16, "i16x8", I32, splat8, 8>;
228defm "" : Splat<v4i32, "i32x4", I32, splat4, 12>;
229defm "" : Splat<v2i64, "i64x2", I64, splat2, 15>;
230defm "" : Splat<v4f32, "f32x4", F32, splat4, 18>;
231defm "" : Splat<v2f64, "f64x2", F64, splat2, 21>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000232
Thomas Lively74c12ce2019-01-29 23:44:48 +0000233// scalar_to_vector leaves high lanes undefined, so can be a splat
234class ScalarSplatPat<ValueType vec_t, ValueType lane_t,
235 WebAssemblyRegClass reg_t> :
236 Pat<(vec_t (scalar_to_vector (lane_t reg_t:$x))),
237 (!cast<Instruction>("SPLAT_"#vec_t) reg_t:$x)>;
238
239def : ScalarSplatPat<v16i8, i32, I32>;
240def : ScalarSplatPat<v8i16, i32, I32>;
241def : ScalarSplatPat<v4i32, i32, I32>;
242def : ScalarSplatPat<v2i64, i64, I64>;
243def : ScalarSplatPat<v4f32, f32, F32>;
244def : ScalarSplatPat<v2f64, f64, F64>;
245
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000246//===----------------------------------------------------------------------===//
247// Accessing lanes
248//===----------------------------------------------------------------------===//
249
250// Extract lane as a scalar: extract_lane / extract_lane_s / extract_lane_u
251multiclass ExtractLane<ValueType vec_t, string vec, ImmLeaf imm_t,
252 WebAssemblyRegClass reg_t, bits<32> simdop,
253 string suffix = "", SDNode extract = vector_extract> {
254 defm EXTRACT_LANE_#vec_t#suffix :
255 SIMD_I<(outs reg_t:$dst), (ins V128:$vec, vec_i8imm_op:$idx),
256 (outs), (ins vec_i8imm_op:$idx),
257 [(set reg_t:$dst, (extract (vec_t V128:$vec), (i32 imm_t:$idx)))],
258 vec#".extract_lane"#suffix#"\t$dst, $vec, $idx",
259 vec#".extract_lane"#suffix#"\t$idx", simdop>;
260}
261
262multiclass ExtractPat<ValueType lane_t, int mask> {
263 def _s : PatFrag<(ops node:$vec, node:$idx),
264 (i32 (sext_inreg
265 (i32 (vector_extract
266 node:$vec,
267 node:$idx
268 )),
269 lane_t
270 ))>;
271 def _u : PatFrag<(ops node:$vec, node:$idx),
272 (i32 (and
273 (i32 (vector_extract
274 node:$vec,
275 node:$idx
276 )),
277 (i32 mask)
278 ))>;
279}
280
281defm extract_i8x16 : ExtractPat<i8, 0xff>;
282defm extract_i16x8 : ExtractPat<i16, 0xffff>;
283
284multiclass ExtractLaneExtended<string sign, bits<32> baseInst> {
285 defm "" : ExtractLane<v16i8, "i8x16", LaneIdx16, I32, baseInst, sign,
286 !cast<PatFrag>("extract_i8x16"#sign)>;
Thomas Lively299d2142018-11-09 01:45:56 +0000287 defm "" : ExtractLane<v8i16, "i16x8", LaneIdx8, I32, !add(baseInst, 4), sign,
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000288 !cast<PatFrag>("extract_i16x8"#sign)>;
Thomas Livelyd183d8c2018-08-30 21:36:48 +0000289}
290
Thomas Lively299d2142018-11-09 01:45:56 +0000291defm "" : ExtractLaneExtended<"_s", 5>;
Thomas Lively64a39a12019-01-10 22:32:11 +0000292let Predicates = [HasSIMD128, HasUnimplementedSIMD128] in
Thomas Lively299d2142018-11-09 01:45:56 +0000293defm "" : ExtractLaneExtended<"_u", 6>;
Thomas Lively5222cb62018-08-15 18:15:18 +0000294defm "" : ExtractLane<v4i32, "i32x4", LaneIdx4, I32, 13>;
Thomas Lively299d2142018-11-09 01:45:56 +0000295defm "" : ExtractLane<v2i64, "i64x2", LaneIdx2, I64, 16>;
296defm "" : ExtractLane<v4f32, "f32x4", LaneIdx4, F32, 19>;
297defm "" : ExtractLane<v2f64, "f64x2", LaneIdx2, F64, 22>;
Thomas Livelyc1742572018-08-23 00:48:37 +0000298
Thomas Lively8dbf29af2018-12-20 02:10:22 +0000299// It would be more conventional to use unsigned extracts, but v8
300// doesn't implement them yet
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000301def : Pat<(i32 (vector_extract (v16i8 V128:$vec), (i32 LaneIdx16:$idx))),
Thomas Lively8dbf29af2018-12-20 02:10:22 +0000302 (EXTRACT_LANE_v16i8_s V128:$vec, (i32 LaneIdx16:$idx))>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000303def : Pat<(i32 (vector_extract (v8i16 V128:$vec), (i32 LaneIdx8:$idx))),
Thomas Lively8dbf29af2018-12-20 02:10:22 +0000304 (EXTRACT_LANE_v8i16_s V128:$vec, (i32 LaneIdx8:$idx))>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000305
Thomas Lively11a332d02018-10-19 19:08:06 +0000306// Lower undef lane indices to zero
307def : Pat<(and (i32 (vector_extract (v16i8 V128:$vec), undef)), (i32 0xff)),
308 (EXTRACT_LANE_v16i8_u V128:$vec, 0)>;
309def : Pat<(and (i32 (vector_extract (v8i16 V128:$vec), undef)), (i32 0xffff)),
310 (EXTRACT_LANE_v8i16_u V128:$vec, 0)>;
311def : Pat<(i32 (vector_extract (v16i8 V128:$vec), undef)),
312 (EXTRACT_LANE_v16i8_u V128:$vec, 0)>;
313def : Pat<(i32 (vector_extract (v8i16 V128:$vec), undef)),
314 (EXTRACT_LANE_v8i16_u V128:$vec, 0)>;
315def : Pat<(sext_inreg (i32 (vector_extract (v16i8 V128:$vec), undef)), i8),
316 (EXTRACT_LANE_v16i8_s V128:$vec, 0)>;
317def : Pat<(sext_inreg (i32 (vector_extract (v8i16 V128:$vec), undef)), i16),
318 (EXTRACT_LANE_v8i16_s V128:$vec, 0)>;
319def : Pat<(vector_extract (v4i32 V128:$vec), undef),
320 (EXTRACT_LANE_v4i32 V128:$vec, 0)>;
321def : Pat<(vector_extract (v2i64 V128:$vec), undef),
322 (EXTRACT_LANE_v2i64 V128:$vec, 0)>;
323def : Pat<(vector_extract (v4f32 V128:$vec), undef),
324 (EXTRACT_LANE_v4f32 V128:$vec, 0)>;
325def : Pat<(vector_extract (v2f64 V128:$vec), undef),
326 (EXTRACT_LANE_v2f64 V128:$vec, 0)>;
327
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000328// Replace lane value: replace_lane
329multiclass ReplaceLane<ValueType vec_t, string vec, ImmLeaf imm_t,
330 WebAssemblyRegClass reg_t, ValueType lane_t,
331 bits<32> simdop> {
332 defm REPLACE_LANE_#vec_t :
333 SIMD_I<(outs V128:$dst), (ins V128:$vec, vec_i8imm_op:$idx, reg_t:$x),
334 (outs), (ins vec_i8imm_op:$idx),
335 [(set V128:$dst, (vector_insert
336 (vec_t V128:$vec), (lane_t reg_t:$x), (i32 imm_t:$idx)))],
337 vec#".replace_lane\t$dst, $vec, $idx, $x",
338 vec#".replace_lane\t$idx", simdop>;
339}
340
Thomas Lively299d2142018-11-09 01:45:56 +0000341defm "" : ReplaceLane<v16i8, "i8x16", LaneIdx16, I32, i32, 7>;
342defm "" : ReplaceLane<v8i16, "i16x8", LaneIdx8, I32, i32, 11>;
343defm "" : ReplaceLane<v4i32, "i32x4", LaneIdx4, I32, i32, 14>;
344defm "" : ReplaceLane<v2i64, "i64x2", LaneIdx2, I64, i64, 17>;
345defm "" : ReplaceLane<v4f32, "f32x4", LaneIdx4, F32, f32, 20>;
346defm "" : ReplaceLane<v2f64, "f64x2", LaneIdx2, F64, f64, 23>;
Thomas Livelyc1742572018-08-23 00:48:37 +0000347
Thomas Lively11a332d02018-10-19 19:08:06 +0000348// Lower undef lane indices to zero
349def : Pat<(vector_insert (v16i8 V128:$vec), I32:$x, undef),
350 (REPLACE_LANE_v16i8 V128:$vec, 0, I32:$x)>;
351def : Pat<(vector_insert (v8i16 V128:$vec), I32:$x, undef),
352 (REPLACE_LANE_v8i16 V128:$vec, 0, I32:$x)>;
353def : Pat<(vector_insert (v4i32 V128:$vec), I32:$x, undef),
354 (REPLACE_LANE_v4i32 V128:$vec, 0, I32:$x)>;
355def : Pat<(vector_insert (v2i64 V128:$vec), I64:$x, undef),
356 (REPLACE_LANE_v2i64 V128:$vec, 0, I64:$x)>;
357def : Pat<(vector_insert (v4f32 V128:$vec), F32:$x, undef),
358 (REPLACE_LANE_v4f32 V128:$vec, 0, F32:$x)>;
359def : Pat<(vector_insert (v2f64 V128:$vec), F64:$x, undef),
360 (REPLACE_LANE_v2f64 V128:$vec, 0, F64:$x)>;
361
Thomas Lively4ddd2252018-11-09 01:49:19 +0000362//===----------------------------------------------------------------------===//
363// Comparisons
364//===----------------------------------------------------------------------===//
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000365
Thomas Lively4ddd2252018-11-09 01:49:19 +0000366multiclass SIMDCondition<ValueType vec_t, ValueType out_t, string vec,
367 string name, CondCode cond, bits<32> simdop> {
368 defm _#vec_t :
369 SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs), (outs), (ins),
370 [(set (out_t V128:$dst),
371 (setcc (vec_t V128:$lhs), (vec_t V128:$rhs), cond)
372 )],
373 vec#"."#name#"\t$dst, $lhs, $rhs", vec#"."#name, simdop>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000374}
375
Thomas Lively4ddd2252018-11-09 01:49:19 +0000376multiclass SIMDConditionInt<string name, CondCode cond, bits<32> baseInst> {
377 defm "" : SIMDCondition<v16i8, v16i8, "i8x16", name, cond, baseInst>;
378 defm "" : SIMDCondition<v8i16, v8i16, "i16x8", name, cond,
379 !add(baseInst, 10)>;
380 defm "" : SIMDCondition<v4i32, v4i32, "i32x4", name, cond,
381 !add(baseInst, 20)>;
382}
383
384multiclass SIMDConditionFP<string name, CondCode cond, bits<32> baseInst> {
385 defm "" : SIMDCondition<v4f32, v4i32, "f32x4", name, cond, baseInst>;
386 defm "" : SIMDCondition<v2f64, v2i64, "f64x2", name, cond,
387 !add(baseInst, 6)>;
388}
389
390// Equality: eq
391let isCommutable = 1 in {
392defm EQ : SIMDConditionInt<"eq", SETEQ, 24>;
393defm EQ : SIMDConditionFP<"eq", SETOEQ, 64>;
394} // isCommutable = 1
395
396// Non-equality: ne
397let isCommutable = 1 in {
398defm NE : SIMDConditionInt<"ne", SETNE, 25>;
399defm NE : SIMDConditionFP<"ne", SETUNE, 65>;
400} // isCommutable = 1
401
402// Less than: lt_s / lt_u / lt
403defm LT_S : SIMDConditionInt<"lt_s", SETLT, 26>;
404defm LT_U : SIMDConditionInt<"lt_u", SETULT, 27>;
405defm LT : SIMDConditionFP<"lt", SETOLT, 66>;
406
407// Greater than: gt_s / gt_u / gt
408defm GT_S : SIMDConditionInt<"gt_s", SETGT, 28>;
409defm GT_U : SIMDConditionInt<"gt_u", SETUGT, 29>;
410defm GT : SIMDConditionFP<"gt", SETOGT, 67>;
411
412// Less than or equal: le_s / le_u / le
413defm LE_S : SIMDConditionInt<"le_s", SETLE, 30>;
414defm LE_U : SIMDConditionInt<"le_u", SETULE, 31>;
415defm LE : SIMDConditionFP<"le", SETOLE, 68>;
416
417// Greater than or equal: ge_s / ge_u / ge
418defm GE_S : SIMDConditionInt<"ge_s", SETGE, 32>;
419defm GE_U : SIMDConditionInt<"ge_u", SETUGE, 33>;
420defm GE : SIMDConditionFP<"ge", SETOGE, 69>;
421
422// Lower float comparisons that don't care about NaN to standard WebAssembly
423// float comparisons. These instructions are generated in the target-independent
424// expansion of unordered comparisons and ordered ne.
425def : Pat<(v4i32 (seteq (v4f32 V128:$lhs), (v4f32 V128:$rhs))),
426 (v4i32 (EQ_v4f32 (v4f32 V128:$lhs), (v4f32 V128:$rhs)))>;
427def : Pat<(v4i32 (setne (v4f32 V128:$lhs), (v4f32 V128:$rhs))),
428 (v4i32 (NE_v4f32 (v4f32 V128:$lhs), (v4f32 V128:$rhs)))>;
429def : Pat<(v2i64 (seteq (v2f64 V128:$lhs), (v2f64 V128:$rhs))),
430 (v2i64 (EQ_v2f64 (v2f64 V128:$lhs), (v2f64 V128:$rhs)))>;
431def : Pat<(v2i64 (setne (v2f64 V128:$lhs), (v2f64 V128:$rhs))),
432 (v2i64 (NE_v2f64 (v2f64 V128:$lhs), (v2f64 V128:$rhs)))>;
433
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000434//===----------------------------------------------------------------------===//
Thomas Lively4ddd2252018-11-09 01:49:19 +0000435// Bitwise operations
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000436//===----------------------------------------------------------------------===//
437
438multiclass SIMDBinary<ValueType vec_t, string vec, SDNode node, string name,
439 bits<32> simdop> {
440 defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs),
441 (outs), (ins),
Thomas Lively7fa7e6a2018-10-11 00:49:24 +0000442 [(set (vec_t V128:$dst),
443 (node (vec_t V128:$lhs), (vec_t V128:$rhs))
444 )],
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000445 vec#"."#name#"\t$dst, $lhs, $rhs", vec#"."#name,
446 simdop>;
447}
448
Thomas Lively4ddd2252018-11-09 01:49:19 +0000449multiclass SIMDBitwise<SDNode node, string name, bits<32> simdop> {
450 defm "" : SIMDBinary<v16i8, "v128", node, name, simdop>;
451 defm "" : SIMDBinary<v8i16, "v128", node, name, simdop>;
452 defm "" : SIMDBinary<v4i32, "v128", node, name, simdop>;
453 defm "" : SIMDBinary<v2i64, "v128", node, name, simdop>;
Thomas Lively299d2142018-11-09 01:45:56 +0000454}
455
456multiclass SIMDUnary<ValueType vec_t, string vec, SDNode node, string name,
457 bits<32> simdop> {
458 defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins),
459 [(set (vec_t V128:$dst),
460 (vec_t (node (vec_t V128:$vec)))
461 )],
462 vec#"."#name#"\t$dst, $vec", vec#"."#name, simdop>;
463}
464
Thomas Lively4ddd2252018-11-09 01:49:19 +0000465// Bitwise logic: v128.not
466foreach vec_t = [v16i8, v8i16, v4i32, v2i64] in
Thomas Lively77b33c82018-11-15 03:38:59 +0000467defm NOT: SIMDUnary<vec_t, "v128", vnot, "not", 76>;
468
469// Bitwise logic: v128.and / v128.or / v128.xor
470let isCommutable = 1 in {
471defm AND : SIMDBitwise<and, "and", 77>;
472defm OR : SIMDBitwise<or, "or", 78>;
473defm XOR : SIMDBitwise<xor, "xor", 79>;
474} // isCommutable = 1
Thomas Lively4ddd2252018-11-09 01:49:19 +0000475
476// Bitwise select: v128.bitselect
477foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in
478 defm BITSELECT_#vec_t :
479 SIMD_I<(outs V128:$dst), (ins V128:$v1, V128:$v2, V128:$c), (outs), (ins),
480 [(set (vec_t V128:$dst),
481 (vec_t (int_wasm_bitselect
Thomas Livelyedb54b22019-01-09 18:13:11 +0000482 (vec_t V128:$v1), (vec_t V128:$v2), (vec_t V128:$c)
Thomas Lively4ddd2252018-11-09 01:49:19 +0000483 ))
484 )],
485 "v128.bitselect\t$dst, $v1, $v2, $c", "v128.bitselect", 80>;
486
487// Bitselect is equivalent to (c & v1) | (~c & v2)
488foreach vec_t = [v16i8, v8i16, v4i32, v2i64] in
489 def : Pat<(vec_t (or (and (vec_t V128:$c), (vec_t V128:$v1)),
490 (and (vnot V128:$c), (vec_t V128:$v2)))),
491 (!cast<Instruction>("BITSELECT_"#vec_t)
492 V128:$v1, V128:$v2, V128:$c)>;
493
494//===----------------------------------------------------------------------===//
495// Integer unary arithmetic
496//===----------------------------------------------------------------------===//
497
Thomas Lively299d2142018-11-09 01:45:56 +0000498multiclass SIMDUnaryInt<SDNode node, string name, bits<32> baseInst> {
499 defm "" : SIMDUnary<v16i8, "i8x16", node, name, baseInst>;
500 defm "" : SIMDUnary<v8i16, "i16x8", node, name, !add(baseInst, 17)>;
501 defm "" : SIMDUnary<v4i32, "i32x4", node, name, !add(baseInst, 34)>;
502 defm "" : SIMDUnary<v2i64, "i64x2", node, name, !add(baseInst, 51)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000503}
504
Thomas Lively4ddd2252018-11-09 01:49:19 +0000505multiclass SIMDReduceVec<ValueType vec_t, string vec, SDNode op, string name,
506 bits<32> simdop> {
507 defm _#vec_t : SIMD_I<(outs I32:$dst), (ins V128:$vec), (outs), (ins),
508 [(set I32:$dst, (i32 (op (vec_t V128:$vec))))],
509 vec#"."#name#"\t$dst, $vec", vec#"."#name, simdop>;
510}
511
512multiclass SIMDReduce<SDNode op, string name, bits<32> baseInst> {
513 defm "" : SIMDReduceVec<v16i8, "i8x16", op, name, baseInst>;
514 defm "" : SIMDReduceVec<v8i16, "i16x8", op, name, !add(baseInst, 17)>;
515 defm "" : SIMDReduceVec<v4i32, "i32x4", op, name, !add(baseInst, 34)>;
516 defm "" : SIMDReduceVec<v2i64, "i64x2", op, name, !add(baseInst, 51)>;
517}
518
Thomas Lively108e98e2018-10-10 01:09:09 +0000519// Integer vector negation
520def ivneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
521
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000522// Integer negation: neg
Thomas Lively299d2142018-11-09 01:45:56 +0000523defm NEG : SIMDUnaryInt<ivneg, "neg", 81>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000524
Thomas Lively4ddd2252018-11-09 01:49:19 +0000525// Any lane true: any_true
526defm ANYTRUE : SIMDReduce<int_wasm_anytrue, "any_true", 82>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000527
Thomas Lively4ddd2252018-11-09 01:49:19 +0000528// All lanes true: all_true
529defm ALLTRUE : SIMDReduce<int_wasm_alltrue, "all_true", 83>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000530
531//===----------------------------------------------------------------------===//
532// Bit shifts
533//===----------------------------------------------------------------------===//
534
535multiclass SIMDShift<ValueType vec_t, string vec, SDNode node, dag shift_vec,
536 string name, bits<32> simdop> {
537 defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec, I32:$x),
538 (outs), (ins),
539 [(set (vec_t V128:$dst),
540 (node V128:$vec, (vec_t shift_vec)))],
541 vec#"."#name#"\t$dst, $vec, $x", vec#"."#name, simdop>;
542}
543
Thomas Lively299d2142018-11-09 01:45:56 +0000544multiclass SIMDShiftInt<SDNode node, string name, bits<32> baseInst> {
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000545 defm "" : SIMDShift<v16i8, "i8x16", node, (splat16 I32:$x), name, baseInst>;
546 defm "" : SIMDShift<v8i16, "i16x8", node, (splat8 I32:$x), name,
Thomas Lively299d2142018-11-09 01:45:56 +0000547 !add(baseInst, 17)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000548 defm "" : SIMDShift<v4i32, "i32x4", node, (splat4 I32:$x), name,
Thomas Lively299d2142018-11-09 01:45:56 +0000549 !add(baseInst, 34)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000550 defm "" : SIMDShift<v2i64, "i64x2", node, (splat2 (i64 (zext I32:$x))),
Thomas Lively299d2142018-11-09 01:45:56 +0000551 name, !add(baseInst, 51)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000552}
553
554// Left shift by scalar: shl
Thomas Lively299d2142018-11-09 01:45:56 +0000555defm SHL : SIMDShiftInt<shl, "shl", 84>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000556
557// Right shift by scalar: shr_s / shr_u
Thomas Lively299d2142018-11-09 01:45:56 +0000558defm SHR_S : SIMDShiftInt<sra, "shr_s", 85>;
559defm SHR_U : SIMDShiftInt<srl, "shr_u", 86>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000560
561// Truncate i64 shift operands to i32s
562foreach shifts = [[shl, SHL_v2i64], [sra, SHR_S_v2i64], [srl, SHR_U_v2i64]] in
563def : Pat<(v2i64 (shifts[0] (v2i64 V128:$vec), (v2i64 (splat2 I64:$x)))),
564 (v2i64 (shifts[1] (v2i64 V128:$vec), (I32_WRAP_I64 I64:$x)))>;
565
Thomas Lively55735d52018-10-20 01:31:18 +0000566// 2xi64 shifts with constant shift amounts are custom lowered to avoid wrapping
567def wasm_shift_t : SDTypeProfile<1, 2,
568 [SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisVT<2, i32>]
569>;
570def wasm_shl : SDNode<"WebAssemblyISD::VEC_SHL", wasm_shift_t>;
571def wasm_shr_s : SDNode<"WebAssemblyISD::VEC_SHR_S", wasm_shift_t>;
572def wasm_shr_u : SDNode<"WebAssemblyISD::VEC_SHR_U", wasm_shift_t>;
573foreach shifts = [[wasm_shl, SHL_v2i64],
574 [wasm_shr_s, SHR_S_v2i64],
575 [wasm_shr_u, SHR_U_v2i64]] in
576def : Pat<(v2i64 (shifts[0] (v2i64 V128:$vec), I32:$x)),
577 (v2i64 (shifts[1] (v2i64 V128:$vec), I32:$x))>;
578
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000579//===----------------------------------------------------------------------===//
Thomas Lively4ddd2252018-11-09 01:49:19 +0000580// Integer binary arithmetic
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000581//===----------------------------------------------------------------------===//
582
Thomas Lively4ddd2252018-11-09 01:49:19 +0000583multiclass SIMDBinaryIntSmall<SDNode node, string name, bits<32> baseInst> {
584 defm "" : SIMDBinary<v16i8, "i8x16", node, name, baseInst>;
585 defm "" : SIMDBinary<v8i16, "i16x8", node, name, !add(baseInst, 17)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000586}
587
Thomas Lively4ddd2252018-11-09 01:49:19 +0000588multiclass SIMDBinaryIntNoI64x2<SDNode node, string name, bits<32> baseInst> {
589 defm "" : SIMDBinaryIntSmall<node, name, baseInst>;
590 defm "" : SIMDBinary<v4i32, "i32x4", node, name, !add(baseInst, 34)>;
591}
592
593multiclass SIMDBinaryInt<SDNode node, string name, bits<32> baseInst> {
594 defm "" : SIMDBinaryIntNoI64x2<node, name, baseInst>;
595 defm "" : SIMDBinary<v2i64, "i64x2", node, name, !add(baseInst, 51)>;
596}
597
598// Integer addition: add / add_saturate_s / add_saturate_u
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000599let isCommutable = 1 in {
Thomas Lively4ddd2252018-11-09 01:49:19 +0000600defm ADD : SIMDBinaryInt<add, "add", 87>;
601defm ADD_SAT_S : SIMDBinaryIntSmall<saddsat, "add_saturate_s", 88>;
602defm ADD_SAT_U : SIMDBinaryIntSmall<uaddsat, "add_saturate_u", 89>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000603} // isCommutable = 1
604
Thomas Lively4ddd2252018-11-09 01:49:19 +0000605// Integer subtraction: sub / sub_saturate_s / sub_saturate_u
606defm SUB : SIMDBinaryInt<sub, "sub", 90>;
607defm SUB_SAT_S :
608 SIMDBinaryIntSmall<int_wasm_sub_saturate_signed, "sub_saturate_s", 91>;
609defm SUB_SAT_U :
610 SIMDBinaryIntSmall<int_wasm_sub_saturate_unsigned, "sub_saturate_u", 92>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000611
Thomas Lively4ddd2252018-11-09 01:49:19 +0000612// Integer multiplication: mul
613defm MUL : SIMDBinaryIntNoI64x2<mul, "mul", 93>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000614
615//===----------------------------------------------------------------------===//
Thomas Lively4ddd2252018-11-09 01:49:19 +0000616// Floating-point unary arithmetic
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000617//===----------------------------------------------------------------------===//
618
Thomas Lively299d2142018-11-09 01:45:56 +0000619multiclass SIMDUnaryFP<SDNode node, string name, bits<32> baseInst> {
620 defm "" : SIMDUnary<v4f32, "f32x4", node, name, baseInst>;
621 defm "" : SIMDUnary<v2f64, "f64x2", node, name, !add(baseInst, 11)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000622}
623
Thomas Lively299d2142018-11-09 01:45:56 +0000624// Absolute value: abs
625defm ABS : SIMDUnaryFP<fabs, "abs", 149>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000626
Thomas Lively4ddd2252018-11-09 01:49:19 +0000627// Negation: neg
628defm NEG : SIMDUnaryFP<fneg, "neg", 150>;
629
630// Square root: sqrt
Thomas Lively64a39a12019-01-10 22:32:11 +0000631let Predicates = [HasSIMD128, HasUnimplementedSIMD128] in
Thomas Lively4ddd2252018-11-09 01:49:19 +0000632defm SQRT : SIMDUnaryFP<fsqrt, "sqrt", 151>;
633
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000634//===----------------------------------------------------------------------===//
Thomas Lively4ddd2252018-11-09 01:49:19 +0000635// Floating-point binary arithmetic
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000636//===----------------------------------------------------------------------===//
637
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000638multiclass SIMDBinaryFP<SDNode node, string name, bits<32> baseInst> {
639 defm "" : SIMDBinary<v4f32, "f32x4", node, name, baseInst>;
Thomas Lively299d2142018-11-09 01:45:56 +0000640 defm "" : SIMDBinary<v2f64, "f64x2", node, name, !add(baseInst, 11)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000641}
642
643// Addition: add
644let isCommutable = 1 in
Thomas Lively299d2142018-11-09 01:45:56 +0000645defm ADD : SIMDBinaryFP<fadd, "add", 154>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000646
647// Subtraction: sub
Thomas Lively299d2142018-11-09 01:45:56 +0000648defm SUB : SIMDBinaryFP<fsub, "sub", 155>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000649
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000650// Multiplication: mul
651let isCommutable = 1 in
Thomas Lively299d2142018-11-09 01:45:56 +0000652defm MUL : SIMDBinaryFP<fmul, "mul", 156>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000653
Thomas Lively4ddd2252018-11-09 01:49:19 +0000654// Division: div
Thomas Lively64a39a12019-01-10 22:32:11 +0000655let Predicates = [HasSIMD128, HasUnimplementedSIMD128] in
Thomas Lively4ddd2252018-11-09 01:49:19 +0000656defm DIV : SIMDBinaryFP<fdiv, "div", 157>;
657
658// NaN-propagating minimum: min
659defm MIN : SIMDBinaryFP<fminimum, "min", 158>;
660
661// NaN-propagating maximum: max
662defm MAX : SIMDBinaryFP<fmaximum, "max", 159>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000663
664//===----------------------------------------------------------------------===//
665// Conversions
666//===----------------------------------------------------------------------===//
667
668multiclass SIMDConvert<ValueType vec_t, ValueType arg_t, SDNode op,
669 string name, bits<32> simdop> {
670 defm op#_#vec_t#_#arg_t :
671 SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins),
672 [(set (vec_t V128:$dst), (vec_t (op (arg_t V128:$vec))))],
673 name#"\t$dst, $vec", name, simdop>;
674}
675
Thomas Lively6a87dda2019-01-08 06:25:55 +0000676// Integer to floating point: convert
677defm "" : SIMDConvert<v4f32, v4i32, sint_to_fp, "f32x4.convert_i32x4_s", 175>;
678defm "" : SIMDConvert<v4f32, v4i32, uint_to_fp, "f32x4.convert_i32x4_u", 176>;
679defm "" : SIMDConvert<v2f64, v2i64, sint_to_fp, "f64x2.convert_i64x2_s", 177>;
680defm "" : SIMDConvert<v2f64, v2i64, uint_to_fp, "f64x2.convert_i64x2_u", 178>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000681
Thomas Lively6a87dda2019-01-08 06:25:55 +0000682// Floating point to integer with saturation: trunc_sat
683defm "" : SIMDConvert<v4i32, v4f32, fp_to_sint, "i32x4.trunc_sat_f32x4_s", 171>;
684defm "" : SIMDConvert<v4i32, v4f32, fp_to_uint, "i32x4.trunc_sat_f32x4_u", 172>;
685defm "" : SIMDConvert<v2i64, v2f64, fp_to_sint, "i64x2.trunc_sat_f64x2_s", 173>;
686defm "" : SIMDConvert<v2i64, v2f64, fp_to_uint, "i64x2.trunc_sat_f64x2_u", 174>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000687
Thomas Lively2ebacb12018-10-11 00:01:25 +0000688// Lower llvm.wasm.trunc.saturate.* to saturating instructions
689def : Pat<(v4i32 (int_wasm_trunc_saturate_signed (v4f32 V128:$src))),
690 (fp_to_sint_v4i32_v4f32 (v4f32 V128:$src))>;
691def : Pat<(v4i32 (int_wasm_trunc_saturate_unsigned (v4f32 V128:$src))),
692 (fp_to_uint_v4i32_v4f32 (v4f32 V128:$src))>;
693def : Pat<(v2i64 (int_wasm_trunc_saturate_signed (v2f64 V128:$src))),
694 (fp_to_sint_v2i64_v2f64 (v2f64 V128:$src))>;
695def : Pat<(v2i64 (int_wasm_trunc_saturate_unsigned (v2f64 V128:$src))),
696 (fp_to_uint_v2i64_v2f64 (v2f64 V128:$src))>;
697
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000698// Bitcasts are nops
699// Matching bitcast t1 to t1 causes strange errors, so avoid repeating types
700foreach t1 = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in
701foreach t2 = !foldl(
702 []<ValueType>, [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64],
703 acc, cur, !if(!eq(!cast<string>(t1), !cast<string>(cur)),
704 acc, !listconcat(acc, [cur])
705 )
706) in
707def : Pat<(t1 (bitconvert (t2 V128:$v))), (t1 V128:$v)>;