blob: 1db9070267a039c232abb6d46462c19bd44ca934 [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/Constants.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000040using namespace llvm;
41
Hal Finkel595817e2012-06-04 02:21:00 +000042static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
43cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000044
Hal Finkel4e9f1a82012-06-10 19:32:29 +000045static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
46cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
47
Hal Finkel8d7fbc92013-03-15 15:27:13 +000048static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
49cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
50
Hal Finkel940ab932014-02-28 00:27:01 +000051// FIXME: Remove this once the bug has been fixed!
52extern cl::opt<bool> ANDIGlueBug;
53
Eric Christopher89958332014-05-31 00:07:32 +000054static TargetLoweringObjectFile *createTLOF(const Triple &TT) {
Eric Christophera84189a2014-06-02 17:29:07 +000055 // If it isn't a Mach-O file then it's going to be a linux ELF
56 // object file.
Eric Christopher89958332014-05-31 00:07:32 +000057 if (TT.isOSDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +000058 return new TargetLoweringObjectFileMachO();
Eric Christophera84189a2014-06-02 17:29:07 +000059
60 return new PPC64LinuxTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +000061}
62
Chris Lattner584a11a2006-11-02 01:44:04 +000063PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Eric Christopher89958332014-05-31 00:07:32 +000064 : TargetLowering(TM, createTLOF(Triple(TM.getTargetTriple()))),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000065 Subtarget(*TM.getSubtargetImpl()) {
Nate Begeman4dd38312005-10-21 00:02:42 +000066 setPow2DivIsCheap();
Dale Johannesenc31eb202008-07-31 18:13:12 +000067
Chris Lattnera028e7a2005-09-27 22:18:25 +000068 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000069 setUseUnderscoreSetJmp(true);
70 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000071
Chris Lattnerd10babf2010-10-10 18:34:00 +000072 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
73 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000074 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000075 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000076
Chris Lattnerf22556d2005-08-16 17:14:42 +000077 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000078 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
79 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
80 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000081
Evan Cheng5d9fd972006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000085
Owen Anderson9f944592009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000087
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000099
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000100 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000101 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
102
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000103 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
108 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
109 isPPC64 ? MVT::i64 : MVT::i32);
110 } else {
111 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
112 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
113 }
Hal Finkel940ab932014-02-28 00:27:01 +0000114
115 // PowerPC does not support direct load / store of condition registers
116 setOperationAction(ISD::LOAD, MVT::i1, Custom);
117 setOperationAction(ISD::STORE, MVT::i1, Custom);
118
119 // FIXME: Remove this once the ANDI glue bug is fixed:
120 if (ANDIGlueBug)
121 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
122
123 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
124 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
125 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
126 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
127 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
128 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
129
130 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
131 }
132
Dale Johannesen666323e2007-10-10 01:01:31 +0000133 // This is used in the ppcf128->int sequence. Note it has different semantics
134 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000135 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000136
Roman Divacky1faf5b02012-08-16 18:19:29 +0000137 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000143 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000144
Chris Lattnerf22556d2005-08-16 17:14:42 +0000145 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UREM, MVT::i32, Expand);
148 setOperationAction(ISD::SREM, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000150
151 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000152 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
159 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000160
Dan Gohman482732a2007-10-11 23:21:31 +0000161 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f64, Expand);
163 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f64, Expand);
166 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FSIN , MVT::f32, Expand);
169 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000170 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FREM , MVT::f32, Expand);
172 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000173 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000174
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000176
Chris Lattnerf22556d2005-08-16 17:14:42 +0000177 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000178 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000179 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000180 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000182
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000183 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000184 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000185 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000186 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000187
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000188 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
191 } else {
192 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
193 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000195
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000196 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000197 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201
202 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
204 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000205 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000206 }
207
Nate Begeman2fba8a32006-01-14 03:14:10 +0000208 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000217
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000218 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000219 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000220 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
221 } else {
222 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
223 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
224 }
225
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
228 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000229
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000230 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000231 // PowerPC does not have Select
232 setOperationAction(ISD::SELECT, MVT::i32, Expand);
233 setOperationAction(ISD::SELECT, MVT::i64, Expand);
234 setOperationAction(ISD::SELECT, MVT::f32, Expand);
235 setOperationAction(ISD::SELECT, MVT::f64, Expand);
236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000237
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000238 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000241
Nate Begeman7e7f4392006-02-01 07:19:44 +0000242 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000243 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000244 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000246 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000247 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000249
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000251
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000252 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000254
Jim Laskey6267b2c2005-08-17 00:40:22 +0000255 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000256 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000258
Wesley Peck527da1b2010-11-23 03:31:01 +0000259 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
260 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
262 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000263
Chris Lattner84b49d52006-04-28 21:56:10 +0000264 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000266
Hal Finkel1996f3d2013-03-27 19:10:42 +0000267 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000268 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
269 // support continuation, user-level threading, and etc.. As a result, no
270 // other SjLj exception interfaces are implemented and please don't build
271 // your own exception handling based on them.
272 // LLVM/Clang supports zero-cost DWARF exception handling.
273 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
274 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000275
276 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000277 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000285 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
287 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000288
Nate Begemanf69d13b2008-08-11 17:36:31 +0000289 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
292 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000293 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
294 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
Nate Begemane74795c2006-01-25 18:21:52 +0000296 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000298
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000299 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000300 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000301 // VAARG always uses double-word chunks, so promote anything smaller.
302 setOperationAction(ISD::VAARG, MVT::i1, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i8, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::i16, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i32, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 } else {
312 // VAARG is custom lowered with the 32-bit SVR4 ABI.
313 setOperationAction(ISD::VAARG, MVT::Other, Custom);
314 setOperationAction(ISD::VAARG, MVT::i64, Custom);
315 }
Roman Divacky4394e682011-06-28 15:30:42 +0000316 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000318
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000319 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000320 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
321 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
322 else
323 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
324
Chris Lattner5bd514d2006-01-15 09:02:48 +0000325 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::VAEND , MVT::Other, Expand);
327 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
328 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000331
Chris Lattner6961fc72006-03-26 10:06:40 +0000332 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000334
Hal Finkel25c19922013-05-15 21:37:41 +0000335 // To handle counter-based loop conditions.
336 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
337
Dale Johannesen160be0f2008-11-07 22:54:33 +0000338 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000351
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000352 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000353 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
356 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000358 // This is just the low 32 bits of a (signed) fp->i64 conversion.
359 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000361
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000362 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000363 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000364 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000365 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000367 }
368
Hal Finkelf6d45f22013-04-01 17:52:07 +0000369 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000370 if (Subtarget.hasFPCVT()) {
371 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000372 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376 }
377
378 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
379 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
380 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
381 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
382 }
383
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000384 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000385 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000386 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000389 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000393 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000394 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000395 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
396 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000398 }
Evan Cheng19264272006-03-01 01:11:20 +0000399
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000400 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000403 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
404 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
405 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000406
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000408 setOperationAction(ISD::ADD , VT, Legal);
409 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000410
Chris Lattner95c7adc2006-04-04 17:25:31 +0000411 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000413 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000414
415 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000418 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000419 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000423 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000428
Chris Lattner06a21ba2006-04-16 01:37:57 +0000429 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::MUL , VT, Expand);
431 setOperationAction(ISD::SDIV, VT, Expand);
432 setOperationAction(ISD::SREM, VT, Expand);
433 setOperationAction(ISD::UDIV, VT, Expand);
434 setOperationAction(ISD::UREM, VT, Expand);
435 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000436 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000438 setOperationAction(ISD::FSQRT, VT, Expand);
439 setOperationAction(ISD::FLOG, VT, Expand);
440 setOperationAction(ISD::FLOG10, VT, Expand);
441 setOperationAction(ISD::FLOG2, VT, Expand);
442 setOperationAction(ISD::FEXP, VT, Expand);
443 setOperationAction(ISD::FEXP2, VT, Expand);
444 setOperationAction(ISD::FSIN, VT, Expand);
445 setOperationAction(ISD::FCOS, VT, Expand);
446 setOperationAction(ISD::FABS, VT, Expand);
447 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000448 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000449 setOperationAction(ISD::FCEIL, VT, Expand);
450 setOperationAction(ISD::FTRUNC, VT, Expand);
451 setOperationAction(ISD::FRINT, VT, Expand);
452 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000453 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
454 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
455 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
456 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
457 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
458 setOperationAction(ISD::UDIVREM, VT, Expand);
459 setOperationAction(ISD::SDIVREM, VT, Expand);
460 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
461 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000462 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000463 setOperationAction(ISD::CTPOP, VT, Expand);
464 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000465 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000466 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000467 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000468 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000469 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
470
471 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
472 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
473 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
474 setTruncStoreAction(VT, InnerVT, Expand);
475 }
476 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
477 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
478 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000479 }
480
Chris Lattner95c7adc2006-04-04 17:25:31 +0000481 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
482 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000483 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000484
Owen Anderson9f944592009-08-11 20:47:22 +0000485 setOperationAction(ISD::AND , MVT::v4i32, Legal);
486 setOperationAction(ISD::OR , MVT::v4i32, Legal);
487 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
488 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000489 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000490 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000491 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000492 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
493 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
494 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
495 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000496 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
497 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
498 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
499 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000500
Craig Topperabadc662012-04-20 06:31:50 +0000501 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
502 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
503 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
504 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000505
Owen Anderson9f944592009-08-11 20:47:22 +0000506 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000507 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000508
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000509 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000510 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
511 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
512 }
513
Owen Anderson9f944592009-08-11 20:47:22 +0000514 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
515 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
516 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000517
Owen Anderson9f944592009-08-11 20:47:22 +0000518 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
519 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000520
Owen Anderson9f944592009-08-11 20:47:22 +0000521 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
522 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
523 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
524 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000525
526 // Altivec does not contain unordered floating-point compare instructions
527 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
528 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
529 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
530 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
531 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
532 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000533
534 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
535 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000536
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000537 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000538 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000539 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000540
541 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
542 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
543 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
544 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
545 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
546
547 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
548
549 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
550 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
551
552 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
553 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
554
Hal Finkel732f0f72014-03-26 12:49:28 +0000555 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
556 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
559 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
560
Hal Finkel27774d92014-03-13 07:58:58 +0000561 // Share the Altivec comparison restrictions.
562 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
563 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
564 setCondCodeAction(ISD::SETUGT, MVT::v2f64, Expand);
565 setCondCodeAction(ISD::SETUGE, MVT::v2f64, Expand);
566 setCondCodeAction(ISD::SETULT, MVT::v2f64, Expand);
567 setCondCodeAction(ISD::SETULE, MVT::v2f64, Expand);
568
569 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
570 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
571
Hal Finkel9281c9a2014-03-26 18:26:30 +0000572 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
573 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
574
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000575 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
576
Hal Finkel19be5062014-03-29 05:29:01 +0000577 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000578
579 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
580 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000581
582 // VSX v2i64 only supports non-arithmetic operations.
583 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
584 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
585
Hal Finkelad801b72014-03-27 21:26:33 +0000586 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
587 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
588 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
589
Hal Finkel777c9dd2014-03-29 16:04:40 +0000590 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
591
Hal Finkel9281c9a2014-03-26 18:26:30 +0000592 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
593 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
594 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
595 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
596
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000597 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
598
Hal Finkel7279f4b2014-03-26 19:13:54 +0000599 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
600 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
601 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
602 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
603
Hal Finkel5c0d1452014-03-30 13:22:59 +0000604 // Vector operation legalization checks the result type of
605 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
608 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
609 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
610
Hal Finkela6c8b512014-03-26 16:12:58 +0000611 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000612 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000613 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000614
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000615 if (Subtarget.has64BitSupport()) {
Hal Finkel322e41a2012-04-01 20:08:17 +0000616 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel70381a72012-08-04 14:10:46 +0000617 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
618 }
Hal Finkel322e41a2012-04-01 20:08:17 +0000619
Eli Friedman7dfa7912011-08-29 18:23:02 +0000620 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
621 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkel1b5ff082012-12-25 17:22:53 +0000622 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
623 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000624
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000625 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000626 // Altivec instructions set fields to all zeros or all ones.
627 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000628
Evan Cheng39e90022012-07-02 22:39:56 +0000629 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000630 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000631 setExceptionPointerRegister(PPC::X3);
632 setExceptionSelectorRegister(PPC::X4);
633 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000634 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000635 setExceptionPointerRegister(PPC::R3);
636 setExceptionSelectorRegister(PPC::R4);
637 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000638
Chris Lattnerf4184352006-03-01 04:57:39 +0000639 // We have target-specific dag combine patterns for the following nodes:
640 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000641 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000642 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000643 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000644 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000645 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000646 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000647 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000648
Hal Finkel46043ed2014-03-01 21:36:57 +0000649 setTargetDAGCombine(ISD::SIGN_EXTEND);
650 setTargetDAGCombine(ISD::ZERO_EXTEND);
651 setTargetDAGCombine(ISD::ANY_EXTEND);
652
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000653 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000654 setTargetDAGCombine(ISD::TRUNCATE);
655 setTargetDAGCombine(ISD::SETCC);
656 setTargetDAGCombine(ISD::SELECT_CC);
657 }
658
Hal Finkel2e103312013-04-03 04:01:11 +0000659 // Use reciprocal estimates.
660 if (TM.Options.UnsafeFPMath) {
661 setTargetDAGCombine(ISD::FDIV);
662 setTargetDAGCombine(ISD::FSQRT);
663 }
664
Dale Johannesen10432e52007-10-19 00:59:18 +0000665 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000666 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000667 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000668 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
669 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000670 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
671 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000672 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
673 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
674 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
675 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
676 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000677 }
678
Hal Finkel940ab932014-02-28 00:27:01 +0000679 // With 32 condition bits, we don't need to sink (and duplicate) compares
680 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000681 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000682 setHasMultipleConditionRegisters();
683
Hal Finkel65298572011-10-17 18:53:03 +0000684 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000685 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000686 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000687
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000688 if (isPPC64 && Subtarget.isJITCodeModel())
Evan Cheng39e90022012-07-02 22:39:56 +0000689 // Temporary workaround for the inability of PPC64 JIT to handle jump
690 // tables.
691 setSupportJumpTables(false);
692
Eli Friedman30a49e92011-08-03 21:06:02 +0000693 setInsertFencesForAtomic(true);
694
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000695 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000696 setSchedulingPreference(Sched::Source);
697 else
698 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000699
Chris Lattnerf22556d2005-08-16 17:14:42 +0000700 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000701
702 // The Freescale cores does better with aggressive inlining of memcpy and
703 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000704 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
705 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000706 MaxStoresPerMemset = 32;
707 MaxStoresPerMemsetOptSize = 16;
708 MaxStoresPerMemcpy = 32;
709 MaxStoresPerMemcpyOptSize = 8;
710 MaxStoresPerMemmove = 32;
711 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000712
713 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000714 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000715}
716
Hal Finkel262a2242013-09-12 23:20:06 +0000717/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
718/// the desired ByVal argument alignment.
719static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
720 unsigned MaxMaxAlign) {
721 if (MaxAlign == MaxMaxAlign)
722 return;
723 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
724 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
725 MaxAlign = 32;
726 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
727 MaxAlign = 16;
728 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
729 unsigned EltAlign = 0;
730 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
731 if (EltAlign > MaxAlign)
732 MaxAlign = EltAlign;
733 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
734 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
735 unsigned EltAlign = 0;
736 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
737 if (EltAlign > MaxAlign)
738 MaxAlign = EltAlign;
739 if (MaxAlign == MaxMaxAlign)
740 break;
741 }
742 }
743}
744
Dale Johannesencbde4c22008-02-28 22:31:51 +0000745/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
746/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000747unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000748 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000749 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000750 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000751
752 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000753 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000754 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
755 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
756 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000757 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000758}
759
Chris Lattner347ed8a2006-01-09 23:52:17 +0000760const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
761 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000762 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000763 case PPCISD::FSEL: return "PPCISD::FSEL";
764 case PPCISD::FCFID: return "PPCISD::FCFID";
765 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
766 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000767 case PPCISD::FRE: return "PPCISD::FRE";
768 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000769 case PPCISD::STFIWX: return "PPCISD::STFIWX";
770 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
771 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
772 case PPCISD::VPERM: return "PPCISD::VPERM";
773 case PPCISD::Hi: return "PPCISD::Hi";
774 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000775 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000776 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
777 case PPCISD::LOAD: return "PPCISD::LOAD";
778 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000779 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
780 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
781 case PPCISD::SRL: return "PPCISD::SRL";
782 case PPCISD::SRA: return "PPCISD::SRA";
783 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000784 case PPCISD::CALL: return "PPCISD::CALL";
785 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000786 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000787 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000788 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel756810f2013-03-21 21:37:52 +0000789 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
790 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000791 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000792 case PPCISD::VCMP: return "PPCISD::VCMP";
793 case PPCISD::VCMPo: return "PPCISD::VCMPo";
794 case PPCISD::LBRX: return "PPCISD::LBRX";
795 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000796 case PPCISD::LARX: return "PPCISD::LARX";
797 case PPCISD::STCX: return "PPCISD::STCX";
798 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000799 case PPCISD::BDNZ: return "PPCISD::BDNZ";
800 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000801 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000802 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000803 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000804 case PPCISD::CR6SET: return "PPCISD::CR6SET";
805 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000806 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
807 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
808 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000809 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000810 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
811 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000812 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000813 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
814 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
815 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000816 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
817 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
818 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
819 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
820 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000821 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000822 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000823 }
824}
825
Matt Arsenault758659232013-05-18 00:21:46 +0000826EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000827 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000828 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000829 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000830}
831
Chris Lattner4211ca92006-04-14 06:01:58 +0000832//===----------------------------------------------------------------------===//
833// Node matching predicates, for use by the tblgen matching code.
834//===----------------------------------------------------------------------===//
835
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000836/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000837static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000838 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000839 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000840 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000841 // Maybe this has already been legalized into the constant pool?
842 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000843 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000844 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000845 }
846 return false;
847}
848
Chris Lattnere8b83b42006-04-06 17:23:16 +0000849/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
850/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000851static bool isConstantOrUndef(int Op, int Val) {
852 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000853}
854
855/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
856/// VPKUHUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000857bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
858 SelectionDAG &DAG) {
859 unsigned j = DAG.getTarget().getDataLayout()->isLittleEndian() ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000860 if (!isUnary) {
861 for (unsigned i = 0; i != 16; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000862 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000863 return false;
864 } else {
865 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000866 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
867 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000868 return false;
869 }
Chris Lattner1d338192006-04-06 18:26:28 +0000870 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000871}
872
873/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
874/// VPKUWUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000875bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
876 SelectionDAG &DAG) {
877 unsigned j, k;
878 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
879 j = 0;
880 k = 1;
881 } else {
882 j = 2;
883 k = 3;
884 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000885 if (!isUnary) {
886 for (unsigned i = 0; i != 16; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000887 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
888 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000889 return false;
890 } else {
891 for (unsigned i = 0; i != 8; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000892 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
893 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k) ||
894 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
895 !isConstantOrUndef(N->getMaskElt(i+9), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000896 return false;
897 }
Chris Lattner1d338192006-04-06 18:26:28 +0000898 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000899}
900
Chris Lattnerf38e0332006-04-06 22:02:42 +0000901/// isVMerge - Common function, used to match vmrg* shuffles.
902///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000903static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000904 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000905 if (N->getValueType(0) != MVT::v16i8)
906 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000907 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
908 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000909
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000910 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
911 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000912 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000913 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000914 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000915 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000916 return false;
917 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000918 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000919}
920
921/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000922/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000923bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtf910a062014-06-10 14:35:01 +0000924 bool isUnary, SelectionDAG &DAG) {
925 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
926 if (!isUnary)
927 return isVMerge(N, UnitSize, 0, 16);
928 return isVMerge(N, UnitSize, 0, 0);
929 } else {
930 if (!isUnary)
931 return isVMerge(N, UnitSize, 8, 24);
932 return isVMerge(N, UnitSize, 8, 8);
933 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000934}
935
936/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000937/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000938bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtf910a062014-06-10 14:35:01 +0000939 bool isUnary, SelectionDAG &DAG) {
940 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
941 if (!isUnary)
942 return isVMerge(N, UnitSize, 8, 24);
943 return isVMerge(N, UnitSize, 8, 8);
944 } else {
945 if (!isUnary)
946 return isVMerge(N, UnitSize, 0, 16);
947 return isVMerge(N, UnitSize, 0, 0);
948 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000949}
950
951
Chris Lattner1d338192006-04-06 18:26:28 +0000952/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
953/// amount, otherwise return -1.
Bill Schmidtf910a062014-06-10 14:35:01 +0000954int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary, SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000955 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +0000956 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000957
958 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +0000959
Chris Lattner1d338192006-04-06 18:26:28 +0000960 // Find the first non-undef value in the shuffle mask.
961 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000962 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +0000963 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000964
Chris Lattner1d338192006-04-06 18:26:28 +0000965 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +0000966
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000967 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +0000968 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000969 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +0000970 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000971
Bill Schmidtf910a062014-06-10 14:35:01 +0000972 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
973
974 ShiftAmt += i;
975
976 if (!isUnary) {
977 // Check the rest of the elements to see if they are consecutive.
978 for (++i; i != 16; ++i)
979 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt - i))
980 return -1;
981 } else {
982 // Check the rest of the elements to see if they are consecutive.
983 for (++i; i != 16; ++i)
984 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt - i) & 15))
985 return -1;
986 }
987
988 } else { // Big Endian
989
990 ShiftAmt -= i;
991
992 if (!isUnary) {
993 // Check the rest of the elements to see if they are consecutive.
994 for (++i; i != 16; ++i)
995 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
996 return -1;
997 } else {
998 // Check the rest of the elements to see if they are consecutive.
999 for (++i; i != 16; ++i)
1000 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1001 return -1;
1002 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001003 }
Chris Lattner1d338192006-04-06 18:26:28 +00001004 return ShiftAmt;
1005}
Chris Lattnerffc47562006-03-20 06:33:01 +00001006
1007/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1008/// specifies a splat of a single element that is suitable for input to
1009/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001010bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001011 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001012 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001013
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001014 // This is a splat operation if each element of the permute is the same, and
1015 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001016 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001017
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001018 // FIXME: Handle UNDEF elements too!
1019 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001020 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001021
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001022 // Check that the indices are consecutive, in the case of a multi-byte element
1023 // splatted with a v16i8 mask.
1024 for (unsigned i = 1; i != EltSize; ++i)
1025 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001026 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001027
Chris Lattner95c7adc2006-04-04 17:25:31 +00001028 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001029 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001030 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001031 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001032 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001033 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001034 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001035}
1036
Evan Cheng581d2792007-07-30 07:51:22 +00001037/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1038/// are -0.0.
1039bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001040 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1041
1042 APInt APVal, APUndef;
1043 unsigned BitSize;
1044 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001045
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001046 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001047 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001048 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001049
Evan Cheng581d2792007-07-30 07:51:22 +00001050 return false;
1051}
1052
Chris Lattnerffc47562006-03-20 06:33:01 +00001053/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1054/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001055unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1056 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001057 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1058 assert(isSplatShuffleMask(SVOp, EltSize));
Bill Schmidtf910a062014-06-10 14:35:01 +00001059 if (DAG.getTarget().getDataLayout()->isLittleEndian())
1060 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1061 else
1062 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001063}
1064
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001065/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001066/// by using a vspltis[bhw] instruction of the specified element size, return
1067/// the constant being splatted. The ByteSize field indicates the number of
1068/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001069SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001070 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001071
1072 // If ByteSize of the splat is bigger than the element size of the
1073 // build_vector, then we have a case where we are checking for a splat where
1074 // multiple elements of the buildvector are folded together into a single
1075 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1076 unsigned EltSize = 16/N->getNumOperands();
1077 if (EltSize < ByteSize) {
1078 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001079 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001080 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001081
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001082 // See if all of the elements in the buildvector agree across.
1083 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1084 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1085 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001086 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001087
Scott Michelcf0da6c2009-02-17 22:15:04 +00001088
Craig Topper062a2ba2014-04-25 05:30:21 +00001089 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001090 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1091 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001092 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001093 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001094
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001095 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1096 // either constant or undef values that are identical for each chunk. See
1097 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001098
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001099 // Check to see if all of the leading entries are either 0 or -1. If
1100 // neither, then this won't fit into the immediate field.
1101 bool LeadingZero = true;
1102 bool LeadingOnes = true;
1103 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001104 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001105
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001106 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1107 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1108 }
1109 // Finally, check the least significant entry.
1110 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001111 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001112 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001113 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001114 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001115 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001116 }
1117 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001118 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001119 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001120 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001121 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001122 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001123 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001124
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001125 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001126 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001127
Chris Lattner2771e2c2006-03-25 06:12:06 +00001128 // Check to see if this buildvec has a single non-undef value in its elements.
1129 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1130 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001131 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001132 OpVal = N->getOperand(i);
1133 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001134 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001135 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001136
Craig Topper062a2ba2014-04-25 05:30:21 +00001137 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001138
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001139 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001140 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001141 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001142 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001143 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001144 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001145 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001146 }
1147
1148 // If the splat value is larger than the element value, then we can never do
1149 // this splat. The only case that we could fit the replicated bits into our
1150 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001151 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001152
Chris Lattner2771e2c2006-03-25 06:12:06 +00001153 // If the element value is larger than the splat value, cut it in half and
1154 // check to see if the two halves are equal. Continue doing this until we
1155 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1156 while (ValSizeInBytes > ByteSize) {
1157 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001158
Chris Lattner2771e2c2006-03-25 06:12:06 +00001159 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001160 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1161 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001162 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001163 }
1164
1165 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001166 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001167
Evan Chengb1ddc982006-03-26 09:52:32 +00001168 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001169 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001170
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001171 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001172 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001173 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001174 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001175}
1176
Chris Lattner4211ca92006-04-14 06:01:58 +00001177//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001178// Addressing Mode Selection
1179//===----------------------------------------------------------------------===//
1180
1181/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1182/// or 64-bit immediate, and if the value can be accurately represented as a
1183/// sign extension from a 16-bit value. If so, this returns true and the
1184/// immediate.
1185static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001186 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001187 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001188
Dan Gohmaneffb8942008-09-12 16:56:44 +00001189 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001190 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001191 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001192 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001193 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001194}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001195static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001196 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001197}
1198
1199
1200/// SelectAddressRegReg - Given the specified addressed, check to see if it
1201/// can be represented as an indexed [r+r] operation. Returns false if it
1202/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001203bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1204 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001205 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001206 short imm = 0;
1207 if (N.getOpcode() == ISD::ADD) {
1208 if (isIntS16Immediate(N.getOperand(1), imm))
1209 return false; // r+i
1210 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1211 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001212
Chris Lattnera801fced2006-11-08 02:15:41 +00001213 Base = N.getOperand(0);
1214 Index = N.getOperand(1);
1215 return true;
1216 } else if (N.getOpcode() == ISD::OR) {
1217 if (isIntS16Immediate(N.getOperand(1), imm))
1218 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001219
Chris Lattnera801fced2006-11-08 02:15:41 +00001220 // If this is an or of disjoint bitfields, we can codegen this as an add
1221 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1222 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001223 APInt LHSKnownZero, LHSKnownOne;
1224 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001225 DAG.computeKnownBits(N.getOperand(0),
1226 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001227
Dan Gohmanf19609a2008-02-27 01:23:58 +00001228 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001229 DAG.computeKnownBits(N.getOperand(1),
1230 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001231 // If all of the bits are known zero on the LHS or RHS, the add won't
1232 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001233 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001234 Base = N.getOperand(0);
1235 Index = N.getOperand(1);
1236 return true;
1237 }
1238 }
1239 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001240
Chris Lattnera801fced2006-11-08 02:15:41 +00001241 return false;
1242}
1243
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001244// If we happen to be doing an i64 load or store into a stack slot that has
1245// less than a 4-byte alignment, then the frame-index elimination may need to
1246// use an indexed load or store instruction (because the offset may not be a
1247// multiple of 4). The extra register needed to hold the offset comes from the
1248// register scavenger, and it is possible that the scavenger will need to use
1249// an emergency spill slot. As a result, we need to make sure that a spill slot
1250// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1251// stack slot.
1252static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1253 // FIXME: This does not handle the LWA case.
1254 if (VT != MVT::i64)
1255 return;
1256
Hal Finkel7ab3db52013-07-10 15:29:01 +00001257 // NOTE: We'll exclude negative FIs here, which come from argument
1258 // lowering, because there are no known test cases triggering this problem
1259 // using packed structures (or similar). We can remove this exclusion if
1260 // we find such a test case. The reason why this is so test-case driven is
1261 // because this entire 'fixup' is only to prevent crashes (from the
1262 // register scavenger) on not-really-valid inputs. For example, if we have:
1263 // %a = alloca i1
1264 // %b = bitcast i1* %a to i64*
1265 // store i64* a, i64 b
1266 // then the store should really be marked as 'align 1', but is not. If it
1267 // were marked as 'align 1' then the indexed form would have been
1268 // instruction-selected initially, and the problem this 'fixup' is preventing
1269 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001270 if (FrameIdx < 0)
1271 return;
1272
1273 MachineFunction &MF = DAG.getMachineFunction();
1274 MachineFrameInfo *MFI = MF.getFrameInfo();
1275
1276 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1277 if (Align >= 4)
1278 return;
1279
1280 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1281 FuncInfo->setHasNonRISpills();
1282}
1283
Chris Lattnera801fced2006-11-08 02:15:41 +00001284/// Returns true if the address N can be represented by a base register plus
1285/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001286/// represented as reg+reg. If Aligned is true, only accept displacements
1287/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001288bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001289 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001290 SelectionDAG &DAG,
1291 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001292 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001293 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001294 // If this can be more profitably realized as r+r, fail.
1295 if (SelectAddressRegReg(N, Disp, Base, DAG))
1296 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001297
Chris Lattnera801fced2006-11-08 02:15:41 +00001298 if (N.getOpcode() == ISD::ADD) {
1299 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001300 if (isIntS16Immediate(N.getOperand(1), imm) &&
1301 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001302 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001303 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1304 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001305 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001306 } else {
1307 Base = N.getOperand(0);
1308 }
1309 return true; // [r+i]
1310 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1311 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001312 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001313 && "Cannot handle constant offsets yet!");
1314 Disp = N.getOperand(1).getOperand(0); // The global address.
1315 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001316 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001317 Disp.getOpcode() == ISD::TargetConstantPool ||
1318 Disp.getOpcode() == ISD::TargetJumpTable);
1319 Base = N.getOperand(0);
1320 return true; // [&g+r]
1321 }
1322 } else if (N.getOpcode() == ISD::OR) {
1323 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001324 if (isIntS16Immediate(N.getOperand(1), imm) &&
1325 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001326 // If this is an or of disjoint bitfields, we can codegen this as an add
1327 // (for better address arithmetic) if the LHS and RHS of the OR are
1328 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001329 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001330 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001331
Dan Gohmanf19609a2008-02-27 01:23:58 +00001332 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001333 // If all of the bits are known zero on the LHS or RHS, the add won't
1334 // carry.
1335 Base = N.getOperand(0);
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001336 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001337 return true;
1338 }
1339 }
1340 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1341 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001342
Chris Lattnera801fced2006-11-08 02:15:41 +00001343 // If this address fits entirely in a 16-bit sext immediate field, codegen
1344 // this as "d, 0"
1345 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001346 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001347 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001348 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001349 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001350 return true;
1351 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001352
1353 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001354 if ((CN->getValueType(0) == MVT::i32 ||
1355 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1356 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001357 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001358
Chris Lattnera801fced2006-11-08 02:15:41 +00001359 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001360 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001361
Owen Anderson9f944592009-08-11 20:47:22 +00001362 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1363 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001364 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001365 return true;
1366 }
1367 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001368
Chris Lattnera801fced2006-11-08 02:15:41 +00001369 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001370 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001371 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001372 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1373 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001374 Base = N;
1375 return true; // [r+0]
1376}
1377
1378/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1379/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001380bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1381 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001382 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001383 // Check to see if we can easily represent this as an [r+r] address. This
1384 // will fail if it thinks that the address is more profitably represented as
1385 // reg+imm, e.g. where imm = 0.
1386 if (SelectAddressRegReg(N, Base, Index, DAG))
1387 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001388
Chris Lattnera801fced2006-11-08 02:15:41 +00001389 // If the operand is an addition, always emit this as [r+r], since this is
1390 // better (for code size, and execution, as the memop does the add for free)
1391 // than emitting an explicit add.
1392 if (N.getOpcode() == ISD::ADD) {
1393 Base = N.getOperand(0);
1394 Index = N.getOperand(1);
1395 return true;
1396 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001397
Chris Lattnera801fced2006-11-08 02:15:41 +00001398 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001399 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001400 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001401 Index = N;
1402 return true;
1403}
1404
Chris Lattnera801fced2006-11-08 02:15:41 +00001405/// getPreIndexedAddressParts - returns true by value, base pointer and
1406/// offset pointer and addressing mode by reference if the node's address
1407/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001408bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1409 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001410 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001411 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001412 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001413
Ulrich Weigande90b0222013-03-22 14:58:48 +00001414 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001415 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001416 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001417 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001418 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1419 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001420 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001421 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001422 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001423 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001424 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001425 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001426 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001427 } else
1428 return false;
1429
Chris Lattner68371252006-11-14 01:38:31 +00001430 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001431 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001432 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001433
Ulrich Weigande90b0222013-03-22 14:58:48 +00001434 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1435
1436 // Common code will reject creating a pre-inc form if the base pointer
1437 // is a frame index, or if N is a store and the base pointer is either
1438 // the same as or a predecessor of the value being stored. Check for
1439 // those situations here, and try with swapped Base/Offset instead.
1440 bool Swap = false;
1441
1442 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1443 Swap = true;
1444 else if (!isLoad) {
1445 SDValue Val = cast<StoreSDNode>(N)->getValue();
1446 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1447 Swap = true;
1448 }
1449
1450 if (Swap)
1451 std::swap(Base, Offset);
1452
Hal Finkelca542be2012-06-20 15:43:03 +00001453 AM = ISD::PRE_INC;
1454 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001455 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001456
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001457 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001458 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001459 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001460 return false;
1461 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001462 // LDU/STU need an address with at least 4-byte alignment.
1463 if (Alignment < 4)
1464 return false;
1465
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001466 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001467 return false;
1468 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001469
Chris Lattnerb314b152006-11-11 00:08:42 +00001470 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001471 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1472 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001473 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001474 LD->getExtensionType() == ISD::SEXTLOAD &&
1475 isa<ConstantSDNode>(Offset))
1476 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001477 }
1478
Chris Lattnerce645542006-11-10 02:08:47 +00001479 AM = ISD::PRE_INC;
1480 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001481}
1482
1483//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001484// LowerOperation implementation
1485//===----------------------------------------------------------------------===//
1486
Chris Lattneredb9d842010-11-15 02:46:57 +00001487/// GetLabelAccessInfo - Return true if we should reference labels using a
1488/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1489static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001490 unsigned &LoOpFlags,
1491 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001492 HiOpFlags = PPCII::MO_HA;
1493 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001494
Chris Lattneredb9d842010-11-15 02:46:57 +00001495 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1496 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peck527da1b2010-11-23 03:31:01 +00001497 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattneredb9d842010-11-15 02:46:57 +00001498 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattnerdd6df842010-11-15 03:13:19 +00001499 if (isPIC) {
1500 HiOpFlags |= PPCII::MO_PIC_FLAG;
1501 LoOpFlags |= PPCII::MO_PIC_FLAG;
1502 }
1503
1504 // If this is a reference to a global value that requires a non-lazy-ptr, make
1505 // sure that instruction lowering adds it.
1506 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1507 HiOpFlags |= PPCII::MO_NLP_FLAG;
1508 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001509
Chris Lattnerdd6df842010-11-15 03:13:19 +00001510 if (GV->hasHiddenVisibility()) {
1511 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1512 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1513 }
1514 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001515
Chris Lattneredb9d842010-11-15 02:46:57 +00001516 return isPIC;
1517}
1518
1519static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1520 SelectionDAG &DAG) {
1521 EVT PtrVT = HiPart.getValueType();
1522 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001523 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001524
1525 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1526 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001527
Chris Lattneredb9d842010-11-15 02:46:57 +00001528 // With PIC, the first instruction is actually "GR+hi(&G)".
1529 if (isPIC)
1530 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1531 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001532
Chris Lattneredb9d842010-11-15 02:46:57 +00001533 // Generate non-pic code that has direct accesses to the constant pool.
1534 // The address of the global is just (hi(&g)+lo(&g)).
1535 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1536}
1537
Scott Michelcf0da6c2009-02-17 22:15:04 +00001538SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001539 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001540 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001541 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001542 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001543
Roman Divackyace47072012-08-24 16:26:02 +00001544 // 64-bit SVR4 ABI code is always position-independent.
1545 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001546 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001547 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001548 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001549 DAG.getRegister(PPC::X2, MVT::i64));
1550 }
1551
Chris Lattneredb9d842010-11-15 02:46:57 +00001552 unsigned MOHiFlag, MOLoFlag;
1553 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1554 SDValue CPIHi =
1555 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1556 SDValue CPILo =
1557 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1558 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001559}
1560
Dan Gohman21cea8a2010-04-17 15:26:15 +00001561SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001562 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001563 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001564
Roman Divackyace47072012-08-24 16:26:02 +00001565 // 64-bit SVR4 ABI code is always position-independent.
1566 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001567 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001568 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001569 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001570 DAG.getRegister(PPC::X2, MVT::i64));
1571 }
1572
Chris Lattneredb9d842010-11-15 02:46:57 +00001573 unsigned MOHiFlag, MOLoFlag;
1574 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1575 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1576 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1577 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001578}
1579
Dan Gohman21cea8a2010-04-17 15:26:15 +00001580SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1581 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001582 EVT PtrVT = Op.getValueType();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001583
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001584 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peck527da1b2010-11-23 03:31:01 +00001585
Chris Lattneredb9d842010-11-15 02:46:57 +00001586 unsigned MOHiFlag, MOLoFlag;
1587 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001588 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1589 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001590 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1591}
1592
Roman Divackye3f15c982012-06-04 17:36:38 +00001593SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1594 SelectionDAG &DAG) const {
1595
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001596 // FIXME: TLS addresses currently use medium model code sequences,
1597 // which is the most useful form. Eventually support for small and
1598 // large models could be added if users need it, at the cost of
1599 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001600 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001601 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001602 const GlobalValue *GV = GA->getGlobal();
1603 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001604 bool is64bit = Subtarget.isPPC64();
Roman Divackye3f15c982012-06-04 17:36:38 +00001605
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001606 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001607
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001608 if (Model == TLSModel::LocalExec) {
1609 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001610 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001611 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001612 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001613 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1614 is64bit ? MVT::i64 : MVT::i32);
1615 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1616 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1617 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001618
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001619 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001620 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001621 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1622 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001623 SDValue GOTPtr;
1624 if (is64bit) {
1625 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1626 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1627 PtrVT, GOTReg, TGA);
1628 } else
1629 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001630 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001631 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001632 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001633 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001634
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001635 if (Model == TLSModel::GeneralDynamic) {
1636 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1637 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1638 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1639 GOTReg, TGA);
1640 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1641 GOTEntryHi, TGA);
1642
1643 // We need a chain node, and don't have one handy. The underlying
1644 // call has no side effects, so using the function entry node
1645 // suffices.
1646 SDValue Chain = DAG.getEntryNode();
1647 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1648 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1649 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1650 PtrVT, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001651 // The return value from GET_TLS_ADDR really is in X3 already, but
1652 // some hacks are needed here to tie everything together. The extra
1653 // copies dissolve during subsequent transforms.
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001654 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1655 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1656 }
1657
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001658 if (Model == TLSModel::LocalDynamic) {
1659 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1660 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1661 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1662 GOTReg, TGA);
1663 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1664 GOTEntryHi, TGA);
1665
1666 // We need a chain node, and don't have one handy. The underlying
1667 // call has no side effects, so using the function entry node
1668 // suffices.
1669 SDValue Chain = DAG.getEntryNode();
1670 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1671 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1672 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1673 PtrVT, ParmReg, TGA);
1674 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1675 // some hacks are needed here to tie everything together. The extra
1676 // copies dissolve during subsequent transforms.
1677 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1678 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +00001679 Chain, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001680 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1681 }
1682
1683 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001684}
1685
Chris Lattneredb9d842010-11-15 02:46:57 +00001686SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1687 SelectionDAG &DAG) const {
1688 EVT PtrVT = Op.getValueType();
1689 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001690 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001691 const GlobalValue *GV = GSDN->getGlobal();
1692
Chris Lattneredb9d842010-11-15 02:46:57 +00001693 // 64-bit SVR4 ABI code is always position-independent.
1694 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001695 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001696 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1697 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1698 DAG.getRegister(PPC::X2, MVT::i64));
1699 }
1700
Chris Lattnerdd6df842010-11-15 03:13:19 +00001701 unsigned MOHiFlag, MOLoFlag;
1702 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001703
Chris Lattnerdd6df842010-11-15 03:13:19 +00001704 SDValue GAHi =
1705 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1706 SDValue GALo =
1707 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001708
Chris Lattnerdd6df842010-11-15 03:13:19 +00001709 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001710
Chris Lattnerdd6df842010-11-15 03:13:19 +00001711 // If the global reference is actually to a non-lazy-pointer, we have to do an
1712 // extra load to get the address of the global.
1713 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1714 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001715 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001716 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001717}
1718
Dan Gohman21cea8a2010-04-17 15:26:15 +00001719SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001720 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001721 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001722
Hal Finkel777c9dd2014-03-29 16:04:40 +00001723 if (Op.getValueType() == MVT::v2i64) {
1724 // When the operands themselves are v2i64 values, we need to do something
1725 // special because VSX has no underlying comparison operations for these.
1726 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1727 // Equality can be handled by casting to the legal type for Altivec
1728 // comparisons, everything else needs to be expanded.
1729 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1730 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1731 DAG.getSetCC(dl, MVT::v4i32,
1732 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1733 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1734 CC));
1735 }
1736
1737 return SDValue();
1738 }
1739
1740 // We handle most of these in the usual way.
1741 return Op;
1742 }
1743
Chris Lattner4211ca92006-04-14 06:01:58 +00001744 // If we're comparing for equality to zero, expose the fact that this is
1745 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1746 // fold the new nodes.
1747 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1748 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001749 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001750 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001751 if (VT.bitsLT(MVT::i32)) {
1752 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001753 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001754 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001755 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001756 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1757 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001758 DAG.getConstant(Log2b, MVT::i32));
1759 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001760 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001761 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001762 // optimized. FIXME: revisit this when we can custom lower all setcc
1763 // optimizations.
1764 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001765 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001766 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001767
Chris Lattner4211ca92006-04-14 06:01:58 +00001768 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001769 // by xor'ing the rhs with the lhs, which is faster than setting a
1770 // condition register, reading it back out, and masking the correct bit. The
1771 // normal approach here uses sub to do this instead of xor. Using xor exposes
1772 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001773 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001774 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001775 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001776 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001777 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001778 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001779 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001780 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001781}
1782
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001783SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001784 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001785 SDNode *Node = Op.getNode();
1786 EVT VT = Node->getValueType(0);
1787 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1788 SDValue InChain = Node->getOperand(0);
1789 SDValue VAListPtr = Node->getOperand(1);
1790 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001791 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001792
Roman Divacky4394e682011-06-28 15:30:42 +00001793 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1794
1795 // gpr_index
1796 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1797 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1798 false, false, 0);
1799 InChain = GprIndex.getValue(1);
1800
1801 if (VT == MVT::i64) {
1802 // Check if GprIndex is even
1803 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1804 DAG.getConstant(1, MVT::i32));
1805 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1806 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1807 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1808 DAG.getConstant(1, MVT::i32));
1809 // Align GprIndex to be even if it isn't
1810 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1811 GprIndex);
1812 }
1813
1814 // fpr index is 1 byte after gpr
1815 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1816 DAG.getConstant(1, MVT::i32));
1817
1818 // fpr
1819 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1820 FprPtr, MachinePointerInfo(SV), MVT::i8,
1821 false, false, 0);
1822 InChain = FprIndex.getValue(1);
1823
1824 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1825 DAG.getConstant(8, MVT::i32));
1826
1827 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1828 DAG.getConstant(4, MVT::i32));
1829
1830 // areas
1831 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001832 MachinePointerInfo(), false, false,
1833 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001834 InChain = OverflowArea.getValue(1);
1835
1836 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001837 MachinePointerInfo(), false, false,
1838 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001839 InChain = RegSaveArea.getValue(1);
1840
1841 // select overflow_area if index > 8
1842 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1843 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1844
Roman Divacky4394e682011-06-28 15:30:42 +00001845 // adjustment constant gpr_index * 4/8
1846 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1847 VT.isInteger() ? GprIndex : FprIndex,
1848 DAG.getConstant(VT.isInteger() ? 4 : 8,
1849 MVT::i32));
1850
1851 // OurReg = RegSaveArea + RegConstant
1852 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1853 RegConstant);
1854
1855 // Floating types are 32 bytes into RegSaveArea
1856 if (VT.isFloatingPoint())
1857 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1858 DAG.getConstant(32, MVT::i32));
1859
1860 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1861 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1862 VT.isInteger() ? GprIndex : FprIndex,
1863 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1864 MVT::i32));
1865
1866 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1867 VT.isInteger() ? VAListPtr : FprPtr,
1868 MachinePointerInfo(SV),
1869 MVT::i8, false, false, 0);
1870
1871 // determine if we should load from reg_save_area or overflow_area
1872 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1873
1874 // increase overflow_area by 4/8 if gpr/fpr > 8
1875 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1876 DAG.getConstant(VT.isInteger() ? 4 : 8,
1877 MVT::i32));
1878
1879 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1880 OverflowAreaPlusN);
1881
1882 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1883 OverflowAreaPtr,
1884 MachinePointerInfo(),
1885 MVT::i32, false, false, 0);
1886
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001887 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001888 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001889}
1890
Roman Divackyc3825df2013-07-25 21:36:47 +00001891SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1892 const PPCSubtarget &Subtarget) const {
1893 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1894
1895 // We have to copy the entire va_list struct:
1896 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1897 return DAG.getMemcpy(Op.getOperand(0), Op,
1898 Op.getOperand(1), Op.getOperand(2),
1899 DAG.getConstant(12, MVT::i32), 8, false, true,
1900 MachinePointerInfo(), MachinePointerInfo());
1901}
1902
Duncan Sandsa0984362011-09-06 13:37:06 +00001903SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1904 SelectionDAG &DAG) const {
1905 return Op.getOperand(0);
1906}
1907
1908SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1909 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001910 SDValue Chain = Op.getOperand(0);
1911 SDValue Trmp = Op.getOperand(1); // trampoline
1912 SDValue FPtr = Op.getOperand(2); // nested function
1913 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001914 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00001915
Owen Anderson53aa7a92009-08-10 22:56:29 +00001916 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00001917 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00001918 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001919 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00001920 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00001921
Scott Michelcf0da6c2009-02-17 22:15:04 +00001922 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00001923 TargetLowering::ArgListEntry Entry;
1924
1925 Entry.Ty = IntPtrTy;
1926 Entry.Node = Trmp; Args.push_back(Entry);
1927
1928 // TrampSize == (isPPC64 ? 48 : 40);
1929 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00001930 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00001931 Args.push_back(Entry);
1932
1933 Entry.Node = FPtr; Args.push_back(Entry);
1934 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001935
Bill Wendling95e1af22008-09-17 00:30:57 +00001936 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001937 TargetLowering::CallLoweringInfo CLI(DAG);
1938 CLI.setDebugLoc(dl).setChain(Chain)
1939 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
1940 DAG.getExternalSymbol("__trampoline_setup", PtrVT), &Args, 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00001941
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001942 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00001943 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00001944}
1945
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001946SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001947 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001948 MachineFunction &MF = DAG.getMachineFunction();
1949 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1950
Andrew Trickef9de2a2013-05-25 02:42:55 +00001951 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001952
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001953 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001954 // vastart just stores the address of the VarArgsFrameIndex slot into the
1955 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001956 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00001957 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001958 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00001959 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1960 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00001961 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001962 }
1963
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001964 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001965 // We suppose the given va_list is already allocated.
1966 //
1967 // typedef struct {
1968 // char gpr; /* index into the array of 8 GPRs
1969 // * stored in the register save area
1970 // * gpr=0 corresponds to r3,
1971 // * gpr=1 to r4, etc.
1972 // */
1973 // char fpr; /* index into the array of 8 FPRs
1974 // * stored in the register save area
1975 // * fpr=0 corresponds to f1,
1976 // * fpr=1 to f2, etc.
1977 // */
1978 // char *overflow_arg_area;
1979 // /* location on stack that holds
1980 // * the next overflow argument
1981 // */
1982 // char *reg_save_area;
1983 // /* where r3:r10 and f1:f8 (if saved)
1984 // * are stored
1985 // */
1986 // } va_list[1];
1987
1988
Dan Gohman31ae5862010-04-17 14:41:14 +00001989 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1990 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001991
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001992
Owen Anderson53aa7a92009-08-10 22:56:29 +00001993 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001994
Dan Gohman31ae5862010-04-17 14:41:14 +00001995 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1996 PtrVT);
1997 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1998 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001999
Duncan Sands13237ac2008-06-06 12:08:01 +00002000 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002001 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002002
Duncan Sands13237ac2008-06-06 12:08:01 +00002003 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002004 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002005
2006 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002007 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002008
Dan Gohman2d489b52008-02-06 22:27:42 +00002009 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002010
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002011 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002012 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002013 Op.getOperand(1),
2014 MachinePointerInfo(SV),
2015 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002016 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002017 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002018 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002019
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002020 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002021 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002022 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2023 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002024 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002025 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002026 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002027
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002028 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002029 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002030 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2031 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002032 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002033 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002034 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002035
2036 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002037 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2038 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002039 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002040
Chris Lattner4211ca92006-04-14 06:01:58 +00002041}
2042
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002043#include "PPCGenCallingConv.inc"
2044
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002045// Function whose sole purpose is to kill compiler warnings
2046// stemming from unused functions included from PPCGenCallingConv.inc.
2047CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002048 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002049}
2050
Bill Schmidt230b4512013-06-12 16:39:22 +00002051bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2052 CCValAssign::LocInfo &LocInfo,
2053 ISD::ArgFlagsTy &ArgFlags,
2054 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002055 return true;
2056}
2057
Bill Schmidt230b4512013-06-12 16:39:22 +00002058bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2059 MVT &LocVT,
2060 CCValAssign::LocInfo &LocInfo,
2061 ISD::ArgFlagsTy &ArgFlags,
2062 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002063 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002064 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2065 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2066 };
2067 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002068
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002069 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2070
2071 // Skip one register if the first unallocated register has an even register
2072 // number and there are still argument registers available which have not been
2073 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2074 // need to skip a register if RegNum is odd.
2075 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2076 State.AllocateReg(ArgRegs[RegNum]);
2077 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002078
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002079 // Always return false here, as this function only makes sure that the first
2080 // unallocated register has an odd register number and does not actually
2081 // allocate a register for the current argument.
2082 return false;
2083}
2084
Bill Schmidt230b4512013-06-12 16:39:22 +00002085bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2086 MVT &LocVT,
2087 CCValAssign::LocInfo &LocInfo,
2088 ISD::ArgFlagsTy &ArgFlags,
2089 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002090 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002091 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2092 PPC::F8
2093 };
2094
2095 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002096
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002097 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2098
2099 // If there is only one Floating-point register left we need to put both f64
2100 // values of a split ppc_fp128 value on the stack.
2101 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2102 State.AllocateReg(ArgRegs[RegNum]);
2103 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002104
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002105 // Always return false here, as this function only makes sure that the two f64
2106 // values a ppc_fp128 value is split into are both passed in registers or both
2107 // passed on the stack and does not actually allocate a register for the
2108 // current argument.
2109 return false;
2110}
2111
Chris Lattner43df5b32007-02-25 05:34:32 +00002112/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002113/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002114static const MCPhysReg *GetFPR() {
2115 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002116 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002117 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002118 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002119
Chris Lattner43df5b32007-02-25 05:34:32 +00002120 return FPR;
2121}
2122
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002123/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2124/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002125static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002126 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002127 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002128 if (Flags.isByVal())
2129 ArgSize = Flags.getByValSize();
2130 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2131
2132 return ArgSize;
2133}
2134
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002135SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002136PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002137 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002138 const SmallVectorImpl<ISD::InputArg>
2139 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002140 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002141 SmallVectorImpl<SDValue> &InVals)
2142 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002143 if (Subtarget.isSVR4ABI()) {
2144 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002145 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2146 dl, DAG, InVals);
2147 else
2148 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2149 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002150 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002151 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2152 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002153 }
2154}
2155
2156SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002157PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002158 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002159 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002160 const SmallVectorImpl<ISD::InputArg>
2161 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002162 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002163 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002164
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002165 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002166 // +-----------------------------------+
2167 // +--> | Back chain |
2168 // | +-----------------------------------+
2169 // | | Floating-point register save area |
2170 // | +-----------------------------------+
2171 // | | General register save area |
2172 // | +-----------------------------------+
2173 // | | CR save word |
2174 // | +-----------------------------------+
2175 // | | VRSAVE save word |
2176 // | +-----------------------------------+
2177 // | | Alignment padding |
2178 // | +-----------------------------------+
2179 // | | Vector register save area |
2180 // | +-----------------------------------+
2181 // | | Local variable space |
2182 // | +-----------------------------------+
2183 // | | Parameter list area |
2184 // | +-----------------------------------+
2185 // | | LR save word |
2186 // | +-----------------------------------+
2187 // SP--> +--- | Back chain |
2188 // +-----------------------------------+
2189 //
2190 // Specifications:
2191 // System V Application Binary Interface PowerPC Processor Supplement
2192 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002193
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002194 MachineFunction &MF = DAG.getMachineFunction();
2195 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002196 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002197
Owen Anderson53aa7a92009-08-10 22:56:29 +00002198 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002199 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002200 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2201 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002202 unsigned PtrByteSize = 4;
2203
2204 // Assign locations to all of the incoming arguments.
2205 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002206 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002207 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002208
2209 // Reserve space for the linkage area on the stack.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002210 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002211
Bill Schmidtef17c142013-02-06 17:33:58 +00002212 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002213
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002214 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2215 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002216
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002217 // Arguments stored in registers.
2218 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002219 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002220 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002221
Owen Anderson9f944592009-08-11 20:47:22 +00002222 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002223 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002224 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002225 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002226 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002227 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002228 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002229 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002230 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002231 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002232 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002233 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002234 RC = &PPC::VSFRCRegClass;
2235 else
2236 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002237 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002238 case MVT::v16i8:
2239 case MVT::v8i16:
2240 case MVT::v4i32:
2241 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002242 RC = &PPC::VRRCRegClass;
2243 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002244 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002245 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002246 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002247 break;
2248 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002249
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002250 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002251 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002252 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2253 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2254
2255 if (ValVT == MVT::i1)
2256 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002257
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002258 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002259 } else {
2260 // Argument stored in memory.
2261 assert(VA.isMemLoc());
2262
Hal Finkel940ab932014-02-28 00:27:01 +00002263 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002264 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002265 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002266
2267 // Create load nodes to retrieve arguments from the stack.
2268 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002269 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2270 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002271 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002272 }
2273 }
2274
2275 // Assign locations to all of the incoming aggregate by value arguments.
2276 // Aggregates passed by value are stored in the local variable space of the
2277 // caller's stack frame, right above the parameter list area.
2278 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002279 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002280 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002281
2282 // Reserve stack space for the allocations in CCInfo.
2283 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2284
Bill Schmidtef17c142013-02-06 17:33:58 +00002285 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002286
2287 // Area that is at least reserved in the caller of this function.
2288 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00002289
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002290 // Set the size that is at least reserved in caller of this function. Tail
2291 // call optimized function's reserved stack space needs to be aligned so that
2292 // taking the difference between two stack areas will result in an aligned
2293 // stack.
2294 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2295
2296 MinReservedArea =
2297 std::max(MinReservedArea,
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002298 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peck527da1b2010-11-23 03:31:01 +00002299
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002300 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002301 getStackAlignment();
2302 unsigned AlignMask = TargetAlign-1;
2303 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peck527da1b2010-11-23 03:31:01 +00002304
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002305 FI->setMinReservedArea(MinReservedArea);
2306
2307 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002308
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002309 // If the function takes variable number of arguments, make a frame index for
2310 // the start of the first vararg value... for expansion of llvm.va_start.
2311 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002312 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002313 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2314 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2315 };
2316 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2317
Craig Topper840beec2014-04-04 05:16:06 +00002318 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002319 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2320 PPC::F8
2321 };
2322 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2323
Dan Gohman31ae5862010-04-17 14:41:14 +00002324 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2325 NumGPArgRegs));
2326 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2327 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002328
2329 // Make room for NumGPArgRegs and NumFPArgRegs.
2330 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson9f944592009-08-11 20:47:22 +00002331 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002332
Dan Gohman31ae5862010-04-17 14:41:14 +00002333 FuncInfo->setVarArgsStackOffset(
2334 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002335 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002336
Dan Gohman31ae5862010-04-17 14:41:14 +00002337 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2338 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002339
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002340 // The fixed integer arguments of a variadic function are stored to the
2341 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2342 // the result of va_next.
2343 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2344 // Get an existing live-in vreg, or add a new one.
2345 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2346 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002347 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002348
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002349 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002350 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2351 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002352 MemOps.push_back(Store);
2353 // Increment the address by four for the next argument to store
2354 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2355 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2356 }
2357
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002358 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2359 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002360 // The double arguments are stored to the VarArgsFrameIndex
2361 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002362 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2363 // Get an existing live-in vreg, or add a new one.
2364 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2365 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002366 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002367
Owen Anderson9f944592009-08-11 20:47:22 +00002368 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002369 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2370 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002371 MemOps.push_back(Store);
2372 // Increment the address by eight for the next argument to store
Owen Anderson9f944592009-08-11 20:47:22 +00002373 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002374 PtrVT);
2375 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2376 }
2377 }
2378
2379 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002380 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002381
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002382 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002383}
2384
Bill Schmidt57d6de52012-10-23 15:51:16 +00002385// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2386// value to MVT::i64 and then truncate to the correct register size.
2387SDValue
2388PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2389 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002390 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002391 if (Flags.isSExt())
2392 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2393 DAG.getValueType(ObjectVT));
2394 else if (Flags.isZExt())
2395 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2396 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002397
Hal Finkel940ab932014-02-28 00:27:01 +00002398 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002399}
2400
2401// Set the size that is at least reserved in caller of this function. Tail
2402// call optimized functions' reserved stack space needs to be aligned so that
2403// taking the difference between two stack areas will result in an aligned
2404// stack.
2405void
2406PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2407 unsigned nAltivecParamsAtEnd,
2408 unsigned MinReservedArea,
2409 bool isPPC64) const {
2410 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2411 // Add the Altivec parameters at the end, if needed.
2412 if (nAltivecParamsAtEnd) {
2413 MinReservedArea = ((MinReservedArea+15)/16)*16;
2414 MinReservedArea += 16*nAltivecParamsAtEnd;
2415 }
2416 MinReservedArea =
2417 std::max(MinReservedArea,
2418 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2419 unsigned TargetAlign
2420 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2421 getStackAlignment();
2422 unsigned AlignMask = TargetAlign-1;
2423 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2424 FI->setMinReservedArea(MinReservedArea);
2425}
2426
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002427SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002428PPCTargetLowering::LowerFormalArguments_64SVR4(
2429 SDValue Chain,
2430 CallingConv::ID CallConv, bool isVarArg,
2431 const SmallVectorImpl<ISD::InputArg>
2432 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002433 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002434 SmallVectorImpl<SDValue> &InVals) const {
2435 // TODO: add description of PPC stack frame format, or at least some docs.
2436 //
2437 MachineFunction &MF = DAG.getMachineFunction();
2438 MachineFrameInfo *MFI = MF.getFrameInfo();
2439 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2440
2441 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2442 // Potential tail calls could cause overwriting of argument stack slots.
2443 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2444 (CallConv == CallingConv::Fast));
2445 unsigned PtrByteSize = 8;
2446
2447 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2448 // Area that is at least reserved in caller of this function.
2449 unsigned MinReservedArea = ArgOffset;
2450
Craig Topper840beec2014-04-04 05:16:06 +00002451 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002452 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2453 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2454 };
2455
Craig Topper840beec2014-04-04 05:16:06 +00002456 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002457
Craig Topper840beec2014-04-04 05:16:06 +00002458 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002459 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2460 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2461 };
Craig Topper840beec2014-04-04 05:16:06 +00002462 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002463 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2464 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2465 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002466
2467 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2468 const unsigned Num_FPR_Regs = 13;
2469 const unsigned Num_VR_Regs = array_lengthof(VR);
2470
2471 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2472
2473 // Add DAG nodes to load the arguments or copy them out of registers. On
2474 // entry to a function on PPC, the arguments start after the linkage area,
2475 // although the first ones are often in registers.
2476
2477 SmallVector<SDValue, 8> MemOps;
2478 unsigned nAltivecParamsAtEnd = 0;
2479 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002480 unsigned CurArgIdx = 0;
2481 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002482 SDValue ArgVal;
2483 bool needsLoad = false;
2484 EVT ObjectVT = Ins[ArgNo].VT;
Hal Finkel940ab932014-02-28 00:27:01 +00002485 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002486 unsigned ArgSize = ObjSize;
2487 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002488 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2489 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002490
2491 unsigned CurArgOffset = ArgOffset;
2492
2493 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2494 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
Hal Finkel27774d92014-03-13 07:58:58 +00002495 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8 ||
Hal Finkela6c8b512014-03-26 16:12:58 +00002496 ObjectVT==MVT::v2f64 || ObjectVT==MVT::v2i64) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002497 if (isVarArg) {
2498 MinReservedArea = ((MinReservedArea+15)/16)*16;
2499 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2500 Flags,
2501 PtrByteSize);
2502 } else
2503 nAltivecParamsAtEnd++;
2504 } else
2505 // Calculate min reserved area.
2506 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2507 Flags,
2508 PtrByteSize);
2509
2510 // FIXME the codegen can be much improved in some cases.
2511 // We do not have to keep everything in memory.
2512 if (Flags.isByVal()) {
2513 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2514 ObjSize = Flags.getByValSize();
2515 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002516 // Empty aggregate parameters do not take up registers. Examples:
2517 // struct { } a;
2518 // union { } b;
2519 // int c[0];
2520 // etc. However, we have to provide a place-holder in InVals, so
2521 // pretend we have an 8-byte item at the current address for that
2522 // purpose.
2523 if (!ObjSize) {
2524 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2525 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2526 InVals.push_back(FIN);
2527 continue;
2528 }
Hal Finkel262a2242013-09-12 23:20:06 +00002529
2530 unsigned BVAlign = Flags.getByValAlign();
2531 if (BVAlign > 8) {
2532 ArgOffset = ((ArgOffset+BVAlign-1)/BVAlign)*BVAlign;
2533 CurArgOffset = ArgOffset;
2534 }
2535
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002536 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt48081ca2012-10-16 13:30:53 +00002537 if (ObjSize < PtrByteSize)
2538 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002539 // The value of the object is its address.
2540 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2541 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2542 InVals.push_back(FIN);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002543
2544 if (ObjSize < 8) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002545 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002546 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002547 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002548 SDValue Store;
2549
2550 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2551 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2552 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2553 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002554 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002555 ObjType, false, false, 0);
2556 } else {
2557 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2558 // store the whole register as-is to the parameter save area
2559 // slot. The address of the parameter was already calculated
2560 // above (InVals.push_back(FIN)) to be the right-justified
2561 // offset within the slot. For this store, we need a new
2562 // frame index that points at the beginning of the slot.
2563 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2564 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2565 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002566 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002567 false, false, 0);
2568 }
2569
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002570 MemOps.push_back(Store);
2571 ++GPR_idx;
2572 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002573 // Whether we copied from a register or not, advance the offset
2574 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002575 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002576 continue;
2577 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002578
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002579 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2580 // Store whatever pieces of the object are in registers
2581 // to memory. ArgOffset will be the address of the beginning
2582 // of the object.
2583 if (GPR_idx != Num_GPR_Regs) {
2584 unsigned VReg;
2585 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2586 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2587 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2588 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002589 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002590 MachinePointerInfo(FuncArg, j),
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002591 false, false, 0);
2592 MemOps.push_back(Store);
2593 ++GPR_idx;
2594 ArgOffset += PtrByteSize;
2595 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00002596 ArgOffset += ArgSize - j;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002597 break;
2598 }
2599 }
2600 continue;
2601 }
2602
2603 switch (ObjectVT.getSimpleVT().SimpleTy) {
2604 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002605 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002606 case MVT::i32:
2607 case MVT::i64:
2608 if (GPR_idx != Num_GPR_Regs) {
2609 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2610 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2611
Hal Finkel940ab932014-02-28 00:27:01 +00002612 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002613 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2614 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002615 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002616
2617 ++GPR_idx;
2618 } else {
2619 needsLoad = true;
2620 ArgSize = PtrByteSize;
2621 }
2622 ArgOffset += 8;
2623 break;
2624
2625 case MVT::f32:
2626 case MVT::f64:
2627 // Every 8 bytes of argument space consumes one of the GPRs available for
2628 // argument passing.
2629 if (GPR_idx != Num_GPR_Regs) {
2630 ++GPR_idx;
2631 }
2632 if (FPR_idx != Num_FPR_Regs) {
2633 unsigned VReg;
2634
2635 if (ObjectVT == MVT::f32)
2636 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2637 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002638 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002639 &PPC::VSFRCRegClass :
2640 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002641
2642 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2643 ++FPR_idx;
2644 } else {
2645 needsLoad = true;
Bill Schmidt22162472012-10-11 15:38:20 +00002646 ArgSize = PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002647 }
2648
2649 ArgOffset += 8;
2650 break;
2651 case MVT::v4f32:
2652 case MVT::v4i32:
2653 case MVT::v8i16:
2654 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002655 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002656 case MVT::v2i64:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002657 // Note that vector arguments in registers don't reserve stack space,
2658 // except in varargs functions.
2659 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002660 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2661 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2662 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002663 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2664 if (isVarArg) {
2665 while ((ArgOffset % 16) != 0) {
2666 ArgOffset += PtrByteSize;
2667 if (GPR_idx != Num_GPR_Regs)
2668 GPR_idx++;
2669 }
2670 ArgOffset += 16;
2671 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2672 }
2673 ++VR_idx;
2674 } else {
2675 // Vectors are aligned.
2676 ArgOffset = ((ArgOffset+15)/16)*16;
2677 CurArgOffset = ArgOffset;
2678 ArgOffset += 16;
2679 needsLoad = true;
2680 }
2681 break;
2682 }
2683
2684 // We need to load the argument to a virtual register if we determined
2685 // above that we ran out of physical registers of the appropriate type.
2686 if (needsLoad) {
2687 int FI = MFI->CreateFixedObject(ObjSize,
2688 CurArgOffset + (ArgSize - ObjSize),
2689 isImmutable);
2690 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2691 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2692 false, false, false, 0);
2693 }
2694
2695 InVals.push_back(ArgVal);
2696 }
2697
2698 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002699 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002700 // taking the difference between two stack areas will result in an aligned
2701 // stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002702 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002703
2704 // If the function takes variable number of arguments, make a frame index for
2705 // the start of the first vararg value... for expansion of llvm.va_start.
2706 if (isVarArg) {
2707 int Depth = ArgOffset;
2708
2709 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002710 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002711 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2712
2713 // If this function is vararg, store any remaining integer argument regs
2714 // to their spots on the stack so that they may be loaded by deferencing the
2715 // result of va_next.
2716 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2717 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2718 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2719 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2720 MachinePointerInfo(), false, false, 0);
2721 MemOps.push_back(Store);
2722 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002723 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002724 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2725 }
2726 }
2727
2728 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002729 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002730
2731 return Chain;
2732}
2733
2734SDValue
2735PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002736 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002737 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002738 const SmallVectorImpl<ISD::InputArg>
2739 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002740 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002741 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002742 // TODO: add description of PPC stack frame format, or at least some docs.
2743 //
2744 MachineFunction &MF = DAG.getMachineFunction();
2745 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002746 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002747
Owen Anderson53aa7a92009-08-10 22:56:29 +00002748 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002749 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002750 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002751 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2752 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002753 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002754
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002755 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002756 // Area that is at least reserved in caller of this function.
2757 unsigned MinReservedArea = ArgOffset;
2758
Craig Topper840beec2014-04-04 05:16:06 +00002759 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002760 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2761 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2762 };
Craig Topper840beec2014-04-04 05:16:06 +00002763 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002764 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2765 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2766 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002767
Craig Topper840beec2014-04-04 05:16:06 +00002768 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002769
Craig Topper840beec2014-04-04 05:16:06 +00002770 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002771 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2772 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2773 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002774
Owen Andersone2f23a32007-09-07 04:06:50 +00002775 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002776 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002777 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002778
2779 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002780
Craig Topper840beec2014-04-04 05:16:06 +00002781 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002782
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002783 // In 32-bit non-varargs functions, the stack space for vectors is after the
2784 // stack space for non-vectors. We do not use this space unless we have
2785 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002786 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002787 // that out...for the pathological case, compute VecArgOffset as the
2788 // start of the vector parameter area. Computing VecArgOffset is the
2789 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002790 unsigned VecArgOffset = ArgOffset;
2791 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002792 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002793 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002794 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002795 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002796
Duncan Sandsd97eea32008-03-21 09:14:45 +00002797 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002798 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002799 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002800 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002801 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2802 VecArgOffset += ArgSize;
2803 continue;
2804 }
2805
Owen Anderson9f944592009-08-11 20:47:22 +00002806 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002807 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002808 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002809 case MVT::i32:
2810 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002811 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002812 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002813 case MVT::i64: // PPC64
2814 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002815 // FIXME: We are guaranteed to be !isPPC64 at this point.
2816 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002817 VecArgOffset += 8;
2818 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002819 case MVT::v4f32:
2820 case MVT::v4i32:
2821 case MVT::v8i16:
2822 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002823 // Nothing to do, we're only looking at Nonvector args here.
2824 break;
2825 }
2826 }
2827 }
2828 // We've found where the vector parameter area in memory is. Skip the
2829 // first 12 parameters; these don't use that memory.
2830 VecArgOffset = ((VecArgOffset+15)/16)*16;
2831 VecArgOffset += 12*16;
2832
Chris Lattner4302e8f2006-05-16 18:18:50 +00002833 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00002834 // entry to a function on PPC, the arguments start after the linkage area,
2835 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00002836
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002837 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002838 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00002839 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002840 unsigned CurArgIdx = 0;
2841 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002842 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002843 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002844 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00002845 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00002846 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002847 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002848 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2849 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002850
Chris Lattner318f0d22006-05-16 18:51:52 +00002851 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002852
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002853 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00002854 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2855 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002856 if (isVarArg || isPPC64) {
2857 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002858 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002859 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002860 PtrByteSize);
2861 } else nAltivecParamsAtEnd++;
2862 } else
2863 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002864 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002865 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002866 PtrByteSize);
2867
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002868 // FIXME the codegen can be much improved in some cases.
2869 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002870 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002871 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002872 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002873 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002874 // Objects of size 1 and 2 are right justified, everything else is
2875 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00002876 if (ObjSize==1 || ObjSize==2) {
2877 CurArgOffset = CurArgOffset + (4 - ObjSize);
2878 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002879 // The value of the object is its address.
Evan Cheng0664a672010-07-03 00:40:23 +00002880 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002881 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002882 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002883 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00002884 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002885 unsigned VReg;
2886 if (isPPC64)
2887 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2888 else
2889 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002890 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002891 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002892 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002893 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002894 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00002895 MemOps.push_back(Store);
2896 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00002897 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002898
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002899 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00002900
Dale Johannesen21a8f142008-03-08 01:41:42 +00002901 continue;
2902 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002903 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2904 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002905 // to memory. ArgOffset will be the address of the beginning
2906 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002907 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002908 unsigned VReg;
2909 if (isPPC64)
2910 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2911 else
2912 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00002913 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002914 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002915 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002916 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002917 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00002918 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002919 MemOps.push_back(Store);
2920 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002921 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002922 } else {
2923 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2924 break;
2925 }
2926 }
2927 continue;
2928 }
2929
Owen Anderson9f944592009-08-11 20:47:22 +00002930 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002931 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002932 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002933 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00002934 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00002935 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002936 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002937 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00002938
2939 if (ObjectVT == MVT::i1)
2940 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
2941
Bill Wendling968f32c2008-03-07 20:49:02 +00002942 ++GPR_idx;
2943 } else {
2944 needsLoad = true;
2945 ArgSize = PtrByteSize;
2946 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002947 // All int arguments reserve stack space in the Darwin ABI.
2948 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00002949 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002950 }
Bill Wendling968f32c2008-03-07 20:49:02 +00002951 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00002952 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00002953 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002954 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002955 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00002956
Hal Finkel940ab932014-02-28 00:27:01 +00002957 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00002958 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00002959 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002960 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00002961
Chris Lattnerec78cad2006-06-26 22:48:35 +00002962 ++GPR_idx;
2963 } else {
2964 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00002965 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002966 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002967 // All int arguments reserve stack space in the Darwin ABI.
2968 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002969 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002970
Owen Anderson9f944592009-08-11 20:47:22 +00002971 case MVT::f32:
2972 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00002973 // Every 4 bytes of argument space consumes one of the GPRs available for
2974 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002975 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002976 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00002977 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002978 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00002979 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002980 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002981 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002982
Owen Anderson9f944592009-08-11 20:47:22 +00002983 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00002984 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002985 else
Devang Patelf3292b22011-02-21 23:21:26 +00002986 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002987
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002988 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002989 ++FPR_idx;
2990 } else {
2991 needsLoad = true;
2992 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002993
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002994 // All FP arguments reserve stack space in the Darwin ABI.
2995 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002996 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002997 case MVT::v4f32:
2998 case MVT::v4i32:
2999 case MVT::v8i16:
3000 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003001 // Note that vector arguments in registers don't reserve stack space,
3002 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003003 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003004 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003005 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003006 if (isVarArg) {
3007 while ((ArgOffset % 16) != 0) {
3008 ArgOffset += PtrByteSize;
3009 if (GPR_idx != Num_GPR_Regs)
3010 GPR_idx++;
3011 }
3012 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003013 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003014 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003015 ++VR_idx;
3016 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003017 if (!isVarArg && !isPPC64) {
3018 // Vectors go after all the nonvectors.
3019 CurArgOffset = VecArgOffset;
3020 VecArgOffset += 16;
3021 } else {
3022 // Vectors are aligned.
3023 ArgOffset = ((ArgOffset+15)/16)*16;
3024 CurArgOffset = ArgOffset;
3025 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003026 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003027 needsLoad = true;
3028 }
3029 break;
3030 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003031
Chris Lattner4302e8f2006-05-16 18:18:50 +00003032 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003033 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003034 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003035 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003036 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003037 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003038 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003039 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003040 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003041 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003042
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003043 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003044 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003045
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003046 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003047 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003048 // taking the difference between two stack areas will result in an aligned
3049 // stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003050 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003051
Chris Lattner4302e8f2006-05-16 18:18:50 +00003052 // If the function takes variable number of arguments, make a frame index for
3053 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003054 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003055 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003056
Dan Gohman31ae5862010-04-17 14:41:14 +00003057 FuncInfo->setVarArgsFrameIndex(
3058 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003059 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003060 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003061
Chris Lattner4302e8f2006-05-16 18:18:50 +00003062 // If this function is vararg, store any remaining integer argument regs
3063 // to their spots on the stack so that they may be loaded by deferencing the
3064 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003065 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003066 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003067
Chris Lattner2cca3852006-11-18 01:57:19 +00003068 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003069 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003070 else
Devang Patelf3292b22011-02-21 23:21:26 +00003071 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003072
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003073 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003074 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3075 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003076 MemOps.push_back(Store);
3077 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003078 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003079 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003080 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003081 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003082
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003083 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003084 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003085
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003086 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003087}
3088
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003089/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
3090/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003091static unsigned
3092CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
3093 bool isPPC64,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003094 bool isVarArg,
3095 unsigned CC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003096 const SmallVectorImpl<ISD::OutputArg>
3097 &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003098 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003099 unsigned &nAltivecParamsAtEnd) {
3100 // Count how many bytes are to be pushed on the stack, including the linkage
3101 // area, and parameter passing area. We start with 24/48 bytes, which is
3102 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003103 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003104 unsigned NumOps = Outs.size();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003105 unsigned PtrByteSize = isPPC64 ? 8 : 4;
3106
3107 // Add up all the space actually used.
3108 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
3109 // they all go in registers, but we must reserve stack space for them for
3110 // possible use by the caller. In varargs or 64-bit calls, parameters are
3111 // assigned stack space in order, with padding so Altivec parameters are
3112 // 16-byte aligned.
3113 nAltivecParamsAtEnd = 0;
3114 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003115 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003116 EVT ArgVT = Outs[i].VT;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003117 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003118 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
Hal Finkel27774d92014-03-13 07:58:58 +00003119 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8 ||
Hal Finkela6c8b512014-03-26 16:12:58 +00003120 ArgVT==MVT::v2f64 || ArgVT==MVT::v2i64) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003121 if (!isVarArg && !isPPC64) {
3122 // Non-varargs Altivec parameters go after all the non-Altivec
3123 // parameters; handle those later so we know how much padding we need.
3124 nAltivecParamsAtEnd++;
3125 continue;
3126 }
3127 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
3128 NumBytes = ((NumBytes+15)/16)*16;
3129 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003130 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003131 }
3132
3133 // Allow for Altivec parameters at the end, if needed.
3134 if (nAltivecParamsAtEnd) {
3135 NumBytes = ((NumBytes+15)/16)*16;
3136 NumBytes += 16*nAltivecParamsAtEnd;
3137 }
3138
3139 // The prolog code of the callee may store up to 8 GPR argument registers to
3140 // the stack, allowing va_start to index over them in memory if its varargs.
3141 // Because we cannot tell if this is needed on the caller side, we have to
3142 // conservatively assume that it is needed. As such, make sure we have at
3143 // least enough stack space for the caller to store the 8 GPRs.
3144 NumBytes = std::max(NumBytes,
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003145 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003146
3147 // Tail call needs the stack to be aligned.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003148 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
3149 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
3150 getFrameLowering()->getStackAlignment();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003151 unsigned AlignMask = TargetAlign-1;
3152 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
3153 }
3154
3155 return NumBytes;
3156}
3157
3158/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003159/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003160static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003161 unsigned ParamSize) {
3162
Dale Johannesen86dcae12009-11-24 01:09:07 +00003163 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003164
3165 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3166 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3167 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3168 // Remember only if the new adjustement is bigger.
3169 if (SPDiff < FI->getTailCallSPDelta())
3170 FI->setTailCallSPDelta(SPDiff);
3171
3172 return SPDiff;
3173}
3174
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003175/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3176/// for tail call optimization. Targets which want to do tail call
3177/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003178bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003179PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003180 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003181 bool isVarArg,
3182 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003183 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003184 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003185 return false;
3186
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003187 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003188 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003189 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003190
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003191 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003192 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003193 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3194 // Functions containing by val parameters are not supported.
3195 for (unsigned i = 0; i != Ins.size(); i++) {
3196 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3197 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003198 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003199
Alp Tokerf907b892013-12-05 05:44:44 +00003200 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003201 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3202 return true;
3203
3204 // At the moment we can only do local tail calls (in same module, hidden
3205 // or protected) if we are generating PIC.
3206 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3207 return G->getGlobal()->hasHiddenVisibility()
3208 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003209 }
3210
3211 return false;
3212}
3213
Chris Lattnereb755fc2006-05-17 19:00:46 +00003214/// isCallCompatibleAddress - Return the immediate to use if the specified
3215/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003216static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003217 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003218 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003219
Dan Gohmaneffb8942008-09-12 16:56:44 +00003220 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003221 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003222 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003223 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003224
Dan Gohmaneffb8942008-09-12 16:56:44 +00003225 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003226 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003227}
3228
Dan Gohmand78c4002008-05-13 00:00:25 +00003229namespace {
3230
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003231struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003232 SDValue Arg;
3233 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003234 int FrameIdx;
3235
3236 TailCallArgumentInfo() : FrameIdx(0) {}
3237};
3238
Dan Gohmand78c4002008-05-13 00:00:25 +00003239}
3240
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003241/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3242static void
3243StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003244 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003245 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3246 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003247 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003248 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003249 SDValue Arg = TailCallArgs[i].Arg;
3250 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003251 int FI = TailCallArgs[i].FrameIdx;
3252 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003253 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003254 MachinePointerInfo::getFixedStack(FI),
3255 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003256 }
3257}
3258
3259/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3260/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003261static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003262 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003263 SDValue Chain,
3264 SDValue OldRetAddr,
3265 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003266 int SPDiff,
3267 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003268 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003269 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003270 if (SPDiff) {
3271 // Calculate the new stack slot for the return address.
3272 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003273 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003274 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003275 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003276 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003277 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003278 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003279 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003280 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003281 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003282
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003283 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3284 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003285 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003286 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003287 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003288 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003289 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003290 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3291 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003292 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003293 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003294 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003295 }
3296 return Chain;
3297}
3298
3299/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3300/// the position of the argument.
3301static void
3302CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003303 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003304 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003305 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003306 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003307 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003308 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003309 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003310 TailCallArgumentInfo Info;
3311 Info.Arg = Arg;
3312 Info.FrameIdxOp = FIN;
3313 Info.FrameIdx = FI;
3314 TailCallArguments.push_back(Info);
3315}
3316
3317/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3318/// stack slot. Returns the chain as result and the loaded frame pointers in
3319/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003320SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003321 int SPDiff,
3322 SDValue Chain,
3323 SDValue &LROpOut,
3324 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003325 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003326 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003327 if (SPDiff) {
3328 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003329 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003330 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003331 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003332 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003333 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003334
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003335 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3336 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003337 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003338 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003339 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003340 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003341 Chain = SDValue(FPOpOut.getNode(), 1);
3342 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003343 }
3344 return Chain;
3345}
3346
Dale Johannesen85d41a12008-03-04 23:17:14 +00003347/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003348/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003349/// specified by the specific parameter attribute. The copy will be passed as
3350/// a byval function parameter.
3351/// Sometimes what we are copying is the end of a larger object, the part that
3352/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003353static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003354CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003355 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003356 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003357 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003358 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003359 false, false, MachinePointerInfo(),
3360 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003361}
Chris Lattner43df5b32007-02-25 05:34:32 +00003362
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003363/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3364/// tail calls.
3365static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003366LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3367 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003368 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003369 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3370 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003371 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003372 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003373 if (!isTailCall) {
3374 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003375 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003376 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003377 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003378 else
Owen Anderson9f944592009-08-11 20:47:22 +00003379 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003380 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003381 DAG.getConstant(ArgOffset, PtrVT));
3382 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003383 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3384 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003385 // Calculate and remember argument location.
3386 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3387 TailCallArguments);
3388}
3389
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003390static
3391void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003392 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003393 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003394 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003395 MachineFunction &MF = DAG.getMachineFunction();
3396
3397 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3398 // might overwrite each other in case of tail call optimization.
3399 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003400 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003401 InFlag = SDValue();
3402 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3403 MemOpChains2, dl);
3404 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003405 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003406
3407 // Store the return address to the appropriate stack slot.
3408 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3409 isPPC64, isDarwinABI, dl);
3410
3411 // Emit callseq_end just before tailcall node.
3412 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003413 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003414 InFlag = Chain.getValue(1);
3415}
3416
3417static
3418unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003419 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003420 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3421 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003422 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003423
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003424 bool isPPC64 = Subtarget.isPPC64();
3425 bool isSVR4ABI = Subtarget.isSVR4ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003426
Owen Anderson53aa7a92009-08-10 22:56:29 +00003427 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003428 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003429 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003430
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003431 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003432
Torok Edwin31e90d22010-08-04 20:47:44 +00003433 bool needIndirectCall = true;
3434 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003435 // If this is an absolute destination address, use the munged value.
3436 Callee = SDValue(Dest, 0);
Torok Edwin31e90d22010-08-04 20:47:44 +00003437 needIndirectCall = false;
3438 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003439
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003440 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3441 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3442 // Use indirect calls for ALL functions calls in JIT mode, since the
3443 // far-call stubs may be outside relocation limits for a BL instruction.
3444 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3445 unsigned OpFlags = 0;
3446 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003447 (Subtarget.getTargetTriple().isMacOSX() &&
3448 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003449 (G->getGlobal()->isDeclaration() ||
3450 G->getGlobal()->isWeakForLinker())) {
3451 // PC-relative references to external symbols should go through $stub,
3452 // unless we're building with the leopard linker or later, which
3453 // automatically synthesizes these stubs.
3454 OpFlags = PPCII::MO_DARWIN_STUB;
3455 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003456
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003457 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3458 // every direct call is) turn it into a TargetGlobalAddress /
3459 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin31e90d22010-08-04 20:47:44 +00003460 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003461 Callee.getValueType(),
3462 0, OpFlags);
Torok Edwin31e90d22010-08-04 20:47:44 +00003463 needIndirectCall = false;
Wesley Peck527da1b2010-11-23 03:31:01 +00003464 }
Torok Edwin31e90d22010-08-04 20:47:44 +00003465 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003466
Torok Edwin31e90d22010-08-04 20:47:44 +00003467 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003468 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003469
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003470 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003471 (Subtarget.getTargetTriple().isMacOSX() &&
3472 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003473 // PC-relative references to external symbols should go through $stub,
3474 // unless we're building with the leopard linker or later, which
3475 // automatically synthesizes these stubs.
3476 OpFlags = PPCII::MO_DARWIN_STUB;
3477 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003478
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003479 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3480 OpFlags);
3481 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003482 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003483
Torok Edwin31e90d22010-08-04 20:47:44 +00003484 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003485 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3486 // to do the call, we can't use PPCISD::CALL.
3487 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003488
3489 if (isSVR4ABI && isPPC64) {
3490 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3491 // entry point, but to the function descriptor (the function entry point
3492 // address is part of the function descriptor though).
3493 // The function descriptor is a three doubleword structure with the
3494 // following fields: function entry point, TOC base address and
3495 // environment pointer.
3496 // Thus for a call through a function pointer, the following actions need
3497 // to be performed:
3498 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003499 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003500 // 2. Load the address of the function entry point from the function
3501 // descriptor.
3502 // 3. Load the TOC of the callee from the function descriptor into r2.
3503 // 4. Load the environment pointer from the function descriptor into
3504 // r11.
3505 // 5. Branch to the function entry point address.
3506 // 6. On return of the callee, the TOC of the caller needs to be
3507 // restored (this is done in FinishCall()).
3508 //
3509 // All those operations are flagged together to ensure that no other
3510 // operations can be scheduled in between. E.g. without flagging the
3511 // operations together, a TOC access in the caller could be scheduled
3512 // between the load of the callee TOC and the branch to the callee, which
3513 // results in the TOC access going through the TOC of the callee instead
3514 // of going through the TOC of the caller, which leads to incorrect code.
3515
3516 // Load the address of the function entry point from the function
3517 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003518 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003519 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003520 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003521 Chain = LoadFuncPtr.getValue(1);
3522 InFlag = LoadFuncPtr.getValue(2);
3523
3524 // Load environment pointer into r11.
3525 // Offset of the environment pointer within the function descriptor.
3526 SDValue PtrOff = DAG.getIntPtrConstant(16);
3527
3528 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3529 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3530 InFlag);
3531 Chain = LoadEnvPtr.getValue(1);
3532 InFlag = LoadEnvPtr.getValue(2);
3533
3534 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3535 InFlag);
3536 Chain = EnvVal.getValue(0);
3537 InFlag = EnvVal.getValue(1);
3538
3539 // Load TOC of the callee into r2. We are using a target-specific load
3540 // with r2 hard coded, because the result of a target-independent load
3541 // would never go directly into r2, since r2 is a reserved register (which
3542 // prevents the register allocator from allocating it), resulting in an
3543 // additional register being allocated and an unnecessary move instruction
3544 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003545 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003546 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3547 Callee, InFlag);
3548 Chain = LoadTOCPtr.getValue(0);
3549 InFlag = LoadTOCPtr.getValue(1);
3550
3551 MTCTROps[0] = Chain;
3552 MTCTROps[1] = LoadFuncPtr;
3553 MTCTROps[2] = InFlag;
3554 }
3555
Craig Topper48d114b2014-04-26 18:35:24 +00003556 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003557 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003558 InFlag = Chain.getValue(1);
3559
3560 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003561 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003562 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003563 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003564 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003565 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003566 // Add use of X11 (holding environment pointer)
3567 if (isSVR4ABI && isPPC64)
3568 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003569 // Add CTR register as callee so a bctr can be emitted later.
3570 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003571 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003572 }
3573
3574 // If this is a direct call, pass the chain and the callee.
3575 if (Callee.getNode()) {
3576 Ops.push_back(Chain);
3577 Ops.push_back(Callee);
3578 }
3579 // If this is a tail call add stack pointer delta.
3580 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003581 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003582
3583 // Add argument registers to the end of the list so that they are known live
3584 // into the call.
3585 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3586 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3587 RegsToPass[i].second.getValueType()));
3588
3589 return CallOpc;
3590}
3591
Roman Divacky76293062012-09-18 16:47:58 +00003592static
3593bool isLocalCall(const SDValue &Callee)
3594{
3595 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003596 return !G->getGlobal()->isDeclaration() &&
3597 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003598 return false;
3599}
3600
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003601SDValue
3602PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003603 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003604 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003605 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003606 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003607
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003608 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003609 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003610 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003611 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003612
3613 // Copy all of the result registers out of their specified physreg.
3614 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3615 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003616 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003617
3618 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3619 VA.getLocReg(), VA.getLocVT(), InFlag);
3620 Chain = Val.getValue(1);
3621 InFlag = Val.getValue(2);
3622
3623 switch (VA.getLocInfo()) {
3624 default: llvm_unreachable("Unknown loc info!");
3625 case CCValAssign::Full: break;
3626 case CCValAssign::AExt:
3627 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3628 break;
3629 case CCValAssign::ZExt:
3630 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3631 DAG.getValueType(VA.getValVT()));
3632 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3633 break;
3634 case CCValAssign::SExt:
3635 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3636 DAG.getValueType(VA.getValVT()));
3637 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3638 break;
3639 }
3640
3641 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003642 }
3643
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003644 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003645}
3646
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003647SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003648PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003649 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003650 SelectionDAG &DAG,
3651 SmallVector<std::pair<unsigned, SDValue>, 8>
3652 &RegsToPass,
3653 SDValue InFlag, SDValue Chain,
3654 SDValue &Callee,
3655 int SPDiff, unsigned NumBytes,
3656 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003657 SmallVectorImpl<SDValue> &InVals) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003658 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003659 SmallVector<SDValue, 8> Ops;
3660 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3661 isTailCall, RegsToPass, Ops, NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003662 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003663
Hal Finkel5ab37802012-08-28 02:10:27 +00003664 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003665 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003666 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3667
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003668 // When performing tail call optimization the callee pops its arguments off
3669 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003670 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003671 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003672 (CallConv == CallingConv::Fast &&
3673 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003674
Roman Divackyef21be22012-03-06 16:41:49 +00003675 // Add a register mask operand representing the call-preserved registers.
3676 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3677 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3678 assert(Mask && "Missing call preserved mask for calling convention");
3679 Ops.push_back(DAG.getRegisterMask(Mask));
3680
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003681 if (InFlag.getNode())
3682 Ops.push_back(InFlag);
3683
3684 // Emit tail call.
3685 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003686 assert(((Callee.getOpcode() == ISD::Register &&
3687 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3688 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3689 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3690 isa<ConstantSDNode>(Callee)) &&
3691 "Expecting an global address, external symbol, absolute value or register");
3692
Craig Topper48d114b2014-04-26 18:35:24 +00003693 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003694 }
3695
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003696 // Add a NOP immediately after the branch instruction when using the 64-bit
3697 // SVR4 ABI. At link time, if caller and callee are in a different module and
3698 // thus have a different TOC, the call will be replaced with a call to a stub
3699 // function which saves the current TOC, loads the TOC of the callee and
3700 // branches to the callee. The NOP will be replaced with a load instruction
3701 // which restores the TOC of the caller from the TOC save slot of the current
3702 // stack frame. If caller and callee belong to the same module (and have the
3703 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003704
3705 bool needsTOCRestore = false;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003706 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003707 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003708 // This is a call through a function pointer.
3709 // Restore the caller TOC from the save area into R2.
3710 // See PrepareCall() for more information about calls through function
3711 // pointers in the 64-bit SVR4 ABI.
3712 // We are using a target-specific load with r2 hard coded, because the
3713 // result of a target-independent load would never go directly into r2,
3714 // since r2 is a reserved register (which prevents the register allocator
3715 // from allocating it), resulting in an additional register being
3716 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003717 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003718 } else if ((CallOpc == PPCISD::CALL) &&
3719 (!isLocalCall(Callee) ||
3720 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003721 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003722 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller79fef932009-12-18 13:00:15 +00003723 }
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003724 }
3725
Craig Topper48d114b2014-04-26 18:35:24 +00003726 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003727 InFlag = Chain.getValue(1);
3728
3729 if (needsTOCRestore) {
3730 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3731 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3732 InFlag = Chain.getValue(1);
3733 }
3734
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003735 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3736 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003737 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003738 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003739 InFlag = Chain.getValue(1);
3740
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003741 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3742 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003743}
3744
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003745SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003746PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003747 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003748 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003749 SDLoc &dl = CLI.DL;
3750 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3751 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3752 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003753 SDValue Chain = CLI.Chain;
3754 SDValue Callee = CLI.Callee;
3755 bool &isTailCall = CLI.IsTailCall;
3756 CallingConv::ID CallConv = CLI.CallConv;
3757 bool isVarArg = CLI.IsVarArg;
3758
Evan Cheng67a69dd2010-01-27 00:07:07 +00003759 if (isTailCall)
3760 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3761 Ins, DAG);
3762
Reid Kleckner5772b772014-04-24 20:14:34 +00003763 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3764 report_fatal_error("failed to perform tail call elimination on a call "
3765 "site marked musttail");
3766
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003767 if (Subtarget.isSVR4ABI()) {
3768 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003769 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3770 isTailCall, Outs, OutVals, Ins,
3771 dl, DAG, InVals);
3772 else
3773 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3774 isTailCall, Outs, OutVals, Ins,
3775 dl, DAG, InVals);
3776 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003777
Bill Schmidt57d6de52012-10-23 15:51:16 +00003778 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3779 isTailCall, Outs, OutVals, Ins,
3780 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003781}
3782
3783SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003784PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3785 CallingConv::ID CallConv, bool isVarArg,
3786 bool isTailCall,
3787 const SmallVectorImpl<ISD::OutputArg> &Outs,
3788 const SmallVectorImpl<SDValue> &OutVals,
3789 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003790 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003791 SmallVectorImpl<SDValue> &InVals) const {
3792 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003793 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003794
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003795 assert((CallConv == CallingConv::C ||
3796 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003797
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003798 unsigned PtrByteSize = 4;
3799
3800 MachineFunction &MF = DAG.getMachineFunction();
3801
3802 // Mark this function as potentially containing a function that contains a
3803 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3804 // and restoring the callers stack pointer in this functions epilog. This is
3805 // done because by tail calling the called function might overwrite the value
3806 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003807 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3808 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003809 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003810
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003811 // Count how many bytes are to be pushed on the stack, including the linkage
3812 // area, parameter list area and the part of the local variable space which
3813 // contains copies of aggregates which are passed by value.
3814
3815 // Assign locations to all of the outgoing arguments.
3816 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003817 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003818 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003819
3820 // Reserve space for the linkage area on the stack.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003821 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003822
3823 if (isVarArg) {
3824 // Handle fixed and variable vector arguments differently.
3825 // Fixed vector arguments go into registers as long as registers are
3826 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003827 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003828
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003829 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003830 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003831 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003832 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00003833
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003834 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00003835 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3836 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003837 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00003838 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3839 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003840 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003841
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003842 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003843#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00003844 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00003845 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003846#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003847 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003848 }
3849 }
3850 } else {
3851 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00003852 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003853 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003854
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003855 // Assign locations to all of the outgoing aggregate by value arguments.
3856 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003857 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003858 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003859
3860 // Reserve stack space for the allocations in CCInfo.
3861 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3862
Bill Schmidtef17c142013-02-06 17:33:58 +00003863 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003864
3865 // Size of the linkage area, parameter list area and the part of the local
3866 // space variable where copies of aggregates which are passed by value are
3867 // stored.
3868 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003869
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003870 // Calculate by how many bytes the stack has to be adjusted in case of tail
3871 // call optimization.
3872 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3873
3874 // Adjust the stack pointer for the new arguments...
3875 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00003876 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3877 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003878 SDValue CallSeqStart = Chain;
3879
3880 // Load the return address and frame pointer so it can be moved somewhere else
3881 // later.
3882 SDValue LROp, FPOp;
3883 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3884 dl);
3885
3886 // Set up a copy of the stack pointer for use loading and storing any
3887 // arguments that may not fit in the registers available for argument
3888 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00003889 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00003890
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003891 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3892 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3893 SmallVector<SDValue, 8> MemOpChains;
3894
Roman Divacky71038e72011-08-30 17:04:16 +00003895 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003896 // Walk the register/memloc assignments, inserting copies/loads.
3897 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3898 i != e;
3899 ++i) {
3900 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003901 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003902 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00003903
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003904 if (Flags.isByVal()) {
3905 // Argument is an aggregate which is passed by value, thus we need to
3906 // create a copy of it in the local variable space of the current stack
3907 // frame (which is the stack frame of the caller) and pass the address of
3908 // this copy to the callee.
3909 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3910 CCValAssign &ByValVA = ByValArgLocs[j++];
3911 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00003912
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003913 // Memory reserved in the local variable space of the callers stack frame.
3914 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003915
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003916 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3917 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00003918
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003919 // Create a copy of the argument in the local area of the current
3920 // stack frame.
3921 SDValue MemcpyCall =
3922 CreateCopyOfByValArgument(Arg, PtrOff,
3923 CallSeqStart.getNode()->getOperand(0),
3924 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00003925
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003926 // This must go outside the CALLSEQ_START..END.
3927 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00003928 CallSeqStart.getNode()->getOperand(1),
3929 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003930 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3931 NewCallSeqStart.getNode());
3932 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00003933
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003934 // Pass the address of the aggregate copy on the stack either in a
3935 // physical register or in the parameter list area of the current stack
3936 // frame to the callee.
3937 Arg = PtrOff;
3938 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003939
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003940 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00003941 if (Arg.getValueType() == MVT::i1)
3942 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
3943
Roman Divacky71038e72011-08-30 17:04:16 +00003944 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003945 // Put argument in a physical register.
3946 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3947 } else {
3948 // Put argument in the parameter list area of the current stack frame.
3949 assert(VA.isMemLoc());
3950 unsigned LocMemOffset = VA.getLocMemOffset();
3951
3952 if (!isTailCall) {
3953 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3954 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3955
3956 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00003957 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00003958 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003959 } else {
3960 // Calculate and remember argument location.
3961 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3962 TailCallArguments);
3963 }
3964 }
3965 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003966
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003967 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003968 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00003969
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003970 // Build a sequence of copy-to-reg nodes chained together with token chain
3971 // and flag operands which copy the outgoing args into the appropriate regs.
3972 SDValue InFlag;
3973 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3974 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3975 RegsToPass[i].second, InFlag);
3976 InFlag = Chain.getValue(1);
3977 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003978
Hal Finkel5ab37802012-08-28 02:10:27 +00003979 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3980 // registers.
3981 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003982 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3983 SDValue Ops[] = { Chain, InFlag };
3984
Hal Finkel5ab37802012-08-28 02:10:27 +00003985 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003986 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003987
Hal Finkel5ab37802012-08-28 02:10:27 +00003988 InFlag = Chain.getValue(1);
3989 }
3990
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003991 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003992 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3993 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003994
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003995 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3996 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3997 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003998}
3999
Bill Schmidt57d6de52012-10-23 15:51:16 +00004000// Copy an argument into memory, being careful to do this outside the
4001// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004002SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004003PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4004 SDValue CallSeqStart,
4005 ISD::ArgFlagsTy Flags,
4006 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004007 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004008 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4009 CallSeqStart.getNode()->getOperand(0),
4010 Flags, DAG, dl);
4011 // The MEMCPY must go outside the CALLSEQ_START..END.
4012 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004013 CallSeqStart.getNode()->getOperand(1),
4014 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004015 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4016 NewCallSeqStart.getNode());
4017 return NewCallSeqStart;
4018}
4019
4020SDValue
4021PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004022 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004023 bool isTailCall,
4024 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004025 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004026 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004027 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004028 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004029
Bill Schmidt57d6de52012-10-23 15:51:16 +00004030 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004031
Bill Schmidt57d6de52012-10-23 15:51:16 +00004032 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4033 unsigned PtrByteSize = 8;
4034
4035 MachineFunction &MF = DAG.getMachineFunction();
4036
4037 // Mark this function as potentially containing a function that contains a
4038 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4039 // and restoring the callers stack pointer in this functions epilog. This is
4040 // done because by tail calling the called function might overwrite the value
4041 // in this function's (MF) stack pointer stack slot 0(SP).
4042 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4043 CallConv == CallingConv::Fast)
4044 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4045
4046 unsigned nAltivecParamsAtEnd = 0;
4047
4048 // Count how many bytes are to be pushed on the stack, including the linkage
4049 // area, and parameter passing area. We start with at least 48 bytes, which
4050 // is reserved space for [SP][CR][LR][3 x unused].
4051 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
4052 // of this call.
4053 unsigned NumBytes =
4054 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
4055 Outs, OutVals, nAltivecParamsAtEnd);
4056
4057 // Calculate by how many bytes the stack has to be adjusted in case of tail
4058 // call optimization.
4059 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4060
4061 // To protect arguments on the stack from being clobbered in a tail call,
4062 // force all the loads to happen before doing any other lowering.
4063 if (isTailCall)
4064 Chain = DAG.getStackArgumentTokenFactor(Chain);
4065
4066 // Adjust the stack pointer for the new arguments...
4067 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004068 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4069 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004070 SDValue CallSeqStart = Chain;
4071
4072 // Load the return address and frame pointer so it can be move somewhere else
4073 // later.
4074 SDValue LROp, FPOp;
4075 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4076 dl);
4077
4078 // Set up a copy of the stack pointer for use loading and storing any
4079 // arguments that may not fit in the registers available for argument
4080 // passing.
4081 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4082
4083 // Figure out which arguments are going to go in registers, and which in
4084 // memory. Also, if this is a vararg function, floating point operations
4085 // must be stored to our stack, and loaded into integer regs as well, if
4086 // any integer regs are available for argument passing.
4087 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
4088 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
4089
Craig Topper840beec2014-04-04 05:16:06 +00004090 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004091 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4092 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4093 };
Craig Topper840beec2014-04-04 05:16:06 +00004094 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004095
Craig Topper840beec2014-04-04 05:16:06 +00004096 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004097 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4098 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4099 };
Craig Topper840beec2014-04-04 05:16:06 +00004100 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004101 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4102 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4103 };
4104
Bill Schmidt57d6de52012-10-23 15:51:16 +00004105 const unsigned NumGPRs = array_lengthof(GPR);
4106 const unsigned NumFPRs = 13;
4107 const unsigned NumVRs = array_lengthof(VR);
4108
4109 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4110 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4111
4112 SmallVector<SDValue, 8> MemOpChains;
4113 for (unsigned i = 0; i != NumOps; ++i) {
4114 SDValue Arg = OutVals[i];
4115 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4116
4117 // PtrOff will be used to store the current argument to the stack if a
4118 // register cannot be found for it.
4119 SDValue PtrOff;
4120
4121 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4122
4123 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4124
4125 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004126 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004127 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4128 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4129 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4130 }
4131
4132 // FIXME memcpy is used way more than necessary. Correctness first.
4133 // Note: "by value" is code for passing a structure by value, not
4134 // basic types.
4135 if (Flags.isByVal()) {
4136 // Note: Size includes alignment padding, so
4137 // struct x { short a; char b; }
4138 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4139 // These are the proper values we need for right-justifying the
4140 // aggregate in a parameter register.
4141 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004142
4143 // An empty aggregate parameter takes up no storage and no
4144 // registers.
4145 if (Size == 0)
4146 continue;
4147
Hal Finkel262a2242013-09-12 23:20:06 +00004148 unsigned BVAlign = Flags.getByValAlign();
4149 if (BVAlign > 8) {
4150 if (BVAlign % PtrByteSize != 0)
4151 llvm_unreachable(
4152 "ByVal alignment is not a multiple of the pointer size");
4153
4154 ArgOffset = ((ArgOffset+BVAlign-1)/BVAlign)*BVAlign;
4155 }
4156
Bill Schmidt57d6de52012-10-23 15:51:16 +00004157 // All aggregates smaller than 8 bytes must be passed right-justified.
4158 if (Size==1 || Size==2 || Size==4) {
4159 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4160 if (GPR_idx != NumGPRs) {
4161 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4162 MachinePointerInfo(), VT,
4163 false, false, 0);
4164 MemOpChains.push_back(Load.getValue(1));
4165 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4166
4167 ArgOffset += PtrByteSize;
4168 continue;
4169 }
4170 }
4171
4172 if (GPR_idx == NumGPRs && Size < 8) {
4173 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4174 PtrOff.getValueType());
4175 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4176 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4177 CallSeqStart,
4178 Flags, DAG, dl);
4179 ArgOffset += PtrByteSize;
4180 continue;
4181 }
4182 // Copy entire object into memory. There are cases where gcc-generated
4183 // code assumes it is there, even if it could be put entirely into
4184 // registers. (This is not what the doc says.)
4185
4186 // FIXME: The above statement is likely due to a misunderstanding of the
4187 // documents. All arguments must be copied into the parameter area BY
4188 // THE CALLEE in the event that the callee takes the address of any
4189 // formal argument. That has not yet been implemented. However, it is
4190 // reasonable to use the stack area as a staging area for the register
4191 // load.
4192
4193 // Skip this for small aggregates, as we will use the same slot for a
4194 // right-justified copy, below.
4195 if (Size >= 8)
4196 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4197 CallSeqStart,
4198 Flags, DAG, dl);
4199
4200 // When a register is available, pass a small aggregate right-justified.
4201 if (Size < 8 && GPR_idx != NumGPRs) {
4202 // The easiest way to get this right-justified in a register
4203 // is to copy the structure into the rightmost portion of a
4204 // local variable slot, then load the whole slot into the
4205 // register.
4206 // FIXME: The memcpy seems to produce pretty awful code for
4207 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004208 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004209 // parameter save area instead of a new local variable.
4210 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4211 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4212 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4213 CallSeqStart,
4214 Flags, DAG, dl);
4215
4216 // Load the slot into the register.
4217 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4218 MachinePointerInfo(),
4219 false, false, false, 0);
4220 MemOpChains.push_back(Load.getValue(1));
4221 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4222
4223 // Done with this argument.
4224 ArgOffset += PtrByteSize;
4225 continue;
4226 }
4227
4228 // For aggregates larger than PtrByteSize, copy the pieces of the
4229 // object that fit into registers from the parameter save area.
4230 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4231 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4232 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4233 if (GPR_idx != NumGPRs) {
4234 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4235 MachinePointerInfo(),
4236 false, false, false, 0);
4237 MemOpChains.push_back(Load.getValue(1));
4238 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4239 ArgOffset += PtrByteSize;
4240 } else {
4241 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4242 break;
4243 }
4244 }
4245 continue;
4246 }
4247
Craig Topper56710102013-08-15 02:33:50 +00004248 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004249 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004250 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004251 case MVT::i32:
4252 case MVT::i64:
4253 if (GPR_idx != NumGPRs) {
4254 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
4255 } else {
4256 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4257 true, isTailCall, false, MemOpChains,
4258 TailCallArguments, dl);
4259 }
4260 ArgOffset += PtrByteSize;
4261 break;
4262 case MVT::f32:
4263 case MVT::f64:
4264 if (FPR_idx != NumFPRs) {
4265 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4266
4267 if (isVarArg) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004268 // A single float or an aggregate containing only a single float
4269 // must be passed right-justified in the stack doubleword, and
4270 // in the GPR, if one is available.
4271 SDValue StoreOff;
Craig Topper56710102013-08-15 02:33:50 +00004272 if (Arg.getSimpleValueType().SimpleTy == MVT::f32) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004273 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4274 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4275 } else
4276 StoreOff = PtrOff;
4277
4278 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004279 MachinePointerInfo(), false, false, 0);
4280 MemOpChains.push_back(Store);
4281
4282 // Float varargs are always shadowed in available integer registers
4283 if (GPR_idx != NumGPRs) {
4284 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4285 MachinePointerInfo(), false, false,
4286 false, 0);
4287 MemOpChains.push_back(Load.getValue(1));
4288 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4289 }
4290 } else if (GPR_idx != NumGPRs)
4291 // If we have any FPRs remaining, we may also have GPRs remaining.
4292 ++GPR_idx;
4293 } else {
4294 // Single-precision floating-point values are mapped to the
4295 // second (rightmost) word of the stack doubleword.
4296 if (Arg.getValueType() == MVT::f32) {
4297 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4298 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4299 }
4300
4301 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4302 true, isTailCall, false, MemOpChains,
4303 TailCallArguments, dl);
4304 }
4305 ArgOffset += 8;
4306 break;
4307 case MVT::v4f32:
4308 case MVT::v4i32:
4309 case MVT::v8i16:
4310 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004311 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004312 case MVT::v2i64:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004313 if (isVarArg) {
4314 // These go aligned on the stack, or in the corresponding R registers
4315 // when within range. The Darwin PPC ABI doc claims they also go in
4316 // V registers; in fact gcc does this only for arguments that are
4317 // prototyped, not for those that match the ... We do it for all
4318 // arguments, seems to work.
4319 while (ArgOffset % 16 !=0) {
4320 ArgOffset += PtrByteSize;
4321 if (GPR_idx != NumGPRs)
4322 GPR_idx++;
4323 }
4324 // We could elide this store in the case where the object fits
4325 // entirely in R registers. Maybe later.
4326 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4327 DAG.getConstant(ArgOffset, PtrVT));
4328 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4329 MachinePointerInfo(), false, false, 0);
4330 MemOpChains.push_back(Store);
4331 if (VR_idx != NumVRs) {
4332 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4333 MachinePointerInfo(),
4334 false, false, false, 0);
4335 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004336
4337 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4338 Arg.getSimpleValueType() == MVT::v2i64) ?
4339 VSRH[VR_idx] : VR[VR_idx];
4340 ++VR_idx;
4341
4342 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004343 }
4344 ArgOffset += 16;
4345 for (unsigned i=0; i<16; i+=PtrByteSize) {
4346 if (GPR_idx == NumGPRs)
4347 break;
4348 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4349 DAG.getConstant(i, PtrVT));
4350 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4351 false, false, false, 0);
4352 MemOpChains.push_back(Load.getValue(1));
4353 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4354 }
4355 break;
4356 }
4357
4358 // Non-varargs Altivec params generally go in registers, but have
4359 // stack space allocated at the end.
4360 if (VR_idx != NumVRs) {
4361 // Doesn't have GPR space allocated.
Hal Finkel7811c612014-03-28 19:58:11 +00004362 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4363 Arg.getSimpleValueType() == MVT::v2i64) ?
4364 VSRH[VR_idx] : VR[VR_idx];
4365 ++VR_idx;
4366
4367 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004368 } else {
4369 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4370 true, isTailCall, true, MemOpChains,
4371 TailCallArguments, dl);
4372 ArgOffset += 16;
4373 }
4374 break;
4375 }
4376 }
4377
4378 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004379 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004380
4381 // Check if this is an indirect call (MTCTR/BCTRL).
4382 // See PrepareCall() for more information about calls through function
4383 // pointers in the 64-bit SVR4 ABI.
4384 if (!isTailCall &&
4385 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4386 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4387 !isBLACompatibleAddress(Callee, DAG)) {
4388 // Load r2 into a virtual register and store it to the TOC save area.
4389 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4390 // TOC save area offset.
4391 SDValue PtrOff = DAG.getIntPtrConstant(40);
4392 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4393 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4394 false, false, 0);
4395 // R12 must contain the address of an indirect callee. This does not
4396 // mean the MTCTR instruction must use R12; it's easier to model this
4397 // as an extra parameter, so do that.
4398 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4399 }
4400
4401 // Build a sequence of copy-to-reg nodes chained together with token chain
4402 // and flag operands which copy the outgoing args into the appropriate regs.
4403 SDValue InFlag;
4404 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4405 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4406 RegsToPass[i].second, InFlag);
4407 InFlag = Chain.getValue(1);
4408 }
4409
4410 if (isTailCall)
4411 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4412 FPOp, true, TailCallArguments);
4413
4414 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4415 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4416 Ins, InVals);
4417}
4418
4419SDValue
4420PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4421 CallingConv::ID CallConv, bool isVarArg,
4422 bool isTailCall,
4423 const SmallVectorImpl<ISD::OutputArg> &Outs,
4424 const SmallVectorImpl<SDValue> &OutVals,
4425 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004426 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004427 SmallVectorImpl<SDValue> &InVals) const {
4428
4429 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004430
Owen Anderson53aa7a92009-08-10 22:56:29 +00004431 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004432 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004433 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004434
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004435 MachineFunction &MF = DAG.getMachineFunction();
4436
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004437 // Mark this function as potentially containing a function that contains a
4438 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4439 // and restoring the callers stack pointer in this functions epilog. This is
4440 // done because by tail calling the called function might overwrite the value
4441 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004442 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4443 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004444 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4445
4446 unsigned nAltivecParamsAtEnd = 0;
4447
Chris Lattneraa40ec12006-05-16 22:56:08 +00004448 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004449 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004450 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004451 unsigned NumBytes =
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004452 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004453 Outs, OutVals,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004454 nAltivecParamsAtEnd);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004455
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004456 // Calculate by how many bytes the stack has to be adjusted in case of tail
4457 // call optimization.
4458 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004459
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004460 // To protect arguments on the stack from being clobbered in a tail call,
4461 // force all the loads to happen before doing any other lowering.
4462 if (isTailCall)
4463 Chain = DAG.getStackArgumentTokenFactor(Chain);
4464
Chris Lattnerb7552a82006-05-17 00:15:40 +00004465 // Adjust the stack pointer for the new arguments...
4466 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004467 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4468 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004469 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004470
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004471 // Load the return address and frame pointer so it can be move somewhere else
4472 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004473 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004474 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4475 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004476
Chris Lattnerb7552a82006-05-17 00:15:40 +00004477 // Set up a copy of the stack pointer for use loading and storing any
4478 // arguments that may not fit in the registers available for argument
4479 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004480 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004481 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004482 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004483 else
Owen Anderson9f944592009-08-11 20:47:22 +00004484 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004485
Chris Lattnerb7552a82006-05-17 00:15:40 +00004486 // Figure out which arguments are going to go in registers, and which in
4487 // memory. Also, if this is a vararg function, floating point operations
4488 // must be stored to our stack, and loaded into integer regs as well, if
4489 // any integer regs are available for argument passing.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004490 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004491 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004492
Craig Topper840beec2014-04-04 05:16:06 +00004493 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004494 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4495 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4496 };
Craig Topper840beec2014-04-04 05:16:06 +00004497 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004498 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4499 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4500 };
Craig Topper840beec2014-04-04 05:16:06 +00004501 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004502
Craig Topper840beec2014-04-04 05:16:06 +00004503 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004504 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4505 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4506 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004507 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004508 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004509 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004510
Craig Topper840beec2014-04-04 05:16:06 +00004511 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004512
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004513 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004514 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4515
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004516 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004517 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004518 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004519 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004520
Chris Lattnerb7552a82006-05-17 00:15:40 +00004521 // PtrOff will be used to store the current argument to the stack if a
4522 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004523 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004524
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004525 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004526
Dale Johannesen679073b2009-02-04 02:34:38 +00004527 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004528
4529 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004530 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004531 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4532 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004533 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004534 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004535
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004536 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004537 // Note: "by value" is code for passing a structure by value, not
4538 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004539 if (Flags.isByVal()) {
4540 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004541 // Very small objects are passed right-justified. Everything else is
4542 // passed left-justified.
4543 if (Size==1 || Size==2) {
4544 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004545 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004546 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004547 MachinePointerInfo(), VT,
4548 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004549 MemOpChains.push_back(Load.getValue(1));
4550 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004551
4552 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004553 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004554 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4555 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004556 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004557 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4558 CallSeqStart,
4559 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004560 ArgOffset += PtrByteSize;
4561 }
4562 continue;
4563 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004564 // Copy entire object into memory. There are cases where gcc-generated
4565 // code assumes it is there, even if it could be put entirely into
4566 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004567 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4568 CallSeqStart,
4569 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004570
4571 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4572 // copy the pieces of the object that fit into registers from the
4573 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004574 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004575 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004576 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004577 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004578 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4579 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004580 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004581 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004582 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004583 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004584 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004585 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004586 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004587 }
4588 }
4589 continue;
4590 }
4591
Craig Topper56710102013-08-15 02:33:50 +00004592 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004593 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004594 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004595 case MVT::i32:
4596 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004597 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004598 if (Arg.getValueType() == MVT::i1)
4599 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4600
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004601 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004602 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004603 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4604 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004605 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004606 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004607 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004608 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004609 case MVT::f32:
4610 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004611 if (FPR_idx != NumFPRs) {
4612 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4613
Chris Lattnerb7552a82006-05-17 00:15:40 +00004614 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004615 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4616 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004617 MemOpChains.push_back(Store);
4618
Chris Lattnerb7552a82006-05-17 00:15:40 +00004619 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004620 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004621 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004622 MachinePointerInfo(), false, false,
4623 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004624 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004625 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004626 }
Owen Anderson9f944592009-08-11 20:47:22 +00004627 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004628 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004629 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004630 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4631 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004632 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004633 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004634 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004635 }
4636 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004637 // If we have any FPRs remaining, we may also have GPRs remaining.
4638 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4639 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004640 if (GPR_idx != NumGPRs)
4641 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004642 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004643 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4644 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004645 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004646 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004647 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4648 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004649 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004650 if (isPPC64)
4651 ArgOffset += 8;
4652 else
Owen Anderson9f944592009-08-11 20:47:22 +00004653 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004654 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004655 case MVT::v4f32:
4656 case MVT::v4i32:
4657 case MVT::v8i16:
4658 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004659 if (isVarArg) {
4660 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004661 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004662 // V registers; in fact gcc does this only for arguments that are
4663 // prototyped, not for those that match the ... We do it for all
4664 // arguments, seems to work.
4665 while (ArgOffset % 16 !=0) {
4666 ArgOffset += PtrByteSize;
4667 if (GPR_idx != NumGPRs)
4668 GPR_idx++;
4669 }
4670 // We could elide this store in the case where the object fits
4671 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004672 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004673 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004674 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4675 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004676 MemOpChains.push_back(Store);
4677 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004678 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004679 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004680 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004681 MemOpChains.push_back(Load.getValue(1));
4682 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4683 }
4684 ArgOffset += 16;
4685 for (unsigned i=0; i<16; i+=PtrByteSize) {
4686 if (GPR_idx == NumGPRs)
4687 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004688 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004689 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004690 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004691 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004692 MemOpChains.push_back(Load.getValue(1));
4693 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4694 }
4695 break;
4696 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004697
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004698 // Non-varargs Altivec params generally go in registers, but have
4699 // stack space allocated at the end.
4700 if (VR_idx != NumVRs) {
4701 // Doesn't have GPR space allocated.
4702 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4703 } else if (nAltivecParamsAtEnd==0) {
4704 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004705 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4706 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004707 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004708 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004709 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004710 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004711 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004712 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004713 // If all Altivec parameters fit in registers, as they usually do,
4714 // they get stack space following the non-Altivec parameters. We
4715 // don't track this here because nobody below needs it.
4716 // If there are more Altivec parameters than fit in registers emit
4717 // the stores here.
4718 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4719 unsigned j = 0;
4720 // Offset is aligned; skip 1st 12 params which go in V registers.
4721 ArgOffset = ((ArgOffset+15)/16)*16;
4722 ArgOffset += 12*16;
4723 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004724 SDValue Arg = OutVals[i];
4725 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00004726 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4727 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004728 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004729 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004730 // We are emitting Altivec params in order.
4731 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4732 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004733 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004734 ArgOffset += 16;
4735 }
4736 }
4737 }
4738 }
4739
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004740 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004741 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004742
Dale Johannesen90eab672010-03-09 20:15:42 +00004743 // On Darwin, R12 must contain the address of an indirect callee. This does
4744 // not mean the MTCTR instruction must use R12; it's easier to model this as
4745 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004746 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00004747 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4748 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4749 !isBLACompatibleAddress(Callee, DAG))
4750 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4751 PPC::R12), Callee));
4752
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004753 // Build a sequence of copy-to-reg nodes chained together with token chain
4754 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004755 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004756 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00004757 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00004758 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004759 InFlag = Chain.getValue(1);
4760 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00004761
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004762 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004763 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4764 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004765
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004766 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4767 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4768 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00004769}
4770
Hal Finkel450128a2011-10-14 19:51:36 +00004771bool
4772PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4773 MachineFunction &MF, bool isVarArg,
4774 const SmallVectorImpl<ISD::OutputArg> &Outs,
4775 LLVMContext &Context) const {
4776 SmallVector<CCValAssign, 16> RVLocs;
4777 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4778 RVLocs, Context);
4779 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4780}
4781
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004782SDValue
4783PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004784 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004785 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004786 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004787 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004788
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004789 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004790 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00004791 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004792 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004793
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004794 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004795 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004796
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004797 // Copy the result values into the output registers.
4798 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4799 CCValAssign &VA = RVLocs[i];
4800 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00004801
4802 SDValue Arg = OutVals[i];
4803
4804 switch (VA.getLocInfo()) {
4805 default: llvm_unreachable("Unknown loc info!");
4806 case CCValAssign::Full: break;
4807 case CCValAssign::AExt:
4808 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4809 break;
4810 case CCValAssign::ZExt:
4811 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4812 break;
4813 case CCValAssign::SExt:
4814 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4815 break;
4816 }
4817
4818 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004819 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004820 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004821 }
4822
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004823 RetOps[0] = Chain; // Update chain.
4824
4825 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00004826 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004827 RetOps.push_back(Flag);
4828
Craig Topper48d114b2014-04-26 18:35:24 +00004829 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00004830}
4831
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004832SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004833 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00004834 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004835 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004836
Jim Laskeye4f4d042006-12-04 22:04:42 +00004837 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004838 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00004839
4840 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00004841 bool isPPC64 = Subtarget.isPPC64();
4842 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004843 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004844
4845 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004846 SDValue Chain = Op.getOperand(0);
4847 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004848
Jim Laskeye4f4d042006-12-04 22:04:42 +00004849 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00004850 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4851 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004852 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004853
Jim Laskeye4f4d042006-12-04 22:04:42 +00004854 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00004855 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004856
Jim Laskeye4f4d042006-12-04 22:04:42 +00004857 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00004858 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004859 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004860}
4861
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004862
4863
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004864SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004865PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004866 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004867 bool isPPC64 = Subtarget.isPPC64();
4868 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004869 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004870
4871 // Get current frame pointer save index. The users of this index will be
4872 // primarily DYNALLOC instructions.
4873 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4874 int RASI = FI->getReturnAddrSaveIndex();
4875
4876 // If the frame pointer save index hasn't been defined yet.
4877 if (!RASI) {
4878 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004879 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004880 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004881 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004882 // Save the result.
4883 FI->setReturnAddrSaveIndex(RASI);
4884 }
4885 return DAG.getFrameIndex(RASI, PtrVT);
4886}
4887
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004888SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004889PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4890 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004891 bool isPPC64 = Subtarget.isPPC64();
4892 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004893 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004894
4895 // Get current frame pointer save index. The users of this index will be
4896 // primarily DYNALLOC instructions.
4897 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4898 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004899
Jim Laskey48850c12006-11-16 22:43:37 +00004900 // If the frame pointer save index hasn't been defined yet.
4901 if (!FPSI) {
4902 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004903 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004904 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004905
Jim Laskey48850c12006-11-16 22:43:37 +00004906 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004907 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00004908 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004909 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00004910 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004911 return DAG.getFrameIndex(FPSI, PtrVT);
4912}
Jim Laskey48850c12006-11-16 22:43:37 +00004913
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004914SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004915 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004916 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004917 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004918 SDValue Chain = Op.getOperand(0);
4919 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004920 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004921
Jim Laskey48850c12006-11-16 22:43:37 +00004922 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004923 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004924 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004925 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00004926 DAG.getConstant(0, PtrVT), Size);
4927 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004928 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00004929 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004930 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00004931 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00004932 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00004933}
4934
Hal Finkel756810f2013-03-21 21:37:52 +00004935SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4936 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004937 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004938 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4939 DAG.getVTList(MVT::i32, MVT::Other),
4940 Op.getOperand(0), Op.getOperand(1));
4941}
4942
4943SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4944 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004945 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004946 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4947 Op.getOperand(0), Op.getOperand(1));
4948}
4949
Hal Finkel940ab932014-02-28 00:27:01 +00004950SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
4951 assert(Op.getValueType() == MVT::i1 &&
4952 "Custom lowering only for i1 loads");
4953
4954 // First, load 8 bits into 32 bits, then truncate to 1 bit.
4955
4956 SDLoc dl(Op);
4957 LoadSDNode *LD = cast<LoadSDNode>(Op);
4958
4959 SDValue Chain = LD->getChain();
4960 SDValue BasePtr = LD->getBasePtr();
4961 MachineMemOperand *MMO = LD->getMemOperand();
4962
4963 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
4964 BasePtr, MVT::i8, MMO);
4965 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
4966
4967 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00004968 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00004969}
4970
4971SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
4972 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
4973 "Custom lowering only for i1 stores");
4974
4975 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
4976
4977 SDLoc dl(Op);
4978 StoreSDNode *ST = cast<StoreSDNode>(Op);
4979
4980 SDValue Chain = ST->getChain();
4981 SDValue BasePtr = ST->getBasePtr();
4982 SDValue Value = ST->getValue();
4983 MachineMemOperand *MMO = ST->getMemOperand();
4984
4985 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
4986 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
4987}
4988
4989// FIXME: Remove this once the ANDI glue bug is fixed:
4990SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
4991 assert(Op.getValueType() == MVT::i1 &&
4992 "Custom lowering only for i1 results");
4993
4994 SDLoc DL(Op);
4995 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
4996 Op.getOperand(0));
4997}
4998
Chris Lattner4211ca92006-04-14 06:01:58 +00004999/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5000/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005001SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005002 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005003 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5004 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005005 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005006
Hal Finkel81f87992013-04-07 22:11:09 +00005007 // We might be able to do better than this under some circumstances, but in
5008 // general, fsel-based lowering of select is a finite-math-only optimization.
5009 // For more information, see section F.3 of the 2.06 ISA specification.
5010 if (!DAG.getTarget().Options.NoInfsFPMath ||
5011 !DAG.getTarget().Options.NoNaNsFPMath)
5012 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005013
Hal Finkel81f87992013-04-07 22:11:09 +00005014 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005015
Owen Anderson53aa7a92009-08-10 22:56:29 +00005016 EVT ResVT = Op.getValueType();
5017 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005018 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5019 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005020 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005021
Chris Lattner4211ca92006-04-14 06:01:58 +00005022 // If the RHS of the comparison is a 0.0, we don't need to do the
5023 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005024 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005025 if (isFloatingPointZero(RHS))
5026 switch (CC) {
5027 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005028 case ISD::SETNE:
5029 std::swap(TV, FV);
5030 case ISD::SETEQ:
5031 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5032 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5033 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5034 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5035 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5036 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5037 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005038 case ISD::SETULT:
5039 case ISD::SETLT:
5040 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005041 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005042 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005043 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5044 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005045 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005046 case ISD::SETUGT:
5047 case ISD::SETGT:
5048 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005049 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005050 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005051 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5052 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005053 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005054 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005055 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005056
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005057 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005058 switch (CC) {
5059 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005060 case ISD::SETNE:
5061 std::swap(TV, FV);
5062 case ISD::SETEQ:
5063 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5064 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5065 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5066 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5067 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5068 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5069 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5070 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005071 case ISD::SETULT:
5072 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005073 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005074 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5075 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005076 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005077 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005078 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005079 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005080 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5081 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005082 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005083 case ISD::SETUGT:
5084 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005085 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005086 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5087 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005088 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005089 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005090 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005091 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005092 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5093 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005094 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005095 }
Eli Friedman5806e182009-05-28 04:31:08 +00005096 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005097}
5098
Chris Lattner57ee7c62007-11-28 18:44:47 +00005099// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005100SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005101 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005102 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005103 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005104 if (Src.getValueType() == MVT::f32)
5105 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005106
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005107 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005108 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005109 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005110 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005111 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005112 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005113 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005114 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005115 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005116 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005117 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005118 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005119 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5120 PPCISD::FCTIDUZ,
5121 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005122 break;
5123 }
Duncan Sands2a287912008-07-19 16:26:02 +00005124
Chris Lattner4211ca92006-04-14 06:01:58 +00005125 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005126 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5127 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005128 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5129 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5130 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005131
Chris Lattner06a49542007-10-15 20:14:52 +00005132 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005133 SDValue Chain;
5134 if (i32Stack) {
5135 MachineFunction &MF = DAG.getMachineFunction();
5136 MachineMemOperand *MMO =
5137 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5138 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5139 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005140 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005141 } else
5142 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5143 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005144
5145 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5146 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005147 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005148 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005149 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005150 MPI = MachinePointerInfo();
5151 }
5152
5153 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005154 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005155}
5156
Hal Finkelf6d45f22013-04-01 17:52:07 +00005157SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005158 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005159 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005160 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005161 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005162 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005163
Hal Finkel6a56b212014-03-05 22:14:00 +00005164 if (Op.getOperand(0).getValueType() == MVT::i1)
5165 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5166 DAG.getConstantFP(1.0, Op.getValueType()),
5167 DAG.getConstantFP(0.0, Op.getValueType()));
5168
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005169 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005170 "UINT_TO_FP is supported only with FPCVT");
5171
5172 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005173 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005174 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005175 (Op.getOpcode() == ISD::UINT_TO_FP ?
5176 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5177 (Op.getOpcode() == ISD::UINT_TO_FP ?
5178 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005179 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005180 MVT::f32 : MVT::f64;
5181
Owen Anderson9f944592009-08-11 20:47:22 +00005182 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005183 SDValue SINT = Op.getOperand(0);
5184 // When converting to single-precision, we actually need to convert
5185 // to double-precision first and then round to single-precision.
5186 // To avoid double-rounding effects during that operation, we have
5187 // to prepare the input operand. Bits that might be truncated when
5188 // converting to double-precision are replaced by a bit that won't
5189 // be lost at this stage, but is below the single-precision rounding
5190 // position.
5191 //
5192 // However, if -enable-unsafe-fp-math is in effect, accept double
5193 // rounding to avoid the extra overhead.
5194 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005195 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005196 !DAG.getTarget().Options.UnsafeFPMath) {
5197
5198 // Twiddle input to make sure the low 11 bits are zero. (If this
5199 // is the case, we are guaranteed the value will fit into the 53 bit
5200 // mantissa of an IEEE double-precision value without rounding.)
5201 // If any of those low 11 bits were not zero originally, make sure
5202 // bit 12 (value 2048) is set instead, so that the final rounding
5203 // to single-precision gets the correct result.
5204 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5205 SINT, DAG.getConstant(2047, MVT::i64));
5206 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5207 Round, DAG.getConstant(2047, MVT::i64));
5208 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5209 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5210 Round, DAG.getConstant(-2048, MVT::i64));
5211
5212 // However, we cannot use that value unconditionally: if the magnitude
5213 // of the input value is small, the bit-twiddling we did above might
5214 // end up visibly changing the output. Fortunately, in that case, we
5215 // don't need to twiddle bits since the original input will convert
5216 // exactly to double-precision floating-point already. Therefore,
5217 // construct a conditional to use the original value if the top 11
5218 // bits are all sign-bit copies, and use the rounded value computed
5219 // above otherwise.
5220 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5221 SINT, DAG.getConstant(53, MVT::i32));
5222 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5223 Cond, DAG.getConstant(1, MVT::i64));
5224 Cond = DAG.getSetCC(dl, MVT::i32,
5225 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5226
5227 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5228 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005229
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005230 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005231 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5232
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005233 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005234 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005235 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005236 return FP;
5237 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005238
Owen Anderson9f944592009-08-11 20:47:22 +00005239 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005240 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005241 // Since we only generate this in 64-bit mode, we can take advantage of
5242 // 64-bit registers. In particular, sign extend the input value into the
5243 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5244 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005245 MachineFunction &MF = DAG.getMachineFunction();
5246 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005247 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005248
Hal Finkelbeb296b2013-03-31 10:12:51 +00005249 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005250 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005251 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5252 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005253
Hal Finkelbeb296b2013-03-31 10:12:51 +00005254 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5255 MachinePointerInfo::getFixedStack(FrameIdx),
5256 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005257
Hal Finkelbeb296b2013-03-31 10:12:51 +00005258 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5259 "Expected an i32 store");
5260 MachineMemOperand *MMO =
5261 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5262 MachineMemOperand::MOLoad, 4, 4);
5263 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005264 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5265 PPCISD::LFIWZX : PPCISD::LFIWAX,
5266 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005267 Ops, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005268 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005269 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005270 "i32->FP without LFIWAX supported only on PPC64");
5271
Hal Finkelbeb296b2013-03-31 10:12:51 +00005272 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5273 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5274
5275 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5276 Op.getOperand(0));
5277
5278 // STD the extended value into the stack slot.
5279 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5280 MachinePointerInfo::getFixedStack(FrameIdx),
5281 false, false, 0);
5282
5283 // Load the value as a double.
5284 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5285 MachinePointerInfo::getFixedStack(FrameIdx),
5286 false, false, false, 0);
5287 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005288
Chris Lattner4211ca92006-04-14 06:01:58 +00005289 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005290 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005291 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005292 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005293 return FP;
5294}
5295
Dan Gohman21cea8a2010-04-17 15:26:15 +00005296SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5297 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005298 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005299 /*
5300 The rounding mode is in bits 30:31 of FPSR, and has the following
5301 settings:
5302 00 Round to nearest
5303 01 Round to 0
5304 10 Round to +inf
5305 11 Round to -inf
5306
5307 FLT_ROUNDS, on the other hand, expects the following:
5308 -1 Undefined
5309 0 Round to 0
5310 1 Round to nearest
5311 2 Round to +inf
5312 3 Round to -inf
5313
5314 To perform the conversion, we do:
5315 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5316 */
5317
5318 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005319 EVT VT = Op.getValueType();
5320 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005321
5322 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005323 EVT NodeTys[] = {
5324 MVT::f64, // return register
5325 MVT::Glue // unused in this context
5326 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005327 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005328
5329 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005330 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005331 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005332 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005333 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005334
5335 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005336 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005337 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005338 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005339 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005340
5341 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005342 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005343 DAG.getNode(ISD::AND, dl, MVT::i32,
5344 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005345 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005346 DAG.getNode(ISD::SRL, dl, MVT::i32,
5347 DAG.getNode(ISD::AND, dl, MVT::i32,
5348 DAG.getNode(ISD::XOR, dl, MVT::i32,
5349 CWD, DAG.getConstant(3, MVT::i32)),
5350 DAG.getConstant(3, MVT::i32)),
5351 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005352
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005353 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005354 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005355
Duncan Sands13237ac2008-06-06 12:08:01 +00005356 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005357 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005358}
5359
Dan Gohman21cea8a2010-04-17 15:26:15 +00005360SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005361 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005362 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005363 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005364 assert(Op.getNumOperands() == 3 &&
5365 VT == Op.getOperand(1).getValueType() &&
5366 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005367
Chris Lattner601b8652006-09-20 03:47:40 +00005368 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005369 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005370 SDValue Lo = Op.getOperand(0);
5371 SDValue Hi = Op.getOperand(1);
5372 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005373 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005374
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005375 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005376 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005377 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5378 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5379 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5380 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005381 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005382 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5383 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5384 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005385 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005386 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005387}
5388
Dan Gohman21cea8a2010-04-17 15:26:15 +00005389SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005390 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005391 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005392 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005393 assert(Op.getNumOperands() == 3 &&
5394 VT == Op.getOperand(1).getValueType() &&
5395 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005396
Dan Gohman8d2ead22008-03-07 20:36:53 +00005397 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005398 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005399 SDValue Lo = Op.getOperand(0);
5400 SDValue Hi = Op.getOperand(1);
5401 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005402 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005403
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005404 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005405 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005406 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5407 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5408 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5409 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005410 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005411 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5412 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5413 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005414 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005415 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005416}
5417
Dan Gohman21cea8a2010-04-17 15:26:15 +00005418SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005419 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005420 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005421 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005422 assert(Op.getNumOperands() == 3 &&
5423 VT == Op.getOperand(1).getValueType() &&
5424 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005425
Dan Gohman8d2ead22008-03-07 20:36:53 +00005426 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005427 SDValue Lo = Op.getOperand(0);
5428 SDValue Hi = Op.getOperand(1);
5429 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005430 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005431
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005432 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005433 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005434 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5435 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5436 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5437 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005438 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005439 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5440 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5441 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005442 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005443 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005444 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005445}
5446
5447//===----------------------------------------------------------------------===//
5448// Vector related lowering.
5449//
5450
Chris Lattner2a099c02006-04-17 06:00:21 +00005451/// BuildSplatI - Build a canonical splati of Val with an element size of
5452/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005453static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005454 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005455 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005456
Owen Anderson53aa7a92009-08-10 22:56:29 +00005457 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005458 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005459 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005460
Owen Anderson9f944592009-08-11 20:47:22 +00005461 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005462
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005463 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5464 if (Val == -1)
5465 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005466
Owen Anderson53aa7a92009-08-10 22:56:29 +00005467 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005468
Chris Lattner2a099c02006-04-17 06:00:21 +00005469 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005470 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005471 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005472 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005473 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005474 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005475}
5476
Hal Finkelcf2e9082013-05-24 23:00:14 +00005477/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5478/// specified intrinsic ID.
5479static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005480 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005481 EVT DestVT = MVT::Other) {
5482 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5483 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5484 DAG.getConstant(IID, MVT::i32), Op);
5485}
5486
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005487/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005488/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005489static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005490 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005491 EVT DestVT = MVT::Other) {
5492 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005493 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005494 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005495}
5496
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005497/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5498/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005499static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005500 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005501 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005502 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005503 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005504 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005505}
5506
5507
Chris Lattner264c9082006-04-17 17:55:10 +00005508/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5509/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005510static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005511 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005512 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005513 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5514 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005515
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005516 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005517 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005518 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005519 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005520 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005521}
5522
Chris Lattner19e90552006-04-14 05:19:18 +00005523// If this is a case we can't handle, return null and let the default
5524// expansion code take care of it. If we CAN select this case, and if it
5525// selects to a single instruction, return Op. Otherwise, if we can codegen
5526// this case more efficiently than a constant pool load, lower it to the
5527// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005528SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5529 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005530 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005531 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00005532 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005533
Bob Wilson85cefe82009-03-02 23:24:16 +00005534 // Check if this is a splat of a constant value.
5535 APInt APSplatBits, APSplatUndef;
5536 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005537 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005538 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005539 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005540 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005541
Bob Wilson530e0382009-03-03 19:26:27 +00005542 unsigned SplatBits = APSplatBits.getZExtValue();
5543 unsigned SplatUndef = APSplatUndef.getZExtValue();
5544 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005545
Bob Wilson530e0382009-03-03 19:26:27 +00005546 // First, handle single instruction cases.
5547
5548 // All zeros?
5549 if (SplatBits == 0) {
5550 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005551 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5552 SDValue Z = DAG.getConstant(0, MVT::i32);
5553 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005554 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005555 }
Bob Wilson530e0382009-03-03 19:26:27 +00005556 return Op;
5557 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005558
Bob Wilson530e0382009-03-03 19:26:27 +00005559 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5560 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5561 (32-SplatBitSize));
5562 if (SextVal >= -16 && SextVal <= 15)
5563 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005564
5565
Bob Wilson530e0382009-03-03 19:26:27 +00005566 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005567
Bob Wilson530e0382009-03-03 19:26:27 +00005568 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005569 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5570 // If this value is in the range [17,31] and is odd, use:
5571 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5572 // If this value is in the range [-31,-17] and is odd, use:
5573 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5574 // Note the last two are three-instruction sequences.
5575 if (SextVal >= -32 && SextVal <= 31) {
5576 // To avoid having these optimizations undone by constant folding,
5577 // we convert to a pseudo that will be expanded later into one of
5578 // the above forms.
5579 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00005580 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
5581 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
5582 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
5583 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
5584 if (VT == Op.getValueType())
5585 return RetVal;
5586 else
5587 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00005588 }
5589
5590 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5591 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5592 // for fneg/fabs.
5593 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5594 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005595 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005596
5597 // Make the VSLW intrinsic, computing 0x8000_0000.
5598 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5599 OnesV, DAG, dl);
5600
5601 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005602 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005603 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005604 }
5605
Bill Schmidt4aedff82014-06-06 14:06:26 +00005606 // The remaining cases assume either big endian element order or
5607 // a splat-size that equates to the element size of the vector
5608 // to be built. An example that doesn't work for little endian is
5609 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
5610 // and a vector element size of 16 bits. The code below will
5611 // produce the vector in big endian element order, which for little
5612 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
5613
5614 // For now, just avoid these optimizations in that case.
5615 // FIXME: Develop correct optimizations for LE with mismatched
5616 // splat and element sizes.
5617
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005618 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00005619 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
5620 return SDValue();
5621
Bob Wilson530e0382009-03-03 19:26:27 +00005622 // Check to see if this is a wide variety of vsplti*, binop self cases.
5623 static const signed char SplatCsts[] = {
5624 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5625 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5626 };
5627
5628 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5629 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5630 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5631 int i = SplatCsts[idx];
5632
5633 // Figure out what shift amount will be used by altivec if shifted by i in
5634 // this splat size.
5635 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5636
5637 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005638 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005639 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005640 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5641 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5642 Intrinsic::ppc_altivec_vslw
5643 };
5644 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005645 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005646 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005647
Bob Wilson530e0382009-03-03 19:26:27 +00005648 // vsplti + srl self.
5649 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005650 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005651 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5652 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5653 Intrinsic::ppc_altivec_vsrw
5654 };
5655 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005656 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005657 }
5658
Bob Wilson530e0382009-03-03 19:26:27 +00005659 // vsplti + sra self.
5660 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005661 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005662 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5663 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5664 Intrinsic::ppc_altivec_vsraw
5665 };
5666 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005667 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005668 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005669
Bob Wilson530e0382009-03-03 19:26:27 +00005670 // vsplti + rol self.
5671 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5672 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005673 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005674 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5675 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5676 Intrinsic::ppc_altivec_vrlw
5677 };
5678 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005679 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005680 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005681
Bob Wilson530e0382009-03-03 19:26:27 +00005682 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005683 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005684 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005685 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005686 }
Bob Wilson530e0382009-03-03 19:26:27 +00005687 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005688 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005689 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005690 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005691 }
Bob Wilson530e0382009-03-03 19:26:27 +00005692 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005693 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005694 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005695 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5696 }
5697 }
5698
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005699 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005700}
5701
Chris Lattner071ad012006-04-17 05:28:54 +00005702/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5703/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005704static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005705 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005706 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005707 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005708 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005709 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005710
Chris Lattner071ad012006-04-17 05:28:54 +00005711 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005712 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005713 OP_VMRGHW,
5714 OP_VMRGLW,
5715 OP_VSPLTISW0,
5716 OP_VSPLTISW1,
5717 OP_VSPLTISW2,
5718 OP_VSPLTISW3,
5719 OP_VSLDOI4,
5720 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00005721 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00005722 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00005723
Chris Lattner071ad012006-04-17 05:28:54 +00005724 if (OpNum == OP_COPY) {
5725 if (LHSID == (1*9+2)*9+3) return LHS;
5726 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5727 return RHS;
5728 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005729
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005730 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005731 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5732 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005733
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005734 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00005735 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005736 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00005737 case OP_VMRGHW:
5738 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5739 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5740 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5741 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5742 break;
5743 case OP_VMRGLW:
5744 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5745 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5746 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5747 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5748 break;
5749 case OP_VSPLTISW0:
5750 for (unsigned i = 0; i != 16; ++i)
5751 ShufIdxs[i] = (i&3)+0;
5752 break;
5753 case OP_VSPLTISW1:
5754 for (unsigned i = 0; i != 16; ++i)
5755 ShufIdxs[i] = (i&3)+4;
5756 break;
5757 case OP_VSPLTISW2:
5758 for (unsigned i = 0; i != 16; ++i)
5759 ShufIdxs[i] = (i&3)+8;
5760 break;
5761 case OP_VSPLTISW3:
5762 for (unsigned i = 0; i != 16; ++i)
5763 ShufIdxs[i] = (i&3)+12;
5764 break;
5765 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005766 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005767 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005768 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005769 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005770 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005771 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00005772 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00005773 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5774 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005775 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00005776 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00005777}
5778
Chris Lattner19e90552006-04-14 05:19:18 +00005779/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5780/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5781/// return the code it can be lowered into. Worst case, it can always be
5782/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005783SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005784 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005785 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005786 SDValue V1 = Op.getOperand(0);
5787 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005788 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005789 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005790 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005791
Chris Lattner19e90552006-04-14 05:19:18 +00005792 // Cases that are handled by instructions that take permute immediates
5793 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5794 // selected by the instruction selector.
5795 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005796 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5797 PPC::isSplatShuffleMask(SVOp, 2) ||
5798 PPC::isSplatShuffleMask(SVOp, 4) ||
Bill Schmidtf910a062014-06-10 14:35:01 +00005799 PPC::isVPKUWUMShuffleMask(SVOp, true, DAG) ||
5800 PPC::isVPKUHUMShuffleMask(SVOp, true, DAG) ||
5801 PPC::isVSLDOIShuffleMask(SVOp, true, DAG) != -1 ||
5802 PPC::isVMRGLShuffleMask(SVOp, 1, true, DAG) ||
5803 PPC::isVMRGLShuffleMask(SVOp, 2, true, DAG) ||
5804 PPC::isVMRGLShuffleMask(SVOp, 4, true, DAG) ||
5805 PPC::isVMRGHShuffleMask(SVOp, 1, true, DAG) ||
5806 PPC::isVMRGHShuffleMask(SVOp, 2, true, DAG) ||
5807 PPC::isVMRGHShuffleMask(SVOp, 4, true, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00005808 return Op;
5809 }
5810 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005811
Chris Lattner19e90552006-04-14 05:19:18 +00005812 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5813 // and produce a fixed permutation. If any of these match, do not lower to
5814 // VPERM.
Bill Schmidtf910a062014-06-10 14:35:01 +00005815 if (PPC::isVPKUWUMShuffleMask(SVOp, false, DAG) ||
5816 PPC::isVPKUHUMShuffleMask(SVOp, false, DAG) ||
5817 PPC::isVSLDOIShuffleMask(SVOp, false, DAG) != -1 ||
5818 PPC::isVMRGLShuffleMask(SVOp, 1, false, DAG) ||
5819 PPC::isVMRGLShuffleMask(SVOp, 2, false, DAG) ||
5820 PPC::isVMRGLShuffleMask(SVOp, 4, false, DAG) ||
5821 PPC::isVMRGHShuffleMask(SVOp, 1, false, DAG) ||
5822 PPC::isVMRGHShuffleMask(SVOp, 2, false, DAG) ||
5823 PPC::isVMRGHShuffleMask(SVOp, 4, false, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00005824 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005825
Chris Lattner071ad012006-04-17 05:28:54 +00005826 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5827 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005828 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00005829
Chris Lattner071ad012006-04-17 05:28:54 +00005830 unsigned PFIndexes[4];
5831 bool isFourElementShuffle = true;
5832 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5833 unsigned EltNo = 8; // Start out undef.
5834 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005835 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00005836 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005837
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005838 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00005839 if ((ByteSource & 3) != j) {
5840 isFourElementShuffle = false;
5841 break;
5842 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005843
Chris Lattner071ad012006-04-17 05:28:54 +00005844 if (EltNo == 8) {
5845 EltNo = ByteSource/4;
5846 } else if (EltNo != ByteSource/4) {
5847 isFourElementShuffle = false;
5848 break;
5849 }
5850 }
5851 PFIndexes[i] = EltNo;
5852 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005853
5854 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00005855 // perfect shuffle vector to determine if it is cost effective to do this as
5856 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00005857 // For now, we skip this for little endian until such time as we have a
5858 // little-endian perfect shuffle table.
5859 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00005860 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005861 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00005862 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005863
Chris Lattner071ad012006-04-17 05:28:54 +00005864 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5865 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005866
Chris Lattner071ad012006-04-17 05:28:54 +00005867 // Determining when to avoid vperm is tricky. Many things affect the cost
5868 // of vperm, particularly how many times the perm mask needs to be computed.
5869 // For example, if the perm mask can be hoisted out of a loop or is already
5870 // used (perhaps because there are multiple permutes with the same shuffle
5871 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5872 // the loop requires an extra register.
5873 //
5874 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00005875 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00005876 // available, if this block is within a loop, we should avoid using vperm
5877 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005878 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005879 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005880 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005881
Chris Lattner19e90552006-04-14 05:19:18 +00005882 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5883 // vector that will get spilled to the constant pool.
5884 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005885
Chris Lattner19e90552006-04-14 05:19:18 +00005886 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5887 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00005888
5889 // For little endian, the order of the input vectors is reversed, and
5890 // the permutation mask is complemented with respect to 31. This is
5891 // necessary to produce proper semantics with the big-endian-biased vperm
5892 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005893 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005894 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005895
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005896 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005897 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5898 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005899
Chris Lattner19e90552006-04-14 05:19:18 +00005900 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00005901 if (isLittleEndian)
5902 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
5903 MVT::i32));
5904 else
5905 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
5906 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00005907 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005908
Owen Anderson9f944592009-08-11 20:47:22 +00005909 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00005910 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00005911 if (isLittleEndian)
5912 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
5913 V2, V1, VPermMask);
5914 else
5915 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
5916 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00005917}
5918
Chris Lattner9754d142006-04-18 17:59:36 +00005919/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5920/// altivec comparison. If it is, return true and fill in Opc/isDot with
5921/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005922static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00005923 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00005924 unsigned IntrinsicID =
5925 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00005926 CompareOpc = -1;
5927 isDot = false;
5928 switch (IntrinsicID) {
5929 default: return false;
5930 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00005931 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5932 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5933 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5934 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5935 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5936 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5937 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5938 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5939 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5940 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5941 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5942 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5943 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005944
Chris Lattner4211ca92006-04-14 06:01:58 +00005945 // Normal Comparisons.
5946 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5947 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5948 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5949 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5950 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5951 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5952 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5953 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5954 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5955 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5956 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5957 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5958 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5959 }
Chris Lattner9754d142006-04-18 17:59:36 +00005960 return true;
5961}
5962
5963/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5964/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005965SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005966 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00005967 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5968 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005969 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00005970 int CompareOpc;
5971 bool isDot;
5972 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005973 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005974
Chris Lattner9754d142006-04-18 17:59:36 +00005975 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00005976 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00005977 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00005978 Op.getOperand(1), Op.getOperand(2),
5979 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00005980 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00005981 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005982
Chris Lattner4211ca92006-04-14 06:01:58 +00005983 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005984 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005985 Op.getOperand(2), // LHS
5986 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00005987 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005988 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005989 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00005990 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005991
Chris Lattner4211ca92006-04-14 06:01:58 +00005992 // Now that we have the comparison, emit a copy from the CR to a GPR.
5993 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00005994 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00005995 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00005996 CompNode.getValue(1));
5997
Chris Lattner4211ca92006-04-14 06:01:58 +00005998 // Unpack the result based on how the target uses it.
5999 unsigned BitNo; // Bit # of CR6.
6000 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006001 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006002 default: // Can't happen, don't crash on invalid number though.
6003 case 0: // Return the value of the EQ bit of CR6.
6004 BitNo = 0; InvertBit = false;
6005 break;
6006 case 1: // Return the inverted value of the EQ bit of CR6.
6007 BitNo = 0; InvertBit = true;
6008 break;
6009 case 2: // Return the value of the LT bit of CR6.
6010 BitNo = 2; InvertBit = false;
6011 break;
6012 case 3: // Return the inverted value of the LT bit of CR6.
6013 BitNo = 2; InvertBit = true;
6014 break;
6015 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006016
Chris Lattner4211ca92006-04-14 06:01:58 +00006017 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006018 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6019 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006020 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006021 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6022 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006023
Chris Lattner4211ca92006-04-14 06:01:58 +00006024 // If we are supposed to, toggle the bit.
6025 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006026 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6027 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006028 return Flags;
6029}
6030
Hal Finkel5c0d1452014-03-30 13:22:59 +00006031SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6032 SelectionDAG &DAG) const {
6033 SDLoc dl(Op);
6034 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6035 // instructions), but for smaller types, we need to first extend up to v2i32
6036 // before doing going farther.
6037 if (Op.getValueType() == MVT::v2i64) {
6038 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6039 if (ExtVT != MVT::v2i32) {
6040 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6041 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6042 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6043 ExtVT.getVectorElementType(), 4)));
6044 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6045 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6046 DAG.getValueType(MVT::v2i32));
6047 }
6048
6049 return Op;
6050 }
6051
6052 return SDValue();
6053}
6054
Scott Michelcf0da6c2009-02-17 22:15:04 +00006055SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006056 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006057 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006058 // Create a stack slot that is 16-byte aligned.
6059 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006060 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006061 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006062 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006063
Chris Lattner4211ca92006-04-14 06:01:58 +00006064 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006065 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006066 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006067 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006068 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006069 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006070 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006071}
6072
Dan Gohman21cea8a2010-04-17 15:26:15 +00006073SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006074 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006075 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006076 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006077
Owen Anderson9f944592009-08-11 20:47:22 +00006078 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6079 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006080
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006081 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006082 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006083
Chris Lattner7e4398742006-04-18 03:43:48 +00006084 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006085 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6086 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6087 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006088
Chris Lattner7e4398742006-04-18 03:43:48 +00006089 // Low parts multiplied together, generating 32-bit results (we ignore the
6090 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006091 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006092 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006093
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006094 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006095 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006096 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006097 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006098 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006099 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6100 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006101 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006102
Owen Anderson9f944592009-08-11 20:47:22 +00006103 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006104
Chris Lattner96d50482006-04-18 04:28:57 +00006105 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006106 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006107 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006108 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006109 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006110
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006111 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006112 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006113 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006114 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006115
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006116 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006117 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006118 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006119 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006120
Bill Schmidt42995e82014-06-09 16:06:29 +00006121 // Merge the results together. Because vmuleub and vmuloub are
6122 // instructions with a big-endian bias, we must reverse the
6123 // element numbering and reverse the meaning of "odd" and "even"
6124 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006125 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006126 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006127 if (isLittleEndian) {
6128 Ops[i*2 ] = 2*i;
6129 Ops[i*2+1] = 2*i+16;
6130 } else {
6131 Ops[i*2 ] = 2*i+1;
6132 Ops[i*2+1] = 2*i+1+16;
6133 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006134 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006135 if (isLittleEndian)
6136 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6137 else
6138 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006139 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006140 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006141 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006142}
6143
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006144/// LowerOperation - Provide custom lowering hooks for some operations.
6145///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006146SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006147 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006148 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006149 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006150 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006151 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006152 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006153 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006154 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006155 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6156 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006157 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006158 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006159
6160 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006161 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006162
Roman Divackyc3825df2013-07-25 21:36:47 +00006163 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006164 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006165
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006166 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006167 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006168 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006169
Hal Finkel756810f2013-03-21 21:37:52 +00006170 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6171 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6172
Hal Finkel940ab932014-02-28 00:27:01 +00006173 case ISD::LOAD: return LowerLOAD(Op, DAG);
6174 case ISD::STORE: return LowerSTORE(Op, DAG);
6175 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006176 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006177 case ISD::FP_TO_UINT:
6178 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006179 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006180 case ISD::UINT_TO_FP:
6181 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006182 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006183
Chris Lattner4211ca92006-04-14 06:01:58 +00006184 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006185 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6186 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6187 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006188
Chris Lattner4211ca92006-04-14 06:01:58 +00006189 // Vector-related lowering.
6190 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6191 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6192 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6193 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006194 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006195 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006196
Hal Finkel25c19922013-05-15 21:37:41 +00006197 // For counter-based loop handling.
6198 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6199
Chris Lattnerf6a81562007-12-08 06:59:59 +00006200 // Frame & Return address.
6201 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006202 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006203 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006204}
6205
Duncan Sands6ed40142008-12-01 11:39:25 +00006206void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6207 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006208 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006209 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006210 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006211 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006212 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006213 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkel25c19922013-05-15 21:37:41 +00006214 case ISD::INTRINSIC_W_CHAIN: {
6215 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6216 Intrinsic::ppc_is_decremented_ctr_nonzero)
6217 break;
6218
6219 assert(N->getValueType(0) == MVT::i1 &&
6220 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006221 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006222 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6223 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6224 N->getOperand(1));
6225
6226 Results.push_back(NewInt);
6227 Results.push_back(NewInt.getValue(1));
6228 break;
6229 }
Roman Divacky4394e682011-06-28 15:30:42 +00006230 case ISD::VAARG: {
6231 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6232 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6233 return;
6234
6235 EVT VT = N->getValueType(0);
6236
6237 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006238 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006239
6240 Results.push_back(NewNode);
6241 Results.push_back(NewNode.getValue(1));
6242 }
6243 return;
6244 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006245 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006246 assert(N->getValueType(0) == MVT::ppcf128);
6247 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006248 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006249 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006250 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006251 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006252 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006253 DAG.getIntPtrConstant(1));
6254
Ulrich Weigand874fc622013-03-26 10:56:22 +00006255 // Add the two halves of the long double in round-to-zero mode.
6256 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006257
6258 // We know the low half is about to be thrown away, so just use something
6259 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006260 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006261 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006262 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006263 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006264 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006265 // LowerFP_TO_INT() can only handle f32 and f64.
6266 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6267 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006268 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006269 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006270 }
6271}
6272
6273
Chris Lattner4211ca92006-04-14 06:01:58 +00006274//===----------------------------------------------------------------------===//
6275// Other Lowering Code
6276//===----------------------------------------------------------------------===//
6277
Chris Lattner9b577f12005-08-26 21:23:58 +00006278MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006279PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006280 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006281 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesend4eb0522008-08-25 22:34:37 +00006282 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6283
6284 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6285 MachineFunction *F = BB->getParent();
6286 MachineFunction::iterator It = BB;
6287 ++It;
6288
6289 unsigned dest = MI->getOperand(0).getReg();
6290 unsigned ptrA = MI->getOperand(1).getReg();
6291 unsigned ptrB = MI->getOperand(2).getReg();
6292 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006293 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006294
6295 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6296 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6297 F->insert(It, loopMBB);
6298 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006299 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006300 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006301 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006302
6303 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006304 unsigned TmpReg = (!BinOpcode) ? incr :
6305 RegInfo.createVirtualRegister(
Dale Johannesenbc698292008-09-02 20:30:23 +00006306 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6307 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006308
6309 // thisMBB:
6310 // ...
6311 // fallthrough --> loopMBB
6312 BB->addSuccessor(loopMBB);
6313
6314 // loopMBB:
6315 // l[wd]arx dest, ptr
6316 // add r0, dest, incr
6317 // st[wd]cx. r0, ptr
6318 // bne- loopMBB
6319 // fallthrough --> exitMBB
6320 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006321 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006322 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006323 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006324 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6325 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006326 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006327 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006328 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006329 BB->addSuccessor(loopMBB);
6330 BB->addSuccessor(exitMBB);
6331
6332 // exitMBB:
6333 // ...
6334 BB = exitMBB;
6335 return BB;
6336}
6337
6338MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006339PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006340 MachineBasicBlock *BB,
6341 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006342 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006343 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesena32affb2008-08-28 17:53:09 +00006344 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6345 // In 64 bit mode we have to use 64 bits for addresses, even though the
6346 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6347 // registers without caring whether they're 32 or 64, but here we're
6348 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006349 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006350 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006351
6352 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6353 MachineFunction *F = BB->getParent();
6354 MachineFunction::iterator It = BB;
6355 ++It;
6356
6357 unsigned dest = MI->getOperand(0).getReg();
6358 unsigned ptrA = MI->getOperand(1).getReg();
6359 unsigned ptrB = MI->getOperand(2).getReg();
6360 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006361 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006362
6363 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6364 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6365 F->insert(It, loopMBB);
6366 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006367 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006368 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006369 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006370
6371 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006372 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006373 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6374 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006375 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6376 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6377 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6378 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6379 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6380 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6381 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6382 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6383 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6384 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006385 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006386 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006387 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006388
6389 // thisMBB:
6390 // ...
6391 // fallthrough --> loopMBB
6392 BB->addSuccessor(loopMBB);
6393
6394 // The 4-byte load must be aligned, while a char or short may be
6395 // anywhere in the word. Hence all this nasty bookkeeping code.
6396 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6397 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006398 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006399 // rlwinm ptr, ptr1, 0, 0, 29
6400 // slw incr2, incr, shift
6401 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6402 // slw mask, mask2, shift
6403 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006404 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006405 // add tmp, tmpDest, incr2
6406 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006407 // and tmp3, tmp, mask
6408 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006409 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006410 // bne- loopMBB
6411 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006412 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006413 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006414 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006415 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006416 .addReg(ptrA).addReg(ptrB);
6417 } else {
6418 Ptr1Reg = ptrB;
6419 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006420 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006421 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006422 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006423 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6424 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006425 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006426 .addReg(Ptr1Reg).addImm(0).addImm(61);
6427 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006428 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006429 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006430 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006431 .addReg(incr).addReg(ShiftReg);
6432 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006433 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006434 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006435 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6436 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006437 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006438 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006439 .addReg(Mask2Reg).addReg(ShiftReg);
6440
6441 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006442 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006443 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006444 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006445 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006446 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006447 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006448 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006449 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006450 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006451 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006452 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006453 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006454 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006455 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006456 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006457 BB->addSuccessor(loopMBB);
6458 BB->addSuccessor(exitMBB);
6459
6460 // exitMBB:
6461 // ...
6462 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006463 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6464 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006465 return BB;
6466}
6467
Hal Finkel756810f2013-03-21 21:37:52 +00006468llvm::MachineBasicBlock*
6469PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6470 MachineBasicBlock *MBB) const {
6471 DebugLoc DL = MI->getDebugLoc();
6472 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6473
6474 MachineFunction *MF = MBB->getParent();
6475 MachineRegisterInfo &MRI = MF->getRegInfo();
6476
6477 const BasicBlock *BB = MBB->getBasicBlock();
6478 MachineFunction::iterator I = MBB;
6479 ++I;
6480
6481 // Memory Reference
6482 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6483 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6484
6485 unsigned DstReg = MI->getOperand(0).getReg();
6486 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6487 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6488 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6489 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6490
6491 MVT PVT = getPointerTy();
6492 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6493 "Invalid Pointer Size!");
6494 // For v = setjmp(buf), we generate
6495 //
6496 // thisMBB:
6497 // SjLjSetup mainMBB
6498 // bl mainMBB
6499 // v_restore = 1
6500 // b sinkMBB
6501 //
6502 // mainMBB:
6503 // buf[LabelOffset] = LR
6504 // v_main = 0
6505 //
6506 // sinkMBB:
6507 // v = phi(main, restore)
6508 //
6509
6510 MachineBasicBlock *thisMBB = MBB;
6511 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6512 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6513 MF->insert(I, mainMBB);
6514 MF->insert(I, sinkMBB);
6515
6516 MachineInstrBuilder MIB;
6517
6518 // Transfer the remainder of BB and its successor edges to sinkMBB.
6519 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006520 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006521 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6522
6523 // Note that the structure of the jmp_buf used here is not compatible
6524 // with that used by libc, and is not designed to be. Specifically, it
6525 // stores only those 'reserved' registers that LLVM does not otherwise
6526 // understand how to spill. Also, by convention, by the time this
6527 // intrinsic is called, Clang has already stored the frame address in the
6528 // first slot of the buffer and stack address in the third. Following the
6529 // X86 target code, we'll store the jump address in the second slot. We also
6530 // need to save the TOC pointer (R2) to handle jumps between shared
6531 // libraries, and that will be stored in the fourth slot. The thread
6532 // identifier (R13) is not affected.
6533
6534 // thisMBB:
6535 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6536 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006537 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006538
6539 // Prepare IP either in reg.
6540 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6541 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6542 unsigned BufReg = MI->getOperand(1).getReg();
6543
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006544 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006545 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6546 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006547 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006548 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006549 MIB.setMemRefs(MMOBegin, MMOEnd);
6550 }
6551
Hal Finkelf05d6c72013-07-17 23:50:51 +00006552 // Naked functions never have a base pointer, and so we use r1. For all
6553 // other functions, this decision must be delayed until during PEI.
6554 unsigned BaseReg;
6555 if (MF->getFunction()->getAttributes().hasAttribute(
6556 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006557 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006558 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006559 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006560
6561 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006562 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00006563 .addReg(BaseReg)
6564 .addImm(BPOffset)
6565 .addReg(BufReg);
6566 MIB.setMemRefs(MMOBegin, MMOEnd);
6567
Hal Finkel756810f2013-03-21 21:37:52 +00006568 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006569 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006570 const PPCRegisterInfo *TRI =
6571 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6572 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006573
6574 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6575
6576 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6577 .addMBB(mainMBB);
6578 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6579
6580 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6581 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6582
6583 // mainMBB:
6584 // mainDstReg = 0
6585 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006586 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006587
6588 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006589 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006590 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6591 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006592 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006593 .addReg(BufReg);
6594 } else {
6595 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6596 .addReg(LabelReg)
6597 .addImm(LabelOffset)
6598 .addReg(BufReg);
6599 }
6600
6601 MIB.setMemRefs(MMOBegin, MMOEnd);
6602
6603 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6604 mainMBB->addSuccessor(sinkMBB);
6605
6606 // sinkMBB:
6607 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6608 TII->get(PPC::PHI), DstReg)
6609 .addReg(mainDstReg).addMBB(mainMBB)
6610 .addReg(restoreDstReg).addMBB(thisMBB);
6611
6612 MI->eraseFromParent();
6613 return sinkMBB;
6614}
6615
6616MachineBasicBlock *
6617PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6618 MachineBasicBlock *MBB) const {
6619 DebugLoc DL = MI->getDebugLoc();
6620 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6621
6622 MachineFunction *MF = MBB->getParent();
6623 MachineRegisterInfo &MRI = MF->getRegInfo();
6624
6625 // Memory Reference
6626 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6627 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6628
6629 MVT PVT = getPointerTy();
6630 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6631 "Invalid Pointer Size!");
6632
6633 const TargetRegisterClass *RC =
6634 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6635 unsigned Tmp = MRI.createVirtualRegister(RC);
6636 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6637 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6638 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006639 unsigned BP = (PVT == MVT::i64) ? PPC::X30 : PPC::R30;
Hal Finkel756810f2013-03-21 21:37:52 +00006640
6641 MachineInstrBuilder MIB;
6642
6643 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6644 const int64_t SPOffset = 2 * PVT.getStoreSize();
6645 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006646 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006647
6648 unsigned BufReg = MI->getOperand(0).getReg();
6649
6650 // Reload FP (the jumped-to function may not have had a
6651 // frame pointer, and if so, then its r31 will be restored
6652 // as necessary).
6653 if (PVT == MVT::i64) {
6654 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6655 .addImm(0)
6656 .addReg(BufReg);
6657 } else {
6658 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6659 .addImm(0)
6660 .addReg(BufReg);
6661 }
6662 MIB.setMemRefs(MMOBegin, MMOEnd);
6663
6664 // Reload IP
6665 if (PVT == MVT::i64) {
6666 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006667 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006668 .addReg(BufReg);
6669 } else {
6670 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6671 .addImm(LabelOffset)
6672 .addReg(BufReg);
6673 }
6674 MIB.setMemRefs(MMOBegin, MMOEnd);
6675
6676 // Reload SP
6677 if (PVT == MVT::i64) {
6678 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006679 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006680 .addReg(BufReg);
6681 } else {
6682 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6683 .addImm(SPOffset)
6684 .addReg(BufReg);
6685 }
6686 MIB.setMemRefs(MMOBegin, MMOEnd);
6687
Hal Finkelf05d6c72013-07-17 23:50:51 +00006688 // Reload BP
6689 if (PVT == MVT::i64) {
6690 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6691 .addImm(BPOffset)
6692 .addReg(BufReg);
6693 } else {
6694 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6695 .addImm(BPOffset)
6696 .addReg(BufReg);
6697 }
6698 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00006699
6700 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006701 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006702 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006703 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006704 .addReg(BufReg);
6705
6706 MIB.setMemRefs(MMOBegin, MMOEnd);
6707 }
6708
6709 // Jump
6710 BuildMI(*MBB, MI, DL,
6711 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6712 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6713
6714 MI->eraseFromParent();
6715 return MBB;
6716}
6717
Dale Johannesena32affb2008-08-28 17:53:09 +00006718MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00006719PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00006720 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00006721 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6722 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6723 return emitEHSjLjSetJmp(MI, BB);
6724 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6725 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6726 return emitEHSjLjLongJmp(MI, BB);
6727 }
6728
Evan Cheng20350c42006-11-27 23:37:22 +00006729 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00006730
6731 // To "insert" these instructions we actually have to insert their
6732 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00006733 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00006734 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00006735 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00006736
Dan Gohman3b460302008-07-07 23:14:23 +00006737 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00006738
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006739 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006740 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6741 MI->getOpcode() == PPC::SELECT_I4 ||
6742 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00006743 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00006744 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6745 MI->getOpcode() == PPC::SELECT_CC_I8)
6746 Cond.push_back(MI->getOperand(4));
6747 else
6748 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00006749 Cond.push_back(MI->getOperand(1));
6750
Hal Finkel460e94d2012-06-22 23:10:08 +00006751 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00006752 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6753 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6754 Cond, MI->getOperand(2).getReg(),
6755 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00006756 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6757 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6758 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6759 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006760 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
6761 MI->getOpcode() == PPC::SELECT_I4 ||
6762 MI->getOpcode() == PPC::SELECT_I8 ||
6763 MI->getOpcode() == PPC::SELECT_F4 ||
6764 MI->getOpcode() == PPC::SELECT_F8 ||
6765 MI->getOpcode() == PPC::SELECT_VRRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00006766 // The incoming instruction knows the destination vreg to set, the
6767 // condition code register to branch on, the true/false values to
6768 // select between, and a branch opcode to use.
6769
6770 // thisMBB:
6771 // ...
6772 // TrueVal = ...
6773 // cmpTY ccX, r1, r2
6774 // bCC copy1MBB
6775 // fallthrough --> copy0MBB
6776 MachineBasicBlock *thisMBB = BB;
6777 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6778 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006779 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006780 F->insert(It, copy0MBB);
6781 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006782
6783 // Transfer the remainder of BB and its successor edges to sinkMBB.
6784 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006785 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006786 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6787
Evan Cheng32e376f2008-07-12 02:23:19 +00006788 // Next, add the true and fallthrough blocks as its successors.
6789 BB->addSuccessor(copy0MBB);
6790 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006791
Hal Finkel940ab932014-02-28 00:27:01 +00006792 if (MI->getOpcode() == PPC::SELECT_I4 ||
6793 MI->getOpcode() == PPC::SELECT_I8 ||
6794 MI->getOpcode() == PPC::SELECT_F4 ||
6795 MI->getOpcode() == PPC::SELECT_F8 ||
6796 MI->getOpcode() == PPC::SELECT_VRRC) {
6797 BuildMI(BB, dl, TII->get(PPC::BC))
6798 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6799 } else {
6800 unsigned SelectPred = MI->getOperand(4).getImm();
6801 BuildMI(BB, dl, TII->get(PPC::BCC))
6802 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6803 }
Dan Gohman34396292010-07-06 20:24:04 +00006804
Evan Cheng32e376f2008-07-12 02:23:19 +00006805 // copy0MBB:
6806 // %FalseValue = ...
6807 // # fallthrough to sinkMBB
6808 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006809
Evan Cheng32e376f2008-07-12 02:23:19 +00006810 // Update machine-CFG edges
6811 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006812
Evan Cheng32e376f2008-07-12 02:23:19 +00006813 // sinkMBB:
6814 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6815 // ...
6816 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00006817 BuildMI(*BB, BB->begin(), dl,
6818 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00006819 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6820 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6821 }
Dale Johannesena32affb2008-08-28 17:53:09 +00006822 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6823 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6824 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6825 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006826 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6827 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6828 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6829 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006830
6831 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6832 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6833 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6834 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006835 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6836 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6837 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6838 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006839
6840 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6841 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6842 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6843 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006844 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6845 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6846 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6847 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006848
6849 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6850 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6851 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6852 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006853 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6854 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6855 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6856 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006857
6858 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006859 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006860 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006861 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006862 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006863 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006864 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006865 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006866
6867 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6868 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6869 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6870 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006871 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6872 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6873 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6874 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006875
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006876 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6877 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6878 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6879 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6880 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6881 BB = EmitAtomicBinary(MI, BB, false, 0);
6882 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6883 BB = EmitAtomicBinary(MI, BB, true, 0);
6884
Evan Cheng32e376f2008-07-12 02:23:19 +00006885 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6886 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6887 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6888
6889 unsigned dest = MI->getOperand(0).getReg();
6890 unsigned ptrA = MI->getOperand(1).getReg();
6891 unsigned ptrB = MI->getOperand(2).getReg();
6892 unsigned oldval = MI->getOperand(3).getReg();
6893 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006894 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006895
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006896 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6897 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6898 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006899 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006900 F->insert(It, loop1MBB);
6901 F->insert(It, loop2MBB);
6902 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006903 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006904 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006905 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006906 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006907
6908 // thisMBB:
6909 // ...
6910 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006911 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006912
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006913 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006914 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006915 // cmp[wd] dest, oldval
6916 // bne- midMBB
6917 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006918 // st[wd]cx. newval, ptr
6919 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006920 // b exitBB
6921 // midMBB:
6922 // st[wd]cx. dest, ptr
6923 // exitBB:
6924 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006925 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00006926 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006927 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00006928 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006929 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006930 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6931 BB->addSuccessor(loop2MBB);
6932 BB->addSuccessor(midMBB);
6933
6934 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006935 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00006936 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006937 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006938 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006939 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006940 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006941 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006942
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006943 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006944 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006945 .addReg(dest).addReg(ptrA).addReg(ptrB);
6946 BB->addSuccessor(exitMBB);
6947
Evan Cheng32e376f2008-07-12 02:23:19 +00006948 // exitMBB:
6949 // ...
6950 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00006951 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6952 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6953 // We must use 64-bit registers for addresses when targeting 64-bit,
6954 // since we're actually doing arithmetic on them. Other registers
6955 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006956 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00006957 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6958
6959 unsigned dest = MI->getOperand(0).getReg();
6960 unsigned ptrA = MI->getOperand(1).getReg();
6961 unsigned ptrB = MI->getOperand(2).getReg();
6962 unsigned oldval = MI->getOperand(3).getReg();
6963 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006964 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00006965
6966 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6967 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6968 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6969 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6970 F->insert(It, loop1MBB);
6971 F->insert(It, loop2MBB);
6972 F->insert(It, midMBB);
6973 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006974 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006975 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006976 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00006977
6978 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006979 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006980 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6981 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00006982 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6983 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6984 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6985 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6986 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6987 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6988 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6989 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6990 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6991 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6992 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6993 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6994 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6995 unsigned Ptr1Reg;
6996 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00006997 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00006998 // thisMBB:
6999 // ...
7000 // fallthrough --> loopMBB
7001 BB->addSuccessor(loop1MBB);
7002
7003 // The 4-byte load must be aligned, while a char or short may be
7004 // anywhere in the word. Hence all this nasty bookkeeping code.
7005 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7006 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007007 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007008 // rlwinm ptr, ptr1, 0, 0, 29
7009 // slw newval2, newval, shift
7010 // slw oldval2, oldval,shift
7011 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7012 // slw mask, mask2, shift
7013 // and newval3, newval2, mask
7014 // and oldval3, oldval2, mask
7015 // loop1MBB:
7016 // lwarx tmpDest, ptr
7017 // and tmp, tmpDest, mask
7018 // cmpw tmp, oldval3
7019 // bne- midMBB
7020 // loop2MBB:
7021 // andc tmp2, tmpDest, mask
7022 // or tmp4, tmp2, newval3
7023 // stwcx. tmp4, ptr
7024 // bne- loop1MBB
7025 // b exitBB
7026 // midMBB:
7027 // stwcx. tmpDest, ptr
7028 // exitBB:
7029 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007030 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007031 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007032 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007033 .addReg(ptrA).addReg(ptrB);
7034 } else {
7035 Ptr1Reg = ptrB;
7036 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007037 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007038 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007039 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007040 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7041 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007042 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007043 .addReg(Ptr1Reg).addImm(0).addImm(61);
7044 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007045 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007046 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007047 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007048 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007049 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007050 .addReg(oldval).addReg(ShiftReg);
7051 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007052 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007053 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007054 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7055 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7056 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007057 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007058 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007059 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007060 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007061 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007062 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007063 .addReg(OldVal2Reg).addReg(MaskReg);
7064
7065 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007066 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007067 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007068 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7069 .addReg(TmpDestReg).addReg(MaskReg);
7070 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007071 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007072 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007073 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7074 BB->addSuccessor(loop2MBB);
7075 BB->addSuccessor(midMBB);
7076
7077 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007078 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7079 .addReg(TmpDestReg).addReg(MaskReg);
7080 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7081 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7082 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007083 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007084 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007085 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007086 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007087 BB->addSuccessor(loop1MBB);
7088 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007089
Dale Johannesen340d2642008-08-30 00:08:53 +00007090 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007091 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007092 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007093 BB->addSuccessor(exitMBB);
7094
7095 // exitMBB:
7096 // ...
7097 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007098 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7099 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007100 } else if (MI->getOpcode() == PPC::FADDrtz) {
7101 // This pseudo performs an FADD with rounding mode temporarily forced
7102 // to round-to-zero. We emit this via custom inserter since the FPSCR
7103 // is not modeled at the SelectionDAG level.
7104 unsigned Dest = MI->getOperand(0).getReg();
7105 unsigned Src1 = MI->getOperand(1).getReg();
7106 unsigned Src2 = MI->getOperand(2).getReg();
7107 DebugLoc dl = MI->getDebugLoc();
7108
7109 MachineRegisterInfo &RegInfo = F->getRegInfo();
7110 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7111
7112 // Save FPSCR value.
7113 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7114
7115 // Set rounding mode to round-to-zero.
7116 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7117 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7118
7119 // Perform addition.
7120 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7121
7122 // Restore FPSCR value.
7123 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007124 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7125 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7126 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7127 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7128 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7129 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7130 PPC::ANDIo8 : PPC::ANDIo;
7131 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7132 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7133
7134 MachineRegisterInfo &RegInfo = F->getRegInfo();
7135 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7136 &PPC::GPRCRegClass :
7137 &PPC::G8RCRegClass);
7138
7139 DebugLoc dl = MI->getDebugLoc();
7140 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7141 .addReg(MI->getOperand(1).getReg()).addImm(1);
7142 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7143 MI->getOperand(0).getReg())
7144 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007145 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007146 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007147 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007148
Dan Gohman34396292010-07-06 20:24:04 +00007149 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007150 return BB;
7151}
7152
Chris Lattner4211ca92006-04-14 06:01:58 +00007153//===----------------------------------------------------------------------===//
7154// Target Optimization Hooks
7155//===----------------------------------------------------------------------===//
7156
Hal Finkelb0c810f2013-04-03 17:44:56 +00007157SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
7158 DAGCombinerInfo &DCI) const {
Hal Finkel2e103312013-04-03 04:01:11 +00007159 if (DCI.isAfterLegalizeVectorOps())
7160 return SDValue();
7161
Hal Finkelb0c810f2013-04-03 17:44:56 +00007162 EVT VT = Op.getValueType();
7163
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007164 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7165 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7166 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7167 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007168
7169 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7170 // For the reciprocal, we need to find the zero of the function:
7171 // F(X) = A X - 1 [which has a zero at X = 1/A]
7172 // =>
7173 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
7174 // does not require additional intermediate precision]
7175
7176 // Convergence is quadratic, so we essentially double the number of digits
7177 // correct after every iteration. The minimum architected relative
7178 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7179 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007180 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007181 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007182 ++Iterations;
7183
7184 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007185 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007186
7187 SDValue FPOne =
Hal Finkelb0c810f2013-04-03 17:44:56 +00007188 DAG.getConstantFP(1.0, VT.getScalarType());
7189 if (VT.isVector()) {
7190 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007191 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007192 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel2e103312013-04-03 04:01:11 +00007193 FPOne, FPOne, FPOne, FPOne);
7194 }
7195
Hal Finkelb0c810f2013-04-03 17:44:56 +00007196 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007197 DCI.AddToWorklist(Est.getNode());
7198
7199 // Newton iterations: Est = Est + Est (1 - Arg * Est)
7200 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007201 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007202 DCI.AddToWorklist(NewEst.getNode());
7203
Hal Finkelb0c810f2013-04-03 17:44:56 +00007204 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007205 DCI.AddToWorklist(NewEst.getNode());
7206
Hal Finkelb0c810f2013-04-03 17:44:56 +00007207 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007208 DCI.AddToWorklist(NewEst.getNode());
7209
Hal Finkelb0c810f2013-04-03 17:44:56 +00007210 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007211 DCI.AddToWorklist(Est.getNode());
7212 }
7213
7214 return Est;
7215 }
7216
7217 return SDValue();
7218}
7219
Hal Finkelb0c810f2013-04-03 17:44:56 +00007220SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel2e103312013-04-03 04:01:11 +00007221 DAGCombinerInfo &DCI) const {
7222 if (DCI.isAfterLegalizeVectorOps())
7223 return SDValue();
7224
Hal Finkelb0c810f2013-04-03 17:44:56 +00007225 EVT VT = Op.getValueType();
7226
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007227 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7228 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7229 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7230 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007231
7232 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7233 // For the reciprocal sqrt, we need to find the zero of the function:
7234 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
7235 // =>
7236 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
7237 // As a result, we precompute A/2 prior to the iteration loop.
7238
7239 // Convergence is quadratic, so we essentially double the number of digits
7240 // correct after every iteration. The minimum architected relative
7241 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7242 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007243 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007244 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007245 ++Iterations;
7246
7247 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007248 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007249
Hal Finkelb0c810f2013-04-03 17:44:56 +00007250 SDValue FPThreeHalves =
7251 DAG.getConstantFP(1.5, VT.getScalarType());
7252 if (VT.isVector()) {
7253 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007254 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007255 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7256 FPThreeHalves, FPThreeHalves,
7257 FPThreeHalves, FPThreeHalves);
Hal Finkel2e103312013-04-03 04:01:11 +00007258 }
7259
Hal Finkelb0c810f2013-04-03 17:44:56 +00007260 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007261 DCI.AddToWorklist(Est.getNode());
7262
7263 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
7264 // this entire sequence requires only one FP constant.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007265 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007266 DCI.AddToWorklist(HalfArg.getNode());
7267
Hal Finkelb0c810f2013-04-03 17:44:56 +00007268 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007269 DCI.AddToWorklist(HalfArg.getNode());
7270
7271 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
7272 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007273 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007274 DCI.AddToWorklist(NewEst.getNode());
7275
Hal Finkelb0c810f2013-04-03 17:44:56 +00007276 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007277 DCI.AddToWorklist(NewEst.getNode());
7278
Hal Finkelb0c810f2013-04-03 17:44:56 +00007279 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007280 DCI.AddToWorklist(NewEst.getNode());
7281
Hal Finkelb0c810f2013-04-03 17:44:56 +00007282 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007283 DCI.AddToWorklist(Est.getNode());
7284 }
7285
7286 return Est;
7287 }
7288
7289 return SDValue();
7290}
7291
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007292// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7293// not enforce equality of the chain operands.
7294static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
7295 unsigned Bytes, int Dist,
7296 SelectionDAG &DAG) {
7297 EVT VT = LS->getMemoryVT();
7298 if (VT.getSizeInBits() / 8 != Bytes)
7299 return false;
7300
7301 SDValue Loc = LS->getBasePtr();
7302 SDValue BaseLoc = Base->getBasePtr();
7303 if (Loc.getOpcode() == ISD::FrameIndex) {
7304 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7305 return false;
7306 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7307 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7308 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7309 int FS = MFI->getObjectSize(FI);
7310 int BFS = MFI->getObjectSize(BFI);
7311 if (FS != BFS || FS != (int)Bytes) return false;
7312 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7313 }
7314
7315 // Handle X+C
7316 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7317 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7318 return true;
7319
7320 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007321 const GlobalValue *GV1 = nullptr;
7322 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007323 int64_t Offset1 = 0;
7324 int64_t Offset2 = 0;
7325 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7326 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7327 if (isGA1 && isGA2 && GV1 == GV2)
7328 return Offset1 == (Offset2 + Dist*Bytes);
7329 return false;
7330}
7331
Hal Finkel7d8a6912013-05-26 18:08:30 +00007332// Return true is there is a nearyby consecutive load to the one provided
7333// (regardless of alignment). We search up and down the chain, looking though
7334// token factors and other loads (but nothing else). As a result, a true
7335// results indicates that it is safe to create a new consecutive load adjacent
7336// to the load provided.
7337static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7338 SDValue Chain = LD->getChain();
7339 EVT VT = LD->getMemoryVT();
7340
7341 SmallSet<SDNode *, 16> LoadRoots;
7342 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7343 SmallSet<SDNode *, 16> Visited;
7344
7345 // First, search up the chain, branching to follow all token-factor operands.
7346 // If we find a consecutive load, then we're done, otherwise, record all
7347 // nodes just above the top-level loads and token factors.
7348 while (!Queue.empty()) {
7349 SDNode *ChainNext = Queue.pop_back_val();
7350 if (!Visited.insert(ChainNext))
7351 continue;
7352
7353 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007354 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007355 return true;
7356
7357 if (!Visited.count(ChainLD->getChain().getNode()))
7358 Queue.push_back(ChainLD->getChain().getNode());
7359 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
7360 for (SDNode::op_iterator O = ChainNext->op_begin(),
7361 OE = ChainNext->op_end(); O != OE; ++O)
7362 if (!Visited.count(O->getNode()))
7363 Queue.push_back(O->getNode());
7364 } else
7365 LoadRoots.insert(ChainNext);
7366 }
7367
7368 // Second, search down the chain, starting from the top-level nodes recorded
7369 // in the first phase. These top-level nodes are the nodes just above all
7370 // loads and token factors. Starting with their uses, recursively look though
7371 // all loads (just the chain uses) and token factors to find a consecutive
7372 // load.
7373 Visited.clear();
7374 Queue.clear();
7375
7376 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7377 IE = LoadRoots.end(); I != IE; ++I) {
7378 Queue.push_back(*I);
7379
7380 while (!Queue.empty()) {
7381 SDNode *LoadRoot = Queue.pop_back_val();
7382 if (!Visited.insert(LoadRoot))
7383 continue;
7384
7385 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007386 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007387 return true;
7388
7389 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7390 UE = LoadRoot->use_end(); UI != UE; ++UI)
7391 if (((isa<LoadSDNode>(*UI) &&
7392 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
7393 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7394 Queue.push_back(*UI);
7395 }
7396 }
7397
7398 return false;
7399}
7400
Hal Finkel940ab932014-02-28 00:27:01 +00007401SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7402 DAGCombinerInfo &DCI) const {
7403 SelectionDAG &DAG = DCI.DAG;
7404 SDLoc dl(N);
7405
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007406 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007407 "Expecting to be tracking CR bits");
7408 // If we're tracking CR bits, we need to be careful that we don't have:
7409 // trunc(binary-ops(zext(x), zext(y)))
7410 // or
7411 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7412 // such that we're unnecessarily moving things into GPRs when it would be
7413 // better to keep them in CR bits.
7414
7415 // Note that trunc here can be an actual i1 trunc, or can be the effective
7416 // truncation that comes from a setcc or select_cc.
7417 if (N->getOpcode() == ISD::TRUNCATE &&
7418 N->getValueType(0) != MVT::i1)
7419 return SDValue();
7420
7421 if (N->getOperand(0).getValueType() != MVT::i32 &&
7422 N->getOperand(0).getValueType() != MVT::i64)
7423 return SDValue();
7424
7425 if (N->getOpcode() == ISD::SETCC ||
7426 N->getOpcode() == ISD::SELECT_CC) {
7427 // If we're looking at a comparison, then we need to make sure that the
7428 // high bits (all except for the first) don't matter the result.
7429 ISD::CondCode CC =
7430 cast<CondCodeSDNode>(N->getOperand(
7431 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7432 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7433
7434 if (ISD::isSignedIntSetCC(CC)) {
7435 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7436 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7437 return SDValue();
7438 } else if (ISD::isUnsignedIntSetCC(CC)) {
7439 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7440 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7441 !DAG.MaskedValueIsZero(N->getOperand(1),
7442 APInt::getHighBitsSet(OpBits, OpBits-1)))
7443 return SDValue();
7444 } else {
7445 // This is neither a signed nor an unsigned comparison, just make sure
7446 // that the high bits are equal.
7447 APInt Op1Zero, Op1One;
7448 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00007449 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
7450 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00007451
7452 // We don't really care about what is known about the first bit (if
7453 // anything), so clear it in all masks prior to comparing them.
7454 Op1Zero.clearBit(0); Op1One.clearBit(0);
7455 Op2Zero.clearBit(0); Op2One.clearBit(0);
7456
7457 if (Op1Zero != Op2Zero || Op1One != Op2One)
7458 return SDValue();
7459 }
7460 }
7461
7462 // We now know that the higher-order bits are irrelevant, we just need to
7463 // make sure that all of the intermediate operations are bit operations, and
7464 // all inputs are extensions.
7465 if (N->getOperand(0).getOpcode() != ISD::AND &&
7466 N->getOperand(0).getOpcode() != ISD::OR &&
7467 N->getOperand(0).getOpcode() != ISD::XOR &&
7468 N->getOperand(0).getOpcode() != ISD::SELECT &&
7469 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7470 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7471 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7472 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7473 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7474 return SDValue();
7475
7476 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7477 N->getOperand(1).getOpcode() != ISD::AND &&
7478 N->getOperand(1).getOpcode() != ISD::OR &&
7479 N->getOperand(1).getOpcode() != ISD::XOR &&
7480 N->getOperand(1).getOpcode() != ISD::SELECT &&
7481 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7482 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7483 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7484 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7485 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7486 return SDValue();
7487
7488 SmallVector<SDValue, 4> Inputs;
7489 SmallVector<SDValue, 8> BinOps, PromOps;
7490 SmallPtrSet<SDNode *, 16> Visited;
7491
7492 for (unsigned i = 0; i < 2; ++i) {
7493 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7494 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7495 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7496 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7497 isa<ConstantSDNode>(N->getOperand(i)))
7498 Inputs.push_back(N->getOperand(i));
7499 else
7500 BinOps.push_back(N->getOperand(i));
7501
7502 if (N->getOpcode() == ISD::TRUNCATE)
7503 break;
7504 }
7505
7506 // Visit all inputs, collect all binary operations (and, or, xor and
7507 // select) that are all fed by extensions.
7508 while (!BinOps.empty()) {
7509 SDValue BinOp = BinOps.back();
7510 BinOps.pop_back();
7511
7512 if (!Visited.insert(BinOp.getNode()))
7513 continue;
7514
7515 PromOps.push_back(BinOp);
7516
7517 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7518 // The condition of the select is not promoted.
7519 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7520 continue;
7521 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7522 continue;
7523
7524 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7525 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7526 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7527 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7528 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7529 Inputs.push_back(BinOp.getOperand(i));
7530 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7531 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7532 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7533 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7534 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7535 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7536 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7537 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7538 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7539 BinOps.push_back(BinOp.getOperand(i));
7540 } else {
7541 // We have an input that is not an extension or another binary
7542 // operation; we'll abort this transformation.
7543 return SDValue();
7544 }
7545 }
7546 }
7547
7548 // Make sure that this is a self-contained cluster of operations (which
7549 // is not quite the same thing as saying that everything has only one
7550 // use).
7551 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7552 if (isa<ConstantSDNode>(Inputs[i]))
7553 continue;
7554
7555 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7556 UE = Inputs[i].getNode()->use_end();
7557 UI != UE; ++UI) {
7558 SDNode *User = *UI;
7559 if (User != N && !Visited.count(User))
7560 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007561
7562 // Make sure that we're not going to promote the non-output-value
7563 // operand(s) or SELECT or SELECT_CC.
7564 // FIXME: Although we could sometimes handle this, and it does occur in
7565 // practice that one of the condition inputs to the select is also one of
7566 // the outputs, we currently can't deal with this.
7567 if (User->getOpcode() == ISD::SELECT) {
7568 if (User->getOperand(0) == Inputs[i])
7569 return SDValue();
7570 } else if (User->getOpcode() == ISD::SELECT_CC) {
7571 if (User->getOperand(0) == Inputs[i] ||
7572 User->getOperand(1) == Inputs[i])
7573 return SDValue();
7574 }
Hal Finkel940ab932014-02-28 00:27:01 +00007575 }
7576 }
7577
7578 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7579 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7580 UE = PromOps[i].getNode()->use_end();
7581 UI != UE; ++UI) {
7582 SDNode *User = *UI;
7583 if (User != N && !Visited.count(User))
7584 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007585
7586 // Make sure that we're not going to promote the non-output-value
7587 // operand(s) or SELECT or SELECT_CC.
7588 // FIXME: Although we could sometimes handle this, and it does occur in
7589 // practice that one of the condition inputs to the select is also one of
7590 // the outputs, we currently can't deal with this.
7591 if (User->getOpcode() == ISD::SELECT) {
7592 if (User->getOperand(0) == PromOps[i])
7593 return SDValue();
7594 } else if (User->getOpcode() == ISD::SELECT_CC) {
7595 if (User->getOperand(0) == PromOps[i] ||
7596 User->getOperand(1) == PromOps[i])
7597 return SDValue();
7598 }
Hal Finkel940ab932014-02-28 00:27:01 +00007599 }
7600 }
7601
7602 // Replace all inputs with the extension operand.
7603 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7604 // Constants may have users outside the cluster of to-be-promoted nodes,
7605 // and so we need to replace those as we do the promotions.
7606 if (isa<ConstantSDNode>(Inputs[i]))
7607 continue;
7608 else
7609 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7610 }
7611
7612 // Replace all operations (these are all the same, but have a different
7613 // (i1) return type). DAG.getNode will validate that the types of
7614 // a binary operator match, so go through the list in reverse so that
7615 // we've likely promoted both operands first. Any intermediate truncations or
7616 // extensions disappear.
7617 while (!PromOps.empty()) {
7618 SDValue PromOp = PromOps.back();
7619 PromOps.pop_back();
7620
7621 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7622 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7623 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7624 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7625 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
7626 PromOp.getOperand(0).getValueType() != MVT::i1) {
7627 // The operand is not yet ready (see comment below).
7628 PromOps.insert(PromOps.begin(), PromOp);
7629 continue;
7630 }
7631
7632 SDValue RepValue = PromOp.getOperand(0);
7633 if (isa<ConstantSDNode>(RepValue))
7634 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
7635
7636 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
7637 continue;
7638 }
7639
7640 unsigned C;
7641 switch (PromOp.getOpcode()) {
7642 default: C = 0; break;
7643 case ISD::SELECT: C = 1; break;
7644 case ISD::SELECT_CC: C = 2; break;
7645 }
7646
7647 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7648 PromOp.getOperand(C).getValueType() != MVT::i1) ||
7649 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7650 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
7651 // The to-be-promoted operands of this node have not yet been
7652 // promoted (this should be rare because we're going through the
7653 // list backward, but if one of the operands has several users in
7654 // this cluster of to-be-promoted nodes, it is possible).
7655 PromOps.insert(PromOps.begin(), PromOp);
7656 continue;
7657 }
7658
7659 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7660 PromOp.getNode()->op_end());
7661
7662 // If there are any constant inputs, make sure they're replaced now.
7663 for (unsigned i = 0; i < 2; ++i)
7664 if (isa<ConstantSDNode>(Ops[C+i]))
7665 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
7666
7667 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007668 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00007669 }
7670
7671 // Now we're left with the initial truncation itself.
7672 if (N->getOpcode() == ISD::TRUNCATE)
7673 return N->getOperand(0);
7674
7675 // Otherwise, this is a comparison. The operands to be compared have just
7676 // changed type (to i1), but everything else is the same.
7677 return SDValue(N, 0);
7678}
7679
7680SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
7681 DAGCombinerInfo &DCI) const {
7682 SelectionDAG &DAG = DCI.DAG;
7683 SDLoc dl(N);
7684
Hal Finkel940ab932014-02-28 00:27:01 +00007685 // If we're tracking CR bits, we need to be careful that we don't have:
7686 // zext(binary-ops(trunc(x), trunc(y)))
7687 // or
7688 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
7689 // such that we're unnecessarily moving things into CR bits that can more
7690 // efficiently stay in GPRs. Note that if we're not certain that the high
7691 // bits are set as required by the final extension, we still may need to do
7692 // some masking to get the proper behavior.
7693
Hal Finkel46043ed2014-03-01 21:36:57 +00007694 // This same functionality is important on PPC64 when dealing with
7695 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
7696 // the return values of functions. Because it is so similar, it is handled
7697 // here as well.
7698
Hal Finkel940ab932014-02-28 00:27:01 +00007699 if (N->getValueType(0) != MVT::i32 &&
7700 N->getValueType(0) != MVT::i64)
7701 return SDValue();
7702
Hal Finkel46043ed2014-03-01 21:36:57 +00007703 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007704 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00007705 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007706 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00007707 return SDValue();
7708
7709 if (N->getOperand(0).getOpcode() != ISD::AND &&
7710 N->getOperand(0).getOpcode() != ISD::OR &&
7711 N->getOperand(0).getOpcode() != ISD::XOR &&
7712 N->getOperand(0).getOpcode() != ISD::SELECT &&
7713 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
7714 return SDValue();
7715
7716 SmallVector<SDValue, 4> Inputs;
7717 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
7718 SmallPtrSet<SDNode *, 16> Visited;
7719
7720 // Visit all inputs, collect all binary operations (and, or, xor and
7721 // select) that are all fed by truncations.
7722 while (!BinOps.empty()) {
7723 SDValue BinOp = BinOps.back();
7724 BinOps.pop_back();
7725
7726 if (!Visited.insert(BinOp.getNode()))
7727 continue;
7728
7729 PromOps.push_back(BinOp);
7730
7731 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7732 // The condition of the select is not promoted.
7733 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7734 continue;
7735 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7736 continue;
7737
7738 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7739 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7740 Inputs.push_back(BinOp.getOperand(i));
7741 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7742 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7743 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7744 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7745 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
7746 BinOps.push_back(BinOp.getOperand(i));
7747 } else {
7748 // We have an input that is not a truncation or another binary
7749 // operation; we'll abort this transformation.
7750 return SDValue();
7751 }
7752 }
7753 }
7754
7755 // Make sure that this is a self-contained cluster of operations (which
7756 // is not quite the same thing as saying that everything has only one
7757 // use).
7758 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7759 if (isa<ConstantSDNode>(Inputs[i]))
7760 continue;
7761
7762 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7763 UE = Inputs[i].getNode()->use_end();
7764 UI != UE; ++UI) {
7765 SDNode *User = *UI;
7766 if (User != N && !Visited.count(User))
7767 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007768
7769 // Make sure that we're not going to promote the non-output-value
7770 // operand(s) or SELECT or SELECT_CC.
7771 // FIXME: Although we could sometimes handle this, and it does occur in
7772 // practice that one of the condition inputs to the select is also one of
7773 // the outputs, we currently can't deal with this.
7774 if (User->getOpcode() == ISD::SELECT) {
7775 if (User->getOperand(0) == Inputs[i])
7776 return SDValue();
7777 } else if (User->getOpcode() == ISD::SELECT_CC) {
7778 if (User->getOperand(0) == Inputs[i] ||
7779 User->getOperand(1) == Inputs[i])
7780 return SDValue();
7781 }
Hal Finkel940ab932014-02-28 00:27:01 +00007782 }
7783 }
7784
7785 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7786 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7787 UE = PromOps[i].getNode()->use_end();
7788 UI != UE; ++UI) {
7789 SDNode *User = *UI;
7790 if (User != N && !Visited.count(User))
7791 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007792
7793 // Make sure that we're not going to promote the non-output-value
7794 // operand(s) or SELECT or SELECT_CC.
7795 // FIXME: Although we could sometimes handle this, and it does occur in
7796 // practice that one of the condition inputs to the select is also one of
7797 // the outputs, we currently can't deal with this.
7798 if (User->getOpcode() == ISD::SELECT) {
7799 if (User->getOperand(0) == PromOps[i])
7800 return SDValue();
7801 } else if (User->getOpcode() == ISD::SELECT_CC) {
7802 if (User->getOperand(0) == PromOps[i] ||
7803 User->getOperand(1) == PromOps[i])
7804 return SDValue();
7805 }
Hal Finkel940ab932014-02-28 00:27:01 +00007806 }
7807 }
7808
Hal Finkel46043ed2014-03-01 21:36:57 +00007809 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00007810 bool ReallyNeedsExt = false;
7811 if (N->getOpcode() != ISD::ANY_EXTEND) {
7812 // If all of the inputs are not already sign/zero extended, then
7813 // we'll still need to do that at the end.
7814 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7815 if (isa<ConstantSDNode>(Inputs[i]))
7816 continue;
7817
7818 unsigned OpBits =
7819 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00007820 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
7821
Hal Finkel940ab932014-02-28 00:27:01 +00007822 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
7823 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007824 APInt::getHighBitsSet(OpBits,
7825 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00007826 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00007827 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
7828 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00007829 ReallyNeedsExt = true;
7830 break;
7831 }
7832 }
7833 }
7834
7835 // Replace all inputs, either with the truncation operand, or a
7836 // truncation or extension to the final output type.
7837 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7838 // Constant inputs need to be replaced with the to-be-promoted nodes that
7839 // use them because they might have users outside of the cluster of
7840 // promoted nodes.
7841 if (isa<ConstantSDNode>(Inputs[i]))
7842 continue;
7843
7844 SDValue InSrc = Inputs[i].getOperand(0);
7845 if (Inputs[i].getValueType() == N->getValueType(0))
7846 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
7847 else if (N->getOpcode() == ISD::SIGN_EXTEND)
7848 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7849 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
7850 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7851 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7852 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
7853 else
7854 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7855 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
7856 }
7857
7858 // Replace all operations (these are all the same, but have a different
7859 // (promoted) return type). DAG.getNode will validate that the types of
7860 // a binary operator match, so go through the list in reverse so that
7861 // we've likely promoted both operands first.
7862 while (!PromOps.empty()) {
7863 SDValue PromOp = PromOps.back();
7864 PromOps.pop_back();
7865
7866 unsigned C;
7867 switch (PromOp.getOpcode()) {
7868 default: C = 0; break;
7869 case ISD::SELECT: C = 1; break;
7870 case ISD::SELECT_CC: C = 2; break;
7871 }
7872
7873 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7874 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
7875 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7876 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
7877 // The to-be-promoted operands of this node have not yet been
7878 // promoted (this should be rare because we're going through the
7879 // list backward, but if one of the operands has several users in
7880 // this cluster of to-be-promoted nodes, it is possible).
7881 PromOps.insert(PromOps.begin(), PromOp);
7882 continue;
7883 }
7884
7885 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7886 PromOp.getNode()->op_end());
7887
7888 // If this node has constant inputs, then they'll need to be promoted here.
7889 for (unsigned i = 0; i < 2; ++i) {
7890 if (!isa<ConstantSDNode>(Ops[C+i]))
7891 continue;
7892 if (Ops[C+i].getValueType() == N->getValueType(0))
7893 continue;
7894
7895 if (N->getOpcode() == ISD::SIGN_EXTEND)
7896 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7897 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7898 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7899 else
7900 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7901 }
7902
7903 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007904 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00007905 }
7906
7907 // Now we're left with the initial extension itself.
7908 if (!ReallyNeedsExt)
7909 return N->getOperand(0);
7910
Hal Finkel46043ed2014-03-01 21:36:57 +00007911 // To zero extend, just mask off everything except for the first bit (in the
7912 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00007913 if (N->getOpcode() == ISD::ZERO_EXTEND)
7914 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007915 DAG.getConstant(APInt::getLowBitsSet(
7916 N->getValueSizeInBits(0), PromBits),
7917 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00007918
7919 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
7920 "Invalid extension type");
7921 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
7922 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00007923 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00007924 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
7925 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
7926 N->getOperand(0), ShiftCst), ShiftCst);
7927}
7928
Duncan Sandsdc2dac12008-11-24 14:53:14 +00007929SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
7930 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00007931 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00007932 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007933 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00007934 switch (N->getOpcode()) {
7935 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00007936 case PPCISD::SHL:
7937 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007938 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007939 return N->getOperand(0);
7940 }
7941 break;
7942 case PPCISD::SRL:
7943 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007944 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007945 return N->getOperand(0);
7946 }
7947 break;
7948 case PPCISD::SRA:
7949 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007950 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007951 C->isAllOnesValue()) // -1 >>s V -> -1.
7952 return N->getOperand(0);
7953 }
7954 break;
Hal Finkel940ab932014-02-28 00:27:01 +00007955 case ISD::SIGN_EXTEND:
7956 case ISD::ZERO_EXTEND:
7957 case ISD::ANY_EXTEND:
7958 return DAGCombineExtBoolTrunc(N, DCI);
7959 case ISD::TRUNCATE:
7960 case ISD::SETCC:
7961 case ISD::SELECT_CC:
7962 return DAGCombineTruncBoolExt(N, DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007963 case ISD::FDIV: {
7964 assert(TM.Options.UnsafeFPMath &&
7965 "Reciprocal estimates require UnsafeFPMath");
Scott Michelcf0da6c2009-02-17 22:15:04 +00007966
Hal Finkel2e103312013-04-03 04:01:11 +00007967 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007968 SDValue RV =
7969 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00007970 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00007971 DCI.AddToWorklist(RV.getNode());
7972 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7973 N->getOperand(0), RV);
7974 }
Hal Finkelf96c18e2013-04-04 22:44:12 +00007975 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
7976 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7977 SDValue RV =
7978 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7979 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00007980 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00007981 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00007982 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00007983 N->getValueType(0), RV);
7984 DCI.AddToWorklist(RV.getNode());
7985 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7986 N->getOperand(0), RV);
7987 }
7988 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
7989 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7990 SDValue RV =
7991 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7992 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00007993 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00007994 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00007995 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00007996 N->getValueType(0), RV,
7997 N->getOperand(1).getOperand(1));
7998 DCI.AddToWorklist(RV.getNode());
7999 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8000 N->getOperand(0), RV);
8001 }
Hal Finkel2e103312013-04-03 04:01:11 +00008002 }
8003
Hal Finkelb0c810f2013-04-03 17:44:56 +00008004 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008005 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008006 DCI.AddToWorklist(RV.getNode());
8007 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8008 N->getOperand(0), RV);
8009 }
8010
8011 }
8012 break;
8013 case ISD::FSQRT: {
8014 assert(TM.Options.UnsafeFPMath &&
8015 "Reciprocal estimates require UnsafeFPMath");
8016
8017 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
8018 // reciprocal sqrt.
Hal Finkelb0c810f2013-04-03 17:44:56 +00008019 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008020 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008021 DCI.AddToWorklist(RV.getNode());
Hal Finkelb0c810f2013-04-03 17:44:56 +00008022 RV = DAGCombineFastRecip(RV, DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008023 if (RV.getNode()) {
Eric Christopher174c6622014-05-30 22:47:48 +00008024 // Unfortunately, RV is now NaN if the input was exactly 0. Select out
8025 // this case and force the answer to 0.
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008026
8027 EVT VT = RV.getValueType();
8028
8029 SDValue Zero = DAG.getConstantFP(0.0, VT.getScalarType());
8030 if (VT.isVector()) {
8031 assert(VT.getVectorNumElements() == 4 && "Unknown vector type");
8032 Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Zero, Zero, Zero, Zero);
8033 }
8034
8035 SDValue ZeroCmp =
8036 DAG.getSetCC(dl, getSetCCResultType(*DAG.getContext(), VT),
8037 N->getOperand(0), Zero, ISD::SETEQ);
8038 DCI.AddToWorklist(ZeroCmp.getNode());
8039 DCI.AddToWorklist(RV.getNode());
8040
8041 RV = DAG.getNode(VT.isVector() ? ISD::VSELECT : ISD::SELECT, dl, VT,
8042 ZeroCmp, Zero, RV);
Hal Finkel2e103312013-04-03 04:01:11 +00008043 return RV;
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008044 }
Hal Finkel2e103312013-04-03 04:01:11 +00008045 }
8046
8047 }
8048 break;
Chris Lattnerf4184352006-03-01 04:57:39 +00008049 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00008050 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008051 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
8052 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
8053 // We allow the src/dst to be either f32/f64, but the intermediate
8054 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00008055 if (N->getOperand(0).getValueType() == MVT::i64 &&
8056 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008057 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008058 if (Val.getValueType() == MVT::f32) {
8059 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008060 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008061 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008062
Owen Anderson9f944592009-08-11 20:47:22 +00008063 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008064 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008065 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008066 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008067 if (N->getValueType(0) == MVT::f32) {
8068 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00008069 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00008070 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008071 }
8072 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00008073 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008074 // If the intermediate type is i32, we can avoid the load/store here
8075 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00008076 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008077 }
8078 }
8079 break;
Chris Lattner27f53452006-03-01 05:50:56 +00008080 case ISD::STORE:
8081 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8082 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008083 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008084 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008085 N->getOperand(1).getValueType() == MVT::i32 &&
8086 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008087 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008088 if (Val.getValueType() == MVT::f32) {
8089 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008090 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008091 }
Owen Anderson9f944592009-08-11 20:47:22 +00008092 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008093 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008094
Hal Finkel60c75102013-04-01 15:37:53 +00008095 SDValue Ops[] = {
8096 N->getOperand(0), Val, N->getOperand(2),
8097 DAG.getValueType(N->getOperand(1).getValueType())
8098 };
8099
8100 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008101 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008102 cast<StoreSDNode>(N)->getMemoryVT(),
8103 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008104 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008105 return Val;
8106 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008107
Chris Lattnera7976d32006-07-10 20:56:58 +00008108 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008109 if (cast<StoreSDNode>(N)->isUnindexed() &&
8110 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008111 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008112 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008113 N->getOperand(1).getValueType() == MVT::i16 ||
8114 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008115 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008116 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008117 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008118 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008119 if (BSwapOp.getValueType() == MVT::i16)
8120 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008121
Dan Gohman48b185d2009-09-25 20:36:54 +00008122 SDValue Ops[] = {
8123 N->getOperand(0), BSwapOp, N->getOperand(2),
8124 DAG.getValueType(N->getOperand(1).getValueType())
8125 };
8126 return
8127 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008128 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008129 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008130 }
8131 break;
Hal Finkelcf2e9082013-05-24 23:00:14 +00008132 case ISD::LOAD: {
8133 LoadSDNode *LD = cast<LoadSDNode>(N);
8134 EVT VT = LD->getValueType(0);
8135 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8136 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8137 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8138 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008139 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8140 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008141 LD->getAlignment() < ABIAlignment) {
8142 // This is a type-legal unaligned Altivec load.
8143 SDValue Chain = LD->getChain();
8144 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008145 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008146
8147 // This implements the loading of unaligned vectors as described in
8148 // the venerable Apple Velocity Engine overview. Specifically:
8149 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8150 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8151 //
8152 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008153 // loads into an alignment-based permutation-control instruction (lvsl
8154 // or lvsr), a series of regular vector loads (which always truncate
8155 // their input address to an aligned address), and a series of
8156 // permutations. The results of these permutations are the requested
8157 // loaded values. The trick is that the last "extra" load is not taken
8158 // from the address you might suspect (sizeof(vector) bytes after the
8159 // last requested load), but rather sizeof(vector) - 1 bytes after the
8160 // last requested vector. The point of this is to avoid a page fault if
8161 // the base address happened to be aligned. This works because if the
8162 // base address is aligned, then adding less than a full vector length
8163 // will cause the last vector in the sequence to be (re)loaded.
8164 // Otherwise, the next vector will be fetched as you might suspect was
8165 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008166
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008167 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008168 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008169 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8170 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008171 Intrinsic::ID Intr = (isLittleEndian ?
8172 Intrinsic::ppc_altivec_lvsr :
8173 Intrinsic::ppc_altivec_lvsl);
8174 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008175
8176 // Refine the alignment of the original load (a "new" load created here
8177 // which was identical to the first except for the alignment would be
8178 // merged with the existing node regardless).
8179 MachineFunction &MF = DAG.getMachineFunction();
8180 MachineMemOperand *MMO =
8181 MF.getMachineMemOperand(LD->getPointerInfo(),
8182 LD->getMemOperand()->getFlags(),
8183 LD->getMemoryVT().getStoreSize(),
8184 ABIAlignment);
8185 LD->refineAlignment(MMO);
8186 SDValue BaseLoad = SDValue(LD, 0);
8187
8188 // Note that the value of IncOffset (which is provided to the next
8189 // load's pointer info offset value, and thus used to calculate the
8190 // alignment), and the value of IncValue (which is actually used to
8191 // increment the pointer value) are different! This is because we
8192 // require the next load to appear to be aligned, even though it
8193 // is actually offset from the base pointer by a lesser amount.
8194 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008195 int IncValue = IncOffset;
8196
8197 // Walk (both up and down) the chain looking for another load at the real
8198 // (aligned) offset (the alignment of the other load does not matter in
8199 // this case). If found, then do not use the offset reduction trick, as
8200 // that will prevent the loads from being later combined (as they would
8201 // otherwise be duplicates).
8202 if (!findConsecutiveLoad(LD, DAG))
8203 --IncValue;
8204
Hal Finkelcf2e9082013-05-24 23:00:14 +00008205 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8206 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8207
Hal Finkelcf2e9082013-05-24 23:00:14 +00008208 SDValue ExtraLoad =
8209 DAG.getLoad(VT, dl, Chain, Ptr,
8210 LD->getPointerInfo().getWithOffset(IncOffset),
8211 LD->isVolatile(), LD->isNonTemporal(),
8212 LD->isInvariant(), ABIAlignment);
8213
8214 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8215 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8216
8217 if (BaseLoad.getValueType() != MVT::v4i32)
8218 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
8219
8220 if (ExtraLoad.getValueType() != MVT::v4i32)
8221 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
8222
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008223 // Because vperm has a big-endian bias, we must reverse the order
8224 // of the input vectors and complement the permute control vector
8225 // when generating little endian code. We have already handled the
8226 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8227 // and ExtraLoad here.
8228 SDValue Perm;
8229 if (isLittleEndian)
8230 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8231 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8232 else
8233 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8234 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008235
8236 if (VT != MVT::v4i32)
8237 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8238
8239 // Now we need to be really careful about how we update the users of the
8240 // original load. We cannot just call DCI.CombineTo (or
8241 // DAG.ReplaceAllUsesWith for that matter), because the load still has
8242 // uses created here (the permutation for example) that need to stay.
8243 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
8244 while (UI != UE) {
8245 SDUse &Use = UI.getUse();
8246 SDNode *User = *UI;
8247 // Note: BaseLoad is checked here because it might not be N, but a
8248 // bitcast of N.
8249 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
8250 User == TF.getNode() || Use.getResNo() > 1) {
8251 ++UI;
8252 continue;
8253 }
8254
8255 SDValue To = Use.getResNo() ? TF : Perm;
8256 ++UI;
8257
8258 SmallVector<SDValue, 8> Ops;
8259 for (SDNode::op_iterator O = User->op_begin(),
8260 OE = User->op_end(); O != OE; ++O) {
8261 if (*O == Use)
8262 Ops.push_back(To);
8263 else
8264 Ops.push_back(*O);
8265 }
8266
Craig Topper8c0b4d02014-04-28 05:57:50 +00008267 DAG.UpdateNodeOperands(User, Ops);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008268 }
8269
8270 return SDValue(N, 0);
8271 }
8272 }
8273 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008274 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008275 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008276 Intrinsic::ID Intr = (isLittleEndian ?
8277 Intrinsic::ppc_altivec_lvsr :
8278 Intrinsic::ppc_altivec_lvsl);
8279 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008280 N->getOperand(1)->getOpcode() == ISD::ADD) {
8281 SDValue Add = N->getOperand(1);
8282
8283 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8284 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8285 Add.getValueType().getScalarType().getSizeInBits()))) {
8286 SDNode *BasePtr = Add->getOperand(0).getNode();
8287 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8288 UE = BasePtr->use_end(); UI != UE; ++UI) {
8289 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8290 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008291 Intr) {
8292 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008293 // multiple of that one. The results will be the same, so use the
8294 // one we've just found instead.
8295
8296 return SDValue(*UI, 0);
8297 }
8298 }
8299 }
8300 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008301 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008302
8303 break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008304 case ISD::BSWAP:
8305 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008306 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008307 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008308 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8309 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008310 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008311 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008312 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008313 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008314 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008315 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008316 LD->getChain(), // Chain
8317 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008318 DAG.getValueType(N->getValueType(0)) // VT
8319 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008320 SDValue BSLoad =
8321 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008322 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8323 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008324 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008325
Scott Michelcf0da6c2009-02-17 22:15:04 +00008326 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008327 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008328 if (N->getValueType(0) == MVT::i16)
8329 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008330
Chris Lattnera7976d32006-07-10 20:56:58 +00008331 // First, combine the bswap away. This makes the value produced by the
8332 // load dead.
8333 DCI.CombineTo(N, ResVal);
8334
8335 // Next, combine the load away, we give it a bogus result value but a real
8336 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008337 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008338
Chris Lattnera7976d32006-07-10 20:56:58 +00008339 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008340 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008341 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008342
Chris Lattner27f53452006-03-01 05:50:56 +00008343 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008344 case PPCISD::VCMP: {
8345 // If a VCMPo node already exists with exactly the same operands as this
8346 // node, use its result instead of this node (VCMPo computes both a CR6 and
8347 // a normal output).
8348 //
8349 if (!N->getOperand(0).hasOneUse() &&
8350 !N->getOperand(1).hasOneUse() &&
8351 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008352
Chris Lattnerd4058a52006-03-31 06:02:07 +00008353 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00008354 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008355
Gabor Greiff304a7a2008-08-28 21:40:38 +00008356 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008357 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8358 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008359 if (UI->getOpcode() == PPCISD::VCMPo &&
8360 UI->getOperand(1) == N->getOperand(1) &&
8361 UI->getOperand(2) == N->getOperand(2) &&
8362 UI->getOperand(0) == N->getOperand(0)) {
8363 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008364 break;
8365 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008366
Chris Lattner518834c2006-04-18 18:28:22 +00008367 // If there is no VCMPo node, or if the flag value has a single use, don't
8368 // transform this.
8369 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8370 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008371
8372 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008373 // chain, this transformation is more complex. Note that multiple things
8374 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00008375 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008376 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00008377 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00008378 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008379 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008380 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008381 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008382 FlagUser = User;
8383 break;
8384 }
8385 }
8386 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008387
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008388 // If the user is a MFOCRF instruction, we know this is safe.
8389 // Otherwise we give up for right now.
8390 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008391 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008392 }
8393 break;
8394 }
Hal Finkel940ab932014-02-28 00:27:01 +00008395 case ISD::BRCOND: {
8396 SDValue Cond = N->getOperand(1);
8397 SDValue Target = N->getOperand(2);
8398
8399 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8400 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8401 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8402
8403 // We now need to make the intrinsic dead (it cannot be instruction
8404 // selected).
8405 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8406 assert(Cond.getNode()->hasOneUse() &&
8407 "Counter decrement has more than one use");
8408
8409 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8410 N->getOperand(0), Target);
8411 }
8412 }
8413 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008414 case ISD::BR_CC: {
8415 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008416 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008417 // lowering is done pre-legalize, because the legalizer lowers the predicate
8418 // compare down to code that is difficult to reassemble.
8419 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008420 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008421
8422 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8423 // value. If so, pass-through the AND to get to the intrinsic.
8424 if (LHS.getOpcode() == ISD::AND &&
8425 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8426 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8427 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8428 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8429 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8430 isZero())
8431 LHS = LHS.getOperand(0);
8432
8433 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8434 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8435 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8436 isa<ConstantSDNode>(RHS)) {
8437 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8438 "Counter decrement comparison is not EQ or NE");
8439
8440 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8441 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8442 (CC == ISD::SETNE && !Val);
8443
8444 // We now need to make the intrinsic dead (it cannot be instruction
8445 // selected).
8446 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8447 assert(LHS.getNode()->hasOneUse() &&
8448 "Counter decrement has more than one use");
8449
8450 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8451 N->getOperand(0), N->getOperand(4));
8452 }
8453
Chris Lattner9754d142006-04-18 17:59:36 +00008454 int CompareOpc;
8455 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008456
Chris Lattner9754d142006-04-18 17:59:36 +00008457 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8458 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8459 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8460 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008461
Chris Lattner9754d142006-04-18 17:59:36 +00008462 // If this is a comparison against something other than 0/1, then we know
8463 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008464 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008465 if (Val != 0 && Val != 1) {
8466 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8467 return N->getOperand(0);
8468 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008469 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008470 N->getOperand(0), N->getOperand(4));
8471 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008472
Chris Lattner9754d142006-04-18 17:59:36 +00008473 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008474
Chris Lattner9754d142006-04-18 17:59:36 +00008475 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008476 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008477 LHS.getOperand(2), // LHS of compare
8478 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008479 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008480 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008481 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00008482 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008483
Chris Lattner9754d142006-04-18 17:59:36 +00008484 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008485 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008486 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008487 default: // Can't happen, don't crash on invalid number though.
8488 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008489 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008490 break;
8491 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008492 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008493 break;
8494 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008495 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008496 break;
8497 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008498 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008499 break;
8500 }
8501
Owen Anderson9f944592009-08-11 20:47:22 +00008502 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8503 DAG.getConstant(CompOpc, MVT::i32),
8504 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008505 N->getOperand(4), CompNode.getValue(1));
8506 }
8507 break;
8508 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008509 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008510
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008511 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008512}
8513
Chris Lattner4211ca92006-04-14 06:01:58 +00008514//===----------------------------------------------------------------------===//
8515// Inline Assembly Support
8516//===----------------------------------------------------------------------===//
8517
Jay Foada0653a32014-05-14 21:14:37 +00008518void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
8519 APInt &KnownZero,
8520 APInt &KnownOne,
8521 const SelectionDAG &DAG,
8522 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00008523 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00008524 switch (Op.getOpcode()) {
8525 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008526 case PPCISD::LBRX: {
8527 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00008528 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00008529 KnownZero = 0xFFFF0000;
8530 break;
8531 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008532 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00008533 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00008534 default: break;
8535 case Intrinsic::ppc_altivec_vcmpbfp_p:
8536 case Intrinsic::ppc_altivec_vcmpeqfp_p:
8537 case Intrinsic::ppc_altivec_vcmpequb_p:
8538 case Intrinsic::ppc_altivec_vcmpequh_p:
8539 case Intrinsic::ppc_altivec_vcmpequw_p:
8540 case Intrinsic::ppc_altivec_vcmpgefp_p:
8541 case Intrinsic::ppc_altivec_vcmpgtfp_p:
8542 case Intrinsic::ppc_altivec_vcmpgtsb_p:
8543 case Intrinsic::ppc_altivec_vcmpgtsh_p:
8544 case Intrinsic::ppc_altivec_vcmpgtsw_p:
8545 case Intrinsic::ppc_altivec_vcmpgtub_p:
8546 case Intrinsic::ppc_altivec_vcmpgtuh_p:
8547 case Intrinsic::ppc_altivec_vcmpgtuw_p:
8548 KnownZero = ~1U; // All bits but the low one are known to be zero.
8549 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008550 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008551 }
8552 }
8553}
8554
8555
Chris Lattnerd6855142007-03-25 02:14:49 +00008556/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00008557/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008558PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00008559PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
8560 if (Constraint.size() == 1) {
8561 switch (Constraint[0]) {
8562 default: break;
8563 case 'b':
8564 case 'r':
8565 case 'f':
8566 case 'v':
8567 case 'y':
8568 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00008569 case 'Z':
8570 // FIXME: While Z does indicate a memory constraint, it specifically
8571 // indicates an r+r address (used in conjunction with the 'y' modifier
8572 // in the replacement string). Currently, we're forcing the base
8573 // register to be r0 in the asm printer (which is interpreted as zero)
8574 // and forming the complete address in the second register. This is
8575 // suboptimal.
8576 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00008577 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008578 } else if (Constraint == "wc") { // individual CR bits.
8579 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00008580 } else if (Constraint == "wa" || Constraint == "wd" ||
8581 Constraint == "wf" || Constraint == "ws") {
8582 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00008583 }
8584 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00008585}
8586
John Thompsone8360b72010-10-29 17:29:13 +00008587/// Examine constraint type and operand type and determine a weight value.
8588/// This object must already have been set up with the operand type
8589/// and the current alternative constraint selected.
8590TargetLowering::ConstraintWeight
8591PPCTargetLowering::getSingleConstraintMatchWeight(
8592 AsmOperandInfo &info, const char *constraint) const {
8593 ConstraintWeight weight = CW_Invalid;
8594 Value *CallOperandVal = info.CallOperandVal;
8595 // If we don't have a value, we can't do a match,
8596 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00008597 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00008598 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00008599 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00008600
John Thompsone8360b72010-10-29 17:29:13 +00008601 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00008602 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
8603 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00008604 else if ((StringRef(constraint) == "wa" ||
8605 StringRef(constraint) == "wd" ||
8606 StringRef(constraint) == "wf") &&
8607 type->isVectorTy())
8608 return CW_Register;
8609 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
8610 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00008611
John Thompsone8360b72010-10-29 17:29:13 +00008612 switch (*constraint) {
8613 default:
8614 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8615 break;
8616 case 'b':
8617 if (type->isIntegerTy())
8618 weight = CW_Register;
8619 break;
8620 case 'f':
8621 if (type->isFloatTy())
8622 weight = CW_Register;
8623 break;
8624 case 'd':
8625 if (type->isDoubleTy())
8626 weight = CW_Register;
8627 break;
8628 case 'v':
8629 if (type->isVectorTy())
8630 weight = CW_Register;
8631 break;
8632 case 'y':
8633 weight = CW_Register;
8634 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00008635 case 'Z':
8636 weight = CW_Memory;
8637 break;
John Thompsone8360b72010-10-29 17:29:13 +00008638 }
8639 return weight;
8640}
8641
Scott Michelcf0da6c2009-02-17 22:15:04 +00008642std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00008643PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00008644 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00008645 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00008646 // GCC RS6000 Constraint Letters
8647 switch (Constraint[0]) {
8648 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008649 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00008650 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
8651 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008652 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008653 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00008654 return std::make_pair(0U, &PPC::G8RCRegClass);
8655 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008656 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008657 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00008658 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008659 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00008660 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008661 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008662 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00008663 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008664 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00008665 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008666 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008667 } else if (Constraint == "wc") { // an individual CR bit.
8668 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00008669 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00008670 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00008671 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00008672 } else if (Constraint == "ws") {
8673 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008674 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008675
Hal Finkelb176acb2013-08-03 12:25:10 +00008676 std::pair<unsigned, const TargetRegisterClass*> R =
8677 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8678
8679 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
8680 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
8681 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
8682 // register.
8683 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
8684 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008685 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00008686 PPC::GPRCRegClass.contains(R.first)) {
8687 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
8688 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00008689 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00008690 &PPC::G8RCRegClass);
8691 }
8692
8693 return R;
Chris Lattner01513612006-01-31 19:20:21 +00008694}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008695
Chris Lattner584a11a2006-11-02 01:44:04 +00008696
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008697/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00008698/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00008699void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00008700 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008701 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00008702 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00008703 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008704
Eric Christopherde9399b2011-06-02 23:16:42 +00008705 // Only support length 1 constraints.
8706 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008707
Eric Christopherde9399b2011-06-02 23:16:42 +00008708 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008709 switch (Letter) {
8710 default: break;
8711 case 'I':
8712 case 'J':
8713 case 'K':
8714 case 'L':
8715 case 'M':
8716 case 'N':
8717 case 'O':
8718 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00008719 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008720 if (!CST) return; // Must be an immediate to match.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008721 unsigned Value = CST->getZExtValue();
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008722 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00008723 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008724 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008725 if ((short)Value == (int)Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008726 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008727 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008728 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
8729 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008730 if ((short)Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008731 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008732 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008733 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008734 if ((Value >> 16) == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008735 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008736 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008737 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008738 if (Value > 31)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008739 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008740 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008741 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008742 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008743 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008744 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008745 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008746 if (Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008747 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008748 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008749 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008750 if ((short)-Value == (int)-Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008751 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008752 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008753 }
8754 break;
8755 }
8756 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008757
Gabor Greiff304a7a2008-08-28 21:40:38 +00008758 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008759 Ops.push_back(Result);
8760 return;
8761 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008762
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008763 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00008764 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008765}
Evan Cheng2dd2c652006-03-13 23:20:37 +00008766
Chris Lattner1eb94d92007-03-30 23:15:24 +00008767// isLegalAddressingMode - Return true if the addressing mode represented
8768// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008769bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00008770 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00008771 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00008772
Chris Lattner1eb94d92007-03-30 23:15:24 +00008773 // PPC allows a sign-extended 16-bit immediate field.
8774 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
8775 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008776
Chris Lattner1eb94d92007-03-30 23:15:24 +00008777 // No global is ever allowed as a base.
8778 if (AM.BaseGV)
8779 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008780
8781 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00008782 switch (AM.Scale) {
8783 case 0: // "r+i" or just "i", depending on HasBaseReg.
8784 break;
8785 case 1:
8786 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
8787 return false;
8788 // Otherwise we have r+r or r+i.
8789 break;
8790 case 2:
8791 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
8792 return false;
8793 // Allow 2*r as r+r.
8794 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00008795 default:
8796 // No other scales are supported.
8797 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00008798 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008799
Chris Lattner1eb94d92007-03-30 23:15:24 +00008800 return true;
8801}
8802
Dan Gohman21cea8a2010-04-17 15:26:15 +00008803SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
8804 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00008805 MachineFunction &MF = DAG.getMachineFunction();
8806 MachineFrameInfo *MFI = MF.getFrameInfo();
8807 MFI->setReturnAddressIsTaken(true);
8808
Bill Wendling908bf812014-01-06 00:43:20 +00008809 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008810 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008811
Andrew Trickef9de2a2013-05-25 02:42:55 +00008812 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008813 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00008814
Dale Johannesen81bfca72010-05-03 22:59:34 +00008815 // Make sure the function does not optimize away the store of the RA to
8816 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00008817 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008818 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008819 bool isPPC64 = Subtarget.isPPC64();
8820 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008821
8822 if (Depth > 0) {
8823 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8824 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00008825
Anton Korobeynikov2f931282011-01-10 12:39:04 +00008826 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00008827 isPPC64? MVT::i64 : MVT::i32);
8828 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
8829 DAG.getNode(ISD::ADD, dl, getPointerTy(),
8830 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008831 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008832 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00008833
Chris Lattnerf6a81562007-12-08 06:59:59 +00008834 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008835 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008836 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008837 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00008838}
8839
Dan Gohman21cea8a2010-04-17 15:26:15 +00008840SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
8841 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00008842 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008843 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00008844
Owen Anderson53aa7a92009-08-10 22:56:29 +00008845 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00008846 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008847
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008848 MachineFunction &MF = DAG.getMachineFunction();
8849 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008850 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00008851
8852 // Naked functions never have a frame pointer, and so we use r1. For all
8853 // other functions, this decision must be delayed until during PEI.
8854 unsigned FrameReg;
8855 if (MF.getFunction()->getAttributes().hasAttribute(
8856 AttributeSet::FunctionIndex, Attribute::Naked))
8857 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
8858 else
8859 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
8860
Dale Johannesen81bfca72010-05-03 22:59:34 +00008861 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
8862 PtrVT);
8863 while (Depth--)
8864 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008865 FrameAddr, MachinePointerInfo(), false, false,
8866 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008867 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008868}
Dan Gohmanc14e5222008-10-21 03:41:46 +00008869
Hal Finkel0d8db462014-05-11 19:29:11 +00008870// FIXME? Maybe this could be a TableGen attribute on some registers and
8871// this table could be generated automatically from RegInfo.
8872unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
8873 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008874 bool isPPC64 = Subtarget.isPPC64();
8875 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00008876
8877 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
8878 (!isPPC64 && VT != MVT::i32))
8879 report_fatal_error("Invalid register global variable type");
8880
8881 bool is64Bit = isPPC64 && VT == MVT::i64;
8882 unsigned Reg = StringSwitch<unsigned>(RegName)
8883 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
8884 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
8885 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
8886 (is64Bit ? PPC::X13 : PPC::R13))
8887 .Default(0);
8888
8889 if (Reg)
8890 return Reg;
8891 report_fatal_error("Invalid register name global variable");
8892}
8893
Dan Gohmanc14e5222008-10-21 03:41:46 +00008894bool
8895PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
8896 // The PowerPC target isn't yet aware of offsets.
8897 return false;
8898}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008899
Evan Chengd9929f02010-04-01 20:10:42 +00008900/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00008901/// and store operations as a result of memset, memcpy, and memmove
8902/// lowering. If DstAlign is zero that means it's safe to destination
8903/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
8904/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00008905/// probably because the source does not need to be loaded. If 'IsMemset' is
8906/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
8907/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
8908/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00008909/// It returns EVT::Other if the type should be determined using generic
8910/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00008911EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
8912 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00008913 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00008914 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00008915 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00008916 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00008917 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008918 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00008919 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008920 }
8921}
Hal Finkel88ed4e32012-04-01 19:23:08 +00008922
Hal Finkel34974ed2014-04-12 21:52:38 +00008923/// \brief Returns true if it is beneficial to convert a load of a constant
8924/// to just the constant itself.
8925bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
8926 Type *Ty) const {
8927 assert(Ty->isIntegerTy());
8928
8929 unsigned BitSize = Ty->getPrimitiveSizeInBits();
8930 if (BitSize == 0 || BitSize > 64)
8931 return false;
8932 return true;
8933}
8934
8935bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
8936 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
8937 return false;
8938 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8939 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
8940 return NumBits1 == 64 && NumBits2 == 32;
8941}
8942
8943bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
8944 if (!VT1.isInteger() || !VT2.isInteger())
8945 return false;
8946 unsigned NumBits1 = VT1.getSizeInBits();
8947 unsigned NumBits2 = VT2.getSizeInBits();
8948 return NumBits1 == 64 && NumBits2 == 32;
8949}
8950
8951bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
8952 return isInt<16>(Imm) || isUInt<16>(Imm);
8953}
8954
8955bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
8956 return isInt<16>(Imm) || isUInt<16>(Imm);
8957}
8958
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008959bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
Matt Arsenault25793a32014-02-05 23:15:53 +00008960 unsigned,
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008961 bool *Fast) const {
8962 if (DisablePPCUnaligned)
8963 return false;
8964
8965 // PowerPC supports unaligned memory access for simple non-vector types.
8966 // Although accessing unaligned addresses is not as efficient as accessing
8967 // aligned addresses, it is generally more efficient than manual expansion,
8968 // and generally only traps for software emulation when crossing page
8969 // boundaries.
8970
8971 if (!VT.isSimple())
8972 return false;
8973
Hal Finkel6e28e6a2014-03-26 19:39:09 +00008974 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008975 if (Subtarget.hasVSX()) {
Hal Finkel6e28e6a2014-03-26 19:39:09 +00008976 if (VT != MVT::v2f64 && VT != MVT::v2i64)
8977 return false;
8978 } else {
8979 return false;
8980 }
8981 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008982
8983 if (VT == MVT::ppcf128)
8984 return false;
8985
8986 if (Fast)
8987 *Fast = true;
8988
8989 return true;
8990}
8991
Stephen Lin73de7bf2013-07-09 18:16:56 +00008992bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
8993 VT = VT.getScalarType();
8994
Hal Finkel0a479ae2012-06-22 00:49:52 +00008995 if (!VT.isSimple())
8996 return false;
8997
8998 switch (VT.getSimpleVT().SimpleTy) {
8999 case MVT::f32:
9000 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009001 return true;
9002 default:
9003 break;
9004 }
9005
9006 return false;
9007}
9008
Hal Finkelb4240ca2014-03-31 17:48:16 +00009009bool
9010PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9011 EVT VT , unsigned DefinedValues) const {
9012 if (VT == MVT::v2i64)
9013 return false;
9014
9015 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9016}
9017
Hal Finkel88ed4e32012-04-01 19:23:08 +00009018Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009019 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009020 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009021
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009022 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009023}
9024
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009025// Create a fast isel object.
9026FastISel *
9027PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9028 const TargetLibraryInfo *LibInfo) const {
9029 return PPC::createFastISel(FuncInfo, LibInfo);
9030}