blob: 4c8646c2d73dee52b5aa20a36ed49b61f5b1a211 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMFrameLowering.cpp - ARM Frame Information ----------------------===//
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov2f931282011-01-10 12:39:04 +000010// This file contains the ARM implementation of TargetFrameLowering class.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov2f931282011-01-10 12:39:04 +000014#include "ARMFrameLowering.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000015#include "ARMBaseInstrInfo.h"
Evan Chenge45d6852011-01-11 21:46:47 +000016#include "ARMBaseRegisterInfo.h"
Oliver Stannardb14c6252014-04-02 16:10:33 +000017#include "ARMConstantPoolValue.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000018#include "ARMMachineFunctionInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000019#include "MCTargetDesc/ARMAddressingModes.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
Artyom Skrobovf6830f42014-02-14 17:19:07 +000023#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Chengeb56dca2010-11-22 18:12:04 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +000025#include "llvm/CodeGen/RegisterScavenging.h"
Tim Northovere0ccdc62015-10-28 22:46:43 +000026#include "llvm/MC/MCAsmInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Function.h"
Artyom Skrobovf6830f42014-02-14 17:19:07 +000029#include "llvm/MC/MCContext.h"
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +000030#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetOptions.h"
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000032
33using namespace llvm;
34
Benjamin Kramer9fceb902012-02-24 22:09:25 +000035static cl::opt<bool>
Jakob Stoklund Olesen68a922c2012-01-06 22:19:37 +000036SpillAlignedNEONRegs("align-neon-spills", cl::Hidden, cl::init(true),
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +000037 cl::desc("Align ARM NEON spills in prolog and epilog"));
38
39static MachineBasicBlock::iterator
40skipAlignedDPRCS2Spills(MachineBasicBlock::iterator MI,
41 unsigned NumAlignedDPRCS2Regs);
42
Eric Christopher45fb7b62014-06-26 19:29:59 +000043ARMFrameLowering::ARMFrameLowering(const ARMSubtarget &sti)
44 : TargetFrameLowering(StackGrowsDown, sti.getStackAlignment(), 0, 4),
45 STI(sti) {}
46
Akira Hatanakaddf76aa2015-05-23 01:14:08 +000047bool ARMFrameLowering::noFramePointerElim(const MachineFunction &MF) const {
48 // iOS always has a FP for backtracking, force other targets to keep their FP
49 // when doing FastISel. The emitted code is currently superior, and in cases
50 // like test-suite's lencod FastISel isn't quite correct when FP is eliminated.
51 return TargetFrameLowering::noFramePointerElim(MF) ||
52 MF.getSubtarget<ARMSubtarget>().useFastISel();
53}
54
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000055/// hasFP - Return true if the specified function should have a dedicated frame
56/// pointer register. This is true if the function has variable sized allocas
57/// or if frame pointer elimination is disabled.
Anton Korobeynikov2f931282011-01-10 12:39:04 +000058bool ARMFrameLowering::hasFP(const MachineFunction &MF) const {
Eric Christopherfc6de422014-08-05 02:39:49 +000059 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000060
Evan Cheng801d98b2012-01-04 01:55:04 +000061 // iOS requires FP not to be clobbered for backtracing purpose.
Tim Northovere0ccdc62015-10-28 22:46:43 +000062 if (STI.isTargetIOS() || STI.isTargetWatchOS())
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000063 return true;
64
Matthias Braun941a7052016-07-28 18:40:00 +000065 const MachineFrameInfo &MFI = MF.getFrameInfo();
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000066 // Always eliminate non-leaf frame pointers.
Nick Lewycky50f02cb2011-12-02 22:16:29 +000067 return ((MF.getTarget().Options.DisableFramePointerElim(MF) &&
Matthias Braun941a7052016-07-28 18:40:00 +000068 MFI.hasCalls()) ||
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000069 RegInfo->needsStackRealignment(MF) ||
Matthias Braun941a7052016-07-28 18:40:00 +000070 MFI.hasVarSizedObjects() ||
71 MFI.isFrameAddressTaken());
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000072}
73
Bob Wilson657f2272011-01-13 21:10:12 +000074/// hasReservedCallFrame - Under normal circumstances, when a frame pointer is
75/// not required, we reserve argument space for call sites in the function
76/// immediately on entry to the current function. This eliminates the need for
77/// add/sub sp brackets around call sites. Returns true if the call frame is
78/// included as part of the stack frame.
Anton Korobeynikov2f931282011-01-10 12:39:04 +000079bool ARMFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
Matthias Braun941a7052016-07-28 18:40:00 +000080 const MachineFrameInfo &MFI = MF.getFrameInfo();
81 unsigned CFSize = MFI.getMaxCallFrameSize();
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000082 // It's not always a good idea to include the call frame as part of the
83 // stack frame. ARM (especially Thumb) has small immediate offset to
84 // address the stack frame. So a large call frame can cause poor codegen
85 // and may even makes it impossible to scavenge a register.
86 if (CFSize >= ((1 << 12) - 1) / 2) // Half of imm12
87 return false;
88
Matthias Braun941a7052016-07-28 18:40:00 +000089 return !MFI.hasVarSizedObjects();
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000090}
91
Bob Wilson657f2272011-01-13 21:10:12 +000092/// canSimplifyCallFramePseudos - If there is a reserved call frame, the
93/// call frame pseudos can be simplified. Unlike most targets, having a FP
94/// is not sufficient here since we still may reference some objects via SP
95/// even when FP is available in Thumb2 mode.
96bool
97ARMFrameLowering::canSimplifyCallFramePseudos(const MachineFunction &MF) const {
Matthias Braun941a7052016-07-28 18:40:00 +000098 return hasReservedCallFrame(MF) || MF.getFrameInfo().hasVarSizedObjects();
Anton Korobeynikov0eecf5d2010-11-18 21:19:35 +000099}
100
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000101static bool isCSRestore(MachineInstr &MI, const ARMBaseInstrInfo &TII,
Craig Topper840beec2014-04-04 05:16:06 +0000102 const MCPhysReg *CSRegs) {
Eric Christopherb006fc92010-11-18 19:40:05 +0000103 // Integer spill area is handled with "pop".
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000104 if (isPopOpcode(MI.getOpcode())) {
Eric Christopherb006fc92010-11-18 19:40:05 +0000105 // The first two operands are predicates. The last two are
106 // imp-def and imp-use of SP. Check everything in between.
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000107 for (int i = 5, e = MI.getNumOperands(); i != e; ++i)
108 if (!isCalleeSavedRegister(MI.getOperand(i).getReg(), CSRegs))
Eric Christopherb006fc92010-11-18 19:40:05 +0000109 return false;
110 return true;
111 }
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000112 if ((MI.getOpcode() == ARM::LDR_POST_IMM ||
113 MI.getOpcode() == ARM::LDR_POST_REG ||
114 MI.getOpcode() == ARM::t2LDR_POST) &&
115 isCalleeSavedRegister(MI.getOperand(0).getReg(), CSRegs) &&
116 MI.getOperand(1).getReg() == ARM::SP)
Jim Grosbachbdb7ed12010-12-10 18:41:15 +0000117 return true;
Eric Christopherb006fc92010-11-18 19:40:05 +0000118
119 return false;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000120}
121
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000122static void emitRegPlusImmediate(
123 bool isARM, MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
124 const DebugLoc &dl, const ARMBaseInstrInfo &TII, unsigned DestReg,
125 unsigned SrcReg, int NumBytes, unsigned MIFlags = MachineInstr::NoFlags,
126 ARMCC::CondCodes Pred = ARMCC::AL, unsigned PredReg = 0) {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000127 if (isARM)
Tim Northoverc9432eb2013-11-04 23:04:15 +0000128 emitARMRegPlusImmediate(MBB, MBBI, dl, DestReg, SrcReg, NumBytes,
Eli Bendersky8da87162013-02-21 20:05:00 +0000129 Pred, PredReg, TII, MIFlags);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000130 else
Tim Northoverc9432eb2013-11-04 23:04:15 +0000131 emitT2RegPlusImmediate(MBB, MBBI, dl, DestReg, SrcReg, NumBytes,
Eli Bendersky8da87162013-02-21 20:05:00 +0000132 Pred, PredReg, TII, MIFlags);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000133}
134
Tim Northoverc9432eb2013-11-04 23:04:15 +0000135static void emitSPUpdate(bool isARM, MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000136 MachineBasicBlock::iterator &MBBI, const DebugLoc &dl,
Tim Northoverc9432eb2013-11-04 23:04:15 +0000137 const ARMBaseInstrInfo &TII, int NumBytes,
138 unsigned MIFlags = MachineInstr::NoFlags,
139 ARMCC::CondCodes Pred = ARMCC::AL,
140 unsigned PredReg = 0) {
141 emitRegPlusImmediate(isARM, MBB, MBBI, dl, TII, ARM::SP, ARM::SP, NumBytes,
142 MIFlags, Pred, PredReg);
143}
144
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000145static int sizeOfSPAdjustment(const MachineInstr &MI) {
Tim Northover603d3162014-11-14 22:45:33 +0000146 int RegSize;
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000147 switch (MI.getOpcode()) {
Tim Northover603d3162014-11-14 22:45:33 +0000148 case ARM::VSTMDDB_UPD:
149 RegSize = 8;
150 break;
151 case ARM::STMDB_UPD:
152 case ARM::t2STMDB_UPD:
153 RegSize = 4;
154 break;
155 case ARM::t2STR_PRE:
156 case ARM::STR_PRE_IMM:
157 return 4;
158 default:
159 llvm_unreachable("Unknown push or pop like instruction");
160 }
161
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000162 int count = 0;
163 // ARM and Thumb2 push/pop insts have explicit "sp, sp" operands (+
164 // pred) so the list starts at 4.
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000165 for (int i = MI.getNumOperands() - 1; i >= 4; --i)
Tim Northover603d3162014-11-14 22:45:33 +0000166 count += RegSize;
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000167 return count;
168}
169
Saleem Abdulrasool25947c32014-04-30 07:05:07 +0000170static bool WindowsRequiresStackProbe(const MachineFunction &MF,
171 size_t StackSizeInBytes) {
Matthias Braun941a7052016-07-28 18:40:00 +0000172 const MachineFrameInfo &MFI = MF.getFrameInfo();
Saleem Abdulrasoolfb8a66f2015-01-31 02:26:37 +0000173 const Function *F = MF.getFunction();
Matthias Braun941a7052016-07-28 18:40:00 +0000174 unsigned StackProbeSize = (MFI.getStackProtectorIndex() > 0) ? 4080 : 4096;
Saleem Abdulrasoolfb8a66f2015-01-31 02:26:37 +0000175 if (F->hasFnAttribute("stack-probe-size"))
176 F->getFnAttribute("stack-probe-size")
177 .getValueAsString()
178 .getAsInteger(0, StackProbeSize);
179 return StackSizeInBytes >= StackProbeSize;
Saleem Abdulrasool25947c32014-04-30 07:05:07 +0000180}
181
Tim Northover603d3162014-11-14 22:45:33 +0000182namespace {
183struct StackAdjustingInsts {
184 struct InstInfo {
185 MachineBasicBlock::iterator I;
186 unsigned SPAdjust;
187 bool BeforeFPSet;
188 };
189
190 SmallVector<InstInfo, 4> Insts;
191
192 void addInst(MachineBasicBlock::iterator I, unsigned SPAdjust,
193 bool BeforeFPSet = false) {
194 InstInfo Info = {I, SPAdjust, BeforeFPSet};
195 Insts.push_back(Info);
196 }
197
198 void addExtraBytes(const MachineBasicBlock::iterator I, unsigned ExtraBytes) {
David Majnemer562e8292016-08-12 00:18:03 +0000199 auto Info = find_if(Insts, [&](InstInfo &Info) { return Info.I == I; });
Tim Northover603d3162014-11-14 22:45:33 +0000200 assert(Info != Insts.end() && "invalid sp adjusting instruction");
201 Info->SPAdjust += ExtraBytes;
202 }
203
204 void emitDefCFAOffsets(MachineModuleInfo &MMI, MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000205 const DebugLoc &dl, const ARMBaseInstrInfo &TII,
206 bool HasFP) {
Tim Northover603d3162014-11-14 22:45:33 +0000207 unsigned CFAOffset = 0;
208 for (auto &Info : Insts) {
209 if (HasFP && !Info.BeforeFPSet)
210 return;
211
212 CFAOffset -= Info.SPAdjust;
213 unsigned CFIIndex = MMI.addFrameInst(
214 MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset));
215 BuildMI(MBB, std::next(Info.I), dl,
Adrian Prantlb9fa9452014-12-16 00:20:49 +0000216 TII.get(TargetOpcode::CFI_INSTRUCTION))
217 .addCFIIndex(CFIIndex)
218 .setMIFlags(MachineInstr::FrameSetup);
Tim Northover603d3162014-11-14 22:45:33 +0000219 }
220 }
221};
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000222}
Tim Northover603d3162014-11-14 22:45:33 +0000223
Kristof Beyls933de7a2015-01-08 15:09:14 +0000224/// Emit an instruction sequence that will align the address in
225/// register Reg by zero-ing out the lower bits. For versions of the
226/// architecture that support Neon, this must be done in a single
227/// instruction, since skipAlignedDPRCS2Spills assumes it is done in a
228/// single instruction. That function only gets called when optimizing
229/// spilling of D registers on a core with the Neon instruction set
230/// present.
231static void emitAligningInstructions(MachineFunction &MF, ARMFunctionInfo *AFI,
232 const TargetInstrInfo &TII,
233 MachineBasicBlock &MBB,
234 MachineBasicBlock::iterator MBBI,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000235 const DebugLoc &DL, const unsigned Reg,
Kristof Beyls933de7a2015-01-08 15:09:14 +0000236 const unsigned Alignment,
237 const bool MustBeSingleInstruction) {
Eric Christopher1b21f002015-01-29 00:19:33 +0000238 const ARMSubtarget &AST =
239 static_cast<const ARMSubtarget &>(MF.getSubtarget());
Kristof Beyls933de7a2015-01-08 15:09:14 +0000240 const bool CanUseBFC = AST.hasV6T2Ops() || AST.hasV7Ops();
241 const unsigned AlignMask = Alignment - 1;
242 const unsigned NrBitsToZero = countTrailingZeros(Alignment);
243 assert(!AFI->isThumb1OnlyFunction() && "Thumb1 not supported");
244 if (!AFI->isThumbFunction()) {
245 // if the BFC instruction is available, use that to zero the lower
246 // bits:
247 // bfc Reg, #0, log2(Alignment)
248 // otherwise use BIC, if the mask to zero the required number of bits
249 // can be encoded in the bic immediate field
250 // bic Reg, Reg, Alignment-1
251 // otherwise, emit
252 // lsr Reg, Reg, log2(Alignment)
253 // lsl Reg, Reg, log2(Alignment)
254 if (CanUseBFC) {
255 AddDefaultPred(BuildMI(MBB, MBBI, DL, TII.get(ARM::BFC), Reg)
256 .addReg(Reg, RegState::Kill)
257 .addImm(~AlignMask));
258 } else if (AlignMask <= 255) {
259 AddDefaultCC(
260 AddDefaultPred(BuildMI(MBB, MBBI, DL, TII.get(ARM::BICri), Reg)
261 .addReg(Reg, RegState::Kill)
262 .addImm(AlignMask)));
263 } else {
264 assert(!MustBeSingleInstruction &&
265 "Shouldn't call emitAligningInstructions demanding a single "
266 "instruction to be emitted for large stack alignment for a target "
267 "without BFC.");
268 AddDefaultCC(AddDefaultPred(
269 BuildMI(MBB, MBBI, DL, TII.get(ARM::MOVsi), Reg)
270 .addReg(Reg, RegState::Kill)
271 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsr, NrBitsToZero))));
272 AddDefaultCC(AddDefaultPred(
273 BuildMI(MBB, MBBI, DL, TII.get(ARM::MOVsi), Reg)
274 .addReg(Reg, RegState::Kill)
275 .addImm(ARM_AM::getSORegOpc(ARM_AM::lsl, NrBitsToZero))));
276 }
277 } else {
278 // Since this is only reached for Thumb-2 targets, the BFC instruction
279 // should always be available.
280 assert(CanUseBFC);
281 AddDefaultPred(BuildMI(MBB, MBBI, DL, TII.get(ARM::t2BFC), Reg)
282 .addReg(Reg, RegState::Kill)
283 .addImm(~AlignMask));
284 }
285}
286
Quentin Colombet61b305e2015-05-05 17:38:16 +0000287void ARMFrameLowering::emitPrologue(MachineFunction &MF,
288 MachineBasicBlock &MBB) const {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000289 MachineBasicBlock::iterator MBBI = MBB.begin();
Matthias Braun941a7052016-07-28 18:40:00 +0000290 MachineFrameInfo &MFI = MF.getFrameInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000291 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000292 MachineModuleInfo &MMI = MF.getMMI();
293 MCContext &Context = MMI.getContext();
Saleem Abdulrasool25947c32014-04-30 07:05:07 +0000294 const TargetMachine &TM = MF.getTarget();
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000295 const MCRegisterInfo *MRI = Context.getRegisterInfo();
Eric Christopher1b21f002015-01-29 00:19:33 +0000296 const ARMBaseRegisterInfo *RegInfo = STI.getRegisterInfo();
297 const ARMBaseInstrInfo &TII = *STI.getInstrInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000298 assert(!AFI->isThumb1OnlyFunction() &&
299 "This emitPrologue does not support Thumb1!");
300 bool isARM = !AFI->isThumbFunction();
Eric Christopher1b21f002015-01-29 00:19:33 +0000301 unsigned Align = STI.getFrameLowering()->getStackAlignment();
Tim Northover775aaeb2015-11-05 21:54:58 +0000302 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize();
Matthias Braun941a7052016-07-28 18:40:00 +0000303 unsigned NumBytes = MFI.getStackSize();
304 const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
Tim Northover775aaeb2015-11-05 21:54:58 +0000305
306 // Debug location must be unknown since the first debug location is used
307 // to determine the end of the prologue.
308 DebugLoc dl;
309
310 unsigned FramePtr = RegInfo->getFrameRegister(MF);
311
312 // Determine the sizes of each callee-save spill areas and record which frame
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000313 // belongs to which callee-save spill areas.
314 unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0;
315 int FramePtrSpillFI = 0;
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +0000316 int D8SpillFI = 0;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000317
Jakob Stoklund Olesene3801832012-10-26 21:46:57 +0000318 // All calls are tail calls in GHC calling conv, and functions have no
319 // prologue/epilogue.
Eric Christopherb3322362012-08-03 00:05:53 +0000320 if (MF.getFunction()->getCallingConv() == CallingConv::GHC)
321 return;
322
Tim Northover603d3162014-11-14 22:45:33 +0000323 StackAdjustingInsts DefCFAOffsetCandidates;
Sergey Dmitrouk3cc62b32015-04-08 10:10:12 +0000324 bool HasFP = hasFP(MF);
Tim Northover603d3162014-11-14 22:45:33 +0000325
Oliver Stannardd55e1152014-03-05 15:25:27 +0000326 // Allocate the vararg register save area.
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000327 if (ArgRegsSaveSize) {
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000328 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -ArgRegsSaveSize,
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000329 MachineInstr::FrameSetup);
Tim Northover603d3162014-11-14 22:45:33 +0000330 DefCFAOffsetCandidates.addInst(std::prev(MBBI), ArgRegsSaveSize, true);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000331 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000332
Saleem Abdulrasool25947c32014-04-30 07:05:07 +0000333 if (!AFI->hasStackFrame() &&
334 (!STI.isTargetWindows() || !WindowsRequiresStackProbe(MF, NumBytes))) {
Oliver Stannardd55e1152014-03-05 15:25:27 +0000335 if (NumBytes - ArgRegsSaveSize != 0) {
336 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -(NumBytes - ArgRegsSaveSize),
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000337 MachineInstr::FrameSetup);
Tim Northover603d3162014-11-14 22:45:33 +0000338 DefCFAOffsetCandidates.addInst(std::prev(MBBI),
339 NumBytes - ArgRegsSaveSize, true);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000340 }
Sergey Dmitrouk3cc62b32015-04-08 10:10:12 +0000341 DefCFAOffsetCandidates.emitDefCFAOffsets(MMI, MBB, dl, TII, HasFP);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000342 return;
343 }
344
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000345 // Determine spill area sizes.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000346 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
347 unsigned Reg = CSI[i].getReg();
348 int FI = CSI[i].getFrameIdx();
349 switch (Reg) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000350 case ARM::R8:
351 case ARM::R9:
352 case ARM::R10:
353 case ARM::R11:
354 case ARM::R12:
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000355 if (STI.splitFramePushPop()) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000356 GPRCS2Size += 4;
357 break;
358 }
Justin Bognerb03fd122016-08-17 05:10:15 +0000359 LLVM_FALLTHROUGH;
Tim Northoverd8407452013-10-01 14:33:28 +0000360 case ARM::R0:
361 case ARM::R1:
362 case ARM::R2:
363 case ARM::R3:
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000364 case ARM::R4:
365 case ARM::R5:
366 case ARM::R6:
367 case ARM::R7:
368 case ARM::LR:
369 if (Reg == FramePtr)
370 FramePtrSpillFI = FI;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000371 GPRCS1Size += 4;
372 break;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000373 default:
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +0000374 // This is a DPR. Exclude the aligned DPRCS2 spills.
375 if (Reg == ARM::D8)
376 D8SpillFI = FI;
Tim Northoverc9432eb2013-11-04 23:04:15 +0000377 if (Reg < ARM::D8 || Reg >= ARM::D8 + AFI->getNumAlignedDPRCS2Regs())
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +0000378 DPRCSSize += 8;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000379 }
380 }
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000381
Eric Christopherb006fc92010-11-18 19:40:05 +0000382 // Move past area 1.
Tim Northover603d3162014-11-14 22:45:33 +0000383 MachineBasicBlock::iterator LastPush = MBB.end(), GPRCS1Push, GPRCS2Push;
384 if (GPRCS1Size > 0) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000385 GPRCS1Push = LastPush = MBBI++;
Tim Northover603d3162014-11-14 22:45:33 +0000386 DefCFAOffsetCandidates.addInst(LastPush, GPRCS1Size, true);
387 }
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000388
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000389 // Determine starting offsets of spill areas.
Tim Northover228c9432014-11-05 00:27:13 +0000390 unsigned GPRCS1Offset = NumBytes - ArgRegsSaveSize - GPRCS1Size;
391 unsigned GPRCS2Offset = GPRCS1Offset - GPRCS2Size;
392 unsigned DPRAlign = DPRCSSize ? std::min(8U, Align) : 4U;
393 unsigned DPRGapSize = (GPRCS1Size + GPRCS2Size + ArgRegsSaveSize) % DPRAlign;
394 unsigned DPRCSOffset = GPRCS2Offset - DPRGapSize - DPRCSSize;
Tim Northover93bcc662013-11-08 17:18:07 +0000395 int FramePtrOffsetInPush = 0;
396 if (HasFP) {
Tim Northover603d3162014-11-14 22:45:33 +0000397 FramePtrOffsetInPush =
Matthias Braun941a7052016-07-28 18:40:00 +0000398 MFI.getObjectOffset(FramePtrSpillFI) + ArgRegsSaveSize;
399 AFI->setFramePtrSpillOffset(MFI.getObjectOffset(FramePtrSpillFI) +
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000400 NumBytes);
Tim Northover93bcc662013-11-08 17:18:07 +0000401 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000402 AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset);
403 AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset);
404 AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset);
405
Tim Northoverc9432eb2013-11-04 23:04:15 +0000406 // Move past area 2.
Tim Northover603d3162014-11-14 22:45:33 +0000407 if (GPRCS2Size > 0) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000408 GPRCS2Push = LastPush = MBBI++;
Tim Northover603d3162014-11-14 22:45:33 +0000409 DefCFAOffsetCandidates.addInst(LastPush, GPRCS2Size);
410 }
Tim Northoverc9432eb2013-11-04 23:04:15 +0000411
Tim Northover228c9432014-11-05 00:27:13 +0000412 // Prolog/epilog inserter assumes we correctly align DPRs on the stack, so our
413 // .cfi_offset operations will reflect that.
414 if (DPRGapSize) {
415 assert(DPRGapSize == 4 && "unexpected alignment requirements for DPRs");
Duncan P. N. Exon Smithec083b52016-08-17 00:53:04 +0000416 if (LastPush != MBB.end() &&
417 tryFoldSPUpdateIntoPushPop(STI, MF, &*LastPush, DPRGapSize))
Tim Northover603d3162014-11-14 22:45:33 +0000418 DefCFAOffsetCandidates.addExtraBytes(LastPush, DPRGapSize);
419 else {
Tim Northover228c9432014-11-05 00:27:13 +0000420 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -DPRGapSize,
421 MachineInstr::FrameSetup);
Tim Northover603d3162014-11-14 22:45:33 +0000422 DefCFAOffsetCandidates.addInst(std::prev(MBBI), DPRGapSize);
423 }
Tim Northover228c9432014-11-05 00:27:13 +0000424 }
425
Eric Christopherb006fc92010-11-18 19:40:05 +0000426 // Move past area 3.
Evan Cheng70d29632011-02-25 00:24:46 +0000427 if (DPRCSSize > 0) {
Evan Cheng70d29632011-02-25 00:24:46 +0000428 // Since vpush register list cannot have gaps, there may be multiple vpush
Evan Chenga921dc52011-02-25 01:29:29 +0000429 // instructions in the prologue.
Tim Northover603d3162014-11-14 22:45:33 +0000430 while (MBBI->getOpcode() == ARM::VSTMDDB_UPD) {
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000431 DefCFAOffsetCandidates.addInst(MBBI, sizeOfSPAdjustment(*MBBI));
Tim Northover93bcc662013-11-08 17:18:07 +0000432 LastPush = MBBI++;
Tim Northover603d3162014-11-14 22:45:33 +0000433 }
Evan Cheng70d29632011-02-25 00:24:46 +0000434 }
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000435
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +0000436 // Move past the aligned DPRCS2 area.
437 if (AFI->getNumAlignedDPRCS2Regs() > 0) {
438 MBBI = skipAlignedDPRCS2Spills(MBBI, AFI->getNumAlignedDPRCS2Regs());
439 // The code inserted by emitAlignedDPRCS2Spills realigns the stack, and
440 // leaves the stack pointer pointing to the DPRCS2 area.
441 //
442 // Adjust NumBytes to represent the stack slots below the DPRCS2 area.
Matthias Braun941a7052016-07-28 18:40:00 +0000443 NumBytes += MFI.getObjectOffset(D8SpillFI);
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +0000444 } else
445 NumBytes = DPRCSOffset;
446
Saleem Abdulrasool25947c32014-04-30 07:05:07 +0000447 if (STI.isTargetWindows() && WindowsRequiresStackProbe(MF, NumBytes)) {
448 uint32_t NumWords = NumBytes >> 2;
449
450 if (NumWords < 65536)
451 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), ARM::R4)
Saleem Abdulrasool985dcf12014-05-07 03:03:31 +0000452 .addImm(NumWords)
453 .setMIFlags(MachineInstr::FrameSetup));
Saleem Abdulrasool25947c32014-04-30 07:05:07 +0000454 else
455 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi32imm), ARM::R4)
Saleem Abdulrasool985dcf12014-05-07 03:03:31 +0000456 .addImm(NumWords)
457 .setMIFlags(MachineInstr::FrameSetup);
Saleem Abdulrasool25947c32014-04-30 07:05:07 +0000458
459 switch (TM.getCodeModel()) {
460 case CodeModel::Small:
461 case CodeModel::Medium:
462 case CodeModel::Default:
463 case CodeModel::Kernel:
464 BuildMI(MBB, MBBI, dl, TII.get(ARM::tBL))
465 .addImm((unsigned)ARMCC::AL).addReg(0)
466 .addExternalSymbol("__chkstk")
Saleem Abdulrasool985dcf12014-05-07 03:03:31 +0000467 .addReg(ARM::R4, RegState::Implicit)
468 .setMIFlags(MachineInstr::FrameSetup);
Saleem Abdulrasool25947c32014-04-30 07:05:07 +0000469 break;
470 case CodeModel::Large:
Saleem Abdulrasool71583032014-05-01 04:19:59 +0000471 case CodeModel::JITDefault:
Saleem Abdulrasool25947c32014-04-30 07:05:07 +0000472 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi32imm), ARM::R12)
Saleem Abdulrasool985dcf12014-05-07 03:03:31 +0000473 .addExternalSymbol("__chkstk")
474 .setMIFlags(MachineInstr::FrameSetup);
Saleem Abdulrasool71583032014-05-01 04:19:59 +0000475
Saleem Abdulrasoolacd03382014-05-07 03:03:27 +0000476 BuildMI(MBB, MBBI, dl, TII.get(ARM::tBLXr))
477 .addImm((unsigned)ARMCC::AL).addReg(0)
Saleem Abdulrasool25947c32014-04-30 07:05:07 +0000478 .addReg(ARM::R12, RegState::Kill)
Saleem Abdulrasool985dcf12014-05-07 03:03:31 +0000479 .addReg(ARM::R4, RegState::Implicit)
480 .setMIFlags(MachineInstr::FrameSetup);
Saleem Abdulrasool25947c32014-04-30 07:05:07 +0000481 break;
482 }
Saleem Abdulrasool25947c32014-04-30 07:05:07 +0000483
484 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr),
485 ARM::SP)
Saleem Abdulrasool96115182016-04-24 20:12:48 +0000486 .addReg(ARM::SP, RegState::Kill)
Saleem Abdulrasool25947c32014-04-30 07:05:07 +0000487 .addReg(ARM::R4, RegState::Kill)
488 .setMIFlags(MachineInstr::FrameSetup)));
489 NumBytes = 0;
490 }
491
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000492 if (NumBytes) {
493 // Adjust SP after all the callee-save spills.
Tim Northoverbeb5bcc2015-09-23 22:21:09 +0000494 if (AFI->getNumAlignedDPRCS2Regs() == 0 &&
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000495 tryFoldSPUpdateIntoPushPop(STI, MF, &*LastPush, NumBytes))
Tim Northover603d3162014-11-14 22:45:33 +0000496 DefCFAOffsetCandidates.addExtraBytes(LastPush, NumBytes);
497 else {
Tim Northover93bcc662013-11-08 17:18:07 +0000498 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes,
499 MachineInstr::FrameSetup);
Tim Northover603d3162014-11-14 22:45:33 +0000500 DefCFAOffsetCandidates.addInst(std::prev(MBBI), NumBytes);
501 }
Tim Northover93bcc662013-11-08 17:18:07 +0000502
Evan Chengeb56dca2010-11-22 18:12:04 +0000503 if (HasFP && isARM)
504 // Restore from fp only in ARM mode: e.g. sub sp, r7, #24
505 // Note it's not safe to do this in Thumb2 mode because it would have
506 // taken two instructions:
507 // mov sp, r7
508 // sub sp, #24
509 // If an interrupt is taken between the two instructions, then sp is in
510 // an inconsistent state (pointing to the middle of callee-saved area).
511 // The interrupt handler can end up clobbering the registers.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000512 AFI->setShouldRestoreSPFromFP(true);
513 }
514
Tim Northover603d3162014-11-14 22:45:33 +0000515 // Set FP to point to the stack slot that contains the previous FP.
516 // For iOS, FP is R7, which has now been stored in spill area 1.
517 // Otherwise, if this is not iOS, all the callee-saved registers go
518 // into spill area 1, including the FP in R11. In either case, it
519 // is in area one and the adjustment needs to take place just after
520 // that push.
521 if (HasFP) {
522 MachineBasicBlock::iterator AfterPush = std::next(GPRCS1Push);
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000523 unsigned PushSize = sizeOfSPAdjustment(*GPRCS1Push);
Tim Northover603d3162014-11-14 22:45:33 +0000524 emitRegPlusImmediate(!AFI->isThumbFunction(), MBB, AfterPush,
525 dl, TII, FramePtr, ARM::SP,
526 PushSize + FramePtrOffsetInPush,
527 MachineInstr::FrameSetup);
528 if (FramePtrOffsetInPush + PushSize != 0) {
529 unsigned CFIIndex = MMI.addFrameInst(MCCFIInstruction::createDefCfa(
530 nullptr, MRI->getDwarfRegNum(FramePtr, true),
531 -(ArgRegsSaveSize - FramePtrOffsetInPush)));
532 BuildMI(MBB, AfterPush, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantlb9fa9452014-12-16 00:20:49 +0000533 .addCFIIndex(CFIIndex)
534 .setMIFlags(MachineInstr::FrameSetup);
Tim Northover603d3162014-11-14 22:45:33 +0000535 } else {
536 unsigned CFIIndex =
537 MMI.addFrameInst(MCCFIInstruction::createDefCfaRegister(
538 nullptr, MRI->getDwarfRegNum(FramePtr, true)));
539 BuildMI(MBB, AfterPush, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantlb9fa9452014-12-16 00:20:49 +0000540 .addCFIIndex(CFIIndex)
541 .setMIFlags(MachineInstr::FrameSetup);
Tim Northover603d3162014-11-14 22:45:33 +0000542 }
543 }
544
545 // Now that the prologue's actual instructions are finalised, we can insert
546 // the necessary DWARF cf instructions to describe the situation. Start by
547 // recording where each register ended up:
548 if (GPRCS1Size > 0) {
549 MachineBasicBlock::iterator Pos = std::next(GPRCS1Push);
550 int CFIIndex;
Jim Grosbachf92e8f52014-04-04 02:10:55 +0000551 for (const auto &Entry : CSI) {
552 unsigned Reg = Entry.getReg();
553 int FI = Entry.getFrameIdx();
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000554 switch (Reg) {
555 case ARM::R8:
556 case ARM::R9:
557 case ARM::R10:
558 case ARM::R11:
559 case ARM::R12:
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000560 if (STI.splitFramePushPop())
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000561 break;
Justin Bognerb03fd122016-08-17 05:10:15 +0000562 LLVM_FALLTHROUGH;
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000563 case ARM::R0:
564 case ARM::R1:
565 case ARM::R2:
566 case ARM::R3:
567 case ARM::R4:
568 case ARM::R5:
569 case ARM::R6:
570 case ARM::R7:
571 case ARM::LR:
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000572 CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset(
Matthias Braun941a7052016-07-28 18:40:00 +0000573 nullptr, MRI->getDwarfRegNum(Reg, true), MFI.getObjectOffset(FI)));
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000574 BuildMI(MBB, Pos, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantlb9fa9452014-12-16 00:20:49 +0000575 .addCFIIndex(CFIIndex)
576 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000577 break;
578 }
579 }
580 }
581
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000582 if (GPRCS2Size > 0) {
Tim Northover603d3162014-11-14 22:45:33 +0000583 MachineBasicBlock::iterator Pos = std::next(GPRCS2Push);
Jim Grosbachf92e8f52014-04-04 02:10:55 +0000584 for (const auto &Entry : CSI) {
585 unsigned Reg = Entry.getReg();
586 int FI = Entry.getFrameIdx();
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000587 switch (Reg) {
588 case ARM::R8:
589 case ARM::R9:
590 case ARM::R10:
591 case ARM::R11:
592 case ARM::R12:
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000593 if (STI.splitFramePushPop()) {
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000594 unsigned DwarfReg = MRI->getDwarfRegNum(Reg, true);
Matthias Braun941a7052016-07-28 18:40:00 +0000595 unsigned Offset = MFI.getObjectOffset(FI);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000596 unsigned CFIIndex = MMI.addFrameInst(
597 MCCFIInstruction::createOffset(nullptr, DwarfReg, Offset));
598 BuildMI(MBB, Pos, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantlb9fa9452014-12-16 00:20:49 +0000599 .addCFIIndex(CFIIndex)
600 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000601 }
602 break;
603 }
604 }
605 }
606
607 if (DPRCSSize > 0) {
608 // Since vpush register list cannot have gaps, there may be multiple vpush
609 // instructions in the prologue.
Tim Northover603d3162014-11-14 22:45:33 +0000610 MachineBasicBlock::iterator Pos = std::next(LastPush);
Jim Grosbachf92e8f52014-04-04 02:10:55 +0000611 for (const auto &Entry : CSI) {
612 unsigned Reg = Entry.getReg();
613 int FI = Entry.getFrameIdx();
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000614 if ((Reg >= ARM::D0 && Reg <= ARM::D31) &&
615 (Reg < ARM::D8 || Reg >= ARM::D8 + AFI->getNumAlignedDPRCS2Regs())) {
616 unsigned DwarfReg = MRI->getDwarfRegNum(Reg, true);
Matthias Braun941a7052016-07-28 18:40:00 +0000617 unsigned Offset = MFI.getObjectOffset(FI);
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000618 unsigned CFIIndex = MMI.addFrameInst(
619 MCCFIInstruction::createOffset(nullptr, DwarfReg, Offset));
Tim Northover603d3162014-11-14 22:45:33 +0000620 BuildMI(MBB, Pos, dl, TII.get(TargetOpcode::CFI_INSTRUCTION))
Adrian Prantlb9fa9452014-12-16 00:20:49 +0000621 .addCFIIndex(CFIIndex)
622 .setMIFlags(MachineInstr::FrameSetup);
Artyom Skrobovf6830f42014-02-14 17:19:07 +0000623 }
624 }
625 }
626
Tim Northover603d3162014-11-14 22:45:33 +0000627 // Now we can emit descriptions of where the canonical frame address was
628 // throughout the process. If we have a frame pointer, it takes over the job
629 // half-way through, so only the first few .cfi_def_cfa_offset instructions
630 // actually get emitted.
631 DefCFAOffsetCandidates.emitDefCFAOffsets(MMI, MBB, dl, TII, HasFP);
Tim Northover93bcc662013-11-08 17:18:07 +0000632
Evan Chengeb56dca2010-11-22 18:12:04 +0000633 if (STI.isTargetELF() && hasFP(MF))
Matthias Braun941a7052016-07-28 18:40:00 +0000634 MFI.setOffsetAdjustment(MFI.getOffsetAdjustment() -
635 AFI->getFramePtrSpillOffset());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000636
637 AFI->setGPRCalleeSavedArea1Size(GPRCS1Size);
638 AFI->setGPRCalleeSavedArea2Size(GPRCS2Size);
Tim Northover228c9432014-11-05 00:27:13 +0000639 AFI->setDPRCalleeSavedGapSize(DPRGapSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000640 AFI->setDPRCalleeSavedAreaSize(DPRCSSize);
641
642 // If we need dynamic stack realignment, do it here. Be paranoid and make
643 // sure if we also have VLAs, we have a base pointer for frame access.
Jakob Stoklund Olesen103318e2011-12-24 04:17:01 +0000644 // If aligned NEON registers were spilled, the stack has already been
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +0000645 // realigned.
646 if (!AFI->getNumAlignedDPRCS2Regs() && RegInfo->needsStackRealignment(MF)) {
Matthias Braun941a7052016-07-28 18:40:00 +0000647 unsigned MaxAlign = MFI.getMaxAlignment();
Kristof Beyls933de7a2015-01-08 15:09:14 +0000648 assert(!AFI->isThumb1OnlyFunction());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000649 if (!AFI->isThumbFunction()) {
Kristof Beyls933de7a2015-01-08 15:09:14 +0000650 emitAligningInstructions(MF, AFI, TII, MBB, MBBI, dl, ARM::SP, MaxAlign,
651 false);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000652 } else {
Kristof Beyls933de7a2015-01-08 15:09:14 +0000653 // We cannot use sp as source/dest register here, thus we're using r4 to
654 // perform the calculations. We're emitting the following sequence:
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000655 // mov r4, sp
Kristof Beyls933de7a2015-01-08 15:09:14 +0000656 // -- use emitAligningInstructions to produce best sequence to zero
657 // -- out lower bits in r4
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000658 // mov sp, r4
659 // FIXME: It will be better just to find spare register here.
Jim Grosbache9cc9012011-06-30 23:38:17 +0000660 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), ARM::R4)
Kristof Beyls933de7a2015-01-08 15:09:14 +0000661 .addReg(ARM::SP, RegState::Kill));
662 emitAligningInstructions(MF, AFI, TII, MBB, MBBI, dl, ARM::R4, MaxAlign,
663 false);
Jim Grosbache9cc9012011-06-30 23:38:17 +0000664 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), ARM::SP)
Kristof Beyls933de7a2015-01-08 15:09:14 +0000665 .addReg(ARM::R4, RegState::Kill));
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000666 }
667
668 AFI->setShouldRestoreSPFromFP(true);
669 }
670
671 // If we need a base pointer, set it up here. It's whatever the value
672 // of the stack pointer is at this point. Any variable size objects
673 // will be allocated after this, so we can still use the base pointer
674 // to reference locals.
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000675 // FIXME: Clarify FrameSetup flags here.
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000676 if (RegInfo->hasBasePointer(MF)) {
677 if (isARM)
678 BuildMI(MBB, MBBI, dl,
679 TII.get(ARM::MOVr), RegInfo->getBaseRegister())
680 .addReg(ARM::SP)
681 .addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
682 else
Jim Grosbache9cc9012011-06-30 23:38:17 +0000683 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbachb98ab912011-06-30 22:10:46 +0000684 RegInfo->getBaseRegister())
685 .addReg(ARM::SP));
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000686 }
687
688 // If the frame has variable sized objects then the epilogue must restore
Eric Christopherd5bbeba2011-01-10 23:10:59 +0000689 // the sp from fp. We can assume there's an FP here since hasFP already
690 // checks for hasVarSizedObjects.
Matthias Braun941a7052016-07-28 18:40:00 +0000691 if (MFI.hasVarSizedObjects())
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000692 AFI->setShouldRestoreSPFromFP(true);
693}
694
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000695void ARMFrameLowering::emitEpilogue(MachineFunction &MF,
Bob Wilson657f2272011-01-13 21:10:12 +0000696 MachineBasicBlock &MBB) const {
Matthias Braun941a7052016-07-28 18:40:00 +0000697 MachineFrameInfo &MFI = MF.getFrameInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000698 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Eric Christopherfc6de422014-08-05 02:39:49 +0000699 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000700 const ARMBaseInstrInfo &TII =
Eric Christopherfc6de422014-08-05 02:39:49 +0000701 *static_cast<const ARMBaseInstrInfo *>(MF.getSubtarget().getInstrInfo());
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000702 assert(!AFI->isThumb1OnlyFunction() &&
703 "This emitEpilogue does not support Thumb1!");
704 bool isARM = !AFI->isThumbFunction();
705
Tim Northover8cda34f2015-03-11 18:54:22 +0000706 unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize();
Matthias Braun941a7052016-07-28 18:40:00 +0000707 int NumBytes = (int)MFI.getStackSize();
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000708 unsigned FramePtr = RegInfo->getFrameRegister(MF);
709
Jakob Stoklund Olesene3801832012-10-26 21:46:57 +0000710 // All calls are tail calls in GHC calling conv, and functions have no
711 // prologue/epilogue.
Quentin Colombet71a71482015-07-20 21:42:14 +0000712 if (MF.getFunction()->getCallingConv() == CallingConv::GHC)
Eric Christopherb3322362012-08-03 00:05:53 +0000713 return;
Quentin Colombet71a71482015-07-20 21:42:14 +0000714
715 // First put ourselves on the first (from top) terminator instructions.
716 MachineBasicBlock::iterator MBBI = MBB.getFirstTerminator();
717 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
Eric Christopherb3322362012-08-03 00:05:53 +0000718
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000719 if (!AFI->hasStackFrame()) {
Oliver Stannardd55e1152014-03-05 15:25:27 +0000720 if (NumBytes - ArgRegsSaveSize != 0)
721 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes - ArgRegsSaveSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000722 } else {
723 // Unwind MBBI to point to first LDR / VLDRD.
Craig Topper840beec2014-04-04 05:16:06 +0000724 const MCPhysReg *CSRegs = RegInfo->getCalleeSavedRegs(&MF);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000725 if (MBBI != MBB.begin()) {
Tim Northover93bcc662013-11-08 17:18:07 +0000726 do {
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000727 --MBBI;
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000728 } while (MBBI != MBB.begin() && isCSRestore(*MBBI, TII, CSRegs));
729 if (!isCSRestore(*MBBI, TII, CSRegs))
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000730 ++MBBI;
731 }
732
733 // Move SP to start of FP callee save spill area.
Oliver Stannardd55e1152014-03-05 15:25:27 +0000734 NumBytes -= (ArgRegsSaveSize +
735 AFI->getGPRCalleeSavedArea1Size() +
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000736 AFI->getGPRCalleeSavedArea2Size() +
Tim Northover228c9432014-11-05 00:27:13 +0000737 AFI->getDPRCalleeSavedGapSize() +
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000738 AFI->getDPRCalleeSavedAreaSize());
739
740 // Reset SP based on frame pointer only if the stack frame extends beyond
741 // frame pointer stack slot or target is ELF and the function has FP.
742 if (AFI->shouldRestoreSPFromFP()) {
743 NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
744 if (NumBytes) {
745 if (isARM)
746 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, FramePtr, -NumBytes,
747 ARMCC::AL, 0, TII);
Evan Chengeb56dca2010-11-22 18:12:04 +0000748 else {
749 // It's not possible to restore SP from FP in a single instruction.
Evan Cheng801d98b2012-01-04 01:55:04 +0000750 // For iOS, this looks like:
Evan Chengeb56dca2010-11-22 18:12:04 +0000751 // mov sp, r7
752 // sub sp, #24
753 // This is bad, if an interrupt is taken after the mov, sp is in an
754 // inconsistent state.
755 // Use the first callee-saved register as a scratch register.
Matthias Braun941a7052016-07-28 18:40:00 +0000756 assert(!MFI.getPristineRegs(MF).test(ARM::R4) &&
Evan Chengeb56dca2010-11-22 18:12:04 +0000757 "No scratch register to restore SP from FP!");
758 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::R4, FramePtr, -NumBytes,
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000759 ARMCC::AL, 0, TII);
Jim Grosbache9cc9012011-06-30 23:38:17 +0000760 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbachb98ab912011-06-30 22:10:46 +0000761 ARM::SP)
762 .addReg(ARM::R4));
Evan Chengeb56dca2010-11-22 18:12:04 +0000763 }
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000764 } else {
765 // Thumb2 or ARM.
766 if (isARM)
767 BuildMI(MBB, MBBI, dl, TII.get(ARM::MOVr), ARM::SP)
768 .addReg(FramePtr).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
769 else
Jim Grosbache9cc9012011-06-30 23:38:17 +0000770 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbachb98ab912011-06-30 22:10:46 +0000771 ARM::SP)
772 .addReg(FramePtr));
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000773 }
Tim Northoverdee86042013-12-02 14:46:26 +0000774 } else if (NumBytes &&
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +0000775 !tryFoldSPUpdateIntoPushPop(STI, MF, &*MBBI, NumBytes))
776 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000777
Eric Christopherb006fc92010-11-18 19:40:05 +0000778 // Increment past our save areas.
Duncan P. N. Exon Smith8f44c982016-08-21 00:08:10 +0000779 if (MBBI != MBB.end() && AFI->getDPRCalleeSavedAreaSize()) {
Evan Cheng70d29632011-02-25 00:24:46 +0000780 MBBI++;
781 // Since vpop register list cannot have gaps, there may be multiple vpop
782 // instructions in the epilogue.
Duncan P. N. Exon Smith8f44c982016-08-21 00:08:10 +0000783 while (MBBI != MBB.end() && MBBI->getOpcode() == ARM::VLDMDIA_UPD)
Evan Cheng70d29632011-02-25 00:24:46 +0000784 MBBI++;
785 }
Tim Northover228c9432014-11-05 00:27:13 +0000786 if (AFI->getDPRCalleeSavedGapSize()) {
787 assert(AFI->getDPRCalleeSavedGapSize() == 4 &&
788 "unexpected DPR alignment gap");
789 emitSPUpdate(isARM, MBB, MBBI, dl, TII, AFI->getDPRCalleeSavedGapSize());
790 }
791
Eric Christopherb006fc92010-11-18 19:40:05 +0000792 if (AFI->getGPRCalleeSavedArea2Size()) MBBI++;
793 if (AFI->getGPRCalleeSavedArea1Size()) MBBI++;
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000794 }
795
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000796 if (ArgRegsSaveSize)
797 emitSPUpdate(isARM, MBB, MBBI, dl, TII, ArgRegsSaveSize);
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000798}
Anton Korobeynikov46877782010-11-20 15:59:32 +0000799
Bob Wilson657f2272011-01-13 21:10:12 +0000800/// getFrameIndexReference - Provide a base+offset reference to an FI slot for
801/// debug info. It's the same as what we use for resolving the code-gen
802/// references for now. FIXME: This can go wrong when references are
803/// SP-relative and simple call frames aren't used.
Anton Korobeynikov46877782010-11-20 15:59:32 +0000804int
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000805ARMFrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI,
Bob Wilson657f2272011-01-13 21:10:12 +0000806 unsigned &FrameReg) const {
Anton Korobeynikov46877782010-11-20 15:59:32 +0000807 return ResolveFrameIndexReference(MF, FI, FrameReg, 0);
808}
809
810int
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000811ARMFrameLowering::ResolveFrameIndexReference(const MachineFunction &MF,
Evan Chengc0d20042011-04-22 01:42:52 +0000812 int FI, unsigned &FrameReg,
Bob Wilson657f2272011-01-13 21:10:12 +0000813 int SPAdj) const {
Matthias Braun941a7052016-07-28 18:40:00 +0000814 const MachineFrameInfo &MFI = MF.getFrameInfo();
Eric Christopherd9134482014-08-04 21:25:23 +0000815 const ARMBaseRegisterInfo *RegInfo = static_cast<const ARMBaseRegisterInfo *>(
Eric Christopherfc6de422014-08-05 02:39:49 +0000816 MF.getSubtarget().getRegisterInfo());
Anton Korobeynikov46877782010-11-20 15:59:32 +0000817 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Matthias Braun941a7052016-07-28 18:40:00 +0000818 int Offset = MFI.getObjectOffset(FI) + MFI.getStackSize();
Anton Korobeynikov46877782010-11-20 15:59:32 +0000819 int FPOffset = Offset - AFI->getFramePtrSpillOffset();
Matthias Braun941a7052016-07-28 18:40:00 +0000820 bool isFixed = MFI.isFixedObjectIndex(FI);
Anton Korobeynikov46877782010-11-20 15:59:32 +0000821
822 FrameReg = ARM::SP;
823 Offset += SPAdj;
Anton Korobeynikov46877782010-11-20 15:59:32 +0000824
Jakob Stoklund Olesen92c15b22012-02-28 01:15:01 +0000825 // SP can move around if there are allocas. We may also lose track of SP
826 // when emergency spilling inside a non-reserved call frame setup.
Bob Wilsonca690322012-03-20 19:28:22 +0000827 bool hasMovingSP = !hasReservedCallFrame(MF);
Jakob Stoklund Olesen92c15b22012-02-28 01:15:01 +0000828
Anton Korobeynikov46877782010-11-20 15:59:32 +0000829 // When dynamically realigning the stack, use the frame pointer for
830 // parameters, and the stack/base pointer for locals.
831 if (RegInfo->needsStackRealignment(MF)) {
832 assert (hasFP(MF) && "dynamic stack realignment without a FP!");
833 if (isFixed) {
834 FrameReg = RegInfo->getFrameRegister(MF);
835 Offset = FPOffset;
Jakob Stoklund Olesen92c15b22012-02-28 01:15:01 +0000836 } else if (hasMovingSP) {
Anton Korobeynikov46877782010-11-20 15:59:32 +0000837 assert(RegInfo->hasBasePointer(MF) &&
838 "VLAs and dynamic stack alignment, but missing base pointer!");
839 FrameReg = RegInfo->getBaseRegister();
840 }
841 return Offset;
842 }
843
844 // If there is a frame pointer, use it when we can.
845 if (hasFP(MF) && AFI->hasStackFrame()) {
846 // Use frame pointer to reference fixed objects. Use it for locals if
847 // there are VLAs (and thus the SP isn't reliable as a base).
Jakob Stoklund Olesen92c15b22012-02-28 01:15:01 +0000848 if (isFixed || (hasMovingSP && !RegInfo->hasBasePointer(MF))) {
Anton Korobeynikov46877782010-11-20 15:59:32 +0000849 FrameReg = RegInfo->getFrameRegister(MF);
850 return FPOffset;
Jakob Stoklund Olesen92c15b22012-02-28 01:15:01 +0000851 } else if (hasMovingSP) {
Anton Korobeynikov46877782010-11-20 15:59:32 +0000852 assert(RegInfo->hasBasePointer(MF) && "missing base pointer!");
Anton Korobeynikov46877782010-11-20 15:59:32 +0000853 if (AFI->isThumb2Function()) {
Evan Chengc0d20042011-04-22 01:42:52 +0000854 // Try to use the frame pointer if we can, else use the base pointer
855 // since it's available. This is handy for the emergency spill slot, in
856 // particular.
Anton Korobeynikov46877782010-11-20 15:59:32 +0000857 if (FPOffset >= -255 && FPOffset < 0) {
858 FrameReg = RegInfo->getFrameRegister(MF);
859 return FPOffset;
860 }
Evan Chengc0d20042011-04-22 01:42:52 +0000861 }
Anton Korobeynikov46877782010-11-20 15:59:32 +0000862 } else if (AFI->isThumb2Function()) {
Andrew Trickf7ecc162011-08-25 17:40:54 +0000863 // Use add <rd>, sp, #<imm8>
Evan Chengc0d20042011-04-22 01:42:52 +0000864 // ldr <rd>, [sp, #<imm8>]
865 // if at all possible to save space.
866 if (Offset >= 0 && (Offset & 3) == 0 && Offset <= 1020)
867 return Offset;
Anton Korobeynikov46877782010-11-20 15:59:32 +0000868 // In Thumb2 mode, the negative offset is very limited. Try to avoid
Evan Chengc0d20042011-04-22 01:42:52 +0000869 // out of range references. ldr <rt>,[<rn>, #-<imm8>]
Anton Korobeynikov46877782010-11-20 15:59:32 +0000870 if (FPOffset >= -255 && FPOffset < 0) {
871 FrameReg = RegInfo->getFrameRegister(MF);
872 return FPOffset;
873 }
874 } else if (Offset > (FPOffset < 0 ? -FPOffset : FPOffset)) {
875 // Otherwise, use SP or FP, whichever is closer to the stack slot.
876 FrameReg = RegInfo->getFrameRegister(MF);
877 return FPOffset;
878 }
879 }
880 // Use the base pointer if we have one.
881 if (RegInfo->hasBasePointer(MF))
882 FrameReg = RegInfo->getBaseRegister();
883 return Offset;
884}
885
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000886void ARMFrameLowering::emitPushInst(MachineBasicBlock &MBB,
Bob Wilson657f2272011-01-13 21:10:12 +0000887 MachineBasicBlock::iterator MI,
888 const std::vector<CalleeSavedInfo> &CSI,
889 unsigned StmOpc, unsigned StrOpc,
890 bool NoGap,
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000891 bool(*Func)(unsigned, bool),
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +0000892 unsigned NumAlignedDPRCS2Regs,
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000893 unsigned MIFlags) const {
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000894 MachineFunction &MF = *MBB.getParent();
Tim Northover775aaeb2015-11-05 21:54:58 +0000895 const TargetInstrInfo &TII = *MF.getSubtarget().getInstrInfo();
896
897 DebugLoc DL;
898
899 SmallVector<std::pair<unsigned,bool>, 4> Regs;
900 unsigned i = CSI.size();
Evan Cheng775ead32010-12-07 23:08:38 +0000901 while (i != 0) {
902 unsigned LastReg = 0;
903 for (; i != 0; --i) {
904 unsigned Reg = CSI[i-1].getReg();
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000905 if (!(Func)(Reg, STI.splitFramePushPop())) continue;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000906
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +0000907 // D-registers in the aligned area DPRCS2 are NOT spilled here.
908 if (Reg >= ARM::D8 && Reg < ARM::D8 + NumAlignedDPRCS2Regs)
909 continue;
910
Matthias Braun707e02c2016-04-13 21:43:25 +0000911 bool isLiveIn = MF.getRegInfo().isLiveIn(Reg);
912 if (!isLiveIn)
Evan Cheng775ead32010-12-07 23:08:38 +0000913 MBB.addLiveIn(Reg);
Eric Christopher2a2e65c2010-12-09 01:57:45 +0000914 // If NoGap is true, push consecutive registers and then leave the rest
Evan Cheng9d54ae62010-12-08 06:29:02 +0000915 // for other instructions. e.g.
Eric Christopher2a2e65c2010-12-09 01:57:45 +0000916 // vpush {d8, d10, d11} -> vpush {d8}, vpush {d10, d11}
Evan Cheng9d54ae62010-12-08 06:29:02 +0000917 if (NoGap && LastReg && LastReg != Reg-1)
918 break;
Evan Cheng775ead32010-12-07 23:08:38 +0000919 LastReg = Reg;
Matthias Braun707e02c2016-04-13 21:43:25 +0000920 // Do not set a kill flag on values that are also marked as live-in. This
921 // happens with the @llvm-returnaddress intrinsic and with arguments
922 // passed in callee saved registers.
923 // Omitting the kill flags is conservatively correct even if the live-in
924 // is not used after all.
925 Regs.push_back(std::make_pair(Reg, /*isKill=*/!isLiveIn));
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000926 }
927
Jim Grosbach5fccad82010-12-09 18:31:13 +0000928 if (Regs.empty())
929 continue;
930 if (Regs.size() > 1 || StrOpc== 0) {
Evan Cheng775ead32010-12-07 23:08:38 +0000931 MachineInstrBuilder MIB =
Jim Grosbach5fccad82010-12-09 18:31:13 +0000932 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(StmOpc), ARM::SP)
Anton Korobeynikove7410dd2011-03-05 18:43:32 +0000933 .addReg(ARM::SP).setMIFlags(MIFlags));
Evan Cheng775ead32010-12-07 23:08:38 +0000934 for (unsigned i = 0, e = Regs.size(); i < e; ++i)
935 MIB.addReg(Regs[i].first, getKillRegState(Regs[i].second));
Jim Grosbach5fccad82010-12-09 18:31:13 +0000936 } else if (Regs.size() == 1) {
937 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(StrOpc),
938 ARM::SP)
939 .addReg(Regs[0].first, getKillRegState(Regs[0].second))
Jim Grosbachf0c95ca2011-08-05 20:35:44 +0000940 .addReg(ARM::SP).setMIFlags(MIFlags)
941 .addImm(-4);
Jim Grosbach5fccad82010-12-09 18:31:13 +0000942 AddDefaultPred(MIB);
Evan Cheng775ead32010-12-07 23:08:38 +0000943 }
Jim Grosbach5fccad82010-12-09 18:31:13 +0000944 Regs.clear();
Tim Northover3cccc452014-03-12 11:29:23 +0000945
946 // Put any subsequent vpush instructions before this one: they will refer to
947 // higher register numbers so need to be pushed first in order to preserve
948 // monotonicity.
Quentin Colombet71a71482015-07-20 21:42:14 +0000949 if (MI != MBB.begin())
950 --MI;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000951 }
Evan Cheng775ead32010-12-07 23:08:38 +0000952}
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +0000953
Anton Korobeynikov2f931282011-01-10 12:39:04 +0000954void ARMFrameLowering::emitPopInst(MachineBasicBlock &MBB,
Bob Wilson657f2272011-01-13 21:10:12 +0000955 MachineBasicBlock::iterator MI,
956 const std::vector<CalleeSavedInfo> &CSI,
957 unsigned LdmOpc, unsigned LdrOpc,
958 bool isVarArg, bool NoGap,
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +0000959 bool(*Func)(unsigned, bool),
960 unsigned NumAlignedDPRCS2Regs) const {
Evan Cheng775ead32010-12-07 23:08:38 +0000961 MachineFunction &MF = *MBB.getParent();
Eric Christopherfc6de422014-08-05 02:39:49 +0000962 const TargetInstrInfo &TII = *MF.getSubtarget().getInstrInfo();
Evan Cheng775ead32010-12-07 23:08:38 +0000963 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Quentin Colombet71a71482015-07-20 21:42:14 +0000964 DebugLoc DL;
965 bool isTailCall = false;
966 bool isInterrupt = false;
Oleg Ranevskyy6389dd92015-10-23 17:17:59 +0000967 bool isTrap = false;
Quentin Colombet71a71482015-07-20 21:42:14 +0000968 if (MBB.end() != MI) {
969 DL = MI->getDebugLoc();
970 unsigned RetOpcode = MI->getOpcode();
971 isTailCall = (RetOpcode == ARM::TCRETURNdi || RetOpcode == ARM::TCRETURNri);
972 isInterrupt =
973 RetOpcode == ARM::SUBS_PC_LR || RetOpcode == ARM::t2SUBS_PC_LR;
Oleg Ranevskyy6389dd92015-10-23 17:17:59 +0000974 isTrap =
975 RetOpcode == ARM::TRAP || RetOpcode == ARM::TRAPNaCl ||
976 RetOpcode == ARM::tTRAP;
Quentin Colombet71a71482015-07-20 21:42:14 +0000977 }
Evan Cheng775ead32010-12-07 23:08:38 +0000978
979 SmallVector<unsigned, 4> Regs;
980 unsigned i = CSI.size();
981 while (i != 0) {
982 unsigned LastReg = 0;
983 bool DeleteRet = false;
984 for (; i != 0; --i) {
985 unsigned Reg = CSI[i-1].getReg();
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000986 if (!(Func)(Reg, STI.splitFramePushPop())) continue;
Evan Cheng775ead32010-12-07 23:08:38 +0000987
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +0000988 // The aligned reloads from area DPRCS2 are not inserted here.
989 if (Reg >= ARM::D8 && Reg < ARM::D8 + NumAlignedDPRCS2Regs)
990 continue;
991
Tim Northoverd8407452013-10-01 14:33:28 +0000992 if (Reg == ARM::LR && !isTailCall && !isVarArg && !isInterrupt &&
Oleg Ranevskyy6389dd92015-10-23 17:17:59 +0000993 !isTrap && STI.hasV5TOps()) {
Quentin Colombet71a71482015-07-20 21:42:14 +0000994 if (MBB.succ_empty()) {
995 Reg = ARM::PC;
996 DeleteRet = true;
997 LdmOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_RET : ARM::LDMIA_RET;
998 } else
999 LdmOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_UPD : ARM::LDMIA_UPD;
Evan Cheng775ead32010-12-07 23:08:38 +00001000 // Fold the return instruction into the LDM.
Evan Cheng775ead32010-12-07 23:08:38 +00001001 }
1002
Evan Cheng9d54ae62010-12-08 06:29:02 +00001003 // If NoGap is true, pop consecutive registers and then leave the rest
1004 // for other instructions. e.g.
1005 // vpop {d8, d10, d11} -> vpop {d8}, vpop {d10, d11}
1006 if (NoGap && LastReg && LastReg != Reg-1)
1007 break;
1008
Evan Cheng775ead32010-12-07 23:08:38 +00001009 LastReg = Reg;
1010 Regs.push_back(Reg);
1011 }
1012
Jim Grosbach5fccad82010-12-09 18:31:13 +00001013 if (Regs.empty())
1014 continue;
1015 if (Regs.size() > 1 || LdrOpc == 0) {
Evan Cheng775ead32010-12-07 23:08:38 +00001016 MachineInstrBuilder MIB =
Jim Grosbach5fccad82010-12-09 18:31:13 +00001017 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(LdmOpc), ARM::SP)
Evan Cheng775ead32010-12-07 23:08:38 +00001018 .addReg(ARM::SP));
1019 for (unsigned i = 0, e = Regs.size(); i < e; ++i)
1020 MIB.addReg(Regs[i], getDefRegState(true));
Quentin Colombet71a71482015-07-20 21:42:14 +00001021 if (DeleteRet && MI != MBB.end()) {
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001022 MIB.copyImplicitOps(*MI);
Evan Cheng775ead32010-12-07 23:08:38 +00001023 MI->eraseFromParent();
Andrew Trick6446bf72011-08-25 17:50:53 +00001024 }
Evan Cheng775ead32010-12-07 23:08:38 +00001025 MI = MIB;
Jim Grosbach5fccad82010-12-09 18:31:13 +00001026 } else if (Regs.size() == 1) {
1027 // If we adjusted the reg to PC from LR above, switch it back here. We
1028 // only do that for LDM.
1029 if (Regs[0] == ARM::PC)
1030 Regs[0] = ARM::LR;
1031 MachineInstrBuilder MIB =
1032 BuildMI(MBB, MI, DL, TII.get(LdrOpc), Regs[0])
1033 .addReg(ARM::SP, RegState::Define)
1034 .addReg(ARM::SP);
1035 // ARM mode needs an extra reg0 here due to addrmode2. Will go away once
1036 // that refactoring is complete (eventually).
Owen Anderson2aedba62011-07-26 20:54:26 +00001037 if (LdrOpc == ARM::LDR_POST_REG || LdrOpc == ARM::LDR_POST_IMM) {
Jim Grosbach5fccad82010-12-09 18:31:13 +00001038 MIB.addReg(0);
1039 MIB.addImm(ARM_AM::getAM2Opc(ARM_AM::add, 4, ARM_AM::no_shift));
1040 } else
1041 MIB.addImm(4);
1042 AddDefaultPred(MIB);
Evan Cheng775ead32010-12-07 23:08:38 +00001043 }
Jim Grosbach5fccad82010-12-09 18:31:13 +00001044 Regs.clear();
Tim Northover3cccc452014-03-12 11:29:23 +00001045
1046 // Put any subsequent vpop instructions after this one: they will refer to
1047 // higher register numbers so need to be popped afterwards.
Quentin Colombet71a71482015-07-20 21:42:14 +00001048 if (MI != MBB.end())
1049 ++MI;
Evan Chengc27c9562010-12-07 19:59:34 +00001050 }
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001051}
1052
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001053/// Emit aligned spill instructions for NumAlignedDPRCS2Regs D-registers
Jakob Stoklund Olesen103318e2011-12-24 04:17:01 +00001054/// starting from d8. Also insert stack realignment code and leave the stack
1055/// pointer pointing to the d8 spill slot.
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001056static void emitAlignedDPRCS2Spills(MachineBasicBlock &MBB,
1057 MachineBasicBlock::iterator MI,
1058 unsigned NumAlignedDPRCS2Regs,
1059 const std::vector<CalleeSavedInfo> &CSI,
1060 const TargetRegisterInfo *TRI) {
1061 MachineFunction &MF = *MBB.getParent();
1062 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Quentin Colombet5084e442015-10-15 00:41:26 +00001063 DebugLoc DL = MI != MBB.end() ? MI->getDebugLoc() : DebugLoc();
Eric Christopherfc6de422014-08-05 02:39:49 +00001064 const TargetInstrInfo &TII = *MF.getSubtarget().getInstrInfo();
Matthias Braun941a7052016-07-28 18:40:00 +00001065 MachineFrameInfo &MFI = MF.getFrameInfo();
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001066
1067 // Mark the D-register spill slots as properly aligned. Since MFI computes
1068 // stack slot layout backwards, this can actually mean that the d-reg stack
1069 // slot offsets can be wrong. The offset for d8 will always be correct.
1070 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
1071 unsigned DNum = CSI[i].getReg() - ARM::D8;
Tim Northovere0ccdc62015-10-28 22:46:43 +00001072 if (DNum > NumAlignedDPRCS2Regs - 1)
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001073 continue;
1074 int FI = CSI[i].getFrameIdx();
1075 // The even-numbered registers will be 16-byte aligned, the odd-numbered
1076 // registers will be 8-byte aligned.
1077 MFI.setObjectAlignment(FI, DNum % 2 ? 8 : 16);
1078
1079 // The stack slot for D8 needs to be maximally aligned because this is
1080 // actually the point where we align the stack pointer. MachineFrameInfo
1081 // computes all offsets relative to the incoming stack pointer which is a
1082 // bit weird when realigning the stack. Any extra padding for this
1083 // over-alignment is not realized because the code inserted below adjusts
1084 // the stack pointer by numregs * 8 before aligning the stack pointer.
1085 if (DNum == 0)
1086 MFI.setObjectAlignment(FI, MFI.getMaxAlignment());
1087 }
1088
1089 // Move the stack pointer to the d8 spill slot, and align it at the same
1090 // time. Leave the stack slot address in the scratch register r4.
1091 //
1092 // sub r4, sp, #numregs * 8
1093 // bic r4, r4, #align - 1
1094 // mov sp, r4
1095 //
1096 bool isThumb = AFI->isThumbFunction();
1097 assert(!AFI->isThumb1OnlyFunction() && "Can't realign stack for thumb1");
1098 AFI->setShouldRestoreSPFromFP(true);
1099
1100 // sub r4, sp, #numregs * 8
1101 // The immediate is <= 64, so it doesn't need any special encoding.
1102 unsigned Opc = isThumb ? ARM::t2SUBri : ARM::SUBri;
1103 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(Opc), ARM::R4)
Kristof Beyls933de7a2015-01-08 15:09:14 +00001104 .addReg(ARM::SP)
1105 .addImm(8 * NumAlignedDPRCS2Regs)));
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001106
Matthias Braun941a7052016-07-28 18:40:00 +00001107 unsigned MaxAlign = MF.getFrameInfo().getMaxAlignment();
Kristof Beyls933de7a2015-01-08 15:09:14 +00001108 // We must set parameter MustBeSingleInstruction to true, since
1109 // skipAlignedDPRCS2Spills expects exactly 3 instructions to perform
1110 // stack alignment. Luckily, this can always be done since all ARM
1111 // architecture versions that support Neon also support the BFC
1112 // instruction.
1113 emitAligningInstructions(MF, AFI, TII, MBB, MI, DL, ARM::R4, MaxAlign, true);
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001114
1115 // mov sp, r4
1116 // The stack pointer must be adjusted before spilling anything, otherwise
1117 // the stack slots could be clobbered by an interrupt handler.
1118 // Leave r4 live, it is used below.
1119 Opc = isThumb ? ARM::tMOVr : ARM::MOVr;
1120 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(Opc), ARM::SP)
1121 .addReg(ARM::R4);
1122 MIB = AddDefaultPred(MIB);
1123 if (!isThumb)
1124 AddDefaultCC(MIB);
1125
1126 // Now spill NumAlignedDPRCS2Regs registers starting from d8.
1127 // r4 holds the stack slot address.
1128 unsigned NextReg = ARM::D8;
1129
1130 // 16-byte aligned vst1.64 with 4 d-regs and address writeback.
1131 // The writeback is only needed when emitting two vst1.64 instructions.
1132 if (NumAlignedDPRCS2Regs >= 6) {
1133 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
Craig Topperc7242e02012-04-20 07:30:17 +00001134 &ARM::QQPRRegClass);
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001135 MBB.addLiveIn(SupReg);
1136 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VST1d64Qwb_fixed),
1137 ARM::R4)
1138 .addReg(ARM::R4, RegState::Kill).addImm(16)
1139 .addReg(NextReg)
1140 .addReg(SupReg, RegState::ImplicitKill));
1141 NextReg += 4;
1142 NumAlignedDPRCS2Regs -= 4;
1143 }
1144
1145 // We won't modify r4 beyond this point. It currently points to the next
1146 // register to be spilled.
1147 unsigned R4BaseReg = NextReg;
1148
1149 // 16-byte aligned vst1.64 with 4 d-regs, no writeback.
1150 if (NumAlignedDPRCS2Regs >= 4) {
1151 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
Craig Topperc7242e02012-04-20 07:30:17 +00001152 &ARM::QQPRRegClass);
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001153 MBB.addLiveIn(SupReg);
1154 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VST1d64Q))
1155 .addReg(ARM::R4).addImm(16).addReg(NextReg)
1156 .addReg(SupReg, RegState::ImplicitKill));
1157 NextReg += 4;
1158 NumAlignedDPRCS2Regs -= 4;
1159 }
1160
1161 // 16-byte aligned vst1.64 with 2 d-regs.
1162 if (NumAlignedDPRCS2Regs >= 2) {
1163 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
Craig Topperc7242e02012-04-20 07:30:17 +00001164 &ARM::QPRRegClass);
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001165 MBB.addLiveIn(SupReg);
1166 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VST1q64))
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001167 .addReg(ARM::R4).addImm(16).addReg(SupReg));
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001168 NextReg += 2;
1169 NumAlignedDPRCS2Regs -= 2;
1170 }
1171
1172 // Finally, use a vanilla vstr.64 for the odd last register.
1173 if (NumAlignedDPRCS2Regs) {
1174 MBB.addLiveIn(NextReg);
1175 // vstr.64 uses addrmode5 which has an offset scale of 4.
1176 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VSTRD))
1177 .addReg(NextReg)
1178 .addReg(ARM::R4).addImm((NextReg-R4BaseReg)*2));
1179 }
1180
1181 // The last spill instruction inserted should kill the scratch register r4.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001182 std::prev(MI)->addRegisterKilled(ARM::R4, TRI);
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001183}
1184
1185/// Skip past the code inserted by emitAlignedDPRCS2Spills, and return an
1186/// iterator to the following instruction.
1187static MachineBasicBlock::iterator
1188skipAlignedDPRCS2Spills(MachineBasicBlock::iterator MI,
1189 unsigned NumAlignedDPRCS2Regs) {
1190 // sub r4, sp, #numregs * 8
1191 // bic r4, r4, #align - 1
1192 // mov sp, r4
1193 ++MI; ++MI; ++MI;
1194 assert(MI->mayStore() && "Expecting spill instruction");
1195
1196 // These switches all fall through.
1197 switch(NumAlignedDPRCS2Regs) {
1198 case 7:
1199 ++MI;
1200 assert(MI->mayStore() && "Expecting spill instruction");
1201 default:
1202 ++MI;
1203 assert(MI->mayStore() && "Expecting spill instruction");
1204 case 1:
1205 case 2:
1206 case 4:
1207 assert(MI->killsRegister(ARM::R4) && "Missed kill flag");
1208 ++MI;
1209 }
1210 return MI;
1211}
1212
1213/// Emit aligned reload instructions for NumAlignedDPRCS2Regs D-registers
1214/// starting from d8. These instructions are assumed to execute while the
1215/// stack is still aligned, unlike the code inserted by emitPopInst.
1216static void emitAlignedDPRCS2Restores(MachineBasicBlock &MBB,
1217 MachineBasicBlock::iterator MI,
1218 unsigned NumAlignedDPRCS2Regs,
1219 const std::vector<CalleeSavedInfo> &CSI,
1220 const TargetRegisterInfo *TRI) {
1221 MachineFunction &MF = *MBB.getParent();
1222 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Quentin Colombet5084e442015-10-15 00:41:26 +00001223 DebugLoc DL = MI != MBB.end() ? MI->getDebugLoc() : DebugLoc();
Eric Christopherfc6de422014-08-05 02:39:49 +00001224 const TargetInstrInfo &TII = *MF.getSubtarget().getInstrInfo();
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001225
1226 // Find the frame index assigned to d8.
1227 int D8SpillFI = 0;
1228 for (unsigned i = 0, e = CSI.size(); i != e; ++i)
1229 if (CSI[i].getReg() == ARM::D8) {
1230 D8SpillFI = CSI[i].getFrameIdx();
1231 break;
1232 }
1233
1234 // Materialize the address of the d8 spill slot into the scratch register r4.
1235 // This can be fairly complicated if the stack frame is large, so just use
1236 // the normal frame index elimination mechanism to do it. This code runs as
1237 // the initial part of the epilog where the stack and base pointers haven't
1238 // been changed yet.
1239 bool isThumb = AFI->isThumbFunction();
1240 assert(!AFI->isThumb1OnlyFunction() && "Can't realign stack for thumb1");
1241
1242 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
1243 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(Opc), ARM::R4)
1244 .addFrameIndex(D8SpillFI).addImm(0)));
1245
1246 // Now restore NumAlignedDPRCS2Regs registers starting from d8.
1247 unsigned NextReg = ARM::D8;
1248
1249 // 16-byte aligned vld1.64 with 4 d-regs and writeback.
1250 if (NumAlignedDPRCS2Regs >= 6) {
1251 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
Craig Topperc7242e02012-04-20 07:30:17 +00001252 &ARM::QQPRRegClass);
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001253 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLD1d64Qwb_fixed), NextReg)
1254 .addReg(ARM::R4, RegState::Define)
1255 .addReg(ARM::R4, RegState::Kill).addImm(16)
1256 .addReg(SupReg, RegState::ImplicitDefine));
1257 NextReg += 4;
1258 NumAlignedDPRCS2Regs -= 4;
1259 }
1260
1261 // We won't modify r4 beyond this point. It currently points to the next
1262 // register to be spilled.
1263 unsigned R4BaseReg = NextReg;
1264
1265 // 16-byte aligned vld1.64 with 4 d-regs, no writeback.
1266 if (NumAlignedDPRCS2Regs >= 4) {
1267 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
Craig Topperc7242e02012-04-20 07:30:17 +00001268 &ARM::QQPRRegClass);
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001269 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLD1d64Q), NextReg)
1270 .addReg(ARM::R4).addImm(16)
1271 .addReg(SupReg, RegState::ImplicitDefine));
1272 NextReg += 4;
1273 NumAlignedDPRCS2Regs -= 4;
1274 }
1275
1276 // 16-byte aligned vld1.64 with 2 d-regs.
1277 if (NumAlignedDPRCS2Regs >= 2) {
1278 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
Craig Topperc7242e02012-04-20 07:30:17 +00001279 &ARM::QPRRegClass);
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001280 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLD1q64), SupReg)
1281 .addReg(ARM::R4).addImm(16));
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001282 NextReg += 2;
1283 NumAlignedDPRCS2Regs -= 2;
1284 }
1285
1286 // Finally, use a vanilla vldr.64 for the remaining odd register.
1287 if (NumAlignedDPRCS2Regs)
1288 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLDRD), NextReg)
1289 .addReg(ARM::R4).addImm(2*(NextReg-R4BaseReg)));
1290
1291 // Last store kills r4.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001292 std::prev(MI)->addRegisterKilled(ARM::R4, TRI);
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001293}
1294
Anton Korobeynikov2f931282011-01-10 12:39:04 +00001295bool ARMFrameLowering::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bob Wilson657f2272011-01-13 21:10:12 +00001296 MachineBasicBlock::iterator MI,
1297 const std::vector<CalleeSavedInfo> &CSI,
1298 const TargetRegisterInfo *TRI) const {
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001299 if (CSI.empty())
1300 return false;
1301
1302 MachineFunction &MF = *MBB.getParent();
1303 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001304
1305 unsigned PushOpc = AFI->isThumbFunction() ? ARM::t2STMDB_UPD : ARM::STMDB_UPD;
Jim Grosbach05dec8b12011-09-02 18:46:15 +00001306 unsigned PushOneOpc = AFI->isThumbFunction() ?
1307 ARM::t2STR_PRE : ARM::STR_PRE_IMM;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001308 unsigned FltOpc = ARM::VSTMDDB_UPD;
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001309 unsigned NumAlignedDPRCS2Regs = AFI->getNumAlignedDPRCS2Regs();
1310 emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea1Register, 0,
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001311 MachineInstr::FrameSetup);
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001312 emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea2Register, 0,
Anton Korobeynikove7410dd2011-03-05 18:43:32 +00001313 MachineInstr::FrameSetup);
1314 emitPushInst(MBB, MI, CSI, FltOpc, 0, true, &isARMArea3Register,
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001315 NumAlignedDPRCS2Regs, MachineInstr::FrameSetup);
1316
1317 // The code above does not insert spill code for the aligned DPRCS2 registers.
1318 // The stack realignment code will be inserted between the push instructions
1319 // and these spills.
1320 if (NumAlignedDPRCS2Regs)
1321 emitAlignedDPRCS2Spills(MBB, MI, NumAlignedDPRCS2Regs, CSI, TRI);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001322
1323 return true;
1324}
1325
Anton Korobeynikov2f931282011-01-10 12:39:04 +00001326bool ARMFrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bob Wilson657f2272011-01-13 21:10:12 +00001327 MachineBasicBlock::iterator MI,
1328 const std::vector<CalleeSavedInfo> &CSI,
1329 const TargetRegisterInfo *TRI) const {
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001330 if (CSI.empty())
1331 return false;
1332
1333 MachineFunction &MF = *MBB.getParent();
1334 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00001335 bool isVarArg = AFI->getArgRegsSaveSize() > 0;
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001336 unsigned NumAlignedDPRCS2Regs = AFI->getNumAlignedDPRCS2Regs();
1337
1338 // The emitPopInst calls below do not insert reloads for the aligned DPRCS2
1339 // registers. Do that here instead.
1340 if (NumAlignedDPRCS2Regs)
1341 emitAlignedDPRCS2Restores(MBB, MI, NumAlignedDPRCS2Regs, CSI, TRI);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001342
1343 unsigned PopOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_UPD : ARM::LDMIA_UPD;
Jim Grosbach05dec8b12011-09-02 18:46:15 +00001344 unsigned LdrOpc = AFI->isThumbFunction() ? ARM::t2LDR_POST :ARM::LDR_POST_IMM;
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001345 unsigned FltOpc = ARM::VLDMDIA_UPD;
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001346 emitPopInst(MBB, MI, CSI, FltOpc, 0, isVarArg, true, &isARMArea3Register,
1347 NumAlignedDPRCS2Regs);
Jim Grosbach5fccad82010-12-09 18:31:13 +00001348 emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false,
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001349 &isARMArea2Register, 0);
Jim Grosbach5fccad82010-12-09 18:31:13 +00001350 emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false,
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001351 &isARMArea1Register, 0);
Anton Korobeynikovd08fbd12010-11-27 23:05:03 +00001352
1353 return true;
1354}
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001355
1356// FIXME: Make generic?
1357static unsigned GetFunctionSizeInBytes(const MachineFunction &MF,
1358 const ARMBaseInstrInfo &TII) {
1359 unsigned FnSize = 0;
Jim Grosbachf92e8f52014-04-04 02:10:55 +00001360 for (auto &MBB : MF) {
1361 for (auto &MI : MBB)
Sjoerd Meijer89217f82016-07-28 16:32:22 +00001362 FnSize += TII.getInstSizeInBytes(MI);
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001363 }
1364 return FnSize;
1365}
1366
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001367/// estimateRSStackSizeLimit - Look at each instruction that references stack
1368/// frames and return the stack size limit beyond which some of these
1369/// instructions will require a scratch register during their expansion later.
1370// FIXME: Move to TII?
1371static unsigned estimateRSStackSizeLimit(MachineFunction &MF,
Anton Korobeynikov2f931282011-01-10 12:39:04 +00001372 const TargetFrameLowering *TFI) {
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001373 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1374 unsigned Limit = (1 << 12) - 1;
Jim Grosbachf92e8f52014-04-04 02:10:55 +00001375 for (auto &MBB : MF) {
1376 for (auto &MI : MBB) {
1377 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1378 if (!MI.getOperand(i).isFI())
1379 continue;
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001380
1381 // When using ADDri to get the address of a stack object, 255 is the
1382 // largest offset guaranteed to fit in the immediate offset.
Jim Grosbachf92e8f52014-04-04 02:10:55 +00001383 if (MI.getOpcode() == ARM::ADDri) {
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001384 Limit = std::min(Limit, (1U << 8) - 1);
1385 break;
1386 }
1387
1388 // Otherwise check the addressing mode.
Jim Grosbachf92e8f52014-04-04 02:10:55 +00001389 switch (MI.getDesc().TSFlags & ARMII::AddrModeMask) {
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001390 case ARMII::AddrMode3:
1391 case ARMII::AddrModeT2_i8:
1392 Limit = std::min(Limit, (1U << 8) - 1);
1393 break;
1394 case ARMII::AddrMode5:
1395 case ARMII::AddrModeT2_i8s4:
1396 Limit = std::min(Limit, ((1U << 8) - 1) * 4);
1397 break;
1398 case ARMII::AddrModeT2_i12:
1399 // i12 supports only positive offset so these will be converted to
1400 // i8 opcodes. See llvm::rewriteT2FrameIndex.
1401 if (TFI->hasFP(MF) && AFI->hasStackFrame())
1402 Limit = std::min(Limit, (1U << 8) - 1);
1403 break;
1404 case ARMII::AddrMode4:
1405 case ARMII::AddrMode6:
1406 // Addressing modes 4 & 6 (load/store) instructions can't encode an
1407 // immediate offset for stack references.
1408 return 0;
1409 default:
1410 break;
1411 }
1412 break; // At most one FI per instruction
1413 }
1414 }
1415 }
1416
1417 return Limit;
1418}
1419
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001420// In functions that realign the stack, it can be an advantage to spill the
1421// callee-saved vector registers after realigning the stack. The vst1 and vld1
1422// instructions take alignment hints that can improve performance.
1423//
Matthias Braun02564862015-07-14 17:17:13 +00001424static void
1425checkNumAlignedDPRCS2Regs(MachineFunction &MF, BitVector &SavedRegs) {
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001426 MF.getInfo<ARMFunctionInfo>()->setNumAlignedDPRCS2Regs(0);
1427 if (!SpillAlignedNEONRegs)
1428 return;
1429
1430 // Naked functions don't spill callee-saved registers.
Duncan P. N. Exon Smith2cff9e12015-02-14 02:24:44 +00001431 if (MF.getFunction()->hasFnAttribute(Attribute::Naked))
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001432 return;
1433
1434 // We are planning to use NEON instructions vst1 / vld1.
Eric Christopher1b21f002015-01-29 00:19:33 +00001435 if (!static_cast<const ARMSubtarget &>(MF.getSubtarget()).hasNEON())
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001436 return;
1437
1438 // Don't bother if the default stack alignment is sufficiently high.
Eric Christopher1b21f002015-01-29 00:19:33 +00001439 if (MF.getSubtarget().getFrameLowering()->getStackAlignment() >= 8)
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001440 return;
1441
1442 // Aligned spills require stack realignment.
Eric Christopher1b21f002015-01-29 00:19:33 +00001443 if (!static_cast<const ARMBaseRegisterInfo *>(
1444 MF.getSubtarget().getRegisterInfo())->canRealignStack(MF))
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001445 return;
1446
1447 // We always spill contiguous d-registers starting from d8. Count how many
1448 // needs spilling. The register allocator will almost always use the
1449 // callee-saved registers in order, but it can happen that there are holes in
1450 // the range. Registers above the hole will be spilled to the standard DPRCS
1451 // area.
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001452 unsigned NumSpills = 0;
1453 for (; NumSpills < 8; ++NumSpills)
Matthias Braun02564862015-07-14 17:17:13 +00001454 if (!SavedRegs.test(ARM::D8 + NumSpills))
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001455 break;
1456
1457 // Don't do this for just one d-register. It's not worth it.
1458 if (NumSpills < 2)
1459 return;
1460
1461 // Spill the first NumSpills D-registers after realigning the stack.
1462 MF.getInfo<ARMFunctionInfo>()->setNumAlignedDPRCS2Regs(NumSpills);
1463
1464 // A scratch register is required for the vst1 / vld1 instructions.
Matthias Braun02564862015-07-14 17:17:13 +00001465 SavedRegs.set(ARM::R4);
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001466}
1467
Matthias Braun02564862015-07-14 17:17:13 +00001468void ARMFrameLowering::determineCalleeSaves(MachineFunction &MF,
1469 BitVector &SavedRegs,
1470 RegScavenger *RS) const {
1471 TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS);
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001472 // This tells PEI to spill the FP as if it is any other callee-save register
1473 // to take advantage the eliminateFrameIndex machinery. This also ensures it
1474 // is spilled in the order specified by getCalleeSavedRegs() to make it easier
1475 // to combine multiple loads / stores.
1476 bool CanEliminateFrame = true;
1477 bool CS1Spilled = false;
1478 bool LRSpilled = false;
1479 unsigned NumGPRSpills = 0;
Weiming Zhao5b5501e2016-05-08 05:11:54 +00001480 unsigned NumFPRSpills = 0;
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001481 SmallVector<unsigned, 4> UnspilledCS1GPRs;
1482 SmallVector<unsigned, 4> UnspilledCS2GPRs;
Eric Christopherd9134482014-08-04 21:25:23 +00001483 const ARMBaseRegisterInfo *RegInfo = static_cast<const ARMBaseRegisterInfo *>(
Eric Christopherfc6de422014-08-05 02:39:49 +00001484 MF.getSubtarget().getRegisterInfo());
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001485 const ARMBaseInstrInfo &TII =
Eric Christopherfc6de422014-08-05 02:39:49 +00001486 *static_cast<const ARMBaseInstrInfo *>(MF.getSubtarget().getInstrInfo());
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001487 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Matthias Braun941a7052016-07-28 18:40:00 +00001488 MachineFrameInfo &MFI = MF.getFrameInfo();
Jakob Stoklund Olesen410eae52012-10-26 21:43:05 +00001489 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001490 unsigned FramePtr = RegInfo->getFrameRegister(MF);
1491
1492 // Spill R4 if Thumb2 function requires stack realignment - it will be used as
1493 // scratch register. Also spill R4 if Thumb2 function has varsized objects,
Evan Cheng572756a2011-01-16 05:14:33 +00001494 // since it's not always possible to restore sp from fp in a single
1495 // instruction.
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001496 // FIXME: It will be better just to find spare register here.
1497 if (AFI->isThumb2Function() &&
Matthias Braun941a7052016-07-28 18:40:00 +00001498 (MFI.hasVarSizedObjects() || RegInfo->needsStackRealignment(MF)))
Matthias Braun02564862015-07-14 17:17:13 +00001499 SavedRegs.set(ARM::R4);
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001500
Evan Cheng572756a2011-01-16 05:14:33 +00001501 if (AFI->isThumb1OnlyFunction()) {
1502 // Spill LR if Thumb1 function uses variable length argument lists.
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +00001503 if (AFI->getArgRegsSaveSize() > 0)
Matthias Braun02564862015-07-14 17:17:13 +00001504 SavedRegs.set(ARM::LR);
Evan Cheng572756a2011-01-16 05:14:33 +00001505
Jim Grosbachdca85312011-06-13 21:18:25 +00001506 // Spill R4 if Thumb1 epilogue has to restore SP from FP. We don't know
1507 // for sure what the stack size will be, but for this, an estimate is good
1508 // enough. If there anything changes it, it'll be a spill, which implies
1509 // we've used all the registers and so R4 is already used, so not marking
Chad Rosieradd38c12011-10-20 00:07:12 +00001510 // it here will be OK.
Evan Cheng572756a2011-01-16 05:14:33 +00001511 // FIXME: It will be better just to find spare register here.
Matthias Braun941a7052016-07-28 18:40:00 +00001512 unsigned StackSize = MFI.estimateStackSize(MF);
1513 if (MFI.hasVarSizedObjects() || StackSize > 508)
Matthias Braun02564862015-07-14 17:17:13 +00001514 SavedRegs.set(ARM::R4);
Evan Cheng572756a2011-01-16 05:14:33 +00001515 }
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001516
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001517 // See if we can spill vector registers to aligned stack.
Matthias Braun02564862015-07-14 17:17:13 +00001518 checkNumAlignedDPRCS2Regs(MF, SavedRegs);
Jakob Stoklund Olesen09655852011-12-23 00:36:18 +00001519
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001520 // Spill the BasePtr if it's used.
1521 if (RegInfo->hasBasePointer(MF))
Matthias Braun02564862015-07-14 17:17:13 +00001522 SavedRegs.set(RegInfo->getBaseRegister());
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001523
1524 // Don't spill FP if the frame can be eliminated. This is determined
Matthias Braun02564862015-07-14 17:17:13 +00001525 // by scanning the callee-save registers to see if any is modified.
Craig Topper840beec2014-04-04 05:16:06 +00001526 const MCPhysReg *CSRegs = RegInfo->getCalleeSavedRegs(&MF);
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001527 for (unsigned i = 0; CSRegs[i]; ++i) {
1528 unsigned Reg = CSRegs[i];
1529 bool Spilled = false;
Matthias Braun02564862015-07-14 17:17:13 +00001530 if (SavedRegs.test(Reg)) {
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001531 Spilled = true;
1532 CanEliminateFrame = false;
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001533 }
1534
Weiming Zhao5b5501e2016-05-08 05:11:54 +00001535 if (!ARM::GPRRegClass.contains(Reg)) {
1536 if (Spilled) {
1537 if (ARM::SPRRegClass.contains(Reg))
1538 NumFPRSpills++;
1539 else if (ARM::DPRRegClass.contains(Reg))
1540 NumFPRSpills += 2;
1541 else if (ARM::QPRRegClass.contains(Reg))
1542 NumFPRSpills += 4;
1543 }
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001544 continue;
Weiming Zhao5b5501e2016-05-08 05:11:54 +00001545 }
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001546
1547 if (Spilled) {
1548 NumGPRSpills++;
1549
Tim Northoverf8b0a7a2016-05-13 19:16:14 +00001550 if (!STI.splitFramePushPop()) {
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001551 if (Reg == ARM::LR)
1552 LRSpilled = true;
1553 CS1Spilled = true;
1554 continue;
1555 }
1556
1557 // Keep track if LR and any of R4, R5, R6, and R7 is spilled.
1558 switch (Reg) {
1559 case ARM::LR:
1560 LRSpilled = true;
Justin Bognerb03fd122016-08-17 05:10:15 +00001561 LLVM_FALLTHROUGH;
Tim Northoverd8407452013-10-01 14:33:28 +00001562 case ARM::R0: case ARM::R1:
1563 case ARM::R2: case ARM::R3:
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001564 case ARM::R4: case ARM::R5:
1565 case ARM::R6: case ARM::R7:
1566 CS1Spilled = true;
1567 break;
1568 default:
1569 break;
1570 }
1571 } else {
Tim Northoverf8b0a7a2016-05-13 19:16:14 +00001572 if (!STI.splitFramePushPop()) {
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001573 UnspilledCS1GPRs.push_back(Reg);
1574 continue;
1575 }
1576
1577 switch (Reg) {
Tim Northoverd8407452013-10-01 14:33:28 +00001578 case ARM::R0: case ARM::R1:
1579 case ARM::R2: case ARM::R3:
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001580 case ARM::R4: case ARM::R5:
1581 case ARM::R6: case ARM::R7:
1582 case ARM::LR:
1583 UnspilledCS1GPRs.push_back(Reg);
1584 break;
1585 default:
1586 UnspilledCS2GPRs.push_back(Reg);
1587 break;
1588 }
1589 }
1590 }
1591
1592 bool ForceLRSpill = false;
1593 if (!LRSpilled && AFI->isThumb1OnlyFunction()) {
1594 unsigned FnSize = GetFunctionSizeInBytes(MF, TII);
1595 // Force LR to be spilled if the Thumb function size is > 2048. This enables
1596 // use of BL to implement far jump. If it turns out that it's not needed
1597 // then the branch fix up path will undo it.
1598 if (FnSize >= (1 << 11)) {
1599 CanEliminateFrame = false;
1600 ForceLRSpill = true;
1601 }
1602 }
1603
1604 // If any of the stack slot references may be out of range of an immediate
1605 // offset, make sure a register (or a spill slot) is available for the
1606 // register scavenger. Note that if we're indexing off the frame pointer, the
1607 // effective stack size is 4 bytes larger since the FP points to the stack
1608 // slot of the previous FP. Also, if we have variable sized objects in the
1609 // function, stack slot references will often be negative, and some of
1610 // our instructions are positive-offset only, so conservatively consider
1611 // that case to want a spill slot (or register) as well. Similarly, if
1612 // the function adjusts the stack pointer during execution and the
1613 // adjustments aren't already part of our stack size estimate, our offset
1614 // calculations may be off, so be conservative.
1615 // FIXME: We could add logic to be more precise about negative offsets
1616 // and which instructions will need a scratch register for them. Is it
1617 // worth the effort and added fragility?
Weiming Zhao5b5501e2016-05-08 05:11:54 +00001618 unsigned EstimatedStackSize =
Matthias Braun941a7052016-07-28 18:40:00 +00001619 MFI.estimateStackSize(MF) + 4 * (NumGPRSpills + NumFPRSpills);
Weiming Zhao5b5501e2016-05-08 05:11:54 +00001620 if (hasFP(MF)) {
1621 if (AFI->hasStackFrame())
1622 EstimatedStackSize += 4;
1623 } else {
1624 // If FP is not used, SP will be used to access arguments, so count the
1625 // size of arguments into the estimation.
1626 EstimatedStackSize += MF.getInfo<ARMFunctionInfo>()->getArgumentStackSize();
1627 }
1628 EstimatedStackSize += 16; // For possible paddings.
1629
1630 bool BigStack = EstimatedStackSize >= estimateRSStackSizeLimit(MF, this) ||
Matthias Braun941a7052016-07-28 18:40:00 +00001631 MFI.hasVarSizedObjects() ||
1632 (MFI.adjustsStack() && !canSimplifyCallFramePseudos(MF));
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001633 bool ExtraCSSpill = false;
1634 if (BigStack || !CanEliminateFrame || RegInfo->cannotEliminateFrame(MF)) {
1635 AFI->setHasStackFrame(true);
1636
1637 // If LR is not spilled, but at least one of R4, R5, R6, and R7 is spilled.
1638 // Spill LR as well so we can fold BX_RET to the registers restore (LDM).
1639 if (!LRSpilled && CS1Spilled) {
Matthias Braun02564862015-07-14 17:17:13 +00001640 SavedRegs.set(ARM::LR);
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001641 NumGPRSpills++;
Tim Northoverd8407452013-10-01 14:33:28 +00001642 SmallVectorImpl<unsigned>::iterator LRPos;
David Majnemer0d955d02016-08-11 22:21:41 +00001643 LRPos = find(UnspilledCS1GPRs, (unsigned)ARM::LR);
Tim Northoverd8407452013-10-01 14:33:28 +00001644 if (LRPos != UnspilledCS1GPRs.end())
1645 UnspilledCS1GPRs.erase(LRPos);
1646
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001647 ForceLRSpill = false;
1648 ExtraCSSpill = true;
1649 }
1650
1651 if (hasFP(MF)) {
Matthias Braun02564862015-07-14 17:17:13 +00001652 SavedRegs.set(FramePtr);
David Majnemer0d955d02016-08-11 22:21:41 +00001653 auto FPPos = find(UnspilledCS1GPRs, FramePtr);
Joerg Sonnenberger818e7252014-05-06 20:43:01 +00001654 if (FPPos != UnspilledCS1GPRs.end())
1655 UnspilledCS1GPRs.erase(FPPos);
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001656 NumGPRSpills++;
1657 }
1658
1659 // If stack and double are 8-byte aligned and we are spilling an odd number
1660 // of GPRs, spill one extra callee save GPR so we won't have to pad between
1661 // the integer and double callee save areas.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00001662 unsigned TargetAlign = getStackAlignment();
Tim Northoverdc0d9e42014-11-05 00:27:20 +00001663 if (TargetAlign >= 8 && (NumGPRSpills & 1)) {
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001664 if (CS1Spilled && !UnspilledCS1GPRs.empty()) {
1665 for (unsigned i = 0, e = UnspilledCS1GPRs.size(); i != e; ++i) {
1666 unsigned Reg = UnspilledCS1GPRs[i];
Saleem Abdulrasool1825fac2015-10-09 03:19:03 +00001667 // Don't spill high register if the function is thumb. In the case of
1668 // Windows on ARM, accept R11 (frame pointer)
Peter Collingbourne78f1ecc2015-04-23 20:31:26 +00001669 if (!AFI->isThumbFunction() ||
Saleem Abdulrasool1825fac2015-10-09 03:19:03 +00001670 (STI.isTargetWindows() && Reg == ARM::R11) ||
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001671 isARMLowRegister(Reg) || Reg == ARM::LR) {
Matthias Braun02564862015-07-14 17:17:13 +00001672 SavedRegs.set(Reg);
Jakob Stoklund Olesen410eae52012-10-26 21:43:05 +00001673 if (!MRI.isReserved(Reg))
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001674 ExtraCSSpill = true;
1675 break;
1676 }
1677 }
1678 } else if (!UnspilledCS2GPRs.empty() && !AFI->isThumb1OnlyFunction()) {
1679 unsigned Reg = UnspilledCS2GPRs.front();
Matthias Braun02564862015-07-14 17:17:13 +00001680 SavedRegs.set(Reg);
Jakob Stoklund Olesen410eae52012-10-26 21:43:05 +00001681 if (!MRI.isReserved(Reg))
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001682 ExtraCSSpill = true;
1683 }
1684 }
1685
1686 // Estimate if we might need to scavenge a register at some point in order
1687 // to materialize a stack offset. If so, either spill one additional
1688 // callee-saved register or reserve a special spill slot to facilitate
1689 // register scavenging. Thumb1 needs a spill slot for stack pointer
1690 // adjustments also, even when the frame itself is small.
1691 if (BigStack && !ExtraCSSpill) {
1692 // If any non-reserved CS register isn't spilled, just spill one or two
1693 // extra. That should take care of it!
1694 unsigned NumExtras = TargetAlign / 4;
1695 SmallVector<unsigned, 2> Extras;
1696 while (NumExtras && !UnspilledCS1GPRs.empty()) {
1697 unsigned Reg = UnspilledCS1GPRs.back();
1698 UnspilledCS1GPRs.pop_back();
Jakob Stoklund Olesen410eae52012-10-26 21:43:05 +00001699 if (!MRI.isReserved(Reg) &&
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001700 (!AFI->isThumb1OnlyFunction() || isARMLowRegister(Reg) ||
1701 Reg == ARM::LR)) {
1702 Extras.push_back(Reg);
1703 NumExtras--;
1704 }
1705 }
1706 // For non-Thumb1 functions, also check for hi-reg CS registers
1707 if (!AFI->isThumb1OnlyFunction()) {
1708 while (NumExtras && !UnspilledCS2GPRs.empty()) {
1709 unsigned Reg = UnspilledCS2GPRs.back();
1710 UnspilledCS2GPRs.pop_back();
Jakob Stoklund Olesen410eae52012-10-26 21:43:05 +00001711 if (!MRI.isReserved(Reg)) {
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001712 Extras.push_back(Reg);
1713 NumExtras--;
1714 }
1715 }
1716 }
1717 if (Extras.size() && NumExtras == 0) {
1718 for (unsigned i = 0, e = Extras.size(); i != e; ++i) {
Matthias Braun02564862015-07-14 17:17:13 +00001719 SavedRegs.set(Extras[i]);
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001720 }
1721 } else if (!AFI->isThumb1OnlyFunction()) {
1722 // note: Thumb1 functions spill to R12, not the stack. Reserve a slot
1723 // closest to SP or frame pointer.
Weiming Zhao5b5501e2016-05-08 05:11:54 +00001724 assert(RS && "Register scavenging not provided");
Craig Topperc7242e02012-04-20 07:30:17 +00001725 const TargetRegisterClass *RC = &ARM::GPRRegClass;
Matthias Braun941a7052016-07-28 18:40:00 +00001726 RS->addScavengingFrameIndex(MFI.CreateStackObject(RC->getSize(),
1727 RC->getAlignment(),
1728 false));
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001729 }
1730 }
1731 }
1732
1733 if (ForceLRSpill) {
Matthias Braun02564862015-07-14 17:17:13 +00001734 SavedRegs.set(ARM::LR);
Anton Korobeynikov7283b8d2010-11-27 23:05:25 +00001735 AFI->setLRIsSpilledForFarJump(true);
1736 }
1737}
Eli Bendersky8da87162013-02-21 20:05:00 +00001738
Hans Wennborge1a2e902016-03-31 18:33:38 +00001739MachineBasicBlock::iterator ARMFrameLowering::eliminateCallFramePseudoInstr(
1740 MachineFunction &MF, MachineBasicBlock &MBB,
1741 MachineBasicBlock::iterator I) const {
Eli Bendersky8da87162013-02-21 20:05:00 +00001742 const ARMBaseInstrInfo &TII =
Eric Christopherfc6de422014-08-05 02:39:49 +00001743 *static_cast<const ARMBaseInstrInfo *>(MF.getSubtarget().getInstrInfo());
Eli Bendersky8da87162013-02-21 20:05:00 +00001744 if (!hasReservedCallFrame(MF)) {
1745 // If we have alloca, convert as follows:
1746 // ADJCALLSTACKDOWN -> sub, sp, sp, amount
1747 // ADJCALLSTACKUP -> add, sp, sp, amount
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001748 MachineInstr &Old = *I;
1749 DebugLoc dl = Old.getDebugLoc();
1750 unsigned Amount = Old.getOperand(0).getImm();
Eli Bendersky8da87162013-02-21 20:05:00 +00001751 if (Amount != 0) {
1752 // We need to keep the stack aligned properly. To do this, we round the
1753 // amount of space needed for the outgoing arguments up to the next
1754 // alignment boundary.
Guozhi Weif66d3842015-08-17 22:36:27 +00001755 Amount = alignSPAdjust(Amount);
Eli Bendersky8da87162013-02-21 20:05:00 +00001756
1757 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1758 assert(!AFI->isThumb1OnlyFunction() &&
1759 "This eliminateCallFramePseudoInstr does not support Thumb1!");
1760 bool isARM = !AFI->isThumbFunction();
1761
1762 // Replace the pseudo instruction with a new instruction...
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001763 unsigned Opc = Old.getOpcode();
1764 int PIdx = Old.findFirstPredOperandIdx();
1765 ARMCC::CondCodes Pred =
1766 (PIdx == -1) ? ARMCC::AL
1767 : (ARMCC::CondCodes)Old.getOperand(PIdx).getImm();
Eli Bendersky8da87162013-02-21 20:05:00 +00001768 if (Opc == ARM::ADJCALLSTACKDOWN || Opc == ARM::tADJCALLSTACKDOWN) {
1769 // Note: PredReg is operand 2 for ADJCALLSTACKDOWN.
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001770 unsigned PredReg = Old.getOperand(2).getReg();
Eli Bendersky8da87162013-02-21 20:05:00 +00001771 emitSPUpdate(isARM, MBB, I, dl, TII, -Amount, MachineInstr::NoFlags,
1772 Pred, PredReg);
1773 } else {
1774 // Note: PredReg is operand 3 for ADJCALLSTACKUP.
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001775 unsigned PredReg = Old.getOperand(3).getReg();
Eli Bendersky8da87162013-02-21 20:05:00 +00001776 assert(Opc == ARM::ADJCALLSTACKUP || Opc == ARM::tADJCALLSTACKUP);
1777 emitSPUpdate(isARM, MBB, I, dl, TII, Amount, MachineInstr::NoFlags,
1778 Pred, PredReg);
1779 }
1780 }
1781 }
Hans Wennborge1a2e902016-03-31 18:33:38 +00001782 return MBB.erase(I);
Eli Bendersky8da87162013-02-21 20:05:00 +00001783}
1784
Oliver Stannardb14c6252014-04-02 16:10:33 +00001785/// Get the minimum constant for ARM that is greater than or equal to the
1786/// argument. In ARM, constants can have any value that can be produced by
1787/// rotating an 8-bit value to the right by an even number of bits within a
1788/// 32-bit word.
1789static uint32_t alignToARMConstant(uint32_t Value) {
1790 unsigned Shifted = 0;
1791
1792 if (Value == 0)
1793 return 0;
1794
1795 while (!(Value & 0xC0000000)) {
1796 Value = Value << 2;
1797 Shifted += 2;
1798 }
1799
1800 bool Carry = (Value & 0x00FFFFFF);
1801 Value = ((Value & 0xFF000000) >> 24) + Carry;
1802
1803 if (Value & 0x0000100)
1804 Value = Value & 0x000001FC;
1805
1806 if (Shifted > 24)
1807 Value = Value >> (Shifted - 24);
1808 else
1809 Value = Value << (24 - Shifted);
1810
1811 return Value;
1812}
1813
1814// The stack limit in the TCB is set to this many bytes above the actual
1815// stack limit.
1816static const uint64_t kSplitStackAvailable = 256;
1817
1818// Adjust the function prologue to enable split stacks. This currently only
1819// supports android and linux.
1820//
1821// The ABI of the segmented stack prologue is a little arbitrarily chosen, but
1822// must be well defined in order to allow for consistent implementations of the
1823// __morestack helper function. The ABI is also not a normal ABI in that it
1824// doesn't follow the normal calling conventions because this allows the
1825// prologue of each function to be optimized further.
1826//
1827// Currently, the ABI looks like (when calling __morestack)
1828//
1829// * r4 holds the minimum stack size requested for this function call
1830// * r5 holds the stack size of the arguments to the function
1831// * the beginning of the function is 3 instructions after the call to
1832// __morestack
1833//
1834// Implementations of __morestack should use r4 to allocate a new stack, r5 to
1835// place the arguments on to the new stack, and the 3-instruction knowledge to
1836// jump directly to the body of the function when working on the new stack.
1837//
1838// An old (and possibly no longer compatible) implementation of __morestack for
1839// ARM can be found at [1].
1840//
1841// [1] - https://github.com/mozilla/rust/blob/86efd9/src/rt/arch/arm/morestack.S
Quentin Colombet61b305e2015-05-05 17:38:16 +00001842void ARMFrameLowering::adjustForSegmentedStacks(
1843 MachineFunction &MF, MachineBasicBlock &PrologueMBB) const {
Oliver Stannardb14c6252014-04-02 16:10:33 +00001844 unsigned Opcode;
1845 unsigned CFIIndex;
Eric Christopher22b2ad22015-02-20 08:24:37 +00001846 const ARMSubtarget *ST = &MF.getSubtarget<ARMSubtarget>();
Oliver Stannardb14c6252014-04-02 16:10:33 +00001847 bool Thumb = ST->isThumb();
1848
1849 // Sadly, this currently doesn't support varargs, platforms other than
1850 // android/linux. Note that thumb1/thumb2 are support for android/linux.
1851 if (MF.getFunction()->isVarArg())
1852 report_fatal_error("Segmented stacks do not support vararg functions.");
1853 if (!ST->isTargetAndroid() && !ST->isTargetLinux())
Alp Toker16f98b22014-04-09 14:47:27 +00001854 report_fatal_error("Segmented stacks not supported on this platform.");
Oliver Stannardb14c6252014-04-02 16:10:33 +00001855
Matthias Braun941a7052016-07-28 18:40:00 +00001856 MachineFrameInfo &MFI = MF.getFrameInfo();
Oliver Stannardb14c6252014-04-02 16:10:33 +00001857 MachineModuleInfo &MMI = MF.getMMI();
1858 MCContext &Context = MMI.getContext();
1859 const MCRegisterInfo *MRI = Context.getRegisterInfo();
1860 const ARMBaseInstrInfo &TII =
Eric Christopherfc6de422014-08-05 02:39:49 +00001861 *static_cast<const ARMBaseInstrInfo *>(MF.getSubtarget().getInstrInfo());
Oliver Stannardb14c6252014-04-02 16:10:33 +00001862 ARMFunctionInfo *ARMFI = MF.getInfo<ARMFunctionInfo>();
1863 DebugLoc DL;
1864
Matthias Braun941a7052016-07-28 18:40:00 +00001865 uint64_t StackSize = MFI.getStackSize();
Tim Northoverf9e798b2014-05-22 13:03:43 +00001866
1867 // Do not generate a prologue for functions with a stack of size zero
1868 if (StackSize == 0)
1869 return;
1870
Oliver Stannardb14c6252014-04-02 16:10:33 +00001871 // Use R4 and R5 as scratch registers.
1872 // We save R4 and R5 before use and restore them before leaving the function.
1873 unsigned ScratchReg0 = ARM::R4;
1874 unsigned ScratchReg1 = ARM::R5;
1875 uint64_t AlignedStackSize;
1876
1877 MachineBasicBlock *PrevStackMBB = MF.CreateMachineBasicBlock();
1878 MachineBasicBlock *PostStackMBB = MF.CreateMachineBasicBlock();
1879 MachineBasicBlock *AllocMBB = MF.CreateMachineBasicBlock();
1880 MachineBasicBlock *GetMBB = MF.CreateMachineBasicBlock();
1881 MachineBasicBlock *McrMBB = MF.CreateMachineBasicBlock();
1882
Quentin Colombet71a71482015-07-20 21:42:14 +00001883 // Grab everything that reaches PrologueMBB to update there liveness as well.
1884 SmallPtrSet<MachineBasicBlock *, 8> BeforePrologueRegion;
1885 SmallVector<MachineBasicBlock *, 2> WalkList;
1886 WalkList.push_back(&PrologueMBB);
1887
1888 do {
1889 MachineBasicBlock *CurMBB = WalkList.pop_back_val();
1890 for (MachineBasicBlock *PredBB : CurMBB->predecessors()) {
1891 if (BeforePrologueRegion.insert(PredBB).second)
1892 WalkList.push_back(PredBB);
1893 }
1894 } while (!WalkList.empty());
1895
1896 // The order in that list is important.
1897 // The blocks will all be inserted before PrologueMBB using that order.
1898 // Therefore the block that should appear first in the CFG should appear
1899 // first in the list.
1900 MachineBasicBlock *AddedBlocks[] = {PrevStackMBB, McrMBB, GetMBB, AllocMBB,
1901 PostStackMBB};
Quentin Colombet71a71482015-07-20 21:42:14 +00001902
Craig Topper80720812015-12-01 06:13:01 +00001903 for (MachineBasicBlock *B : AddedBlocks)
1904 BeforePrologueRegion.insert(B);
Quentin Colombet71a71482015-07-20 21:42:14 +00001905
Matthias Braund9da1622015-09-09 18:08:03 +00001906 for (const auto &LI : PrologueMBB.liveins()) {
Quentin Colombet71a71482015-07-20 21:42:14 +00001907 for (MachineBasicBlock *PredBB : BeforePrologueRegion)
Matthias Braunb2b7ef12015-08-24 22:59:52 +00001908 PredBB->addLiveIn(LI);
Oliver Stannardb14c6252014-04-02 16:10:33 +00001909 }
1910
Quentin Colombet71a71482015-07-20 21:42:14 +00001911 // Remove the newly added blocks from the list, since we know
1912 // we do not have to do the following updates for them.
Craig Topper80720812015-12-01 06:13:01 +00001913 for (MachineBasicBlock *B : AddedBlocks) {
1914 BeforePrologueRegion.erase(B);
1915 MF.insert(PrologueMBB.getIterator(), B);
Quentin Colombet71a71482015-07-20 21:42:14 +00001916 }
1917
1918 for (MachineBasicBlock *MBB : BeforePrologueRegion) {
1919 // Make sure the LiveIns are still sorted and unique.
1920 MBB->sortUniqueLiveIns();
1921 // Replace the edges to PrologueMBB by edges to the sequences
1922 // we are about to add.
1923 MBB->ReplaceUsesOfBlockWith(&PrologueMBB, AddedBlocks[0]);
1924 }
Oliver Stannardb14c6252014-04-02 16:10:33 +00001925
1926 // The required stack size that is aligned to ARM constant criterion.
Oliver Stannardb14c6252014-04-02 16:10:33 +00001927 AlignedStackSize = alignToARMConstant(StackSize);
1928
1929 // When the frame size is less than 256 we just compare the stack
1930 // boundary directly to the value of the stack pointer, per gcc.
1931 bool CompareStackPointer = AlignedStackSize < kSplitStackAvailable;
1932
1933 // We will use two of the callee save registers as scratch registers so we
1934 // need to save those registers onto the stack.
1935 // We will use SR0 to hold stack limit and SR1 to hold the stack size
1936 // requested and arguments for __morestack().
1937 // SR0: Scratch Register #0
1938 // SR1: Scratch Register #1
1939 // push {SR0, SR1}
1940 if (Thumb) {
1941 AddDefaultPred(BuildMI(PrevStackMBB, DL, TII.get(ARM::tPUSH)))
1942 .addReg(ScratchReg0).addReg(ScratchReg1);
1943 } else {
1944 AddDefaultPred(BuildMI(PrevStackMBB, DL, TII.get(ARM::STMDB_UPD))
1945 .addReg(ARM::SP, RegState::Define).addReg(ARM::SP))
1946 .addReg(ScratchReg0).addReg(ScratchReg1);
1947 }
1948
1949 // Emit the relevant DWARF information about the change in stack pointer as
1950 // well as where to find both r4 and r5 (the callee-save registers)
1951 CFIIndex =
1952 MMI.addFrameInst(MCCFIInstruction::createDefCfaOffset(nullptr, -8));
1953 BuildMI(PrevStackMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
1954 .addCFIIndex(CFIIndex);
1955 CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset(
1956 nullptr, MRI->getDwarfRegNum(ScratchReg1, true), -4));
1957 BuildMI(PrevStackMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
1958 .addCFIIndex(CFIIndex);
1959 CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset(
1960 nullptr, MRI->getDwarfRegNum(ScratchReg0, true), -8));
1961 BuildMI(PrevStackMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
1962 .addCFIIndex(CFIIndex);
1963
1964 // mov SR1, sp
1965 if (Thumb) {
1966 AddDefaultPred(BuildMI(McrMBB, DL, TII.get(ARM::tMOVr), ScratchReg1)
1967 .addReg(ARM::SP));
1968 } else if (CompareStackPointer) {
1969 AddDefaultPred(BuildMI(McrMBB, DL, TII.get(ARM::MOVr), ScratchReg1)
1970 .addReg(ARM::SP)).addReg(0);
1971 }
1972
1973 // sub SR1, sp, #StackSize
1974 if (!CompareStackPointer && Thumb) {
1975 AddDefaultPred(
1976 AddDefaultCC(BuildMI(McrMBB, DL, TII.get(ARM::tSUBi8), ScratchReg1))
1977 .addReg(ScratchReg1).addImm(AlignedStackSize));
1978 } else if (!CompareStackPointer) {
1979 AddDefaultPred(BuildMI(McrMBB, DL, TII.get(ARM::SUBri), ScratchReg1)
1980 .addReg(ARM::SP).addImm(AlignedStackSize)).addReg(0);
1981 }
1982
1983 if (Thumb && ST->isThumb1Only()) {
1984 unsigned PCLabelId = ARMFI->createPICLabelUId();
1985 ARMConstantPoolValue *NewCPV = ARMConstantPoolSymbol::Create(
Oliver Stannard92e0fc02014-04-03 08:45:16 +00001986 MF.getFunction()->getContext(), "__STACK_LIMIT", PCLabelId, 0);
Oliver Stannardb14c6252014-04-02 16:10:33 +00001987 MachineConstantPool *MCP = MF.getConstantPool();
Tim Northover956b0082015-10-02 18:07:13 +00001988 unsigned CPI = MCP->getConstantPoolIndex(NewCPV, 4);
Oliver Stannardb14c6252014-04-02 16:10:33 +00001989
1990 // ldr SR0, [pc, offset(STACK_LIMIT)]
1991 AddDefaultPred(BuildMI(GetMBB, DL, TII.get(ARM::tLDRpci), ScratchReg0)
1992 .addConstantPoolIndex(CPI));
1993
1994 // ldr SR0, [SR0]
1995 AddDefaultPred(BuildMI(GetMBB, DL, TII.get(ARM::tLDRi), ScratchReg0)
1996 .addReg(ScratchReg0).addImm(0));
1997 } else {
1998 // Get TLS base address from the coprocessor
1999 // mrc p15, #0, SR0, c13, c0, #3
2000 AddDefaultPred(BuildMI(McrMBB, DL, TII.get(ARM::MRC), ScratchReg0)
2001 .addImm(15)
2002 .addImm(0)
2003 .addImm(13)
2004 .addImm(0)
2005 .addImm(3));
2006
2007 // Use the last tls slot on android and a private field of the TCP on linux.
2008 assert(ST->isTargetAndroid() || ST->isTargetLinux());
2009 unsigned TlsOffset = ST->isTargetAndroid() ? 63 : 1;
2010
2011 // Get the stack limit from the right offset
2012 // ldr SR0, [sr0, #4 * TlsOffset]
2013 AddDefaultPred(BuildMI(GetMBB, DL, TII.get(ARM::LDRi12), ScratchReg0)
2014 .addReg(ScratchReg0).addImm(4 * TlsOffset));
2015 }
2016
2017 // Compare stack limit with stack size requested.
2018 // cmp SR0, SR1
2019 Opcode = Thumb ? ARM::tCMPr : ARM::CMPrr;
2020 AddDefaultPred(BuildMI(GetMBB, DL, TII.get(Opcode))
2021 .addReg(ScratchReg0)
2022 .addReg(ScratchReg1));
2023
2024 // This jump is taken if StackLimit < SP - stack required.
2025 Opcode = Thumb ? ARM::tBcc : ARM::Bcc;
2026 BuildMI(GetMBB, DL, TII.get(Opcode)).addMBB(PostStackMBB)
2027 .addImm(ARMCC::LO)
2028 .addReg(ARM::CPSR);
2029
2030
2031 // Calling __morestack(StackSize, Size of stack arguments).
2032 // __morestack knows that the stack size requested is in SR0(r4)
2033 // and amount size of stack arguments is in SR1(r5).
2034
2035 // Pass first argument for the __morestack by Scratch Register #0.
2036 // The amount size of stack required
2037 if (Thumb) {
2038 AddDefaultPred(AddDefaultCC(BuildMI(AllocMBB, DL, TII.get(ARM::tMOVi8),
2039 ScratchReg0)).addImm(AlignedStackSize));
2040 } else {
2041 AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::MOVi), ScratchReg0)
2042 .addImm(AlignedStackSize)).addReg(0);
2043 }
2044 // Pass second argument for the __morestack by Scratch Register #1.
2045 // The amount size of stack consumed to save function arguments.
2046 if (Thumb) {
2047 AddDefaultPred(
2048 AddDefaultCC(BuildMI(AllocMBB, DL, TII.get(ARM::tMOVi8), ScratchReg1))
2049 .addImm(alignToARMConstant(ARMFI->getArgumentStackSize())));
2050 } else {
2051 AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::MOVi), ScratchReg1)
2052 .addImm(alignToARMConstant(ARMFI->getArgumentStackSize())))
2053 .addReg(0);
2054 }
2055
2056 // push {lr} - Save return address of this function.
2057 if (Thumb) {
2058 AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::tPUSH)))
2059 .addReg(ARM::LR);
2060 } else {
2061 AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::STMDB_UPD))
2062 .addReg(ARM::SP, RegState::Define)
2063 .addReg(ARM::SP))
2064 .addReg(ARM::LR);
2065 }
2066
2067 // Emit the DWARF info about the change in stack as well as where to find the
2068 // previous link register
2069 CFIIndex =
2070 MMI.addFrameInst(MCCFIInstruction::createDefCfaOffset(nullptr, -12));
2071 BuildMI(AllocMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
2072 .addCFIIndex(CFIIndex);
2073 CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset(
2074 nullptr, MRI->getDwarfRegNum(ARM::LR, true), -12));
2075 BuildMI(AllocMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
2076 .addCFIIndex(CFIIndex);
2077
2078 // Call __morestack().
2079 if (Thumb) {
2080 AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::tBL)))
2081 .addExternalSymbol("__morestack");
2082 } else {
2083 BuildMI(AllocMBB, DL, TII.get(ARM::BL))
2084 .addExternalSymbol("__morestack");
2085 }
2086
2087 // pop {lr} - Restore return address of this original function.
2088 if (Thumb) {
2089 if (ST->isThumb1Only()) {
2090 AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::tPOP)))
2091 .addReg(ScratchReg0);
2092 AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::tMOVr), ARM::LR)
2093 .addReg(ScratchReg0));
2094 } else {
2095 AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::t2LDR_POST))
2096 .addReg(ARM::LR, RegState::Define)
2097 .addReg(ARM::SP, RegState::Define)
2098 .addReg(ARM::SP)
2099 .addImm(4));
2100 }
2101 } else {
2102 AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::LDMIA_UPD))
2103 .addReg(ARM::SP, RegState::Define)
2104 .addReg(ARM::SP))
2105 .addReg(ARM::LR);
2106 }
2107
2108 // Restore SR0 and SR1 in case of __morestack() was called.
2109 // __morestack() will skip PostStackMBB block so we need to restore
2110 // scratch registers from here.
2111 // pop {SR0, SR1}
2112 if (Thumb) {
2113 AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::tPOP)))
2114 .addReg(ScratchReg0)
2115 .addReg(ScratchReg1);
2116 } else {
2117 AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::LDMIA_UPD))
2118 .addReg(ARM::SP, RegState::Define)
2119 .addReg(ARM::SP))
2120 .addReg(ScratchReg0)
2121 .addReg(ScratchReg1);
2122 }
2123
2124 // Update the CFA offset now that we've popped
2125 CFIIndex = MMI.addFrameInst(MCCFIInstruction::createDefCfaOffset(nullptr, 0));
2126 BuildMI(AllocMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
2127 .addCFIIndex(CFIIndex);
2128
2129 // bx lr - Return from this function.
2130 Opcode = Thumb ? ARM::tBX_RET : ARM::BX_RET;
2131 AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(Opcode)));
2132
2133 // Restore SR0 and SR1 in case of __morestack() was not called.
2134 // pop {SR0, SR1}
2135 if (Thumb) {
2136 AddDefaultPred(BuildMI(PostStackMBB, DL, TII.get(ARM::tPOP)))
2137 .addReg(ScratchReg0)
2138 .addReg(ScratchReg1);
2139 } else {
2140 AddDefaultPred(BuildMI(PostStackMBB, DL, TII.get(ARM::LDMIA_UPD))
2141 .addReg(ARM::SP, RegState::Define)
2142 .addReg(ARM::SP))
2143 .addReg(ScratchReg0)
2144 .addReg(ScratchReg1);
2145 }
2146
2147 // Update the CFA offset now that we've popped
2148 CFIIndex = MMI.addFrameInst(MCCFIInstruction::createDefCfaOffset(nullptr, 0));
2149 BuildMI(PostStackMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
2150 .addCFIIndex(CFIIndex);
2151
2152 // Tell debuggers that r4 and r5 are now the same as they were in the
2153 // previous function, that they're the "Same Value".
2154 CFIIndex = MMI.addFrameInst(MCCFIInstruction::createSameValue(
2155 nullptr, MRI->getDwarfRegNum(ScratchReg0, true)));
2156 BuildMI(PostStackMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
2157 .addCFIIndex(CFIIndex);
2158 CFIIndex = MMI.addFrameInst(MCCFIInstruction::createSameValue(
2159 nullptr, MRI->getDwarfRegNum(ScratchReg1, true)));
2160 BuildMI(PostStackMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION))
2161 .addCFIIndex(CFIIndex);
2162
2163 // Organizing MBB lists
Quentin Colombet61b305e2015-05-05 17:38:16 +00002164 PostStackMBB->addSuccessor(&PrologueMBB);
Oliver Stannardb14c6252014-04-02 16:10:33 +00002165
2166 AllocMBB->addSuccessor(PostStackMBB);
2167
2168 GetMBB->addSuccessor(PostStackMBB);
2169 GetMBB->addSuccessor(AllocMBB);
2170
2171 McrMBB->addSuccessor(GetMBB);
2172
2173 PrevStackMBB->addSuccessor(McrMBB);
2174
Filipe Cabecinhas0da99372016-04-29 15:22:48 +00002175#ifdef EXPENSIVE_CHECKS
Oliver Stannardb14c6252014-04-02 16:10:33 +00002176 MF.verify();
2177#endif
2178}