Eugene Zelenko | d96089b | 2017-02-14 00:33:36 +0000 | [diff] [blame] | 1 | //===- AMDGPUBaseInfo.cpp - AMDGPU Base encoding information --------------===// |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
Eugene Zelenko | d96089b | 2017-02-14 00:33:36 +0000 | [diff] [blame] | 8 | |
Eugene Zelenko | d96089b | 2017-02-14 00:33:36 +0000 | [diff] [blame] | 9 | #include "AMDGPUBaseInfo.h" |
Alexander Timofeev | 2e5eece | 2018-03-05 15:12:21 +0000 | [diff] [blame] | 10 | #include "AMDGPUTargetTransformInfo.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 11 | #include "AMDGPU.h" |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 12 | #include "SIDefines.h" |
Eugene Zelenko | d96089b | 2017-02-14 00:33:36 +0000 | [diff] [blame] | 13 | #include "llvm/ADT/StringRef.h" |
| 14 | #include "llvm/ADT/Triple.h" |
Zachary Turner | 264b5d9 | 2017-06-07 03:48:56 +0000 | [diff] [blame] | 15 | #include "llvm/BinaryFormat/ELF.h" |
Tom Stellard | 08efb7e | 2017-01-27 18:41:14 +0000 | [diff] [blame] | 16 | #include "llvm/CodeGen/MachineMemOperand.h" |
Eugene Zelenko | d96089b | 2017-02-14 00:33:36 +0000 | [diff] [blame] | 17 | #include "llvm/IR/Attributes.h" |
Tom Stellard | 08efb7e | 2017-01-27 18:41:14 +0000 | [diff] [blame] | 18 | #include "llvm/IR/Constants.h" |
Tom Stellard | ac00eb5 | 2015-12-15 16:26:16 +0000 | [diff] [blame] | 19 | #include "llvm/IR/Function.h" |
Tom Stellard | e3b5aea | 2015-12-02 17:00:42 +0000 | [diff] [blame] | 20 | #include "llvm/IR/GlobalValue.h" |
Eugene Zelenko | d96089b | 2017-02-14 00:33:36 +0000 | [diff] [blame] | 21 | #include "llvm/IR/Instruction.h" |
Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 22 | #include "llvm/IR/LLVMContext.h" |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 23 | #include "llvm/IR/Module.h" |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCContext.h" |
Eugene Zelenko | d96089b | 2017-02-14 00:33:36 +0000 | [diff] [blame] | 25 | #include "llvm/MC/MCInstrDesc.h" |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 26 | #include "llvm/MC/MCInstrInfo.h" |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 27 | #include "llvm/MC/MCRegisterInfo.h" |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 28 | #include "llvm/MC/MCSectionELF.h" |
Tom Stellard | 2b65ed3 | 2015-12-21 18:44:27 +0000 | [diff] [blame] | 29 | #include "llvm/MC/MCSubtargetInfo.h" |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 30 | #include "llvm/MC/SubtargetFeature.h" |
Eugene Zelenko | d96089b | 2017-02-14 00:33:36 +0000 | [diff] [blame] | 31 | #include "llvm/Support/Casting.h" |
Eugene Zelenko | d96089b | 2017-02-14 00:33:36 +0000 | [diff] [blame] | 32 | #include "llvm/Support/ErrorHandling.h" |
| 33 | #include "llvm/Support/MathExtras.h" |
| 34 | #include <algorithm> |
| 35 | #include <cassert> |
| 36 | #include <cstdint> |
| 37 | #include <cstring> |
| 38 | #include <utility> |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 39 | |
Matt Arsenault | 678e111 | 2017-04-10 17:58:06 +0000 | [diff] [blame] | 40 | #include "MCTargetDesc/AMDGPUMCTargetDesc.h" |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 41 | |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 42 | #define GET_INSTRINFO_NAMED_OPS |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 43 | #define GET_INSTRMAP_INFO |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 44 | #include "AMDGPUGenInstrInfo.inc" |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 45 | #undef GET_INSTRMAP_INFO |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 46 | #undef GET_INSTRINFO_NAMED_OPS |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 47 | |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 48 | namespace { |
| 49 | |
| 50 | /// \returns Bit mask for given bit \p Shift and bit \p Width. |
| 51 | unsigned getBitMask(unsigned Shift, unsigned Width) { |
| 52 | return ((1 << Width) - 1) << Shift; |
| 53 | } |
| 54 | |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 55 | /// Packs \p Src into \p Dst for given bit \p Shift and bit \p Width. |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 56 | /// |
| 57 | /// \returns Packed \p Dst. |
| 58 | unsigned packBits(unsigned Src, unsigned Dst, unsigned Shift, unsigned Width) { |
| 59 | Dst &= ~(1 << Shift) & ~getBitMask(Shift, Width); |
| 60 | Dst |= (Src << Shift) & getBitMask(Shift, Width); |
| 61 | return Dst; |
| 62 | } |
| 63 | |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 64 | /// Unpacks bits from \p Src for given bit \p Shift and bit \p Width. |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 65 | /// |
| 66 | /// \returns Unpacked bits. |
| 67 | unsigned unpackBits(unsigned Src, unsigned Shift, unsigned Width) { |
| 68 | return (Src & getBitMask(Shift, Width)) >> Shift; |
| 69 | } |
| 70 | |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 71 | /// \returns Vmcnt bit shift (lower bits). |
| 72 | unsigned getVmcntBitShiftLo() { return 0; } |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 73 | |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 74 | /// \returns Vmcnt bit width (lower bits). |
| 75 | unsigned getVmcntBitWidthLo() { return 4; } |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 76 | |
| 77 | /// \returns Expcnt bit shift. |
| 78 | unsigned getExpcntBitShift() { return 4; } |
| 79 | |
| 80 | /// \returns Expcnt bit width. |
| 81 | unsigned getExpcntBitWidth() { return 3; } |
| 82 | |
| 83 | /// \returns Lgkmcnt bit shift. |
| 84 | unsigned getLgkmcntBitShift() { return 8; } |
| 85 | |
| 86 | /// \returns Lgkmcnt bit width. |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 87 | unsigned getLgkmcntBitWidth(unsigned VersionMajor) { |
| 88 | return (VersionMajor >= 10) ? 6 : 4; |
| 89 | } |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 90 | |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 91 | /// \returns Vmcnt bit shift (higher bits). |
| 92 | unsigned getVmcntBitShiftHi() { return 14; } |
| 93 | |
| 94 | /// \returns Vmcnt bit width (higher bits). |
| 95 | unsigned getVmcntBitWidthHi() { return 2; } |
| 96 | |
Eugene Zelenko | d96089b | 2017-02-14 00:33:36 +0000 | [diff] [blame] | 97 | } // end namespace anonymous |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 98 | |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 99 | namespace llvm { |
Konstantin Zhuravlyov | 3d1cc88 | 2017-04-21 19:45:22 +0000 | [diff] [blame] | 100 | |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 101 | namespace AMDGPU { |
| 102 | |
Nicolai Haehnle | 7a9c03f | 2018-06-21 13:36:57 +0000 | [diff] [blame] | 103 | #define GET_MIMGBaseOpcodesTable_IMPL |
| 104 | #define GET_MIMGDimInfoTable_IMPL |
Nicolai Haehnle | 0ab200b | 2018-06-21 13:36:44 +0000 | [diff] [blame] | 105 | #define GET_MIMGInfoTable_IMPL |
Ryan Taylor | 894c8fd | 2018-08-01 12:12:01 +0000 | [diff] [blame] | 106 | #define GET_MIMGLZMappingTable_IMPL |
Piotr Sobczak | 9b11e93 | 2019-06-10 15:58:51 +0000 | [diff] [blame^] | 107 | #define GET_MIMGMIPMappingTable_IMPL |
Nicolai Haehnle | 0ab200b | 2018-06-21 13:36:44 +0000 | [diff] [blame] | 108 | #include "AMDGPUGenSearchableTables.inc" |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 109 | |
Nicolai Haehnle | 7a9c03f | 2018-06-21 13:36:57 +0000 | [diff] [blame] | 110 | int getMIMGOpcode(unsigned BaseOpcode, unsigned MIMGEncoding, |
| 111 | unsigned VDataDwords, unsigned VAddrDwords) { |
| 112 | const MIMGInfo *Info = getMIMGOpcodeHelper(BaseOpcode, MIMGEncoding, |
| 113 | VDataDwords, VAddrDwords); |
| 114 | return Info ? Info->Opcode : -1; |
| 115 | } |
| 116 | |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 117 | const MIMGBaseOpcodeInfo *getMIMGBaseOpcode(unsigned Opc) { |
| 118 | const MIMGInfo *Info = getMIMGInfo(Opc); |
| 119 | return Info ? getMIMGBaseOpcodeInfo(Info->BaseOpcode) : nullptr; |
| 120 | } |
| 121 | |
Nicolai Haehnle | 0ab200b | 2018-06-21 13:36:44 +0000 | [diff] [blame] | 122 | int getMaskedMIMGOp(unsigned Opc, unsigned NewChannels) { |
| 123 | const MIMGInfo *OrigInfo = getMIMGInfo(Opc); |
| 124 | const MIMGInfo *NewInfo = |
| 125 | getMIMGOpcodeHelper(OrigInfo->BaseOpcode, OrigInfo->MIMGEncoding, |
| 126 | NewChannels, OrigInfo->VAddrDwords); |
| 127 | return NewInfo ? NewInfo->Opcode : -1; |
Dmitry Preobrazhensky | 0b4eb1e | 2018-01-26 15:43:29 +0000 | [diff] [blame] | 128 | } |
| 129 | |
Neil Henning | 76504a4 | 2018-12-12 16:15:21 +0000 | [diff] [blame] | 130 | struct MUBUFInfo { |
| 131 | uint16_t Opcode; |
| 132 | uint16_t BaseOpcode; |
| 133 | uint8_t dwords; |
| 134 | bool has_vaddr; |
| 135 | bool has_srsrc; |
| 136 | bool has_soffset; |
| 137 | }; |
| 138 | |
| 139 | #define GET_MUBUFInfoTable_DECL |
| 140 | #define GET_MUBUFInfoTable_IMPL |
| 141 | #include "AMDGPUGenSearchableTables.inc" |
| 142 | |
| 143 | int getMUBUFBaseOpcode(unsigned Opc) { |
| 144 | const MUBUFInfo *Info = getMUBUFInfoFromOpcode(Opc); |
| 145 | return Info ? Info->BaseOpcode : -1; |
| 146 | } |
| 147 | |
| 148 | int getMUBUFOpcode(unsigned BaseOpc, unsigned Dwords) { |
| 149 | const MUBUFInfo *Info = getMUBUFInfoFromBaseOpcodeAndDwords(BaseOpc, Dwords); |
| 150 | return Info ? Info->Opcode : -1; |
| 151 | } |
| 152 | |
| 153 | int getMUBUFDwords(unsigned Opc) { |
| 154 | const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc); |
| 155 | return Info ? Info->dwords : 0; |
| 156 | } |
| 157 | |
| 158 | bool getMUBUFHasVAddr(unsigned Opc) { |
| 159 | const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc); |
| 160 | return Info ? Info->has_vaddr : false; |
| 161 | } |
| 162 | |
| 163 | bool getMUBUFHasSrsrc(unsigned Opc) { |
| 164 | const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc); |
| 165 | return Info ? Info->has_srsrc : false; |
| 166 | } |
| 167 | |
| 168 | bool getMUBUFHasSoffset(unsigned Opc) { |
| 169 | const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc); |
| 170 | return Info ? Info->has_soffset : false; |
| 171 | } |
| 172 | |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 173 | // Wrapper for Tablegen'd function. enum Subtarget is not defined in any |
| 174 | // header files, so we need to wrap it in a function that takes unsigned |
| 175 | // instead. |
| 176 | int getMCOpcode(uint16_t Opcode, unsigned Gen) { |
| 177 | return getMCOpcodeGen(Opcode, static_cast<Subtarget>(Gen)); |
| 178 | } |
| 179 | |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 180 | namespace IsaInfo { |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 181 | |
Konstantin Zhuravlyov | 9c05b2b | 2017-10-14 15:40:33 +0000 | [diff] [blame] | 182 | void streamIsaVersion(const MCSubtargetInfo *STI, raw_ostream &Stream) { |
| 183 | auto TargetTriple = STI->getTargetTriple(); |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 184 | auto Version = getIsaVersion(STI->getCPU()); |
Konstantin Zhuravlyov | 9c05b2b | 2017-10-14 15:40:33 +0000 | [diff] [blame] | 185 | |
| 186 | Stream << TargetTriple.getArchName() << '-' |
| 187 | << TargetTriple.getVendorName() << '-' |
| 188 | << TargetTriple.getOSName() << '-' |
| 189 | << TargetTriple.getEnvironmentName() << '-' |
| 190 | << "gfx" |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 191 | << Version.Major |
| 192 | << Version.Minor |
| 193 | << Version.Stepping; |
Scott Linder | 1e8c2c7 | 2018-06-21 19:38:56 +0000 | [diff] [blame] | 194 | |
| 195 | if (hasXNACK(*STI)) |
| 196 | Stream << "+xnack"; |
Konstantin Zhuravlyov | 108927b | 2018-11-05 22:44:19 +0000 | [diff] [blame] | 197 | if (hasSRAMECC(*STI)) |
| 198 | Stream << "+sram-ecc"; |
Scott Linder | 1e8c2c7 | 2018-06-21 19:38:56 +0000 | [diff] [blame] | 199 | |
Konstantin Zhuravlyov | 9c05b2b | 2017-10-14 15:40:33 +0000 | [diff] [blame] | 200 | Stream.flush(); |
| 201 | } |
| 202 | |
Konstantin Zhuravlyov | 00f2cb1 | 2018-06-12 18:02:46 +0000 | [diff] [blame] | 203 | bool hasCodeObjectV3(const MCSubtargetInfo *STI) { |
Konstantin Zhuravlyov | af7b5d7 | 2018-11-15 23:14:23 +0000 | [diff] [blame] | 204 | return STI->getTargetTriple().getOS() == Triple::AMDHSA && |
| 205 | STI->getFeatureBits().test(FeatureCodeObjectV3); |
Konstantin Zhuravlyov | eda425e | 2017-10-14 15:59:07 +0000 | [diff] [blame] | 206 | } |
| 207 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 208 | unsigned getWavefrontSize(const MCSubtargetInfo *STI) { |
| 209 | if (STI->getFeatureBits().test(FeatureWavefrontSize16)) |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 210 | return 16; |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 211 | if (STI->getFeatureBits().test(FeatureWavefrontSize32)) |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 212 | return 32; |
| 213 | |
| 214 | return 64; |
| 215 | } |
| 216 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 217 | unsigned getLocalMemorySize(const MCSubtargetInfo *STI) { |
| 218 | if (STI->getFeatureBits().test(FeatureLocalMemorySize32768)) |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 219 | return 32768; |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 220 | if (STI->getFeatureBits().test(FeatureLocalMemorySize65536)) |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 221 | return 65536; |
| 222 | |
| 223 | return 0; |
| 224 | } |
| 225 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 226 | unsigned getEUsPerCU(const MCSubtargetInfo *STI) { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 227 | return 4; |
| 228 | } |
| 229 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 230 | unsigned getMaxWorkGroupsPerCU(const MCSubtargetInfo *STI, |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 231 | unsigned FlatWorkGroupSize) { |
Matt Arsenault | d704727 | 2019-02-08 19:18:01 +0000 | [diff] [blame] | 232 | assert(FlatWorkGroupSize != 0); |
| 233 | if (STI->getTargetTriple().getArch() != Triple::amdgcn) |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 234 | return 8; |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 235 | unsigned N = getWavesPerWorkGroup(STI, FlatWorkGroupSize); |
Stanislav Mekhanoshin | 19f98c6 | 2017-02-15 01:03:59 +0000 | [diff] [blame] | 236 | if (N == 1) |
| 237 | return 40; |
| 238 | N = 40 / N; |
| 239 | return std::min(N, 16u); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 240 | } |
| 241 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 242 | unsigned getMaxWavesPerCU(const MCSubtargetInfo *STI) { |
| 243 | return getMaxWavesPerEU() * getEUsPerCU(STI); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 244 | } |
| 245 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 246 | unsigned getMaxWavesPerCU(const MCSubtargetInfo *STI, |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 247 | unsigned FlatWorkGroupSize) { |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 248 | return getWavesPerWorkGroup(STI, FlatWorkGroupSize); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 249 | } |
| 250 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 251 | unsigned getMinWavesPerEU(const MCSubtargetInfo *STI) { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 252 | return 1; |
| 253 | } |
| 254 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 255 | unsigned getMaxWavesPerEU() { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 256 | // FIXME: Need to take scratch memory into account. |
| 257 | return 10; |
| 258 | } |
| 259 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 260 | unsigned getMaxWavesPerEU(const MCSubtargetInfo *STI, |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 261 | unsigned FlatWorkGroupSize) { |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 262 | return alignTo(getMaxWavesPerCU(STI, FlatWorkGroupSize), |
| 263 | getEUsPerCU(STI)) / getEUsPerCU(STI); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 264 | } |
| 265 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 266 | unsigned getMinFlatWorkGroupSize(const MCSubtargetInfo *STI) { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 267 | return 1; |
| 268 | } |
| 269 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 270 | unsigned getMaxFlatWorkGroupSize(const MCSubtargetInfo *STI) { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 271 | return 2048; |
| 272 | } |
| 273 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 274 | unsigned getWavesPerWorkGroup(const MCSubtargetInfo *STI, |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 275 | unsigned FlatWorkGroupSize) { |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 276 | return alignTo(FlatWorkGroupSize, getWavefrontSize(STI)) / |
| 277 | getWavefrontSize(STI); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 278 | } |
| 279 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 280 | unsigned getSGPRAllocGranule(const MCSubtargetInfo *STI) { |
| 281 | IsaVersion Version = getIsaVersion(STI->getCPU()); |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 282 | if (Version.Major >= 10) |
| 283 | return getAddressableNumSGPRs(STI); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 284 | if (Version.Major >= 8) |
| 285 | return 16; |
| 286 | return 8; |
| 287 | } |
| 288 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 289 | unsigned getSGPREncodingGranule(const MCSubtargetInfo *STI) { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 290 | return 8; |
| 291 | } |
| 292 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 293 | unsigned getTotalNumSGPRs(const MCSubtargetInfo *STI) { |
| 294 | IsaVersion Version = getIsaVersion(STI->getCPU()); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 295 | if (Version.Major >= 8) |
| 296 | return 800; |
| 297 | return 512; |
| 298 | } |
| 299 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 300 | unsigned getAddressableNumSGPRs(const MCSubtargetInfo *STI) { |
| 301 | if (STI->getFeatureBits().test(FeatureSGPRInitBug)) |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 302 | return FIXED_NUM_SGPRS_FOR_INIT_BUG; |
| 303 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 304 | IsaVersion Version = getIsaVersion(STI->getCPU()); |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 305 | if (Version.Major >= 10) |
| 306 | return 106; |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 307 | if (Version.Major >= 8) |
| 308 | return 102; |
| 309 | return 104; |
| 310 | } |
| 311 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 312 | unsigned getMinNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU) { |
Konstantin Zhuravlyov | fd87137 | 2017-02-09 21:33:23 +0000 | [diff] [blame] | 313 | assert(WavesPerEU != 0); |
| 314 | |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 315 | IsaVersion Version = getIsaVersion(STI->getCPU()); |
| 316 | if (Version.Major >= 10) |
| 317 | return 0; |
| 318 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 319 | if (WavesPerEU >= getMaxWavesPerEU()) |
Konstantin Zhuravlyov | fd87137 | 2017-02-09 21:33:23 +0000 | [diff] [blame] | 320 | return 0; |
Konstantin Zhuravlyov | c72ece6 | 2018-05-16 20:47:48 +0000 | [diff] [blame] | 321 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 322 | unsigned MinNumSGPRs = getTotalNumSGPRs(STI) / (WavesPerEU + 1); |
| 323 | if (STI->getFeatureBits().test(FeatureTrapHandler)) |
Konstantin Zhuravlyov | c72ece6 | 2018-05-16 20:47:48 +0000 | [diff] [blame] | 324 | MinNumSGPRs -= std::min(MinNumSGPRs, (unsigned)TRAP_NUM_SGPRS); |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 325 | MinNumSGPRs = alignDown(MinNumSGPRs, getSGPRAllocGranule(STI)) + 1; |
| 326 | return std::min(MinNumSGPRs, getAddressableNumSGPRs(STI)); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 327 | } |
| 328 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 329 | unsigned getMaxNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 330 | bool Addressable) { |
Konstantin Zhuravlyov | fd87137 | 2017-02-09 21:33:23 +0000 | [diff] [blame] | 331 | assert(WavesPerEU != 0); |
| 332 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 333 | unsigned AddressableNumSGPRs = getAddressableNumSGPRs(STI); |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 334 | IsaVersion Version = getIsaVersion(STI->getCPU()); |
| 335 | if (Version.Major >= 10) |
| 336 | return Addressable ? AddressableNumSGPRs : 108; |
Konstantin Zhuravlyov | fd87137 | 2017-02-09 21:33:23 +0000 | [diff] [blame] | 337 | if (Version.Major >= 8 && !Addressable) |
| 338 | AddressableNumSGPRs = 112; |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 339 | unsigned MaxNumSGPRs = getTotalNumSGPRs(STI) / WavesPerEU; |
| 340 | if (STI->getFeatureBits().test(FeatureTrapHandler)) |
Konstantin Zhuravlyov | c72ece6 | 2018-05-16 20:47:48 +0000 | [diff] [blame] | 341 | MaxNumSGPRs -= std::min(MaxNumSGPRs, (unsigned)TRAP_NUM_SGPRS); |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 342 | MaxNumSGPRs = alignDown(MaxNumSGPRs, getSGPRAllocGranule(STI)); |
Konstantin Zhuravlyov | fd87137 | 2017-02-09 21:33:23 +0000 | [diff] [blame] | 343 | return std::min(MaxNumSGPRs, AddressableNumSGPRs); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 344 | } |
| 345 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 346 | unsigned getNumExtraSGPRs(const MCSubtargetInfo *STI, bool VCCUsed, |
Scott Linder | 1e8c2c7 | 2018-06-21 19:38:56 +0000 | [diff] [blame] | 347 | bool FlatScrUsed, bool XNACKUsed) { |
| 348 | unsigned ExtraSGPRs = 0; |
| 349 | if (VCCUsed) |
| 350 | ExtraSGPRs = 2; |
| 351 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 352 | IsaVersion Version = getIsaVersion(STI->getCPU()); |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 353 | if (Version.Major >= 10) |
| 354 | return ExtraSGPRs; |
| 355 | |
Scott Linder | 1e8c2c7 | 2018-06-21 19:38:56 +0000 | [diff] [blame] | 356 | if (Version.Major < 8) { |
| 357 | if (FlatScrUsed) |
| 358 | ExtraSGPRs = 4; |
| 359 | } else { |
| 360 | if (XNACKUsed) |
| 361 | ExtraSGPRs = 4; |
| 362 | |
| 363 | if (FlatScrUsed) |
| 364 | ExtraSGPRs = 6; |
| 365 | } |
| 366 | |
| 367 | return ExtraSGPRs; |
| 368 | } |
| 369 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 370 | unsigned getNumExtraSGPRs(const MCSubtargetInfo *STI, bool VCCUsed, |
Scott Linder | 1e8c2c7 | 2018-06-21 19:38:56 +0000 | [diff] [blame] | 371 | bool FlatScrUsed) { |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 372 | return getNumExtraSGPRs(STI, VCCUsed, FlatScrUsed, |
| 373 | STI->getFeatureBits().test(AMDGPU::FeatureXNACK)); |
Scott Linder | 1e8c2c7 | 2018-06-21 19:38:56 +0000 | [diff] [blame] | 374 | } |
| 375 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 376 | unsigned getNumSGPRBlocks(const MCSubtargetInfo *STI, unsigned NumSGPRs) { |
| 377 | NumSGPRs = alignTo(std::max(1u, NumSGPRs), getSGPREncodingGranule(STI)); |
Scott Linder | 1e8c2c7 | 2018-06-21 19:38:56 +0000 | [diff] [blame] | 378 | // SGPRBlocks is actual number of SGPR blocks minus 1. |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 379 | return NumSGPRs / getSGPREncodingGranule(STI) - 1; |
Scott Linder | 1e8c2c7 | 2018-06-21 19:38:56 +0000 | [diff] [blame] | 380 | } |
| 381 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 382 | unsigned getVGPRAllocGranule(const MCSubtargetInfo *STI) { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 383 | return 4; |
| 384 | } |
| 385 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 386 | unsigned getVGPREncodingGranule(const MCSubtargetInfo *STI) { |
| 387 | return getVGPRAllocGranule(STI); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 388 | } |
| 389 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 390 | unsigned getTotalNumVGPRs(const MCSubtargetInfo *STI) { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 391 | return 256; |
| 392 | } |
| 393 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 394 | unsigned getAddressableNumVGPRs(const MCSubtargetInfo *STI) { |
| 395 | return getTotalNumVGPRs(STI); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 396 | } |
| 397 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 398 | unsigned getMinNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU) { |
Konstantin Zhuravlyov | fd87137 | 2017-02-09 21:33:23 +0000 | [diff] [blame] | 399 | assert(WavesPerEU != 0); |
| 400 | |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 401 | if (WavesPerEU >= getMaxWavesPerEU()) |
Konstantin Zhuravlyov | fd87137 | 2017-02-09 21:33:23 +0000 | [diff] [blame] | 402 | return 0; |
| 403 | unsigned MinNumVGPRs = |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 404 | alignDown(getTotalNumVGPRs(STI) / (WavesPerEU + 1), |
| 405 | getVGPRAllocGranule(STI)) + 1; |
| 406 | return std::min(MinNumVGPRs, getAddressableNumVGPRs(STI)); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 407 | } |
| 408 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 409 | unsigned getMaxNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU) { |
Konstantin Zhuravlyov | fd87137 | 2017-02-09 21:33:23 +0000 | [diff] [blame] | 410 | assert(WavesPerEU != 0); |
| 411 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 412 | unsigned MaxNumVGPRs = alignDown(getTotalNumVGPRs(STI) / WavesPerEU, |
| 413 | getVGPRAllocGranule(STI)); |
| 414 | unsigned AddressableNumVGPRs = getAddressableNumVGPRs(STI); |
Konstantin Zhuravlyov | fd87137 | 2017-02-09 21:33:23 +0000 | [diff] [blame] | 415 | return std::min(MaxNumVGPRs, AddressableNumVGPRs); |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 416 | } |
| 417 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 418 | unsigned getNumVGPRBlocks(const MCSubtargetInfo *STI, unsigned NumVGPRs) { |
| 419 | NumVGPRs = alignTo(std::max(1u, NumVGPRs), getVGPREncodingGranule(STI)); |
Scott Linder | 1e8c2c7 | 2018-06-21 19:38:56 +0000 | [diff] [blame] | 420 | // VGPRBlocks is actual number of VGPR blocks minus 1. |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 421 | return NumVGPRs / getVGPREncodingGranule(STI) - 1; |
Scott Linder | 1e8c2c7 | 2018-06-21 19:38:56 +0000 | [diff] [blame] | 422 | } |
| 423 | |
Eugene Zelenko | d96089b | 2017-02-14 00:33:36 +0000 | [diff] [blame] | 424 | } // end namespace IsaInfo |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 425 | |
Tom Stellard | ff7416b | 2015-06-26 21:58:31 +0000 | [diff] [blame] | 426 | void initDefaultAMDKernelCodeT(amd_kernel_code_t &Header, |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 427 | const MCSubtargetInfo *STI) { |
| 428 | IsaVersion Version = getIsaVersion(STI->getCPU()); |
Tom Stellard | ff7416b | 2015-06-26 21:58:31 +0000 | [diff] [blame] | 429 | |
| 430 | memset(&Header, 0, sizeof(Header)); |
| 431 | |
| 432 | Header.amd_kernel_code_version_major = 1; |
Konstantin Zhuravlyov | 6183065 | 2018-04-09 20:47:22 +0000 | [diff] [blame] | 433 | Header.amd_kernel_code_version_minor = 2; |
Tom Stellard | ff7416b | 2015-06-26 21:58:31 +0000 | [diff] [blame] | 434 | Header.amd_machine_kind = 1; // AMD_MACHINE_KIND_AMDGPU |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 435 | Header.amd_machine_version_major = Version.Major; |
| 436 | Header.amd_machine_version_minor = Version.Minor; |
| 437 | Header.amd_machine_version_stepping = Version.Stepping; |
Tom Stellard | ff7416b | 2015-06-26 21:58:31 +0000 | [diff] [blame] | 438 | Header.kernel_code_entry_byte_offset = sizeof(Header); |
| 439 | // wavefront_size is specified as a power of 2: 2^6 = 64 threads. |
| 440 | Header.wavefront_size = 6; |
Matt Arsenault | 5d91019 | 2017-01-25 20:21:57 +0000 | [diff] [blame] | 441 | |
| 442 | // If the code object does not support indirect functions, then the value must |
| 443 | // be 0xffffffff. |
| 444 | Header.call_convention = -1; |
| 445 | |
Tom Stellard | ff7416b | 2015-06-26 21:58:31 +0000 | [diff] [blame] | 446 | // These alignment values are specified in powers of two, so alignment = |
| 447 | // 2^n. The minimum alignment is 2^4 = 16. |
| 448 | Header.kernarg_segment_alignment = 4; |
| 449 | Header.group_segment_alignment = 4; |
| 450 | Header.private_segment_alignment = 4; |
Stanislav Mekhanoshin | cee607e | 2019-04-24 17:03:15 +0000 | [diff] [blame] | 451 | |
| 452 | if (Version.Major >= 10) { |
| 453 | Header.compute_pgm_resource_registers |= |
| 454 | S_00B848_WGP_MODE(STI->getFeatureBits().test(FeatureCuMode) ? 0 : 1) | |
| 455 | S_00B848_MEM_ORDERED(1); |
| 456 | } |
Tom Stellard | ff7416b | 2015-06-26 21:58:31 +0000 | [diff] [blame] | 457 | } |
| 458 | |
Stanislav Mekhanoshin | cee607e | 2019-04-24 17:03:15 +0000 | [diff] [blame] | 459 | amdhsa::kernel_descriptor_t getDefaultAmdhsaKernelDescriptor( |
| 460 | const MCSubtargetInfo *STI) { |
| 461 | IsaVersion Version = getIsaVersion(STI->getCPU()); |
| 462 | |
Scott Linder | 1e8c2c7 | 2018-06-21 19:38:56 +0000 | [diff] [blame] | 463 | amdhsa::kernel_descriptor_t KD; |
| 464 | memset(&KD, 0, sizeof(KD)); |
Stanislav Mekhanoshin | cee607e | 2019-04-24 17:03:15 +0000 | [diff] [blame] | 465 | |
Scott Linder | 1e8c2c7 | 2018-06-21 19:38:56 +0000 | [diff] [blame] | 466 | AMDHSA_BITS_SET(KD.compute_pgm_rsrc1, |
| 467 | amdhsa::COMPUTE_PGM_RSRC1_FLOAT_DENORM_MODE_16_64, |
| 468 | amdhsa::FLOAT_DENORM_MODE_FLUSH_NONE); |
| 469 | AMDHSA_BITS_SET(KD.compute_pgm_rsrc1, |
| 470 | amdhsa::COMPUTE_PGM_RSRC1_ENABLE_DX10_CLAMP, 1); |
| 471 | AMDHSA_BITS_SET(KD.compute_pgm_rsrc1, |
| 472 | amdhsa::COMPUTE_PGM_RSRC1_ENABLE_IEEE_MODE, 1); |
| 473 | AMDHSA_BITS_SET(KD.compute_pgm_rsrc2, |
| 474 | amdhsa::COMPUTE_PGM_RSRC2_ENABLE_SGPR_WORKGROUP_ID_X, 1); |
Stanislav Mekhanoshin | cee607e | 2019-04-24 17:03:15 +0000 | [diff] [blame] | 475 | if (Version.Major >= 10) { |
| 476 | AMDHSA_BITS_SET(KD.compute_pgm_rsrc1, |
| 477 | amdhsa::COMPUTE_PGM_RSRC1_WGP_MODE, |
| 478 | STI->getFeatureBits().test(FeatureCuMode) ? 0 : 1); |
| 479 | AMDHSA_BITS_SET(KD.compute_pgm_rsrc1, |
| 480 | amdhsa::COMPUTE_PGM_RSRC1_MEM_ORDERED, 1); |
| 481 | } |
Scott Linder | 1e8c2c7 | 2018-06-21 19:38:56 +0000 | [diff] [blame] | 482 | return KD; |
| 483 | } |
| 484 | |
Konstantin Zhuravlyov | 435151a | 2017-11-01 19:12:38 +0000 | [diff] [blame] | 485 | bool isGroupSegment(const GlobalValue *GV) { |
| 486 | return GV->getType()->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS; |
Tom Stellard | e3b5aea | 2015-12-02 17:00:42 +0000 | [diff] [blame] | 487 | } |
| 488 | |
Konstantin Zhuravlyov | 435151a | 2017-11-01 19:12:38 +0000 | [diff] [blame] | 489 | bool isGlobalSegment(const GlobalValue *GV) { |
| 490 | return GV->getType()->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS; |
Tom Stellard | 00f2f91 | 2015-12-02 19:47:57 +0000 | [diff] [blame] | 491 | } |
| 492 | |
Konstantin Zhuravlyov | 435151a | 2017-11-01 19:12:38 +0000 | [diff] [blame] | 493 | bool isReadOnlySegment(const GlobalValue *GV) { |
Matt Arsenault | 923712b | 2018-02-09 16:57:57 +0000 | [diff] [blame] | 494 | return GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS || |
| 495 | GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT; |
Tom Stellard | 00f2f91 | 2015-12-02 19:47:57 +0000 | [diff] [blame] | 496 | } |
| 497 | |
Konstantin Zhuravlyov | 08326b6 | 2016-10-20 18:12:38 +0000 | [diff] [blame] | 498 | bool shouldEmitConstantsToTextSection(const Triple &TT) { |
| 499 | return TT.getOS() != Triple::AMDHSA; |
| 500 | } |
| 501 | |
Matt Arsenault | 8300272 | 2016-05-12 02:45:18 +0000 | [diff] [blame] | 502 | int getIntegerAttribute(const Function &F, StringRef Name, int Default) { |
Marek Olsak | fccabaf | 2016-01-13 11:45:36 +0000 | [diff] [blame] | 503 | Attribute A = F.getFnAttribute(Name); |
Matt Arsenault | 8300272 | 2016-05-12 02:45:18 +0000 | [diff] [blame] | 504 | int Result = Default; |
Tom Stellard | ac00eb5 | 2015-12-15 16:26:16 +0000 | [diff] [blame] | 505 | |
| 506 | if (A.isStringAttribute()) { |
| 507 | StringRef Str = A.getValueAsString(); |
Marek Olsak | fccabaf | 2016-01-13 11:45:36 +0000 | [diff] [blame] | 508 | if (Str.getAsInteger(0, Result)) { |
Tom Stellard | ac00eb5 | 2015-12-15 16:26:16 +0000 | [diff] [blame] | 509 | LLVMContext &Ctx = F.getContext(); |
Matt Arsenault | 8300272 | 2016-05-12 02:45:18 +0000 | [diff] [blame] | 510 | Ctx.emitError("can't parse integer attribute " + Name); |
Tom Stellard | ac00eb5 | 2015-12-15 16:26:16 +0000 | [diff] [blame] | 511 | } |
| 512 | } |
Matt Arsenault | 8300272 | 2016-05-12 02:45:18 +0000 | [diff] [blame] | 513 | |
Marek Olsak | fccabaf | 2016-01-13 11:45:36 +0000 | [diff] [blame] | 514 | return Result; |
| 515 | } |
| 516 | |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 517 | std::pair<int, int> getIntegerPairAttribute(const Function &F, |
| 518 | StringRef Name, |
| 519 | std::pair<int, int> Default, |
| 520 | bool OnlyFirstRequired) { |
| 521 | Attribute A = F.getFnAttribute(Name); |
| 522 | if (!A.isStringAttribute()) |
| 523 | return Default; |
| 524 | |
| 525 | LLVMContext &Ctx = F.getContext(); |
| 526 | std::pair<int, int> Ints = Default; |
| 527 | std::pair<StringRef, StringRef> Strs = A.getValueAsString().split(','); |
| 528 | if (Strs.first.trim().getAsInteger(0, Ints.first)) { |
| 529 | Ctx.emitError("can't parse first integer attribute " + Name); |
| 530 | return Default; |
| 531 | } |
| 532 | if (Strs.second.trim().getAsInteger(0, Ints.second)) { |
Eugene Zelenko | d96089b | 2017-02-14 00:33:36 +0000 | [diff] [blame] | 533 | if (!OnlyFirstRequired || !Strs.second.trim().empty()) { |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 534 | Ctx.emitError("can't parse second integer attribute " + Name); |
| 535 | return Default; |
| 536 | } |
| 537 | } |
| 538 | |
| 539 | return Ints; |
Tom Stellard | 79a1fd7 | 2016-04-14 16:27:07 +0000 | [diff] [blame] | 540 | } |
| 541 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 542 | unsigned getVmcntBitMask(const IsaVersion &Version) { |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 543 | unsigned VmcntLo = (1 << getVmcntBitWidthLo()) - 1; |
| 544 | if (Version.Major < 9) |
| 545 | return VmcntLo; |
| 546 | |
| 547 | unsigned VmcntHi = ((1 << getVmcntBitWidthHi()) - 1) << getVmcntBitWidthLo(); |
| 548 | return VmcntLo | VmcntHi; |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 549 | } |
| 550 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 551 | unsigned getExpcntBitMask(const IsaVersion &Version) { |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 552 | return (1 << getExpcntBitWidth()) - 1; |
| 553 | } |
| 554 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 555 | unsigned getLgkmcntBitMask(const IsaVersion &Version) { |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 556 | return (1 << getLgkmcntBitWidth(Version.Major)) - 1; |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 557 | } |
| 558 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 559 | unsigned getWaitcntBitMask(const IsaVersion &Version) { |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 560 | unsigned VmcntLo = getBitMask(getVmcntBitShiftLo(), getVmcntBitWidthLo()); |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 561 | unsigned Expcnt = getBitMask(getExpcntBitShift(), getExpcntBitWidth()); |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 562 | unsigned Lgkmcnt = getBitMask(getLgkmcntBitShift(), |
| 563 | getLgkmcntBitWidth(Version.Major)); |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 564 | unsigned Waitcnt = VmcntLo | Expcnt | Lgkmcnt; |
| 565 | if (Version.Major < 9) |
| 566 | return Waitcnt; |
| 567 | |
| 568 | unsigned VmcntHi = getBitMask(getVmcntBitShiftHi(), getVmcntBitWidthHi()); |
| 569 | return Waitcnt | VmcntHi; |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 570 | } |
| 571 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 572 | unsigned decodeVmcnt(const IsaVersion &Version, unsigned Waitcnt) { |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 573 | unsigned VmcntLo = |
| 574 | unpackBits(Waitcnt, getVmcntBitShiftLo(), getVmcntBitWidthLo()); |
| 575 | if (Version.Major < 9) |
| 576 | return VmcntLo; |
| 577 | |
| 578 | unsigned VmcntHi = |
| 579 | unpackBits(Waitcnt, getVmcntBitShiftHi(), getVmcntBitWidthHi()); |
| 580 | VmcntHi <<= getVmcntBitWidthLo(); |
| 581 | return VmcntLo | VmcntHi; |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 582 | } |
| 583 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 584 | unsigned decodeExpcnt(const IsaVersion &Version, unsigned Waitcnt) { |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 585 | return unpackBits(Waitcnt, getExpcntBitShift(), getExpcntBitWidth()); |
| 586 | } |
| 587 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 588 | unsigned decodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt) { |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 589 | return unpackBits(Waitcnt, getLgkmcntBitShift(), |
| 590 | getLgkmcntBitWidth(Version.Major)); |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 591 | } |
| 592 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 593 | void decodeWaitcnt(const IsaVersion &Version, unsigned Waitcnt, |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 594 | unsigned &Vmcnt, unsigned &Expcnt, unsigned &Lgkmcnt) { |
| 595 | Vmcnt = decodeVmcnt(Version, Waitcnt); |
| 596 | Expcnt = decodeExpcnt(Version, Waitcnt); |
| 597 | Lgkmcnt = decodeLgkmcnt(Version, Waitcnt); |
| 598 | } |
| 599 | |
Nicolai Haehnle | 1a94cbb | 2018-11-29 11:06:06 +0000 | [diff] [blame] | 600 | Waitcnt decodeWaitcnt(const IsaVersion &Version, unsigned Encoded) { |
| 601 | Waitcnt Decoded; |
| 602 | Decoded.VmCnt = decodeVmcnt(Version, Encoded); |
| 603 | Decoded.ExpCnt = decodeExpcnt(Version, Encoded); |
| 604 | Decoded.LgkmCnt = decodeLgkmcnt(Version, Encoded); |
| 605 | return Decoded; |
| 606 | } |
| 607 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 608 | unsigned encodeVmcnt(const IsaVersion &Version, unsigned Waitcnt, |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 609 | unsigned Vmcnt) { |
Matt Arsenault | e823d92 | 2017-02-18 18:29:53 +0000 | [diff] [blame] | 610 | Waitcnt = |
| 611 | packBits(Vmcnt, Waitcnt, getVmcntBitShiftLo(), getVmcntBitWidthLo()); |
| 612 | if (Version.Major < 9) |
| 613 | return Waitcnt; |
| 614 | |
| 615 | Vmcnt >>= getVmcntBitWidthLo(); |
| 616 | return packBits(Vmcnt, Waitcnt, getVmcntBitShiftHi(), getVmcntBitWidthHi()); |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 617 | } |
| 618 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 619 | unsigned encodeExpcnt(const IsaVersion &Version, unsigned Waitcnt, |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 620 | unsigned Expcnt) { |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 621 | return packBits(Expcnt, Waitcnt, getExpcntBitShift(), getExpcntBitWidth()); |
| 622 | } |
| 623 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 624 | unsigned encodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt, |
Konstantin Zhuravlyov | 9f89ede | 2017-02-08 14:05:23 +0000 | [diff] [blame] | 625 | unsigned Lgkmcnt) { |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 626 | return packBits(Lgkmcnt, Waitcnt, getLgkmcntBitShift(), |
| 627 | getLgkmcntBitWidth(Version.Major)); |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 628 | } |
| 629 | |
Konstantin Zhuravlyov | 71e43ee | 2018-09-12 18:50:47 +0000 | [diff] [blame] | 630 | unsigned encodeWaitcnt(const IsaVersion &Version, |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 631 | unsigned Vmcnt, unsigned Expcnt, unsigned Lgkmcnt) { |
Konstantin Zhuravlyov | 31dbb03 | 2017-01-06 17:23:21 +0000 | [diff] [blame] | 632 | unsigned Waitcnt = getWaitcntBitMask(Version); |
Konstantin Zhuravlyov | cdd4547 | 2016-10-11 18:58:22 +0000 | [diff] [blame] | 633 | Waitcnt = encodeVmcnt(Version, Waitcnt, Vmcnt); |
| 634 | Waitcnt = encodeExpcnt(Version, Waitcnt, Expcnt); |
| 635 | Waitcnt = encodeLgkmcnt(Version, Waitcnt, Lgkmcnt); |
| 636 | return Waitcnt; |
Konstantin Zhuravlyov | 836cbff | 2016-09-30 17:01:40 +0000 | [diff] [blame] | 637 | } |
| 638 | |
Nicolai Haehnle | 1a94cbb | 2018-11-29 11:06:06 +0000 | [diff] [blame] | 639 | unsigned encodeWaitcnt(const IsaVersion &Version, const Waitcnt &Decoded) { |
| 640 | return encodeWaitcnt(Version, Decoded.VmCnt, Decoded.ExpCnt, Decoded.LgkmCnt); |
| 641 | } |
| 642 | |
Marek Olsak | fccabaf | 2016-01-13 11:45:36 +0000 | [diff] [blame] | 643 | unsigned getInitialPSInputAddr(const Function &F) { |
| 644 | return getIntegerAttribute(F, "InitialPSInputAddr", 0); |
Tom Stellard | ac00eb5 | 2015-12-15 16:26:16 +0000 | [diff] [blame] | 645 | } |
| 646 | |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 647 | bool isShader(CallingConv::ID cc) { |
| 648 | switch(cc) { |
| 649 | case CallingConv::AMDGPU_VS: |
Tim Renouf | ef1ae8f | 2017-09-29 09:51:22 +0000 | [diff] [blame] | 650 | case CallingConv::AMDGPU_LS: |
Marek Olsak | a302a736 | 2017-05-02 15:41:10 +0000 | [diff] [blame] | 651 | case CallingConv::AMDGPU_HS: |
Tim Renouf | ef1ae8f | 2017-09-29 09:51:22 +0000 | [diff] [blame] | 652 | case CallingConv::AMDGPU_ES: |
Nicolai Haehnle | df3a20c | 2016-04-06 19:40:20 +0000 | [diff] [blame] | 653 | case CallingConv::AMDGPU_GS: |
| 654 | case CallingConv::AMDGPU_PS: |
| 655 | case CallingConv::AMDGPU_CS: |
| 656 | return true; |
| 657 | default: |
| 658 | return false; |
| 659 | } |
| 660 | } |
| 661 | |
| 662 | bool isCompute(CallingConv::ID cc) { |
| 663 | return !isShader(cc) || cc == CallingConv::AMDGPU_CS; |
| 664 | } |
| 665 | |
Matt Arsenault | e622dc3 | 2017-04-11 22:29:24 +0000 | [diff] [blame] | 666 | bool isEntryFunctionCC(CallingConv::ID CC) { |
Matt Arsenault | 2b1f9aa | 2017-05-17 21:56:25 +0000 | [diff] [blame] | 667 | switch (CC) { |
| 668 | case CallingConv::AMDGPU_KERNEL: |
| 669 | case CallingConv::SPIR_KERNEL: |
| 670 | case CallingConv::AMDGPU_VS: |
| 671 | case CallingConv::AMDGPU_GS: |
| 672 | case CallingConv::AMDGPU_PS: |
| 673 | case CallingConv::AMDGPU_CS: |
Tim Renouf | ef1ae8f | 2017-09-29 09:51:22 +0000 | [diff] [blame] | 674 | case CallingConv::AMDGPU_ES: |
Matt Arsenault | 2b1f9aa | 2017-05-17 21:56:25 +0000 | [diff] [blame] | 675 | case CallingConv::AMDGPU_HS: |
Tim Renouf | ef1ae8f | 2017-09-29 09:51:22 +0000 | [diff] [blame] | 676 | case CallingConv::AMDGPU_LS: |
Matt Arsenault | 2b1f9aa | 2017-05-17 21:56:25 +0000 | [diff] [blame] | 677 | return true; |
| 678 | default: |
| 679 | return false; |
| 680 | } |
Matt Arsenault | e622dc3 | 2017-04-11 22:29:24 +0000 | [diff] [blame] | 681 | } |
| 682 | |
Dmitry Preobrazhensky | 3afbd82 | 2018-01-10 14:22:19 +0000 | [diff] [blame] | 683 | bool hasXNACK(const MCSubtargetInfo &STI) { |
| 684 | return STI.getFeatureBits()[AMDGPU::FeatureXNACK]; |
| 685 | } |
| 686 | |
Konstantin Zhuravlyov | 108927b | 2018-11-05 22:44:19 +0000 | [diff] [blame] | 687 | bool hasSRAMECC(const MCSubtargetInfo &STI) { |
| 688 | return STI.getFeatureBits()[AMDGPU::FeatureSRAMECC]; |
| 689 | } |
| 690 | |
Dmitry Preobrazhensky | e3271ae | 2018-02-05 12:45:43 +0000 | [diff] [blame] | 691 | bool hasMIMG_R128(const MCSubtargetInfo &STI) { |
| 692 | return STI.getFeatureBits()[AMDGPU::FeatureMIMG_R128]; |
| 693 | } |
| 694 | |
Dmitry Preobrazhensky | 0a1ff46 | 2018-02-05 14:18:53 +0000 | [diff] [blame] | 695 | bool hasPackedD16(const MCSubtargetInfo &STI) { |
| 696 | return !STI.getFeatureBits()[AMDGPU::FeatureUnpackedD16VMem]; |
| 697 | } |
| 698 | |
Tom Stellard | 2b65ed3 | 2015-12-21 18:44:27 +0000 | [diff] [blame] | 699 | bool isSI(const MCSubtargetInfo &STI) { |
| 700 | return STI.getFeatureBits()[AMDGPU::FeatureSouthernIslands]; |
| 701 | } |
| 702 | |
| 703 | bool isCI(const MCSubtargetInfo &STI) { |
| 704 | return STI.getFeatureBits()[AMDGPU::FeatureSeaIslands]; |
| 705 | } |
| 706 | |
| 707 | bool isVI(const MCSubtargetInfo &STI) { |
| 708 | return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands]; |
| 709 | } |
| 710 | |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 711 | bool isGFX9(const MCSubtargetInfo &STI) { |
| 712 | return STI.getFeatureBits()[AMDGPU::FeatureGFX9]; |
| 713 | } |
| 714 | |
Stanislav Mekhanoshin | cee607e | 2019-04-24 17:03:15 +0000 | [diff] [blame] | 715 | bool isGFX10(const MCSubtargetInfo &STI) { |
| 716 | return STI.getFeatureBits()[AMDGPU::FeatureGFX10]; |
| 717 | } |
| 718 | |
Matt Arsenault | 8728c5f | 2017-08-07 14:58:04 +0000 | [diff] [blame] | 719 | bool isGCN3Encoding(const MCSubtargetInfo &STI) { |
| 720 | return STI.getFeatureBits()[AMDGPU::FeatureGCN3Encoding]; |
| 721 | } |
| 722 | |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 723 | bool isSGPR(unsigned Reg, const MCRegisterInfo* TRI) { |
| 724 | const MCRegisterClass SGPRClass = TRI->getRegClass(AMDGPU::SReg_32RegClassID); |
| 725 | const unsigned FirstSubReg = TRI->getSubReg(Reg, 1); |
| 726 | return SGPRClass.contains(FirstSubReg != 0 ? FirstSubReg : Reg) || |
| 727 | Reg == AMDGPU::SCC; |
| 728 | } |
| 729 | |
Dmitry Preobrazhensky | dc4ac82 | 2017-06-21 14:41:34 +0000 | [diff] [blame] | 730 | bool isRegIntersect(unsigned Reg0, unsigned Reg1, const MCRegisterInfo* TRI) { |
Dmitry Preobrazhensky | 00deef8 | 2017-07-18 11:14:02 +0000 | [diff] [blame] | 731 | for (MCRegAliasIterator R(Reg0, TRI, true); R.isValid(); ++R) { |
| 732 | if (*R == Reg1) return true; |
Dmitry Preobrazhensky | dc4ac82 | 2017-06-21 14:41:34 +0000 | [diff] [blame] | 733 | } |
Dmitry Preobrazhensky | dc4ac82 | 2017-06-21 14:41:34 +0000 | [diff] [blame] | 734 | return false; |
| 735 | } |
| 736 | |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 737 | #define MAP_REG2REG \ |
| 738 | using namespace AMDGPU; \ |
| 739 | switch(Reg) { \ |
| 740 | default: return Reg; \ |
| 741 | CASE_CI_VI(FLAT_SCR) \ |
| 742 | CASE_CI_VI(FLAT_SCR_LO) \ |
| 743 | CASE_CI_VI(FLAT_SCR_HI) \ |
Stanislav Mekhanoshin | cee607e | 2019-04-24 17:03:15 +0000 | [diff] [blame] | 744 | CASE_VI_GFX9_GFX10(TTMP0) \ |
| 745 | CASE_VI_GFX9_GFX10(TTMP1) \ |
| 746 | CASE_VI_GFX9_GFX10(TTMP2) \ |
| 747 | CASE_VI_GFX9_GFX10(TTMP3) \ |
| 748 | CASE_VI_GFX9_GFX10(TTMP4) \ |
| 749 | CASE_VI_GFX9_GFX10(TTMP5) \ |
| 750 | CASE_VI_GFX9_GFX10(TTMP6) \ |
| 751 | CASE_VI_GFX9_GFX10(TTMP7) \ |
| 752 | CASE_VI_GFX9_GFX10(TTMP8) \ |
| 753 | CASE_VI_GFX9_GFX10(TTMP9) \ |
| 754 | CASE_VI_GFX9_GFX10(TTMP10) \ |
| 755 | CASE_VI_GFX9_GFX10(TTMP11) \ |
| 756 | CASE_VI_GFX9_GFX10(TTMP12) \ |
| 757 | CASE_VI_GFX9_GFX10(TTMP13) \ |
| 758 | CASE_VI_GFX9_GFX10(TTMP14) \ |
| 759 | CASE_VI_GFX9_GFX10(TTMP15) \ |
| 760 | CASE_VI_GFX9_GFX10(TTMP0_TTMP1) \ |
| 761 | CASE_VI_GFX9_GFX10(TTMP2_TTMP3) \ |
| 762 | CASE_VI_GFX9_GFX10(TTMP4_TTMP5) \ |
| 763 | CASE_VI_GFX9_GFX10(TTMP6_TTMP7) \ |
| 764 | CASE_VI_GFX9_GFX10(TTMP8_TTMP9) \ |
| 765 | CASE_VI_GFX9_GFX10(TTMP10_TTMP11) \ |
| 766 | CASE_VI_GFX9_GFX10(TTMP12_TTMP13) \ |
| 767 | CASE_VI_GFX9_GFX10(TTMP14_TTMP15) \ |
| 768 | CASE_VI_GFX9_GFX10(TTMP0_TTMP1_TTMP2_TTMP3) \ |
| 769 | CASE_VI_GFX9_GFX10(TTMP4_TTMP5_TTMP6_TTMP7) \ |
| 770 | CASE_VI_GFX9_GFX10(TTMP8_TTMP9_TTMP10_TTMP11) \ |
| 771 | CASE_VI_GFX9_GFX10(TTMP12_TTMP13_TTMP14_TTMP15) \ |
| 772 | CASE_VI_GFX9_GFX10(TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7) \ |
| 773 | CASE_VI_GFX9_GFX10(TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11) \ |
| 774 | CASE_VI_GFX9_GFX10(TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \ |
| 775 | CASE_VI_GFX9_GFX10(TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \ |
Tom Stellard | 2b65ed3 | 2015-12-21 18:44:27 +0000 | [diff] [blame] | 776 | } |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 777 | |
| 778 | #define CASE_CI_VI(node) \ |
| 779 | assert(!isSI(STI)); \ |
| 780 | case node: return isCI(STI) ? node##_ci : node##_vi; |
| 781 | |
Stanislav Mekhanoshin | cee607e | 2019-04-24 17:03:15 +0000 | [diff] [blame] | 782 | #define CASE_VI_GFX9_GFX10(node) \ |
| 783 | case node: return (isGFX9(STI) || isGFX10(STI)) ? node##_gfx9_gfx10 : node##_vi; |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 784 | |
| 785 | unsigned getMCReg(unsigned Reg, const MCSubtargetInfo &STI) { |
Tom Stellard | c5a154d | 2018-06-28 23:47:12 +0000 | [diff] [blame] | 786 | if (STI.getTargetTriple().getArch() == Triple::r600) |
| 787 | return Reg; |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 788 | MAP_REG2REG |
Tom Stellard | 2b65ed3 | 2015-12-21 18:44:27 +0000 | [diff] [blame] | 789 | } |
| 790 | |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 791 | #undef CASE_CI_VI |
Stanislav Mekhanoshin | cee607e | 2019-04-24 17:03:15 +0000 | [diff] [blame] | 792 | #undef CASE_VI_GFX9_GFX10 |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 793 | |
| 794 | #define CASE_CI_VI(node) case node##_ci: case node##_vi: return node; |
Stanislav Mekhanoshin | cee607e | 2019-04-24 17:03:15 +0000 | [diff] [blame] | 795 | #define CASE_VI_GFX9_GFX10(node) case node##_vi: case node##_gfx9_gfx10: return node; |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 796 | |
Dmitry Preobrazhensky | 03880f8 | 2017-03-03 14:31:06 +0000 | [diff] [blame] | 797 | unsigned mc2PseudoReg(unsigned Reg) { |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 798 | MAP_REG2REG |
Dmitry Preobrazhensky | 03880f8 | 2017-03-03 14:31:06 +0000 | [diff] [blame] | 799 | } |
| 800 | |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 801 | #undef CASE_CI_VI |
Stanislav Mekhanoshin | cee607e | 2019-04-24 17:03:15 +0000 | [diff] [blame] | 802 | #undef CASE_VI_GFX9_GFX10 |
Dmitry Preobrazhensky | ac2b026 | 2017-12-11 15:23:20 +0000 | [diff] [blame] | 803 | #undef MAP_REG2REG |
| 804 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 805 | bool isSISrcOperand(const MCInstrDesc &Desc, unsigned OpNo) { |
Artem Tamazov | 43b6156 | 2017-02-03 12:47:30 +0000 | [diff] [blame] | 806 | assert(OpNo < Desc.NumOperands); |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 807 | unsigned OpType = Desc.OpInfo[OpNo].OperandType; |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 808 | return OpType >= AMDGPU::OPERAND_SRC_FIRST && |
| 809 | OpType <= AMDGPU::OPERAND_SRC_LAST; |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 810 | } |
| 811 | |
| 812 | bool isSISrcFPOperand(const MCInstrDesc &Desc, unsigned OpNo) { |
Artem Tamazov | 43b6156 | 2017-02-03 12:47:30 +0000 | [diff] [blame] | 813 | assert(OpNo < Desc.NumOperands); |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 814 | unsigned OpType = Desc.OpInfo[OpNo].OperandType; |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 815 | switch (OpType) { |
| 816 | case AMDGPU::OPERAND_REG_IMM_FP32: |
| 817 | case AMDGPU::OPERAND_REG_IMM_FP64: |
| 818 | case AMDGPU::OPERAND_REG_IMM_FP16: |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 819 | case AMDGPU::OPERAND_REG_IMM_V2FP16: |
| 820 | case AMDGPU::OPERAND_REG_IMM_V2INT16: |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 821 | case AMDGPU::OPERAND_REG_INLINE_C_FP32: |
| 822 | case AMDGPU::OPERAND_REG_INLINE_C_FP64: |
| 823 | case AMDGPU::OPERAND_REG_INLINE_C_FP16: |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 824 | case AMDGPU::OPERAND_REG_INLINE_C_V2FP16: |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 825 | case AMDGPU::OPERAND_REG_INLINE_C_V2INT16: |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 826 | return true; |
| 827 | default: |
| 828 | return false; |
| 829 | } |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 830 | } |
| 831 | |
| 832 | bool isSISrcInlinableOperand(const MCInstrDesc &Desc, unsigned OpNo) { |
Artem Tamazov | 43b6156 | 2017-02-03 12:47:30 +0000 | [diff] [blame] | 833 | assert(OpNo < Desc.NumOperands); |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 834 | unsigned OpType = Desc.OpInfo[OpNo].OperandType; |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 835 | return OpType >= AMDGPU::OPERAND_REG_INLINE_C_FIRST && |
| 836 | OpType <= AMDGPU::OPERAND_REG_INLINE_C_LAST; |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 837 | } |
| 838 | |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 839 | // Avoid using MCRegisterClass::getSize, since that function will go away |
| 840 | // (move from MC* level to Target* level). Return size in bits. |
Tom Stellard | b133fbb | 2016-10-27 23:05:31 +0000 | [diff] [blame] | 841 | unsigned getRegBitWidth(unsigned RCID) { |
| 842 | switch (RCID) { |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 843 | case AMDGPU::SGPR_32RegClassID: |
| 844 | case AMDGPU::VGPR_32RegClassID: |
Dmitry Preobrazhensky | 6023d59 | 2019-03-04 12:48:32 +0000 | [diff] [blame] | 845 | case AMDGPU::VRegOrLds_32RegClassID: |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 846 | case AMDGPU::VS_32RegClassID: |
| 847 | case AMDGPU::SReg_32RegClassID: |
| 848 | case AMDGPU::SReg_32_XM0RegClassID: |
Dmitry Preobrazhensky | 6023d59 | 2019-03-04 12:48:32 +0000 | [diff] [blame] | 849 | case AMDGPU::SRegOrLds_32RegClassID: |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 850 | return 32; |
| 851 | case AMDGPU::SGPR_64RegClassID: |
| 852 | case AMDGPU::VS_64RegClassID: |
| 853 | case AMDGPU::SReg_64RegClassID: |
| 854 | case AMDGPU::VReg_64RegClassID: |
Ron Lieberman | cac749a | 2018-11-16 01:13:34 +0000 | [diff] [blame] | 855 | case AMDGPU::SReg_64_XEXECRegClassID: |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 856 | return 64; |
Tim Renouf | 361b5b2 | 2019-03-21 12:01:21 +0000 | [diff] [blame] | 857 | case AMDGPU::SGPR_96RegClassID: |
| 858 | case AMDGPU::SReg_96RegClassID: |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 859 | case AMDGPU::VReg_96RegClassID: |
| 860 | return 96; |
| 861 | case AMDGPU::SGPR_128RegClassID: |
| 862 | case AMDGPU::SReg_128RegClassID: |
| 863 | case AMDGPU::VReg_128RegClassID: |
| 864 | return 128; |
Tim Renouf | 033f99a | 2019-03-22 10:11:21 +0000 | [diff] [blame] | 865 | case AMDGPU::SGPR_160RegClassID: |
| 866 | case AMDGPU::SReg_160RegClassID: |
| 867 | case AMDGPU::VReg_160RegClassID: |
| 868 | return 160; |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 869 | case AMDGPU::SReg_256RegClassID: |
| 870 | case AMDGPU::VReg_256RegClassID: |
| 871 | return 256; |
| 872 | case AMDGPU::SReg_512RegClassID: |
| 873 | case AMDGPU::VReg_512RegClassID: |
| 874 | return 512; |
| 875 | default: |
| 876 | llvm_unreachable("Unexpected register class"); |
| 877 | } |
| 878 | } |
| 879 | |
Tom Stellard | b133fbb | 2016-10-27 23:05:31 +0000 | [diff] [blame] | 880 | unsigned getRegBitWidth(const MCRegisterClass &RC) { |
| 881 | return getRegBitWidth(RC.getID()); |
| 882 | } |
| 883 | |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 884 | unsigned getRegOperandSize(const MCRegisterInfo *MRI, const MCInstrDesc &Desc, |
| 885 | unsigned OpNo) { |
Artem Tamazov | 43b6156 | 2017-02-03 12:47:30 +0000 | [diff] [blame] | 886 | assert(OpNo < Desc.NumOperands); |
Krzysztof Parzyszek | c871550 | 2016-10-19 17:40:36 +0000 | [diff] [blame] | 887 | unsigned RCID = Desc.OpInfo[OpNo].RegClass; |
| 888 | return getRegBitWidth(MRI->getRegClass(RCID)) / 8; |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 889 | } |
| 890 | |
Matt Arsenault | 26faed3 | 2016-12-05 22:26:17 +0000 | [diff] [blame] | 891 | bool isInlinableLiteral64(int64_t Literal, bool HasInv2Pi) { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 892 | if (Literal >= -16 && Literal <= 64) |
| 893 | return true; |
| 894 | |
Matt Arsenault | 26faed3 | 2016-12-05 22:26:17 +0000 | [diff] [blame] | 895 | uint64_t Val = static_cast<uint64_t>(Literal); |
| 896 | return (Val == DoubleToBits(0.0)) || |
| 897 | (Val == DoubleToBits(1.0)) || |
| 898 | (Val == DoubleToBits(-1.0)) || |
| 899 | (Val == DoubleToBits(0.5)) || |
| 900 | (Val == DoubleToBits(-0.5)) || |
| 901 | (Val == DoubleToBits(2.0)) || |
| 902 | (Val == DoubleToBits(-2.0)) || |
| 903 | (Val == DoubleToBits(4.0)) || |
| 904 | (Val == DoubleToBits(-4.0)) || |
| 905 | (Val == 0x3fc45f306dc9c882 && HasInv2Pi); |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 906 | } |
| 907 | |
Matt Arsenault | 26faed3 | 2016-12-05 22:26:17 +0000 | [diff] [blame] | 908 | bool isInlinableLiteral32(int32_t Literal, bool HasInv2Pi) { |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 909 | if (Literal >= -16 && Literal <= 64) |
| 910 | return true; |
| 911 | |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 912 | // The actual type of the operand does not seem to matter as long |
| 913 | // as the bits match one of the inline immediate values. For example: |
| 914 | // |
| 915 | // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal, |
| 916 | // so it is a legal inline immediate. |
| 917 | // |
| 918 | // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in |
| 919 | // floating-point, so it is a legal inline immediate. |
| 920 | |
Matt Arsenault | 26faed3 | 2016-12-05 22:26:17 +0000 | [diff] [blame] | 921 | uint32_t Val = static_cast<uint32_t>(Literal); |
| 922 | return (Val == FloatToBits(0.0f)) || |
| 923 | (Val == FloatToBits(1.0f)) || |
| 924 | (Val == FloatToBits(-1.0f)) || |
| 925 | (Val == FloatToBits(0.5f)) || |
| 926 | (Val == FloatToBits(-0.5f)) || |
| 927 | (Val == FloatToBits(2.0f)) || |
| 928 | (Val == FloatToBits(-2.0f)) || |
| 929 | (Val == FloatToBits(4.0f)) || |
| 930 | (Val == FloatToBits(-4.0f)) || |
| 931 | (Val == 0x3e22f983 && HasInv2Pi); |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 932 | } |
| 933 | |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 934 | bool isInlinableLiteral16(int16_t Literal, bool HasInv2Pi) { |
Sam Kolton | 9dffada | 2017-01-17 15:26:02 +0000 | [diff] [blame] | 935 | if (!HasInv2Pi) |
| 936 | return false; |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 937 | |
| 938 | if (Literal >= -16 && Literal <= 64) |
| 939 | return true; |
| 940 | |
| 941 | uint16_t Val = static_cast<uint16_t>(Literal); |
| 942 | return Val == 0x3C00 || // 1.0 |
| 943 | Val == 0xBC00 || // -1.0 |
| 944 | Val == 0x3800 || // 0.5 |
| 945 | Val == 0xB800 || // -0.5 |
| 946 | Val == 0x4000 || // 2.0 |
| 947 | Val == 0xC000 || // -2.0 |
| 948 | Val == 0x4400 || // 4.0 |
| 949 | Val == 0xC400 || // -4.0 |
| 950 | Val == 0x3118; // 1/2pi |
| 951 | } |
Sam Kolton | 1eeb11b | 2016-09-09 14:44:04 +0000 | [diff] [blame] | 952 | |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 953 | bool isInlinableLiteralV216(int32_t Literal, bool HasInv2Pi) { |
| 954 | assert(HasInv2Pi); |
| 955 | |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 956 | if (isInt<16>(Literal) || isUInt<16>(Literal)) { |
| 957 | int16_t Trunc = static_cast<int16_t>(Literal); |
| 958 | return AMDGPU::isInlinableLiteral16(Trunc, HasInv2Pi); |
| 959 | } |
| 960 | if (!(Literal & 0xffff)) |
| 961 | return AMDGPU::isInlinableLiteral16(Literal >> 16, HasInv2Pi); |
| 962 | |
Matt Arsenault | 9be7b0d | 2017-02-27 18:49:11 +0000 | [diff] [blame] | 963 | int16_t Lo16 = static_cast<int16_t>(Literal); |
| 964 | int16_t Hi16 = static_cast<int16_t>(Literal >> 16); |
| 965 | return Lo16 == Hi16 && isInlinableLiteral16(Lo16, HasInv2Pi); |
| 966 | } |
| 967 | |
Matt Arsenault | 894e53d | 2017-07-26 20:39:42 +0000 | [diff] [blame] | 968 | bool isArgPassedInSGPR(const Argument *A) { |
| 969 | const Function *F = A->getParent(); |
| 970 | |
| 971 | // Arguments to compute shaders are never a source of divergence. |
| 972 | CallingConv::ID CC = F->getCallingConv(); |
| 973 | switch (CC) { |
| 974 | case CallingConv::AMDGPU_KERNEL: |
| 975 | case CallingConv::SPIR_KERNEL: |
| 976 | return true; |
| 977 | case CallingConv::AMDGPU_VS: |
Tim Renouf | ef1ae8f | 2017-09-29 09:51:22 +0000 | [diff] [blame] | 978 | case CallingConv::AMDGPU_LS: |
Matt Arsenault | 894e53d | 2017-07-26 20:39:42 +0000 | [diff] [blame] | 979 | case CallingConv::AMDGPU_HS: |
Tim Renouf | ef1ae8f | 2017-09-29 09:51:22 +0000 | [diff] [blame] | 980 | case CallingConv::AMDGPU_ES: |
Matt Arsenault | 894e53d | 2017-07-26 20:39:42 +0000 | [diff] [blame] | 981 | case CallingConv::AMDGPU_GS: |
| 982 | case CallingConv::AMDGPU_PS: |
| 983 | case CallingConv::AMDGPU_CS: |
| 984 | // For non-compute shaders, SGPR inputs are marked with either inreg or byval. |
| 985 | // Everything else is in VGPRs. |
| 986 | return F->getAttributes().hasParamAttribute(A->getArgNo(), Attribute::InReg) || |
| 987 | F->getAttributes().hasParamAttribute(A->getArgNo(), Attribute::ByVal); |
| 988 | default: |
| 989 | // TODO: Should calls support inreg for SGPR inputs? |
| 990 | return false; |
| 991 | } |
| 992 | } |
| 993 | |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 994 | static bool hasSMEMByteOffset(const MCSubtargetInfo &ST) { |
| 995 | return isGCN3Encoding(ST) || isGFX10(ST); |
| 996 | } |
| 997 | |
Tom Stellard | 08efb7e | 2017-01-27 18:41:14 +0000 | [diff] [blame] | 998 | int64_t getSMRDEncodedOffset(const MCSubtargetInfo &ST, int64_t ByteOffset) { |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 999 | if (hasSMEMByteOffset(ST)) |
Matt Arsenault | 8728c5f | 2017-08-07 14:58:04 +0000 | [diff] [blame] | 1000 | return ByteOffset; |
| 1001 | return ByteOffset >> 2; |
Tom Stellard | 08efb7e | 2017-01-27 18:41:14 +0000 | [diff] [blame] | 1002 | } |
| 1003 | |
| 1004 | bool isLegalSMRDImmOffset(const MCSubtargetInfo &ST, int64_t ByteOffset) { |
| 1005 | int64_t EncodedOffset = getSMRDEncodedOffset(ST, ByteOffset); |
Stanislav Mekhanoshin | 956b0be | 2019-04-25 18:53:41 +0000 | [diff] [blame] | 1006 | return (hasSMEMByteOffset(ST)) ? |
Matt Arsenault | 8728c5f | 2017-08-07 14:58:04 +0000 | [diff] [blame] | 1007 | isUInt<20>(EncodedOffset) : isUInt<8>(EncodedOffset); |
Tom Stellard | 08efb7e | 2017-01-27 18:41:14 +0000 | [diff] [blame] | 1008 | } |
Matt Arsenault | cad7fa8 | 2017-12-13 21:07:51 +0000 | [diff] [blame] | 1009 | |
Tim Renouf | 4f703f5 | 2018-08-21 11:07:10 +0000 | [diff] [blame] | 1010 | // Given Imm, split it into the values to put into the SOffset and ImmOffset |
| 1011 | // fields in an MUBUF instruction. Return false if it is not possible (due to a |
| 1012 | // hardware bug needing a workaround). |
Nicolai Haehnle | a7b0005 | 2018-11-30 22:55:38 +0000 | [diff] [blame] | 1013 | // |
| 1014 | // The required alignment ensures that individual address components remain |
| 1015 | // aligned if they are aligned to begin with. It also ensures that additional |
| 1016 | // offsets within the given alignment can be added to the resulting ImmOffset. |
Tim Renouf | 4f703f5 | 2018-08-21 11:07:10 +0000 | [diff] [blame] | 1017 | bool splitMUBUFOffset(uint32_t Imm, uint32_t &SOffset, uint32_t &ImmOffset, |
Nicolai Haehnle | a7b0005 | 2018-11-30 22:55:38 +0000 | [diff] [blame] | 1018 | const GCNSubtarget *Subtarget, uint32_t Align) { |
Tim Renouf | 4f703f5 | 2018-08-21 11:07:10 +0000 | [diff] [blame] | 1019 | const uint32_t MaxImm = alignDown(4095, Align); |
| 1020 | uint32_t Overflow = 0; |
| 1021 | |
| 1022 | if (Imm > MaxImm) { |
| 1023 | if (Imm <= MaxImm + 64) { |
| 1024 | // Use an SOffset inline constant for 4..64 |
| 1025 | Overflow = Imm - MaxImm; |
| 1026 | Imm = MaxImm; |
| 1027 | } else { |
| 1028 | // Try to keep the same value in SOffset for adjacent loads, so that |
| 1029 | // the corresponding register contents can be re-used. |
| 1030 | // |
| 1031 | // Load values with all low-bits (except for alignment bits) set into |
| 1032 | // SOffset, so that a larger range of values can be covered using |
| 1033 | // s_movk_i32. |
| 1034 | // |
| 1035 | // Atomic operations fail to work correctly when individual address |
| 1036 | // components are unaligned, even if their sum is aligned. |
| 1037 | uint32_t High = (Imm + Align) & ~4095; |
| 1038 | uint32_t Low = (Imm + Align) & 4095; |
| 1039 | Imm = Low; |
| 1040 | Overflow = High - Align; |
| 1041 | } |
| 1042 | } |
| 1043 | |
| 1044 | // There is a hardware bug in SI and CI which prevents address clamping in |
| 1045 | // MUBUF instructions from working correctly with SOffsets. The immediate |
| 1046 | // offset is unaffected. |
| 1047 | if (Overflow > 0 && |
| 1048 | Subtarget->getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS) |
| 1049 | return false; |
| 1050 | |
| 1051 | ImmOffset = Imm; |
| 1052 | SOffset = Overflow; |
| 1053 | return true; |
| 1054 | } |
| 1055 | |
Matt Arsenault | 055e4dc | 2019-03-29 19:14:54 +0000 | [diff] [blame] | 1056 | SIModeRegisterDefaults::SIModeRegisterDefaults(const Function &F) { |
| 1057 | *this = getDefaultForCallingConv(F.getCallingConv()); |
| 1058 | |
| 1059 | StringRef IEEEAttr = F.getFnAttribute("amdgpu-ieee").getValueAsString(); |
| 1060 | if (!IEEEAttr.empty()) |
| 1061 | IEEE = IEEEAttr == "true"; |
| 1062 | |
| 1063 | StringRef DX10ClampAttr |
| 1064 | = F.getFnAttribute("amdgpu-dx10-clamp").getValueAsString(); |
| 1065 | if (!DX10ClampAttr.empty()) |
| 1066 | DX10Clamp = DX10ClampAttr == "true"; |
| 1067 | } |
| 1068 | |
Nicolai Haehnle | 4254d45 | 2018-04-01 17:09:14 +0000 | [diff] [blame] | 1069 | namespace { |
| 1070 | |
| 1071 | struct SourceOfDivergence { |
| 1072 | unsigned Intr; |
| 1073 | }; |
Nicolai Haehnle | e741d7e | 2018-06-21 13:36:33 +0000 | [diff] [blame] | 1074 | const SourceOfDivergence *lookupSourceOfDivergence(unsigned Intr); |
Nicolai Haehnle | 4254d45 | 2018-04-01 17:09:14 +0000 | [diff] [blame] | 1075 | |
Nicolai Haehnle | e741d7e | 2018-06-21 13:36:33 +0000 | [diff] [blame] | 1076 | #define GET_SourcesOfDivergence_IMPL |
Nicolai Haehnle | 4254d45 | 2018-04-01 17:09:14 +0000 | [diff] [blame] | 1077 | #include "AMDGPUGenSearchableTables.inc" |
| 1078 | |
| 1079 | } // end anonymous namespace |
| 1080 | |
Alexander Timofeev | 2e5eece | 2018-03-05 15:12:21 +0000 | [diff] [blame] | 1081 | bool isIntrinsicSourceOfDivergence(unsigned IntrID) { |
Nicolai Haehnle | e741d7e | 2018-06-21 13:36:33 +0000 | [diff] [blame] | 1082 | return lookupSourceOfDivergence(IntrID); |
Alexander Timofeev | 2e5eece | 2018-03-05 15:12:21 +0000 | [diff] [blame] | 1083 | } |
Stanislav Mekhanoshin | cee607e | 2019-04-24 17:03:15 +0000 | [diff] [blame] | 1084 | |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 1085 | } // namespace AMDGPU |
| 1086 | } // namespace llvm |