blob: e0da3ee8fc6c1b0a1ca5f50db0983577ac8d9a9b [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/Constants.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000040using namespace llvm;
41
Hal Finkel595817e2012-06-04 02:21:00 +000042static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
43cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000044
Hal Finkel4e9f1a82012-06-10 19:32:29 +000045static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
46cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
47
Hal Finkel8d7fbc92013-03-15 15:27:13 +000048static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
49cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
50
Hal Finkel940ab932014-02-28 00:27:01 +000051// FIXME: Remove this once the bug has been fixed!
52extern cl::opt<bool> ANDIGlueBug;
53
Eric Christopher89958332014-05-31 00:07:32 +000054static TargetLoweringObjectFile *createTLOF(const Triple &TT) {
Eric Christophera84189a2014-06-02 17:29:07 +000055 // If it isn't a Mach-O file then it's going to be a linux ELF
56 // object file.
Eric Christopher89958332014-05-31 00:07:32 +000057 if (TT.isOSDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +000058 return new TargetLoweringObjectFileMachO();
Eric Christophera84189a2014-06-02 17:29:07 +000059
60 return new PPC64LinuxTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +000061}
62
Chris Lattner584a11a2006-11-02 01:44:04 +000063PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Eric Christopher89958332014-05-31 00:07:32 +000064 : TargetLowering(TM, createTLOF(Triple(TM.getTargetTriple()))),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000065 Subtarget(*TM.getSubtargetImpl()) {
Nate Begeman4dd38312005-10-21 00:02:42 +000066 setPow2DivIsCheap();
Dale Johannesenc31eb202008-07-31 18:13:12 +000067
Chris Lattnera028e7a2005-09-27 22:18:25 +000068 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000069 setUseUnderscoreSetJmp(true);
70 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000071
Chris Lattnerd10babf2010-10-10 18:34:00 +000072 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
73 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000074 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000075 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000076
Chris Lattnerf22556d2005-08-16 17:14:42 +000077 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000078 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
79 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
80 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000081
Evan Cheng5d9fd972006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000085
Owen Anderson9f944592009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000087
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000099
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000100 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000101 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
102
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000103 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
108 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
109 isPPC64 ? MVT::i64 : MVT::i32);
110 } else {
111 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
112 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
113 }
Hal Finkel940ab932014-02-28 00:27:01 +0000114
115 // PowerPC does not support direct load / store of condition registers
116 setOperationAction(ISD::LOAD, MVT::i1, Custom);
117 setOperationAction(ISD::STORE, MVT::i1, Custom);
118
119 // FIXME: Remove this once the ANDI glue bug is fixed:
120 if (ANDIGlueBug)
121 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
122
123 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
124 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
125 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
126 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
127 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
128 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
129
130 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
131 }
132
Dale Johannesen666323e2007-10-10 01:01:31 +0000133 // This is used in the ppcf128->int sequence. Note it has different semantics
134 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000135 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000136
Roman Divacky1faf5b02012-08-16 18:19:29 +0000137 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000143 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000144
Chris Lattnerf22556d2005-08-16 17:14:42 +0000145 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UREM, MVT::i32, Expand);
148 setOperationAction(ISD::SREM, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000150
151 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000152 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
159 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000160
Dan Gohman482732a2007-10-11 23:21:31 +0000161 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f64, Expand);
163 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f64, Expand);
166 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FSIN , MVT::f32, Expand);
169 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000170 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FREM , MVT::f32, Expand);
172 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000173 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000174
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000176
Chris Lattnerf22556d2005-08-16 17:14:42 +0000177 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000178 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000179 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000180 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000182
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000183 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000184 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000185 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000186 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000187
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000188 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
191 } else {
192 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
193 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000195
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000196 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000197 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201
202 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
204 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000205 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000206 }
207
Nate Begeman2fba8a32006-01-14 03:14:10 +0000208 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000217
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000218 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000219 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000220 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
221 } else {
222 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
223 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
224 }
225
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
228 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000229
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000230 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000231 // PowerPC does not have Select
232 setOperationAction(ISD::SELECT, MVT::i32, Expand);
233 setOperationAction(ISD::SELECT, MVT::i64, Expand);
234 setOperationAction(ISD::SELECT, MVT::f32, Expand);
235 setOperationAction(ISD::SELECT, MVT::f64, Expand);
236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000237
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000238 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000241
Nate Begeman7e7f4392006-02-01 07:19:44 +0000242 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000243 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000244 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000246 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000247 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000249
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000251
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000252 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000254
Jim Laskey6267b2c2005-08-17 00:40:22 +0000255 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000256 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000258
Wesley Peck527da1b2010-11-23 03:31:01 +0000259 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
260 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
262 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000263
Chris Lattner84b49d52006-04-28 21:56:10 +0000264 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000266
Hal Finkel1996f3d2013-03-27 19:10:42 +0000267 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000268 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
269 // support continuation, user-level threading, and etc.. As a result, no
270 // other SjLj exception interfaces are implemented and please don't build
271 // your own exception handling based on them.
272 // LLVM/Clang supports zero-cost DWARF exception handling.
273 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
274 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000275
276 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000277 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000285 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
287 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000288
Nate Begemanf69d13b2008-08-11 17:36:31 +0000289 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
292 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000293 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
294 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
Nate Begemane74795c2006-01-25 18:21:52 +0000296 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000298
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000299 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000300 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000301 // VAARG always uses double-word chunks, so promote anything smaller.
302 setOperationAction(ISD::VAARG, MVT::i1, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i8, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::i16, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i32, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 } else {
312 // VAARG is custom lowered with the 32-bit SVR4 ABI.
313 setOperationAction(ISD::VAARG, MVT::Other, Custom);
314 setOperationAction(ISD::VAARG, MVT::i64, Custom);
315 }
Roman Divacky4394e682011-06-28 15:30:42 +0000316 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000318
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000319 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000320 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
321 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
322 else
323 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
324
Chris Lattner5bd514d2006-01-15 09:02:48 +0000325 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::VAEND , MVT::Other, Expand);
327 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
328 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000331
Chris Lattner6961fc72006-03-26 10:06:40 +0000332 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000334
Hal Finkel25c19922013-05-15 21:37:41 +0000335 // To handle counter-based loop conditions.
336 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
337
Dale Johannesen160be0f2008-11-07 22:54:33 +0000338 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000351
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000352 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000353 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
356 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000358 // This is just the low 32 bits of a (signed) fp->i64 conversion.
359 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000361
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000362 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000363 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000364 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000365 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000367 }
368
Hal Finkelf6d45f22013-04-01 17:52:07 +0000369 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000370 if (Subtarget.hasFPCVT()) {
371 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000372 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376 }
377
378 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
379 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
380 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
381 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
382 }
383
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000384 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000385 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000386 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000389 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000393 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000394 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000395 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
396 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000398 }
Evan Cheng19264272006-03-01 01:11:20 +0000399
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000400 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000403 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
404 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
405 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000406
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000408 setOperationAction(ISD::ADD , VT, Legal);
409 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000410
Chris Lattner95c7adc2006-04-04 17:25:31 +0000411 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000413 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000414
415 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000418 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000419 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000423 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000428
Chris Lattner06a21ba2006-04-16 01:37:57 +0000429 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::MUL , VT, Expand);
431 setOperationAction(ISD::SDIV, VT, Expand);
432 setOperationAction(ISD::SREM, VT, Expand);
433 setOperationAction(ISD::UDIV, VT, Expand);
434 setOperationAction(ISD::UREM, VT, Expand);
435 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000436 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000438 setOperationAction(ISD::FSQRT, VT, Expand);
439 setOperationAction(ISD::FLOG, VT, Expand);
440 setOperationAction(ISD::FLOG10, VT, Expand);
441 setOperationAction(ISD::FLOG2, VT, Expand);
442 setOperationAction(ISD::FEXP, VT, Expand);
443 setOperationAction(ISD::FEXP2, VT, Expand);
444 setOperationAction(ISD::FSIN, VT, Expand);
445 setOperationAction(ISD::FCOS, VT, Expand);
446 setOperationAction(ISD::FABS, VT, Expand);
447 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000448 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000449 setOperationAction(ISD::FCEIL, VT, Expand);
450 setOperationAction(ISD::FTRUNC, VT, Expand);
451 setOperationAction(ISD::FRINT, VT, Expand);
452 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000453 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
454 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
455 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
456 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
457 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
458 setOperationAction(ISD::UDIVREM, VT, Expand);
459 setOperationAction(ISD::SDIVREM, VT, Expand);
460 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
461 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000462 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000463 setOperationAction(ISD::CTPOP, VT, Expand);
464 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000465 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000466 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000467 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000468 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000469 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
470
471 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
472 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
473 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
474 setTruncStoreAction(VT, InnerVT, Expand);
475 }
476 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
477 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
478 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000479 }
480
Chris Lattner95c7adc2006-04-04 17:25:31 +0000481 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
482 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000483 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000484
Owen Anderson9f944592009-08-11 20:47:22 +0000485 setOperationAction(ISD::AND , MVT::v4i32, Legal);
486 setOperationAction(ISD::OR , MVT::v4i32, Legal);
487 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
488 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000489 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000490 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000491 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000492 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
493 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
494 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
495 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000496 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
497 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
498 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
499 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000500
Craig Topperabadc662012-04-20 06:31:50 +0000501 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
502 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
503 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
504 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000505
Owen Anderson9f944592009-08-11 20:47:22 +0000506 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000507 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000508
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000509 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000510 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
511 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
512 }
513
Owen Anderson9f944592009-08-11 20:47:22 +0000514 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
515 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
516 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000517
Owen Anderson9f944592009-08-11 20:47:22 +0000518 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
519 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000520
Owen Anderson9f944592009-08-11 20:47:22 +0000521 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
522 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
523 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
524 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000525
526 // Altivec does not contain unordered floating-point compare instructions
527 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
528 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
529 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
530 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
531 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
532 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000533
534 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
535 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000536
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000537 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000538 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000539 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000540
541 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
542 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
543 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
544 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
545 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
546
547 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
548
549 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
550 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
551
552 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
553 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
554
Hal Finkel732f0f72014-03-26 12:49:28 +0000555 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
556 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
559 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
560
Hal Finkel27774d92014-03-13 07:58:58 +0000561 // Share the Altivec comparison restrictions.
562 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
563 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
564 setCondCodeAction(ISD::SETUGT, MVT::v2f64, Expand);
565 setCondCodeAction(ISD::SETUGE, MVT::v2f64, Expand);
566 setCondCodeAction(ISD::SETULT, MVT::v2f64, Expand);
567 setCondCodeAction(ISD::SETULE, MVT::v2f64, Expand);
568
569 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
570 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
571
Hal Finkel9281c9a2014-03-26 18:26:30 +0000572 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
573 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
574
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000575 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
576
Hal Finkel19be5062014-03-29 05:29:01 +0000577 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000578
579 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
580 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000581
582 // VSX v2i64 only supports non-arithmetic operations.
583 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
584 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
585
Hal Finkelad801b72014-03-27 21:26:33 +0000586 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
587 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
588 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
589
Hal Finkel777c9dd2014-03-29 16:04:40 +0000590 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
591
Hal Finkel9281c9a2014-03-26 18:26:30 +0000592 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
593 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
594 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
595 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
596
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000597 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
598
Hal Finkel7279f4b2014-03-26 19:13:54 +0000599 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
600 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
601 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
602 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
603
Hal Finkel5c0d1452014-03-30 13:22:59 +0000604 // Vector operation legalization checks the result type of
605 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
608 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
609 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
610
Hal Finkela6c8b512014-03-26 16:12:58 +0000611 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000612 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000613 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000614
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000615 if (Subtarget.has64BitSupport()) {
Hal Finkel322e41a2012-04-01 20:08:17 +0000616 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel70381a72012-08-04 14:10:46 +0000617 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
618 }
Hal Finkel322e41a2012-04-01 20:08:17 +0000619
Eli Friedman7dfa7912011-08-29 18:23:02 +0000620 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
621 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkel1b5ff082012-12-25 17:22:53 +0000622 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
623 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000624
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000625 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000626 // Altivec instructions set fields to all zeros or all ones.
627 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000628
Evan Cheng39e90022012-07-02 22:39:56 +0000629 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000630 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000631 setExceptionPointerRegister(PPC::X3);
632 setExceptionSelectorRegister(PPC::X4);
633 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000634 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000635 setExceptionPointerRegister(PPC::R3);
636 setExceptionSelectorRegister(PPC::R4);
637 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000638
Chris Lattnerf4184352006-03-01 04:57:39 +0000639 // We have target-specific dag combine patterns for the following nodes:
640 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000641 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000642 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000643 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000644 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000645 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000646 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000647 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000648
Hal Finkel46043ed2014-03-01 21:36:57 +0000649 setTargetDAGCombine(ISD::SIGN_EXTEND);
650 setTargetDAGCombine(ISD::ZERO_EXTEND);
651 setTargetDAGCombine(ISD::ANY_EXTEND);
652
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000653 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000654 setTargetDAGCombine(ISD::TRUNCATE);
655 setTargetDAGCombine(ISD::SETCC);
656 setTargetDAGCombine(ISD::SELECT_CC);
657 }
658
Hal Finkel2e103312013-04-03 04:01:11 +0000659 // Use reciprocal estimates.
660 if (TM.Options.UnsafeFPMath) {
661 setTargetDAGCombine(ISD::FDIV);
662 setTargetDAGCombine(ISD::FSQRT);
663 }
664
Dale Johannesen10432e52007-10-19 00:59:18 +0000665 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000666 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000667 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000668 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
669 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000670 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
671 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000672 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
673 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
674 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
675 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
676 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000677 }
678
Hal Finkel940ab932014-02-28 00:27:01 +0000679 // With 32 condition bits, we don't need to sink (and duplicate) compares
680 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000681 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000682 setHasMultipleConditionRegisters();
683
Hal Finkel65298572011-10-17 18:53:03 +0000684 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000685 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000686 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000687
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000688 if (isPPC64 && Subtarget.isJITCodeModel())
Evan Cheng39e90022012-07-02 22:39:56 +0000689 // Temporary workaround for the inability of PPC64 JIT to handle jump
690 // tables.
691 setSupportJumpTables(false);
692
Eli Friedman30a49e92011-08-03 21:06:02 +0000693 setInsertFencesForAtomic(true);
694
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000695 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000696 setSchedulingPreference(Sched::Source);
697 else
698 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000699
Chris Lattnerf22556d2005-08-16 17:14:42 +0000700 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000701
702 // The Freescale cores does better with aggressive inlining of memcpy and
703 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000704 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
705 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000706 MaxStoresPerMemset = 32;
707 MaxStoresPerMemsetOptSize = 16;
708 MaxStoresPerMemcpy = 32;
709 MaxStoresPerMemcpyOptSize = 8;
710 MaxStoresPerMemmove = 32;
711 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000712
713 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000714 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000715}
716
Hal Finkel262a2242013-09-12 23:20:06 +0000717/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
718/// the desired ByVal argument alignment.
719static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
720 unsigned MaxMaxAlign) {
721 if (MaxAlign == MaxMaxAlign)
722 return;
723 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
724 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
725 MaxAlign = 32;
726 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
727 MaxAlign = 16;
728 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
729 unsigned EltAlign = 0;
730 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
731 if (EltAlign > MaxAlign)
732 MaxAlign = EltAlign;
733 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
734 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
735 unsigned EltAlign = 0;
736 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
737 if (EltAlign > MaxAlign)
738 MaxAlign = EltAlign;
739 if (MaxAlign == MaxMaxAlign)
740 break;
741 }
742 }
743}
744
Dale Johannesencbde4c22008-02-28 22:31:51 +0000745/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
746/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000747unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000748 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000749 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000750 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000751
752 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000753 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000754 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
755 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
756 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000757 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000758}
759
Chris Lattner347ed8a2006-01-09 23:52:17 +0000760const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
761 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000762 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000763 case PPCISD::FSEL: return "PPCISD::FSEL";
764 case PPCISD::FCFID: return "PPCISD::FCFID";
765 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
766 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000767 case PPCISD::FRE: return "PPCISD::FRE";
768 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000769 case PPCISD::STFIWX: return "PPCISD::STFIWX";
770 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
771 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
772 case PPCISD::VPERM: return "PPCISD::VPERM";
773 case PPCISD::Hi: return "PPCISD::Hi";
774 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000775 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000776 case PPCISD::LOAD: return "PPCISD::LOAD";
777 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000778 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
779 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
780 case PPCISD::SRL: return "PPCISD::SRL";
781 case PPCISD::SRA: return "PPCISD::SRA";
782 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000783 case PPCISD::CALL: return "PPCISD::CALL";
784 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000785 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000786 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000787 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel756810f2013-03-21 21:37:52 +0000788 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
789 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000790 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000791 case PPCISD::VCMP: return "PPCISD::VCMP";
792 case PPCISD::VCMPo: return "PPCISD::VCMPo";
793 case PPCISD::LBRX: return "PPCISD::LBRX";
794 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000795 case PPCISD::LARX: return "PPCISD::LARX";
796 case PPCISD::STCX: return "PPCISD::STCX";
797 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000798 case PPCISD::BDNZ: return "PPCISD::BDNZ";
799 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000800 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000801 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000802 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000803 case PPCISD::CR6SET: return "PPCISD::CR6SET";
804 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000805 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
806 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
807 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000808 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000809 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
810 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000811 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000812 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
813 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
814 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000815 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
816 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
817 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
818 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
819 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000820 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000821 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000822 }
823}
824
Matt Arsenault758659232013-05-18 00:21:46 +0000825EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000826 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000827 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000828 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000829}
830
Chris Lattner4211ca92006-04-14 06:01:58 +0000831//===----------------------------------------------------------------------===//
832// Node matching predicates, for use by the tblgen matching code.
833//===----------------------------------------------------------------------===//
834
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000835/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000836static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000837 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000838 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000839 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000840 // Maybe this has already been legalized into the constant pool?
841 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000842 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000843 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000844 }
845 return false;
846}
847
Chris Lattnere8b83b42006-04-06 17:23:16 +0000848/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
849/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000850static bool isConstantOrUndef(int Op, int Val) {
851 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000852}
853
854/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
855/// VPKUHUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000856bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
857 SelectionDAG &DAG) {
858 unsigned j = DAG.getTarget().getDataLayout()->isLittleEndian() ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000859 if (!isUnary) {
860 for (unsigned i = 0; i != 16; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000861 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000862 return false;
863 } else {
864 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000865 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
866 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000867 return false;
868 }
Chris Lattner1d338192006-04-06 18:26:28 +0000869 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000870}
871
872/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
873/// VPKUWUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000874bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
875 SelectionDAG &DAG) {
876 unsigned j, k;
877 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
878 j = 0;
879 k = 1;
880 } else {
881 j = 2;
882 k = 3;
883 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000884 if (!isUnary) {
885 for (unsigned i = 0; i != 16; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000886 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
887 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000888 return false;
889 } else {
890 for (unsigned i = 0; i != 8; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000891 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
892 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k) ||
893 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
894 !isConstantOrUndef(N->getMaskElt(i+9), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000895 return false;
896 }
Chris Lattner1d338192006-04-06 18:26:28 +0000897 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000898}
899
Chris Lattnerf38e0332006-04-06 22:02:42 +0000900/// isVMerge - Common function, used to match vmrg* shuffles.
901///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000902static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000903 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000904 if (N->getValueType(0) != MVT::v16i8)
905 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000906 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
907 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000908
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000909 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
910 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000911 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000912 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000913 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000914 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000915 return false;
916 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000917 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000918}
919
920/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000921/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000922bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtf910a062014-06-10 14:35:01 +0000923 bool isUnary, SelectionDAG &DAG) {
924 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
925 if (!isUnary)
926 return isVMerge(N, UnitSize, 0, 16);
927 return isVMerge(N, UnitSize, 0, 0);
928 } else {
929 if (!isUnary)
930 return isVMerge(N, UnitSize, 8, 24);
931 return isVMerge(N, UnitSize, 8, 8);
932 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000933}
934
935/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000936/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000937bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtf910a062014-06-10 14:35:01 +0000938 bool isUnary, SelectionDAG &DAG) {
939 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
940 if (!isUnary)
941 return isVMerge(N, UnitSize, 8, 24);
942 return isVMerge(N, UnitSize, 8, 8);
943 } else {
944 if (!isUnary)
945 return isVMerge(N, UnitSize, 0, 16);
946 return isVMerge(N, UnitSize, 0, 0);
947 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000948}
949
950
Chris Lattner1d338192006-04-06 18:26:28 +0000951/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
952/// amount, otherwise return -1.
Bill Schmidtf910a062014-06-10 14:35:01 +0000953int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary, SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000954 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +0000955 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000956
957 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +0000958
Chris Lattner1d338192006-04-06 18:26:28 +0000959 // Find the first non-undef value in the shuffle mask.
960 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000961 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +0000962 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000963
Chris Lattner1d338192006-04-06 18:26:28 +0000964 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +0000965
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000966 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +0000967 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000968 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +0000969 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000970
Bill Schmidtf910a062014-06-10 14:35:01 +0000971 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
972
973 ShiftAmt += i;
974
975 if (!isUnary) {
976 // Check the rest of the elements to see if they are consecutive.
977 for (++i; i != 16; ++i)
978 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt - i))
979 return -1;
980 } else {
981 // Check the rest of the elements to see if they are consecutive.
982 for (++i; i != 16; ++i)
983 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt - i) & 15))
984 return -1;
985 }
986
987 } else { // Big Endian
988
989 ShiftAmt -= i;
990
991 if (!isUnary) {
992 // Check the rest of the elements to see if they are consecutive.
993 for (++i; i != 16; ++i)
994 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
995 return -1;
996 } else {
997 // Check the rest of the elements to see if they are consecutive.
998 for (++i; i != 16; ++i)
999 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1000 return -1;
1001 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001002 }
Chris Lattner1d338192006-04-06 18:26:28 +00001003 return ShiftAmt;
1004}
Chris Lattnerffc47562006-03-20 06:33:01 +00001005
1006/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1007/// specifies a splat of a single element that is suitable for input to
1008/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001009bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001010 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001011 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001012
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001013 // This is a splat operation if each element of the permute is the same, and
1014 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001015 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001016
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001017 // FIXME: Handle UNDEF elements too!
1018 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001019 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001020
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001021 // Check that the indices are consecutive, in the case of a multi-byte element
1022 // splatted with a v16i8 mask.
1023 for (unsigned i = 1; i != EltSize; ++i)
1024 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001025 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001026
Chris Lattner95c7adc2006-04-04 17:25:31 +00001027 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001028 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001029 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001030 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001031 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001032 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001033 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001034}
1035
Evan Cheng581d2792007-07-30 07:51:22 +00001036/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1037/// are -0.0.
1038bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001039 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1040
1041 APInt APVal, APUndef;
1042 unsigned BitSize;
1043 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001044
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001045 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001046 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001047 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001048
Evan Cheng581d2792007-07-30 07:51:22 +00001049 return false;
1050}
1051
Chris Lattnerffc47562006-03-20 06:33:01 +00001052/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1053/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001054unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1055 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001056 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1057 assert(isSplatShuffleMask(SVOp, EltSize));
Bill Schmidtf910a062014-06-10 14:35:01 +00001058 if (DAG.getTarget().getDataLayout()->isLittleEndian())
1059 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1060 else
1061 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001062}
1063
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001064/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001065/// by using a vspltis[bhw] instruction of the specified element size, return
1066/// the constant being splatted. The ByteSize field indicates the number of
1067/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001068SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001069 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001070
1071 // If ByteSize of the splat is bigger than the element size of the
1072 // build_vector, then we have a case where we are checking for a splat where
1073 // multiple elements of the buildvector are folded together into a single
1074 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1075 unsigned EltSize = 16/N->getNumOperands();
1076 if (EltSize < ByteSize) {
1077 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001078 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001079 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001080
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001081 // See if all of the elements in the buildvector agree across.
1082 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1083 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1084 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001085 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001086
Scott Michelcf0da6c2009-02-17 22:15:04 +00001087
Craig Topper062a2ba2014-04-25 05:30:21 +00001088 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001089 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1090 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001091 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001092 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001093
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001094 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1095 // either constant or undef values that are identical for each chunk. See
1096 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001097
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001098 // Check to see if all of the leading entries are either 0 or -1. If
1099 // neither, then this won't fit into the immediate field.
1100 bool LeadingZero = true;
1101 bool LeadingOnes = true;
1102 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001103 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001104
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001105 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1106 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1107 }
1108 // Finally, check the least significant entry.
1109 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001110 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001111 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001112 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001113 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001114 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001115 }
1116 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001117 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001118 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001119 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001120 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001121 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001122 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001123
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001124 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001125 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001126
Chris Lattner2771e2c2006-03-25 06:12:06 +00001127 // Check to see if this buildvec has a single non-undef value in its elements.
1128 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1129 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001130 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001131 OpVal = N->getOperand(i);
1132 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001133 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001134 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001135
Craig Topper062a2ba2014-04-25 05:30:21 +00001136 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001137
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001138 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001139 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001140 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001141 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001142 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001143 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001144 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001145 }
1146
1147 // If the splat value is larger than the element value, then we can never do
1148 // this splat. The only case that we could fit the replicated bits into our
1149 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001150 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001151
Chris Lattner2771e2c2006-03-25 06:12:06 +00001152 // If the element value is larger than the splat value, cut it in half and
1153 // check to see if the two halves are equal. Continue doing this until we
1154 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1155 while (ValSizeInBytes > ByteSize) {
1156 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001157
Chris Lattner2771e2c2006-03-25 06:12:06 +00001158 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001159 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1160 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001161 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001162 }
1163
1164 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001165 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001166
Evan Chengb1ddc982006-03-26 09:52:32 +00001167 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001168 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001169
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001170 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001171 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001172 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001173 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001174}
1175
Chris Lattner4211ca92006-04-14 06:01:58 +00001176//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001177// Addressing Mode Selection
1178//===----------------------------------------------------------------------===//
1179
1180/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1181/// or 64-bit immediate, and if the value can be accurately represented as a
1182/// sign extension from a 16-bit value. If so, this returns true and the
1183/// immediate.
1184static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001185 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001186 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001187
Dan Gohmaneffb8942008-09-12 16:56:44 +00001188 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001189 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001190 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001191 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001192 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001193}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001194static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001195 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001196}
1197
1198
1199/// SelectAddressRegReg - Given the specified addressed, check to see if it
1200/// can be represented as an indexed [r+r] operation. Returns false if it
1201/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001202bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1203 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001204 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001205 short imm = 0;
1206 if (N.getOpcode() == ISD::ADD) {
1207 if (isIntS16Immediate(N.getOperand(1), imm))
1208 return false; // r+i
1209 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1210 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001211
Chris Lattnera801fced2006-11-08 02:15:41 +00001212 Base = N.getOperand(0);
1213 Index = N.getOperand(1);
1214 return true;
1215 } else if (N.getOpcode() == ISD::OR) {
1216 if (isIntS16Immediate(N.getOperand(1), imm))
1217 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001218
Chris Lattnera801fced2006-11-08 02:15:41 +00001219 // If this is an or of disjoint bitfields, we can codegen this as an add
1220 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1221 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001222 APInt LHSKnownZero, LHSKnownOne;
1223 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001224 DAG.computeKnownBits(N.getOperand(0),
1225 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001226
Dan Gohmanf19609a2008-02-27 01:23:58 +00001227 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001228 DAG.computeKnownBits(N.getOperand(1),
1229 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001230 // If all of the bits are known zero on the LHS or RHS, the add won't
1231 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001232 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001233 Base = N.getOperand(0);
1234 Index = N.getOperand(1);
1235 return true;
1236 }
1237 }
1238 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001239
Chris Lattnera801fced2006-11-08 02:15:41 +00001240 return false;
1241}
1242
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001243// If we happen to be doing an i64 load or store into a stack slot that has
1244// less than a 4-byte alignment, then the frame-index elimination may need to
1245// use an indexed load or store instruction (because the offset may not be a
1246// multiple of 4). The extra register needed to hold the offset comes from the
1247// register scavenger, and it is possible that the scavenger will need to use
1248// an emergency spill slot. As a result, we need to make sure that a spill slot
1249// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1250// stack slot.
1251static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1252 // FIXME: This does not handle the LWA case.
1253 if (VT != MVT::i64)
1254 return;
1255
Hal Finkel7ab3db52013-07-10 15:29:01 +00001256 // NOTE: We'll exclude negative FIs here, which come from argument
1257 // lowering, because there are no known test cases triggering this problem
1258 // using packed structures (or similar). We can remove this exclusion if
1259 // we find such a test case. The reason why this is so test-case driven is
1260 // because this entire 'fixup' is only to prevent crashes (from the
1261 // register scavenger) on not-really-valid inputs. For example, if we have:
1262 // %a = alloca i1
1263 // %b = bitcast i1* %a to i64*
1264 // store i64* a, i64 b
1265 // then the store should really be marked as 'align 1', but is not. If it
1266 // were marked as 'align 1' then the indexed form would have been
1267 // instruction-selected initially, and the problem this 'fixup' is preventing
1268 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001269 if (FrameIdx < 0)
1270 return;
1271
1272 MachineFunction &MF = DAG.getMachineFunction();
1273 MachineFrameInfo *MFI = MF.getFrameInfo();
1274
1275 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1276 if (Align >= 4)
1277 return;
1278
1279 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1280 FuncInfo->setHasNonRISpills();
1281}
1282
Chris Lattnera801fced2006-11-08 02:15:41 +00001283/// Returns true if the address N can be represented by a base register plus
1284/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001285/// represented as reg+reg. If Aligned is true, only accept displacements
1286/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001287bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001288 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001289 SelectionDAG &DAG,
1290 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001291 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001292 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001293 // If this can be more profitably realized as r+r, fail.
1294 if (SelectAddressRegReg(N, Disp, Base, DAG))
1295 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001296
Chris Lattnera801fced2006-11-08 02:15:41 +00001297 if (N.getOpcode() == ISD::ADD) {
1298 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001299 if (isIntS16Immediate(N.getOperand(1), imm) &&
1300 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001301 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001302 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1303 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001304 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001305 } else {
1306 Base = N.getOperand(0);
1307 }
1308 return true; // [r+i]
1309 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1310 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001311 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001312 && "Cannot handle constant offsets yet!");
1313 Disp = N.getOperand(1).getOperand(0); // The global address.
1314 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001315 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001316 Disp.getOpcode() == ISD::TargetConstantPool ||
1317 Disp.getOpcode() == ISD::TargetJumpTable);
1318 Base = N.getOperand(0);
1319 return true; // [&g+r]
1320 }
1321 } else if (N.getOpcode() == ISD::OR) {
1322 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001323 if (isIntS16Immediate(N.getOperand(1), imm) &&
1324 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001325 // If this is an or of disjoint bitfields, we can codegen this as an add
1326 // (for better address arithmetic) if the LHS and RHS of the OR are
1327 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001328 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001329 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001330
Dan Gohmanf19609a2008-02-27 01:23:58 +00001331 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001332 // If all of the bits are known zero on the LHS or RHS, the add won't
1333 // carry.
1334 Base = N.getOperand(0);
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001335 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001336 return true;
1337 }
1338 }
1339 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1340 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001341
Chris Lattnera801fced2006-11-08 02:15:41 +00001342 // If this address fits entirely in a 16-bit sext immediate field, codegen
1343 // this as "d, 0"
1344 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001345 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001346 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001347 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001348 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001349 return true;
1350 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001351
1352 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001353 if ((CN->getValueType(0) == MVT::i32 ||
1354 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1355 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001356 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001357
Chris Lattnera801fced2006-11-08 02:15:41 +00001358 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001359 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001360
Owen Anderson9f944592009-08-11 20:47:22 +00001361 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1362 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001363 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001364 return true;
1365 }
1366 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001367
Chris Lattnera801fced2006-11-08 02:15:41 +00001368 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001369 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001370 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001371 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1372 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001373 Base = N;
1374 return true; // [r+0]
1375}
1376
1377/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1378/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001379bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1380 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001381 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001382 // Check to see if we can easily represent this as an [r+r] address. This
1383 // will fail if it thinks that the address is more profitably represented as
1384 // reg+imm, e.g. where imm = 0.
1385 if (SelectAddressRegReg(N, Base, Index, DAG))
1386 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001387
Chris Lattnera801fced2006-11-08 02:15:41 +00001388 // If the operand is an addition, always emit this as [r+r], since this is
1389 // better (for code size, and execution, as the memop does the add for free)
1390 // than emitting an explicit add.
1391 if (N.getOpcode() == ISD::ADD) {
1392 Base = N.getOperand(0);
1393 Index = N.getOperand(1);
1394 return true;
1395 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001396
Chris Lattnera801fced2006-11-08 02:15:41 +00001397 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001398 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001399 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001400 Index = N;
1401 return true;
1402}
1403
Chris Lattnera801fced2006-11-08 02:15:41 +00001404/// getPreIndexedAddressParts - returns true by value, base pointer and
1405/// offset pointer and addressing mode by reference if the node's address
1406/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001407bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1408 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001409 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001410 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001411 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001412
Ulrich Weigande90b0222013-03-22 14:58:48 +00001413 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001414 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001415 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001416 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001417 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1418 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001419 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001420 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001421 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001422 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001423 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001424 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001425 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001426 } else
1427 return false;
1428
Chris Lattner68371252006-11-14 01:38:31 +00001429 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001430 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001431 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001432
Ulrich Weigande90b0222013-03-22 14:58:48 +00001433 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1434
1435 // Common code will reject creating a pre-inc form if the base pointer
1436 // is a frame index, or if N is a store and the base pointer is either
1437 // the same as or a predecessor of the value being stored. Check for
1438 // those situations here, and try with swapped Base/Offset instead.
1439 bool Swap = false;
1440
1441 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1442 Swap = true;
1443 else if (!isLoad) {
1444 SDValue Val = cast<StoreSDNode>(N)->getValue();
1445 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1446 Swap = true;
1447 }
1448
1449 if (Swap)
1450 std::swap(Base, Offset);
1451
Hal Finkelca542be2012-06-20 15:43:03 +00001452 AM = ISD::PRE_INC;
1453 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001454 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001455
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001456 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001457 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001458 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001459 return false;
1460 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001461 // LDU/STU need an address with at least 4-byte alignment.
1462 if (Alignment < 4)
1463 return false;
1464
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001465 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001466 return false;
1467 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001468
Chris Lattnerb314b152006-11-11 00:08:42 +00001469 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001470 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1471 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001472 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001473 LD->getExtensionType() == ISD::SEXTLOAD &&
1474 isa<ConstantSDNode>(Offset))
1475 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001476 }
1477
Chris Lattnerce645542006-11-10 02:08:47 +00001478 AM = ISD::PRE_INC;
1479 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001480}
1481
1482//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001483// LowerOperation implementation
1484//===----------------------------------------------------------------------===//
1485
Chris Lattneredb9d842010-11-15 02:46:57 +00001486/// GetLabelAccessInfo - Return true if we should reference labels using a
1487/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1488static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001489 unsigned &LoOpFlags,
1490 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001491 HiOpFlags = PPCII::MO_HA;
1492 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001493
Chris Lattneredb9d842010-11-15 02:46:57 +00001494 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1495 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peck527da1b2010-11-23 03:31:01 +00001496 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattneredb9d842010-11-15 02:46:57 +00001497 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattnerdd6df842010-11-15 03:13:19 +00001498 if (isPIC) {
1499 HiOpFlags |= PPCII::MO_PIC_FLAG;
1500 LoOpFlags |= PPCII::MO_PIC_FLAG;
1501 }
1502
1503 // If this is a reference to a global value that requires a non-lazy-ptr, make
1504 // sure that instruction lowering adds it.
1505 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1506 HiOpFlags |= PPCII::MO_NLP_FLAG;
1507 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001508
Chris Lattnerdd6df842010-11-15 03:13:19 +00001509 if (GV->hasHiddenVisibility()) {
1510 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1511 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1512 }
1513 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001514
Chris Lattneredb9d842010-11-15 02:46:57 +00001515 return isPIC;
1516}
1517
1518static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1519 SelectionDAG &DAG) {
1520 EVT PtrVT = HiPart.getValueType();
1521 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001522 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001523
1524 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1525 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001526
Chris Lattneredb9d842010-11-15 02:46:57 +00001527 // With PIC, the first instruction is actually "GR+hi(&G)".
1528 if (isPIC)
1529 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1530 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001531
Chris Lattneredb9d842010-11-15 02:46:57 +00001532 // Generate non-pic code that has direct accesses to the constant pool.
1533 // The address of the global is just (hi(&g)+lo(&g)).
1534 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1535}
1536
Scott Michelcf0da6c2009-02-17 22:15:04 +00001537SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001538 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001539 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001540 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001541 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001542
Roman Divackyace47072012-08-24 16:26:02 +00001543 // 64-bit SVR4 ABI code is always position-independent.
1544 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001545 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001546 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001547 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001548 DAG.getRegister(PPC::X2, MVT::i64));
1549 }
1550
Chris Lattneredb9d842010-11-15 02:46:57 +00001551 unsigned MOHiFlag, MOLoFlag;
1552 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1553 SDValue CPIHi =
1554 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1555 SDValue CPILo =
1556 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1557 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001558}
1559
Dan Gohman21cea8a2010-04-17 15:26:15 +00001560SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001561 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001562 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001563
Roman Divackyace47072012-08-24 16:26:02 +00001564 // 64-bit SVR4 ABI code is always position-independent.
1565 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001566 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001567 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001568 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001569 DAG.getRegister(PPC::X2, MVT::i64));
1570 }
1571
Chris Lattneredb9d842010-11-15 02:46:57 +00001572 unsigned MOHiFlag, MOLoFlag;
1573 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1574 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1575 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1576 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001577}
1578
Dan Gohman21cea8a2010-04-17 15:26:15 +00001579SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1580 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001581 EVT PtrVT = Op.getValueType();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001582
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001583 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peck527da1b2010-11-23 03:31:01 +00001584
Chris Lattneredb9d842010-11-15 02:46:57 +00001585 unsigned MOHiFlag, MOLoFlag;
1586 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001587 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1588 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001589 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1590}
1591
Roman Divackye3f15c982012-06-04 17:36:38 +00001592SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1593 SelectionDAG &DAG) const {
1594
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001595 // FIXME: TLS addresses currently use medium model code sequences,
1596 // which is the most useful form. Eventually support for small and
1597 // large models could be added if users need it, at the cost of
1598 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001599 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001600 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001601 const GlobalValue *GV = GA->getGlobal();
1602 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001603 bool is64bit = Subtarget.isPPC64();
Roman Divackye3f15c982012-06-04 17:36:38 +00001604
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001605 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001606
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001607 if (Model == TLSModel::LocalExec) {
1608 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001609 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001610 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001611 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001612 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1613 is64bit ? MVT::i64 : MVT::i32);
1614 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1615 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1616 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001617
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001618 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001619 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001620 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1621 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001622 SDValue GOTPtr;
1623 if (is64bit) {
1624 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1625 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1626 PtrVT, GOTReg, TGA);
1627 } else
1628 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001629 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001630 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001631 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001632 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001633
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001634 if (Model == TLSModel::GeneralDynamic) {
1635 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1636 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1637 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1638 GOTReg, TGA);
1639 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1640 GOTEntryHi, TGA);
1641
1642 // We need a chain node, and don't have one handy. The underlying
1643 // call has no side effects, so using the function entry node
1644 // suffices.
1645 SDValue Chain = DAG.getEntryNode();
1646 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1647 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1648 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1649 PtrVT, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001650 // The return value from GET_TLS_ADDR really is in X3 already, but
1651 // some hacks are needed here to tie everything together. The extra
1652 // copies dissolve during subsequent transforms.
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001653 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1654 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1655 }
1656
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001657 if (Model == TLSModel::LocalDynamic) {
1658 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1659 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1660 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1661 GOTReg, TGA);
1662 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1663 GOTEntryHi, TGA);
1664
1665 // We need a chain node, and don't have one handy. The underlying
1666 // call has no side effects, so using the function entry node
1667 // suffices.
1668 SDValue Chain = DAG.getEntryNode();
1669 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1670 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1671 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1672 PtrVT, ParmReg, TGA);
1673 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1674 // some hacks are needed here to tie everything together. The extra
1675 // copies dissolve during subsequent transforms.
1676 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1677 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +00001678 Chain, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001679 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1680 }
1681
1682 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001683}
1684
Chris Lattneredb9d842010-11-15 02:46:57 +00001685SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1686 SelectionDAG &DAG) const {
1687 EVT PtrVT = Op.getValueType();
1688 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001689 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001690 const GlobalValue *GV = GSDN->getGlobal();
1691
Chris Lattneredb9d842010-11-15 02:46:57 +00001692 // 64-bit SVR4 ABI code is always position-independent.
1693 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001694 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001695 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1696 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1697 DAG.getRegister(PPC::X2, MVT::i64));
1698 }
1699
Chris Lattnerdd6df842010-11-15 03:13:19 +00001700 unsigned MOHiFlag, MOLoFlag;
1701 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001702
Chris Lattnerdd6df842010-11-15 03:13:19 +00001703 SDValue GAHi =
1704 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1705 SDValue GALo =
1706 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001707
Chris Lattnerdd6df842010-11-15 03:13:19 +00001708 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001709
Chris Lattnerdd6df842010-11-15 03:13:19 +00001710 // If the global reference is actually to a non-lazy-pointer, we have to do an
1711 // extra load to get the address of the global.
1712 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1713 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001714 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001715 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001716}
1717
Dan Gohman21cea8a2010-04-17 15:26:15 +00001718SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001719 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001720 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001721
Hal Finkel777c9dd2014-03-29 16:04:40 +00001722 if (Op.getValueType() == MVT::v2i64) {
1723 // When the operands themselves are v2i64 values, we need to do something
1724 // special because VSX has no underlying comparison operations for these.
1725 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1726 // Equality can be handled by casting to the legal type for Altivec
1727 // comparisons, everything else needs to be expanded.
1728 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1729 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1730 DAG.getSetCC(dl, MVT::v4i32,
1731 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1732 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1733 CC));
1734 }
1735
1736 return SDValue();
1737 }
1738
1739 // We handle most of these in the usual way.
1740 return Op;
1741 }
1742
Chris Lattner4211ca92006-04-14 06:01:58 +00001743 // If we're comparing for equality to zero, expose the fact that this is
1744 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1745 // fold the new nodes.
1746 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1747 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001748 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001749 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001750 if (VT.bitsLT(MVT::i32)) {
1751 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001752 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001753 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001754 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001755 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1756 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001757 DAG.getConstant(Log2b, MVT::i32));
1758 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001759 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001760 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001761 // optimized. FIXME: revisit this when we can custom lower all setcc
1762 // optimizations.
1763 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001764 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001765 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001766
Chris Lattner4211ca92006-04-14 06:01:58 +00001767 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001768 // by xor'ing the rhs with the lhs, which is faster than setting a
1769 // condition register, reading it back out, and masking the correct bit. The
1770 // normal approach here uses sub to do this instead of xor. Using xor exposes
1771 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001772 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001773 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001774 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001775 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001776 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001777 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001778 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001779 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001780}
1781
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001782SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001783 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001784 SDNode *Node = Op.getNode();
1785 EVT VT = Node->getValueType(0);
1786 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1787 SDValue InChain = Node->getOperand(0);
1788 SDValue VAListPtr = Node->getOperand(1);
1789 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001790 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001791
Roman Divacky4394e682011-06-28 15:30:42 +00001792 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1793
1794 // gpr_index
1795 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1796 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1797 false, false, 0);
1798 InChain = GprIndex.getValue(1);
1799
1800 if (VT == MVT::i64) {
1801 // Check if GprIndex is even
1802 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1803 DAG.getConstant(1, MVT::i32));
1804 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1805 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1806 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1807 DAG.getConstant(1, MVT::i32));
1808 // Align GprIndex to be even if it isn't
1809 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1810 GprIndex);
1811 }
1812
1813 // fpr index is 1 byte after gpr
1814 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1815 DAG.getConstant(1, MVT::i32));
1816
1817 // fpr
1818 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1819 FprPtr, MachinePointerInfo(SV), MVT::i8,
1820 false, false, 0);
1821 InChain = FprIndex.getValue(1);
1822
1823 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1824 DAG.getConstant(8, MVT::i32));
1825
1826 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1827 DAG.getConstant(4, MVT::i32));
1828
1829 // areas
1830 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001831 MachinePointerInfo(), false, false,
1832 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001833 InChain = OverflowArea.getValue(1);
1834
1835 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001836 MachinePointerInfo(), false, false,
1837 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001838 InChain = RegSaveArea.getValue(1);
1839
1840 // select overflow_area if index > 8
1841 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1842 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1843
Roman Divacky4394e682011-06-28 15:30:42 +00001844 // adjustment constant gpr_index * 4/8
1845 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1846 VT.isInteger() ? GprIndex : FprIndex,
1847 DAG.getConstant(VT.isInteger() ? 4 : 8,
1848 MVT::i32));
1849
1850 // OurReg = RegSaveArea + RegConstant
1851 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1852 RegConstant);
1853
1854 // Floating types are 32 bytes into RegSaveArea
1855 if (VT.isFloatingPoint())
1856 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1857 DAG.getConstant(32, MVT::i32));
1858
1859 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1860 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1861 VT.isInteger() ? GprIndex : FprIndex,
1862 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1863 MVT::i32));
1864
1865 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1866 VT.isInteger() ? VAListPtr : FprPtr,
1867 MachinePointerInfo(SV),
1868 MVT::i8, false, false, 0);
1869
1870 // determine if we should load from reg_save_area or overflow_area
1871 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1872
1873 // increase overflow_area by 4/8 if gpr/fpr > 8
1874 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1875 DAG.getConstant(VT.isInteger() ? 4 : 8,
1876 MVT::i32));
1877
1878 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1879 OverflowAreaPlusN);
1880
1881 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1882 OverflowAreaPtr,
1883 MachinePointerInfo(),
1884 MVT::i32, false, false, 0);
1885
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001886 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001887 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001888}
1889
Roman Divackyc3825df2013-07-25 21:36:47 +00001890SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1891 const PPCSubtarget &Subtarget) const {
1892 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1893
1894 // We have to copy the entire va_list struct:
1895 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1896 return DAG.getMemcpy(Op.getOperand(0), Op,
1897 Op.getOperand(1), Op.getOperand(2),
1898 DAG.getConstant(12, MVT::i32), 8, false, true,
1899 MachinePointerInfo(), MachinePointerInfo());
1900}
1901
Duncan Sandsa0984362011-09-06 13:37:06 +00001902SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1903 SelectionDAG &DAG) const {
1904 return Op.getOperand(0);
1905}
1906
1907SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1908 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001909 SDValue Chain = Op.getOperand(0);
1910 SDValue Trmp = Op.getOperand(1); // trampoline
1911 SDValue FPtr = Op.getOperand(2); // nested function
1912 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001913 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00001914
Owen Anderson53aa7a92009-08-10 22:56:29 +00001915 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00001916 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00001917 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001918 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00001919 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00001920
Scott Michelcf0da6c2009-02-17 22:15:04 +00001921 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00001922 TargetLowering::ArgListEntry Entry;
1923
1924 Entry.Ty = IntPtrTy;
1925 Entry.Node = Trmp; Args.push_back(Entry);
1926
1927 // TrampSize == (isPPC64 ? 48 : 40);
1928 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00001929 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00001930 Args.push_back(Entry);
1931
1932 Entry.Node = FPtr; Args.push_back(Entry);
1933 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001934
Bill Wendling95e1af22008-09-17 00:30:57 +00001935 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001936 TargetLowering::CallLoweringInfo CLI(DAG);
1937 CLI.setDebugLoc(dl).setChain(Chain)
1938 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
1939 DAG.getExternalSymbol("__trampoline_setup", PtrVT), &Args, 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00001940
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001941 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00001942 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00001943}
1944
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001945SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001946 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001947 MachineFunction &MF = DAG.getMachineFunction();
1948 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1949
Andrew Trickef9de2a2013-05-25 02:42:55 +00001950 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001951
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001952 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001953 // vastart just stores the address of the VarArgsFrameIndex slot into the
1954 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001955 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00001956 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001957 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00001958 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1959 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00001960 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001961 }
1962
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001963 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001964 // We suppose the given va_list is already allocated.
1965 //
1966 // typedef struct {
1967 // char gpr; /* index into the array of 8 GPRs
1968 // * stored in the register save area
1969 // * gpr=0 corresponds to r3,
1970 // * gpr=1 to r4, etc.
1971 // */
1972 // char fpr; /* index into the array of 8 FPRs
1973 // * stored in the register save area
1974 // * fpr=0 corresponds to f1,
1975 // * fpr=1 to f2, etc.
1976 // */
1977 // char *overflow_arg_area;
1978 // /* location on stack that holds
1979 // * the next overflow argument
1980 // */
1981 // char *reg_save_area;
1982 // /* where r3:r10 and f1:f8 (if saved)
1983 // * are stored
1984 // */
1985 // } va_list[1];
1986
1987
Dan Gohman31ae5862010-04-17 14:41:14 +00001988 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1989 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001990
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001991
Owen Anderson53aa7a92009-08-10 22:56:29 +00001992 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001993
Dan Gohman31ae5862010-04-17 14:41:14 +00001994 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1995 PtrVT);
1996 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1997 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001998
Duncan Sands13237ac2008-06-06 12:08:01 +00001999 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002000 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002001
Duncan Sands13237ac2008-06-06 12:08:01 +00002002 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002003 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002004
2005 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002006 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002007
Dan Gohman2d489b52008-02-06 22:27:42 +00002008 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002009
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002010 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002011 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002012 Op.getOperand(1),
2013 MachinePointerInfo(SV),
2014 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002015 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002016 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002017 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002018
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002019 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002020 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002021 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2022 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002023 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002024 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002025 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002026
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002027 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002028 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002029 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2030 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002031 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002032 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002033 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002034
2035 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002036 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2037 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002038 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002039
Chris Lattner4211ca92006-04-14 06:01:58 +00002040}
2041
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002042#include "PPCGenCallingConv.inc"
2043
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002044// Function whose sole purpose is to kill compiler warnings
2045// stemming from unused functions included from PPCGenCallingConv.inc.
2046CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002047 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002048}
2049
Bill Schmidt230b4512013-06-12 16:39:22 +00002050bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2051 CCValAssign::LocInfo &LocInfo,
2052 ISD::ArgFlagsTy &ArgFlags,
2053 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002054 return true;
2055}
2056
Bill Schmidt230b4512013-06-12 16:39:22 +00002057bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2058 MVT &LocVT,
2059 CCValAssign::LocInfo &LocInfo,
2060 ISD::ArgFlagsTy &ArgFlags,
2061 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002062 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002063 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2064 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2065 };
2066 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002067
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002068 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2069
2070 // Skip one register if the first unallocated register has an even register
2071 // number and there are still argument registers available which have not been
2072 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2073 // need to skip a register if RegNum is odd.
2074 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2075 State.AllocateReg(ArgRegs[RegNum]);
2076 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002077
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002078 // Always return false here, as this function only makes sure that the first
2079 // unallocated register has an odd register number and does not actually
2080 // allocate a register for the current argument.
2081 return false;
2082}
2083
Bill Schmidt230b4512013-06-12 16:39:22 +00002084bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2085 MVT &LocVT,
2086 CCValAssign::LocInfo &LocInfo,
2087 ISD::ArgFlagsTy &ArgFlags,
2088 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002089 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002090 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2091 PPC::F8
2092 };
2093
2094 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002095
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002096 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2097
2098 // If there is only one Floating-point register left we need to put both f64
2099 // values of a split ppc_fp128 value on the stack.
2100 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2101 State.AllocateReg(ArgRegs[RegNum]);
2102 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002103
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002104 // Always return false here, as this function only makes sure that the two f64
2105 // values a ppc_fp128 value is split into are both passed in registers or both
2106 // passed on the stack and does not actually allocate a register for the
2107 // current argument.
2108 return false;
2109}
2110
Chris Lattner43df5b32007-02-25 05:34:32 +00002111/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002112/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002113static const MCPhysReg *GetFPR() {
2114 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002115 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002116 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002117 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002118
Chris Lattner43df5b32007-02-25 05:34:32 +00002119 return FPR;
2120}
2121
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002122/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2123/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002124static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002125 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002126 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002127 if (Flags.isByVal())
2128 ArgSize = Flags.getByValSize();
2129 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2130
2131 return ArgSize;
2132}
2133
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002134SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002135PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002136 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002137 const SmallVectorImpl<ISD::InputArg>
2138 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002139 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002140 SmallVectorImpl<SDValue> &InVals)
2141 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002142 if (Subtarget.isSVR4ABI()) {
2143 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002144 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2145 dl, DAG, InVals);
2146 else
2147 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2148 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002149 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002150 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2151 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002152 }
2153}
2154
2155SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002156PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002157 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002158 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002159 const SmallVectorImpl<ISD::InputArg>
2160 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002161 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002162 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002163
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002164 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002165 // +-----------------------------------+
2166 // +--> | Back chain |
2167 // | +-----------------------------------+
2168 // | | Floating-point register save area |
2169 // | +-----------------------------------+
2170 // | | General register save area |
2171 // | +-----------------------------------+
2172 // | | CR save word |
2173 // | +-----------------------------------+
2174 // | | VRSAVE save word |
2175 // | +-----------------------------------+
2176 // | | Alignment padding |
2177 // | +-----------------------------------+
2178 // | | Vector register save area |
2179 // | +-----------------------------------+
2180 // | | Local variable space |
2181 // | +-----------------------------------+
2182 // | | Parameter list area |
2183 // | +-----------------------------------+
2184 // | | LR save word |
2185 // | +-----------------------------------+
2186 // SP--> +--- | Back chain |
2187 // +-----------------------------------+
2188 //
2189 // Specifications:
2190 // System V Application Binary Interface PowerPC Processor Supplement
2191 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002192
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002193 MachineFunction &MF = DAG.getMachineFunction();
2194 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002195 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002196
Owen Anderson53aa7a92009-08-10 22:56:29 +00002197 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002198 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002199 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2200 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002201 unsigned PtrByteSize = 4;
2202
2203 // Assign locations to all of the incoming arguments.
2204 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002205 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002206 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002207
2208 // Reserve space for the linkage area on the stack.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002209 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002210
Bill Schmidtef17c142013-02-06 17:33:58 +00002211 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002212
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002213 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2214 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002215
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002216 // Arguments stored in registers.
2217 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002218 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002219 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002220
Owen Anderson9f944592009-08-11 20:47:22 +00002221 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002222 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002223 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002224 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002225 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002226 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002227 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002228 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002229 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002230 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002231 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002232 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002233 RC = &PPC::VSFRCRegClass;
2234 else
2235 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002236 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002237 case MVT::v16i8:
2238 case MVT::v8i16:
2239 case MVT::v4i32:
2240 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002241 RC = &PPC::VRRCRegClass;
2242 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002243 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002244 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002245 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002246 break;
2247 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002248
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002249 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002250 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002251 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2252 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2253
2254 if (ValVT == MVT::i1)
2255 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002256
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002257 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002258 } else {
2259 // Argument stored in memory.
2260 assert(VA.isMemLoc());
2261
Hal Finkel940ab932014-02-28 00:27:01 +00002262 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002263 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002264 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002265
2266 // Create load nodes to retrieve arguments from the stack.
2267 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002268 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2269 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002270 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002271 }
2272 }
2273
2274 // Assign locations to all of the incoming aggregate by value arguments.
2275 // Aggregates passed by value are stored in the local variable space of the
2276 // caller's stack frame, right above the parameter list area.
2277 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002278 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002279 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002280
2281 // Reserve stack space for the allocations in CCInfo.
2282 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2283
Bill Schmidtef17c142013-02-06 17:33:58 +00002284 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002285
2286 // Area that is at least reserved in the caller of this function.
2287 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00002288
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002289 // Set the size that is at least reserved in caller of this function. Tail
2290 // call optimized function's reserved stack space needs to be aligned so that
2291 // taking the difference between two stack areas will result in an aligned
2292 // stack.
2293 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2294
2295 MinReservedArea =
2296 std::max(MinReservedArea,
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002297 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peck527da1b2010-11-23 03:31:01 +00002298
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002299 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002300 getStackAlignment();
2301 unsigned AlignMask = TargetAlign-1;
2302 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peck527da1b2010-11-23 03:31:01 +00002303
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002304 FI->setMinReservedArea(MinReservedArea);
2305
2306 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002307
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002308 // If the function takes variable number of arguments, make a frame index for
2309 // the start of the first vararg value... for expansion of llvm.va_start.
2310 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002311 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002312 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2313 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2314 };
2315 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2316
Craig Topper840beec2014-04-04 05:16:06 +00002317 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002318 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2319 PPC::F8
2320 };
2321 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2322
Dan Gohman31ae5862010-04-17 14:41:14 +00002323 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2324 NumGPArgRegs));
2325 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2326 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002327
2328 // Make room for NumGPArgRegs and NumFPArgRegs.
2329 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson9f944592009-08-11 20:47:22 +00002330 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002331
Dan Gohman31ae5862010-04-17 14:41:14 +00002332 FuncInfo->setVarArgsStackOffset(
2333 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002334 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002335
Dan Gohman31ae5862010-04-17 14:41:14 +00002336 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2337 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002338
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002339 // The fixed integer arguments of a variadic function are stored to the
2340 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2341 // the result of va_next.
2342 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2343 // Get an existing live-in vreg, or add a new one.
2344 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2345 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002346 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002347
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002348 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002349 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2350 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002351 MemOps.push_back(Store);
2352 // Increment the address by four for the next argument to store
2353 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2354 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2355 }
2356
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002357 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2358 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002359 // The double arguments are stored to the VarArgsFrameIndex
2360 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002361 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2362 // Get an existing live-in vreg, or add a new one.
2363 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2364 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002365 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002366
Owen Anderson9f944592009-08-11 20:47:22 +00002367 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002368 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2369 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002370 MemOps.push_back(Store);
2371 // Increment the address by eight for the next argument to store
Owen Anderson9f944592009-08-11 20:47:22 +00002372 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002373 PtrVT);
2374 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2375 }
2376 }
2377
2378 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002379 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002380
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002381 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002382}
2383
Bill Schmidt57d6de52012-10-23 15:51:16 +00002384// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2385// value to MVT::i64 and then truncate to the correct register size.
2386SDValue
2387PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2388 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002389 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002390 if (Flags.isSExt())
2391 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2392 DAG.getValueType(ObjectVT));
2393 else if (Flags.isZExt())
2394 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2395 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002396
Hal Finkel940ab932014-02-28 00:27:01 +00002397 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002398}
2399
2400// Set the size that is at least reserved in caller of this function. Tail
2401// call optimized functions' reserved stack space needs to be aligned so that
2402// taking the difference between two stack areas will result in an aligned
2403// stack.
2404void
2405PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2406 unsigned nAltivecParamsAtEnd,
2407 unsigned MinReservedArea,
2408 bool isPPC64) const {
2409 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2410 // Add the Altivec parameters at the end, if needed.
2411 if (nAltivecParamsAtEnd) {
2412 MinReservedArea = ((MinReservedArea+15)/16)*16;
2413 MinReservedArea += 16*nAltivecParamsAtEnd;
2414 }
2415 MinReservedArea =
2416 std::max(MinReservedArea,
2417 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2418 unsigned TargetAlign
2419 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2420 getStackAlignment();
2421 unsigned AlignMask = TargetAlign-1;
2422 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2423 FI->setMinReservedArea(MinReservedArea);
2424}
2425
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002426SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002427PPCTargetLowering::LowerFormalArguments_64SVR4(
2428 SDValue Chain,
2429 CallingConv::ID CallConv, bool isVarArg,
2430 const SmallVectorImpl<ISD::InputArg>
2431 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002432 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002433 SmallVectorImpl<SDValue> &InVals) const {
2434 // TODO: add description of PPC stack frame format, or at least some docs.
2435 //
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002436 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002437 MachineFunction &MF = DAG.getMachineFunction();
2438 MachineFrameInfo *MFI = MF.getFrameInfo();
2439 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2440
2441 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2442 // Potential tail calls could cause overwriting of argument stack slots.
2443 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2444 (CallConv == CallingConv::Fast));
2445 unsigned PtrByteSize = 8;
2446
2447 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2448 // Area that is at least reserved in caller of this function.
2449 unsigned MinReservedArea = ArgOffset;
2450
Craig Topper840beec2014-04-04 05:16:06 +00002451 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002452 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2453 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2454 };
2455
Craig Topper840beec2014-04-04 05:16:06 +00002456 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002457
Craig Topper840beec2014-04-04 05:16:06 +00002458 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002459 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2460 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2461 };
Craig Topper840beec2014-04-04 05:16:06 +00002462 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002463 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2464 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2465 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002466
2467 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2468 const unsigned Num_FPR_Regs = 13;
2469 const unsigned Num_VR_Regs = array_lengthof(VR);
2470
2471 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2472
2473 // Add DAG nodes to load the arguments or copy them out of registers. On
2474 // entry to a function on PPC, the arguments start after the linkage area,
2475 // although the first ones are often in registers.
2476
2477 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002478 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002479 unsigned CurArgIdx = 0;
2480 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002481 SDValue ArgVal;
2482 bool needsLoad = false;
2483 EVT ObjectVT = Ins[ArgNo].VT;
Hal Finkel940ab932014-02-28 00:27:01 +00002484 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002485 unsigned ArgSize = ObjSize;
2486 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002487 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2488 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002489
2490 unsigned CurArgOffset = ArgOffset;
2491
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002492 // Altivec parameters are padded to a 16 byte boundary.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002493 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
Hal Finkel27774d92014-03-13 07:58:58 +00002494 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8 ||
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002495 ObjectVT==MVT::v2f64 || ObjectVT==MVT::v2i64)
2496 MinReservedArea = ((MinReservedArea+15)/16)*16;
2497
2498 // Calculate min reserved area.
2499 MinReservedArea += CalculateStackSlotSize(ObjectVT, Flags, PtrByteSize);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002500
2501 // FIXME the codegen can be much improved in some cases.
2502 // We do not have to keep everything in memory.
2503 if (Flags.isByVal()) {
2504 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2505 ObjSize = Flags.getByValSize();
2506 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002507 // Empty aggregate parameters do not take up registers. Examples:
2508 // struct { } a;
2509 // union { } b;
2510 // int c[0];
2511 // etc. However, we have to provide a place-holder in InVals, so
2512 // pretend we have an 8-byte item at the current address for that
2513 // purpose.
2514 if (!ObjSize) {
2515 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2516 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2517 InVals.push_back(FIN);
2518 continue;
2519 }
Hal Finkel262a2242013-09-12 23:20:06 +00002520
2521 unsigned BVAlign = Flags.getByValAlign();
2522 if (BVAlign > 8) {
2523 ArgOffset = ((ArgOffset+BVAlign-1)/BVAlign)*BVAlign;
2524 CurArgOffset = ArgOffset;
2525 }
2526
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002527 // All aggregates smaller than 8 bytes must be passed right-justified.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002528 if (ObjSize < PtrByteSize && !isLittleEndian)
Bill Schmidt48081ca2012-10-16 13:30:53 +00002529 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002530 // The value of the object is its address.
2531 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2532 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2533 InVals.push_back(FIN);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002534
2535 if (ObjSize < 8) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002536 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002537 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002538 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002539 SDValue Store;
2540
2541 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2542 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2543 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2544 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002545 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002546 ObjType, false, false, 0);
2547 } else {
2548 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2549 // store the whole register as-is to the parameter save area
2550 // slot. The address of the parameter was already calculated
2551 // above (InVals.push_back(FIN)) to be the right-justified
2552 // offset within the slot. For this store, we need a new
2553 // frame index that points at the beginning of the slot.
2554 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2555 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2556 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002557 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002558 false, false, 0);
2559 }
2560
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002561 MemOps.push_back(Store);
2562 ++GPR_idx;
2563 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002564 // Whether we copied from a register or not, advance the offset
2565 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002566 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002567 continue;
2568 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002569
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002570 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2571 // Store whatever pieces of the object are in registers
2572 // to memory. ArgOffset will be the address of the beginning
2573 // of the object.
2574 if (GPR_idx != Num_GPR_Regs) {
2575 unsigned VReg;
2576 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2577 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2578 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2579 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002580 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002581 MachinePointerInfo(FuncArg, j),
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002582 false, false, 0);
2583 MemOps.push_back(Store);
2584 ++GPR_idx;
2585 ArgOffset += PtrByteSize;
2586 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00002587 ArgOffset += ArgSize - j;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002588 break;
2589 }
2590 }
2591 continue;
2592 }
2593
2594 switch (ObjectVT.getSimpleVT().SimpleTy) {
2595 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002596 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002597 case MVT::i32:
2598 case MVT::i64:
2599 if (GPR_idx != Num_GPR_Regs) {
2600 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2601 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2602
Hal Finkel940ab932014-02-28 00:27:01 +00002603 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002604 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2605 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002606 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002607
2608 ++GPR_idx;
2609 } else {
2610 needsLoad = true;
2611 ArgSize = PtrByteSize;
2612 }
2613 ArgOffset += 8;
2614 break;
2615
2616 case MVT::f32:
2617 case MVT::f64:
2618 // Every 8 bytes of argument space consumes one of the GPRs available for
2619 // argument passing.
2620 if (GPR_idx != Num_GPR_Regs) {
2621 ++GPR_idx;
2622 }
2623 if (FPR_idx != Num_FPR_Regs) {
2624 unsigned VReg;
2625
2626 if (ObjectVT == MVT::f32)
2627 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2628 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002629 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002630 &PPC::VSFRCRegClass :
2631 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002632
2633 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2634 ++FPR_idx;
2635 } else {
2636 needsLoad = true;
Bill Schmidt22162472012-10-11 15:38:20 +00002637 ArgSize = PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002638 }
2639
2640 ArgOffset += 8;
2641 break;
2642 case MVT::v4f32:
2643 case MVT::v4i32:
2644 case MVT::v8i16:
2645 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002646 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002647 case MVT::v2i64:
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002648 // Vectors are aligned to a 16-byte boundary in the argument save area.
2649 while ((ArgOffset % 16) != 0) {
2650 ArgOffset += PtrByteSize;
2651 if (GPR_idx != Num_GPR_Regs)
2652 GPR_idx++;
2653 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002654 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002655 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2656 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2657 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002658 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002659 ++VR_idx;
2660 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002661 CurArgOffset = ArgOffset;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002662 needsLoad = true;
2663 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002664 ArgOffset += 16;
2665 GPR_idx = std::min(GPR_idx + 2, Num_GPR_Regs);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002666 break;
2667 }
2668
2669 // We need to load the argument to a virtual register if we determined
2670 // above that we ran out of physical registers of the appropriate type.
2671 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002672 if (ObjSize < ArgSize && !isLittleEndian)
2673 CurArgOffset += ArgSize - ObjSize;
2674 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002675 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2676 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2677 false, false, false, 0);
2678 }
2679
2680 InVals.push_back(ArgVal);
2681 }
2682
2683 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002684 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002685 // taking the difference between two stack areas will result in an aligned
2686 // stack.
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002687 setMinReservedArea(MF, DAG, 0, MinReservedArea, true);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002688
2689 // If the function takes variable number of arguments, make a frame index for
2690 // the start of the first vararg value... for expansion of llvm.va_start.
2691 if (isVarArg) {
2692 int Depth = ArgOffset;
2693
2694 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002695 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002696 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2697
2698 // If this function is vararg, store any remaining integer argument regs
2699 // to their spots on the stack so that they may be loaded by deferencing the
2700 // result of va_next.
2701 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2702 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2703 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2704 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2705 MachinePointerInfo(), false, false, 0);
2706 MemOps.push_back(Store);
2707 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002708 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002709 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2710 }
2711 }
2712
2713 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002714 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002715
2716 return Chain;
2717}
2718
2719SDValue
2720PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002721 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002722 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002723 const SmallVectorImpl<ISD::InputArg>
2724 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002725 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002726 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002727 // TODO: add description of PPC stack frame format, or at least some docs.
2728 //
2729 MachineFunction &MF = DAG.getMachineFunction();
2730 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002731 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002732
Owen Anderson53aa7a92009-08-10 22:56:29 +00002733 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002734 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002735 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002736 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2737 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002738 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002739
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002740 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002741 // Area that is at least reserved in caller of this function.
2742 unsigned MinReservedArea = ArgOffset;
2743
Craig Topper840beec2014-04-04 05:16:06 +00002744 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002745 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2746 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2747 };
Craig Topper840beec2014-04-04 05:16:06 +00002748 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002749 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2750 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2751 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002752
Craig Topper840beec2014-04-04 05:16:06 +00002753 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002754
Craig Topper840beec2014-04-04 05:16:06 +00002755 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002756 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2757 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2758 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002759
Owen Andersone2f23a32007-09-07 04:06:50 +00002760 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002761 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002762 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002763
2764 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002765
Craig Topper840beec2014-04-04 05:16:06 +00002766 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002767
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002768 // In 32-bit non-varargs functions, the stack space for vectors is after the
2769 // stack space for non-vectors. We do not use this space unless we have
2770 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002771 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002772 // that out...for the pathological case, compute VecArgOffset as the
2773 // start of the vector parameter area. Computing VecArgOffset is the
2774 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002775 unsigned VecArgOffset = ArgOffset;
2776 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002777 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002778 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002779 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002780 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002781
Duncan Sandsd97eea32008-03-21 09:14:45 +00002782 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002783 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002784 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002785 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002786 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2787 VecArgOffset += ArgSize;
2788 continue;
2789 }
2790
Owen Anderson9f944592009-08-11 20:47:22 +00002791 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002792 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002793 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002794 case MVT::i32:
2795 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002796 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002797 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002798 case MVT::i64: // PPC64
2799 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002800 // FIXME: We are guaranteed to be !isPPC64 at this point.
2801 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002802 VecArgOffset += 8;
2803 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002804 case MVT::v4f32:
2805 case MVT::v4i32:
2806 case MVT::v8i16:
2807 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002808 // Nothing to do, we're only looking at Nonvector args here.
2809 break;
2810 }
2811 }
2812 }
2813 // We've found where the vector parameter area in memory is. Skip the
2814 // first 12 parameters; these don't use that memory.
2815 VecArgOffset = ((VecArgOffset+15)/16)*16;
2816 VecArgOffset += 12*16;
2817
Chris Lattner4302e8f2006-05-16 18:18:50 +00002818 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00002819 // entry to a function on PPC, the arguments start after the linkage area,
2820 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00002821
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002822 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002823 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00002824 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002825 unsigned CurArgIdx = 0;
2826 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002827 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002828 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002829 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00002830 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00002831 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002832 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002833 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2834 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002835
Chris Lattner318f0d22006-05-16 18:51:52 +00002836 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002837
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002838 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00002839 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2840 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002841 if (isVarArg || isPPC64) {
2842 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002843 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002844 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002845 PtrByteSize);
2846 } else nAltivecParamsAtEnd++;
2847 } else
2848 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002849 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002850 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002851 PtrByteSize);
2852
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002853 // FIXME the codegen can be much improved in some cases.
2854 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002855 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002856 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002857 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002858 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002859 // Objects of size 1 and 2 are right justified, everything else is
2860 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00002861 if (ObjSize==1 || ObjSize==2) {
2862 CurArgOffset = CurArgOffset + (4 - ObjSize);
2863 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002864 // The value of the object is its address.
Evan Cheng0664a672010-07-03 00:40:23 +00002865 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002866 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002867 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002868 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00002869 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002870 unsigned VReg;
2871 if (isPPC64)
2872 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2873 else
2874 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002875 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002876 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002877 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002878 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002879 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00002880 MemOps.push_back(Store);
2881 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00002882 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002883
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002884 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00002885
Dale Johannesen21a8f142008-03-08 01:41:42 +00002886 continue;
2887 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002888 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2889 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002890 // to memory. ArgOffset will be the address of the beginning
2891 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002892 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002893 unsigned VReg;
2894 if (isPPC64)
2895 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2896 else
2897 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00002898 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002899 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002900 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002901 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002902 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00002903 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002904 MemOps.push_back(Store);
2905 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002906 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002907 } else {
2908 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2909 break;
2910 }
2911 }
2912 continue;
2913 }
2914
Owen Anderson9f944592009-08-11 20:47:22 +00002915 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002916 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002917 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002918 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00002919 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00002920 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002921 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002922 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00002923
2924 if (ObjectVT == MVT::i1)
2925 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
2926
Bill Wendling968f32c2008-03-07 20:49:02 +00002927 ++GPR_idx;
2928 } else {
2929 needsLoad = true;
2930 ArgSize = PtrByteSize;
2931 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002932 // All int arguments reserve stack space in the Darwin ABI.
2933 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00002934 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002935 }
Bill Wendling968f32c2008-03-07 20:49:02 +00002936 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00002937 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00002938 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002939 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002940 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00002941
Hal Finkel940ab932014-02-28 00:27:01 +00002942 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00002943 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00002944 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002945 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00002946
Chris Lattnerec78cad2006-06-26 22:48:35 +00002947 ++GPR_idx;
2948 } else {
2949 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00002950 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002951 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002952 // All int arguments reserve stack space in the Darwin ABI.
2953 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002954 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002955
Owen Anderson9f944592009-08-11 20:47:22 +00002956 case MVT::f32:
2957 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00002958 // Every 4 bytes of argument space consumes one of the GPRs available for
2959 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002960 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002961 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00002962 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002963 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00002964 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002965 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002966 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002967
Owen Anderson9f944592009-08-11 20:47:22 +00002968 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00002969 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002970 else
Devang Patelf3292b22011-02-21 23:21:26 +00002971 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002972
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002973 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002974 ++FPR_idx;
2975 } else {
2976 needsLoad = true;
2977 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002978
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002979 // All FP arguments reserve stack space in the Darwin ABI.
2980 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002981 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002982 case MVT::v4f32:
2983 case MVT::v4i32:
2984 case MVT::v8i16:
2985 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00002986 // Note that vector arguments in registers don't reserve stack space,
2987 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002988 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002989 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002990 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00002991 if (isVarArg) {
2992 while ((ArgOffset % 16) != 0) {
2993 ArgOffset += PtrByteSize;
2994 if (GPR_idx != Num_GPR_Regs)
2995 GPR_idx++;
2996 }
2997 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002998 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00002999 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003000 ++VR_idx;
3001 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003002 if (!isVarArg && !isPPC64) {
3003 // Vectors go after all the nonvectors.
3004 CurArgOffset = VecArgOffset;
3005 VecArgOffset += 16;
3006 } else {
3007 // Vectors are aligned.
3008 ArgOffset = ((ArgOffset+15)/16)*16;
3009 CurArgOffset = ArgOffset;
3010 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003011 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003012 needsLoad = true;
3013 }
3014 break;
3015 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003016
Chris Lattner4302e8f2006-05-16 18:18:50 +00003017 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003018 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003019 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003020 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003021 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003022 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003023 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003024 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003025 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003026 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003027
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003028 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003029 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003030
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003031 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003032 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003033 // taking the difference between two stack areas will result in an aligned
3034 // stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003035 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003036
Chris Lattner4302e8f2006-05-16 18:18:50 +00003037 // If the function takes variable number of arguments, make a frame index for
3038 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003039 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003040 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003041
Dan Gohman31ae5862010-04-17 14:41:14 +00003042 FuncInfo->setVarArgsFrameIndex(
3043 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003044 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003045 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003046
Chris Lattner4302e8f2006-05-16 18:18:50 +00003047 // If this function is vararg, store any remaining integer argument regs
3048 // to their spots on the stack so that they may be loaded by deferencing the
3049 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003050 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003051 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003052
Chris Lattner2cca3852006-11-18 01:57:19 +00003053 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003054 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003055 else
Devang Patelf3292b22011-02-21 23:21:26 +00003056 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003057
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003058 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003059 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3060 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003061 MemOps.push_back(Store);
3062 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003063 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003064 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003065 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003066 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003067
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003068 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003069 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003070
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003071 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003072}
3073
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003074/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
3075/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003076static unsigned
3077CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
3078 bool isPPC64,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003079 bool isVarArg,
3080 unsigned CC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003081 const SmallVectorImpl<ISD::OutputArg>
3082 &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003083 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003084 unsigned &nAltivecParamsAtEnd) {
3085 // Count how many bytes are to be pushed on the stack, including the linkage
3086 // area, and parameter passing area. We start with 24/48 bytes, which is
3087 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003088 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003089 unsigned NumOps = Outs.size();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003090 unsigned PtrByteSize = isPPC64 ? 8 : 4;
3091
3092 // Add up all the space actually used.
3093 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
3094 // they all go in registers, but we must reserve stack space for them for
3095 // possible use by the caller. In varargs or 64-bit calls, parameters are
3096 // assigned stack space in order, with padding so Altivec parameters are
3097 // 16-byte aligned.
3098 nAltivecParamsAtEnd = 0;
3099 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003100 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003101 EVT ArgVT = Outs[i].VT;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003102 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003103 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
Hal Finkel27774d92014-03-13 07:58:58 +00003104 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8 ||
Hal Finkela6c8b512014-03-26 16:12:58 +00003105 ArgVT==MVT::v2f64 || ArgVT==MVT::v2i64) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003106 if (!isVarArg && !isPPC64) {
3107 // Non-varargs Altivec parameters go after all the non-Altivec
3108 // parameters; handle those later so we know how much padding we need.
3109 nAltivecParamsAtEnd++;
3110 continue;
3111 }
3112 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
3113 NumBytes = ((NumBytes+15)/16)*16;
3114 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003115 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003116 }
3117
3118 // Allow for Altivec parameters at the end, if needed.
3119 if (nAltivecParamsAtEnd) {
3120 NumBytes = ((NumBytes+15)/16)*16;
3121 NumBytes += 16*nAltivecParamsAtEnd;
3122 }
3123
3124 // The prolog code of the callee may store up to 8 GPR argument registers to
3125 // the stack, allowing va_start to index over them in memory if its varargs.
3126 // Because we cannot tell if this is needed on the caller side, we have to
3127 // conservatively assume that it is needed. As such, make sure we have at
3128 // least enough stack space for the caller to store the 8 GPRs.
3129 NumBytes = std::max(NumBytes,
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003130 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003131
3132 // Tail call needs the stack to be aligned.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003133 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
3134 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
3135 getFrameLowering()->getStackAlignment();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003136 unsigned AlignMask = TargetAlign-1;
3137 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
3138 }
3139
3140 return NumBytes;
3141}
3142
3143/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003144/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003145static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003146 unsigned ParamSize) {
3147
Dale Johannesen86dcae12009-11-24 01:09:07 +00003148 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003149
3150 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3151 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3152 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3153 // Remember only if the new adjustement is bigger.
3154 if (SPDiff < FI->getTailCallSPDelta())
3155 FI->setTailCallSPDelta(SPDiff);
3156
3157 return SPDiff;
3158}
3159
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003160/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3161/// for tail call optimization. Targets which want to do tail call
3162/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003163bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003164PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003165 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003166 bool isVarArg,
3167 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003168 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003169 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003170 return false;
3171
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003172 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003173 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003174 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003175
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003176 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003177 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003178 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3179 // Functions containing by val parameters are not supported.
3180 for (unsigned i = 0; i != Ins.size(); i++) {
3181 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3182 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003183 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003184
Alp Tokerf907b892013-12-05 05:44:44 +00003185 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003186 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3187 return true;
3188
3189 // At the moment we can only do local tail calls (in same module, hidden
3190 // or protected) if we are generating PIC.
3191 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3192 return G->getGlobal()->hasHiddenVisibility()
3193 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003194 }
3195
3196 return false;
3197}
3198
Chris Lattnereb755fc2006-05-17 19:00:46 +00003199/// isCallCompatibleAddress - Return the immediate to use if the specified
3200/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003201static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003202 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003203 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003204
Dan Gohmaneffb8942008-09-12 16:56:44 +00003205 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003206 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003207 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003208 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003209
Dan Gohmaneffb8942008-09-12 16:56:44 +00003210 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003211 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003212}
3213
Dan Gohmand78c4002008-05-13 00:00:25 +00003214namespace {
3215
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003216struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003217 SDValue Arg;
3218 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003219 int FrameIdx;
3220
3221 TailCallArgumentInfo() : FrameIdx(0) {}
3222};
3223
Dan Gohmand78c4002008-05-13 00:00:25 +00003224}
3225
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003226/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3227static void
3228StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003229 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003230 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3231 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003232 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003233 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003234 SDValue Arg = TailCallArgs[i].Arg;
3235 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003236 int FI = TailCallArgs[i].FrameIdx;
3237 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003238 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003239 MachinePointerInfo::getFixedStack(FI),
3240 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003241 }
3242}
3243
3244/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3245/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003246static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003247 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003248 SDValue Chain,
3249 SDValue OldRetAddr,
3250 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003251 int SPDiff,
3252 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003253 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003254 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003255 if (SPDiff) {
3256 // Calculate the new stack slot for the return address.
3257 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003258 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003259 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003260 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003261 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003262 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003263 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003264 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003265 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003266 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003267
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003268 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3269 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003270 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003271 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003272 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003273 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003274 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003275 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3276 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003277 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003278 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003279 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003280 }
3281 return Chain;
3282}
3283
3284/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3285/// the position of the argument.
3286static void
3287CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003288 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003289 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003290 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003291 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003292 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003293 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003294 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003295 TailCallArgumentInfo Info;
3296 Info.Arg = Arg;
3297 Info.FrameIdxOp = FIN;
3298 Info.FrameIdx = FI;
3299 TailCallArguments.push_back(Info);
3300}
3301
3302/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3303/// stack slot. Returns the chain as result and the loaded frame pointers in
3304/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003305SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003306 int SPDiff,
3307 SDValue Chain,
3308 SDValue &LROpOut,
3309 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003310 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003311 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003312 if (SPDiff) {
3313 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003314 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003315 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003316 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003317 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003318 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003319
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003320 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3321 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003322 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003323 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003324 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003325 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003326 Chain = SDValue(FPOpOut.getNode(), 1);
3327 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003328 }
3329 return Chain;
3330}
3331
Dale Johannesen85d41a12008-03-04 23:17:14 +00003332/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003333/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003334/// specified by the specific parameter attribute. The copy will be passed as
3335/// a byval function parameter.
3336/// Sometimes what we are copying is the end of a larger object, the part that
3337/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003338static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003339CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003340 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003341 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003342 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003343 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003344 false, false, MachinePointerInfo(),
3345 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003346}
Chris Lattner43df5b32007-02-25 05:34:32 +00003347
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003348/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3349/// tail calls.
3350static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003351LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3352 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003353 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003354 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3355 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003356 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003357 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003358 if (!isTailCall) {
3359 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003360 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003361 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003362 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003363 else
Owen Anderson9f944592009-08-11 20:47:22 +00003364 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003365 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003366 DAG.getConstant(ArgOffset, PtrVT));
3367 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003368 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3369 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003370 // Calculate and remember argument location.
3371 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3372 TailCallArguments);
3373}
3374
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003375static
3376void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003377 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003378 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003379 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003380 MachineFunction &MF = DAG.getMachineFunction();
3381
3382 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3383 // might overwrite each other in case of tail call optimization.
3384 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003385 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003386 InFlag = SDValue();
3387 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3388 MemOpChains2, dl);
3389 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003390 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003391
3392 // Store the return address to the appropriate stack slot.
3393 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3394 isPPC64, isDarwinABI, dl);
3395
3396 // Emit callseq_end just before tailcall node.
3397 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003398 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003399 InFlag = Chain.getValue(1);
3400}
3401
3402static
3403unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003404 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003405 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3406 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003407 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003408
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003409 bool isPPC64 = Subtarget.isPPC64();
3410 bool isSVR4ABI = Subtarget.isSVR4ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003411
Owen Anderson53aa7a92009-08-10 22:56:29 +00003412 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003413 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003414 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003415
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003416 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003417
Torok Edwin31e90d22010-08-04 20:47:44 +00003418 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003419 if (!isSVR4ABI || !isPPC64)
3420 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3421 // If this is an absolute destination address, use the munged value.
3422 Callee = SDValue(Dest, 0);
3423 needIndirectCall = false;
3424 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003425
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003426 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3427 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3428 // Use indirect calls for ALL functions calls in JIT mode, since the
3429 // far-call stubs may be outside relocation limits for a BL instruction.
3430 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3431 unsigned OpFlags = 0;
3432 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003433 (Subtarget.getTargetTriple().isMacOSX() &&
3434 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003435 (G->getGlobal()->isDeclaration() ||
3436 G->getGlobal()->isWeakForLinker())) {
3437 // PC-relative references to external symbols should go through $stub,
3438 // unless we're building with the leopard linker or later, which
3439 // automatically synthesizes these stubs.
3440 OpFlags = PPCII::MO_DARWIN_STUB;
3441 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003442
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003443 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3444 // every direct call is) turn it into a TargetGlobalAddress /
3445 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin31e90d22010-08-04 20:47:44 +00003446 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003447 Callee.getValueType(),
3448 0, OpFlags);
Torok Edwin31e90d22010-08-04 20:47:44 +00003449 needIndirectCall = false;
Wesley Peck527da1b2010-11-23 03:31:01 +00003450 }
Torok Edwin31e90d22010-08-04 20:47:44 +00003451 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003452
Torok Edwin31e90d22010-08-04 20:47:44 +00003453 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003454 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003455
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003456 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003457 (Subtarget.getTargetTriple().isMacOSX() &&
3458 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003459 // PC-relative references to external symbols should go through $stub,
3460 // unless we're building with the leopard linker or later, which
3461 // automatically synthesizes these stubs.
3462 OpFlags = PPCII::MO_DARWIN_STUB;
3463 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003464
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003465 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3466 OpFlags);
3467 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003468 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003469
Torok Edwin31e90d22010-08-04 20:47:44 +00003470 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003471 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3472 // to do the call, we can't use PPCISD::CALL.
3473 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003474
3475 if (isSVR4ABI && isPPC64) {
3476 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3477 // entry point, but to the function descriptor (the function entry point
3478 // address is part of the function descriptor though).
3479 // The function descriptor is a three doubleword structure with the
3480 // following fields: function entry point, TOC base address and
3481 // environment pointer.
3482 // Thus for a call through a function pointer, the following actions need
3483 // to be performed:
3484 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003485 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003486 // 2. Load the address of the function entry point from the function
3487 // descriptor.
3488 // 3. Load the TOC of the callee from the function descriptor into r2.
3489 // 4. Load the environment pointer from the function descriptor into
3490 // r11.
3491 // 5. Branch to the function entry point address.
3492 // 6. On return of the callee, the TOC of the caller needs to be
3493 // restored (this is done in FinishCall()).
3494 //
3495 // All those operations are flagged together to ensure that no other
3496 // operations can be scheduled in between. E.g. without flagging the
3497 // operations together, a TOC access in the caller could be scheduled
3498 // between the load of the callee TOC and the branch to the callee, which
3499 // results in the TOC access going through the TOC of the callee instead
3500 // of going through the TOC of the caller, which leads to incorrect code.
3501
3502 // Load the address of the function entry point from the function
3503 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003504 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003505 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003506 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003507 Chain = LoadFuncPtr.getValue(1);
3508 InFlag = LoadFuncPtr.getValue(2);
3509
3510 // Load environment pointer into r11.
3511 // Offset of the environment pointer within the function descriptor.
3512 SDValue PtrOff = DAG.getIntPtrConstant(16);
3513
3514 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3515 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3516 InFlag);
3517 Chain = LoadEnvPtr.getValue(1);
3518 InFlag = LoadEnvPtr.getValue(2);
3519
3520 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3521 InFlag);
3522 Chain = EnvVal.getValue(0);
3523 InFlag = EnvVal.getValue(1);
3524
3525 // Load TOC of the callee into r2. We are using a target-specific load
3526 // with r2 hard coded, because the result of a target-independent load
3527 // would never go directly into r2, since r2 is a reserved register (which
3528 // prevents the register allocator from allocating it), resulting in an
3529 // additional register being allocated and an unnecessary move instruction
3530 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003531 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003532 SDValue TOCOff = DAG.getIntPtrConstant(8);
3533 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003534 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003535 AddTOC, InFlag);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003536 Chain = LoadTOCPtr.getValue(0);
3537 InFlag = LoadTOCPtr.getValue(1);
3538
3539 MTCTROps[0] = Chain;
3540 MTCTROps[1] = LoadFuncPtr;
3541 MTCTROps[2] = InFlag;
3542 }
3543
Craig Topper48d114b2014-04-26 18:35:24 +00003544 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003545 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003546 InFlag = Chain.getValue(1);
3547
3548 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003549 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003550 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003551 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003552 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003553 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003554 // Add use of X11 (holding environment pointer)
3555 if (isSVR4ABI && isPPC64)
3556 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003557 // Add CTR register as callee so a bctr can be emitted later.
3558 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003559 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003560 }
3561
3562 // If this is a direct call, pass the chain and the callee.
3563 if (Callee.getNode()) {
3564 Ops.push_back(Chain);
3565 Ops.push_back(Callee);
3566 }
3567 // If this is a tail call add stack pointer delta.
3568 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003569 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003570
3571 // Add argument registers to the end of the list so that they are known live
3572 // into the call.
3573 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3574 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3575 RegsToPass[i].second.getValueType()));
3576
3577 return CallOpc;
3578}
3579
Roman Divacky76293062012-09-18 16:47:58 +00003580static
3581bool isLocalCall(const SDValue &Callee)
3582{
3583 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003584 return !G->getGlobal()->isDeclaration() &&
3585 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003586 return false;
3587}
3588
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003589SDValue
3590PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003591 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003592 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003593 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003594 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003595
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003596 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003597 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003598 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003599 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003600
3601 // Copy all of the result registers out of their specified physreg.
3602 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3603 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003604 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003605
3606 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3607 VA.getLocReg(), VA.getLocVT(), InFlag);
3608 Chain = Val.getValue(1);
3609 InFlag = Val.getValue(2);
3610
3611 switch (VA.getLocInfo()) {
3612 default: llvm_unreachable("Unknown loc info!");
3613 case CCValAssign::Full: break;
3614 case CCValAssign::AExt:
3615 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3616 break;
3617 case CCValAssign::ZExt:
3618 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3619 DAG.getValueType(VA.getValVT()));
3620 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3621 break;
3622 case CCValAssign::SExt:
3623 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3624 DAG.getValueType(VA.getValVT()));
3625 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3626 break;
3627 }
3628
3629 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003630 }
3631
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003632 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003633}
3634
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003635SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003636PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003637 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003638 SelectionDAG &DAG,
3639 SmallVector<std::pair<unsigned, SDValue>, 8>
3640 &RegsToPass,
3641 SDValue InFlag, SDValue Chain,
3642 SDValue &Callee,
3643 int SPDiff, unsigned NumBytes,
3644 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003645 SmallVectorImpl<SDValue> &InVals) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003646 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003647 SmallVector<SDValue, 8> Ops;
3648 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3649 isTailCall, RegsToPass, Ops, NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003650 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003651
Hal Finkel5ab37802012-08-28 02:10:27 +00003652 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003653 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003654 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3655
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003656 // When performing tail call optimization the callee pops its arguments off
3657 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003658 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003659 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003660 (CallConv == CallingConv::Fast &&
3661 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003662
Roman Divackyef21be22012-03-06 16:41:49 +00003663 // Add a register mask operand representing the call-preserved registers.
3664 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3665 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3666 assert(Mask && "Missing call preserved mask for calling convention");
3667 Ops.push_back(DAG.getRegisterMask(Mask));
3668
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003669 if (InFlag.getNode())
3670 Ops.push_back(InFlag);
3671
3672 // Emit tail call.
3673 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003674 assert(((Callee.getOpcode() == ISD::Register &&
3675 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3676 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3677 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3678 isa<ConstantSDNode>(Callee)) &&
3679 "Expecting an global address, external symbol, absolute value or register");
3680
Craig Topper48d114b2014-04-26 18:35:24 +00003681 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003682 }
3683
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003684 // Add a NOP immediately after the branch instruction when using the 64-bit
3685 // SVR4 ABI. At link time, if caller and callee are in a different module and
3686 // thus have a different TOC, the call will be replaced with a call to a stub
3687 // function which saves the current TOC, loads the TOC of the callee and
3688 // branches to the callee. The NOP will be replaced with a load instruction
3689 // which restores the TOC of the caller from the TOC save slot of the current
3690 // stack frame. If caller and callee belong to the same module (and have the
3691 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003692
3693 bool needsTOCRestore = false;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003694 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003695 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003696 // This is a call through a function pointer.
3697 // Restore the caller TOC from the save area into R2.
3698 // See PrepareCall() for more information about calls through function
3699 // pointers in the 64-bit SVR4 ABI.
3700 // We are using a target-specific load with r2 hard coded, because the
3701 // result of a target-independent load would never go directly into r2,
3702 // since r2 is a reserved register (which prevents the register allocator
3703 // from allocating it), resulting in an additional register being
3704 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003705 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003706 } else if ((CallOpc == PPCISD::CALL) &&
3707 (!isLocalCall(Callee) ||
3708 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003709 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003710 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller79fef932009-12-18 13:00:15 +00003711 }
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003712 }
3713
Craig Topper48d114b2014-04-26 18:35:24 +00003714 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003715 InFlag = Chain.getValue(1);
3716
3717 if (needsTOCRestore) {
3718 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003719 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3720 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
3721 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset();
3722 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3723 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3724 Chain = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain, AddTOC, InFlag);
Hal Finkel51861b42012-03-31 14:45:15 +00003725 InFlag = Chain.getValue(1);
3726 }
3727
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003728 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3729 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003730 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003731 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003732 InFlag = Chain.getValue(1);
3733
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003734 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3735 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003736}
3737
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003738SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003739PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003740 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003741 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003742 SDLoc &dl = CLI.DL;
3743 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3744 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3745 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003746 SDValue Chain = CLI.Chain;
3747 SDValue Callee = CLI.Callee;
3748 bool &isTailCall = CLI.IsTailCall;
3749 CallingConv::ID CallConv = CLI.CallConv;
3750 bool isVarArg = CLI.IsVarArg;
3751
Evan Cheng67a69dd2010-01-27 00:07:07 +00003752 if (isTailCall)
3753 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3754 Ins, DAG);
3755
Reid Kleckner5772b772014-04-24 20:14:34 +00003756 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3757 report_fatal_error("failed to perform tail call elimination on a call "
3758 "site marked musttail");
3759
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003760 if (Subtarget.isSVR4ABI()) {
3761 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003762 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3763 isTailCall, Outs, OutVals, Ins,
3764 dl, DAG, InVals);
3765 else
3766 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3767 isTailCall, Outs, OutVals, Ins,
3768 dl, DAG, InVals);
3769 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003770
Bill Schmidt57d6de52012-10-23 15:51:16 +00003771 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3772 isTailCall, Outs, OutVals, Ins,
3773 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003774}
3775
3776SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003777PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3778 CallingConv::ID CallConv, bool isVarArg,
3779 bool isTailCall,
3780 const SmallVectorImpl<ISD::OutputArg> &Outs,
3781 const SmallVectorImpl<SDValue> &OutVals,
3782 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003783 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003784 SmallVectorImpl<SDValue> &InVals) const {
3785 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003786 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003787
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003788 assert((CallConv == CallingConv::C ||
3789 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003790
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003791 unsigned PtrByteSize = 4;
3792
3793 MachineFunction &MF = DAG.getMachineFunction();
3794
3795 // Mark this function as potentially containing a function that contains a
3796 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3797 // and restoring the callers stack pointer in this functions epilog. This is
3798 // done because by tail calling the called function might overwrite the value
3799 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003800 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3801 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003802 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003803
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003804 // Count how many bytes are to be pushed on the stack, including the linkage
3805 // area, parameter list area and the part of the local variable space which
3806 // contains copies of aggregates which are passed by value.
3807
3808 // Assign locations to all of the outgoing arguments.
3809 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003810 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003811 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003812
3813 // Reserve space for the linkage area on the stack.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003814 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003815
3816 if (isVarArg) {
3817 // Handle fixed and variable vector arguments differently.
3818 // Fixed vector arguments go into registers as long as registers are
3819 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003820 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003821
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003822 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003823 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003824 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003825 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00003826
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003827 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00003828 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3829 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003830 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00003831 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3832 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003833 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003834
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003835 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003836#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00003837 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00003838 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003839#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003840 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003841 }
3842 }
3843 } else {
3844 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00003845 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003846 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003847
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003848 // Assign locations to all of the outgoing aggregate by value arguments.
3849 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003850 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003851 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003852
3853 // Reserve stack space for the allocations in CCInfo.
3854 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3855
Bill Schmidtef17c142013-02-06 17:33:58 +00003856 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003857
3858 // Size of the linkage area, parameter list area and the part of the local
3859 // space variable where copies of aggregates which are passed by value are
3860 // stored.
3861 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003862
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003863 // Calculate by how many bytes the stack has to be adjusted in case of tail
3864 // call optimization.
3865 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3866
3867 // Adjust the stack pointer for the new arguments...
3868 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00003869 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3870 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003871 SDValue CallSeqStart = Chain;
3872
3873 // Load the return address and frame pointer so it can be moved somewhere else
3874 // later.
3875 SDValue LROp, FPOp;
3876 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3877 dl);
3878
3879 // Set up a copy of the stack pointer for use loading and storing any
3880 // arguments that may not fit in the registers available for argument
3881 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00003882 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00003883
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003884 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3885 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3886 SmallVector<SDValue, 8> MemOpChains;
3887
Roman Divacky71038e72011-08-30 17:04:16 +00003888 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003889 // Walk the register/memloc assignments, inserting copies/loads.
3890 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3891 i != e;
3892 ++i) {
3893 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003894 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003895 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00003896
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003897 if (Flags.isByVal()) {
3898 // Argument is an aggregate which is passed by value, thus we need to
3899 // create a copy of it in the local variable space of the current stack
3900 // frame (which is the stack frame of the caller) and pass the address of
3901 // this copy to the callee.
3902 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3903 CCValAssign &ByValVA = ByValArgLocs[j++];
3904 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00003905
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003906 // Memory reserved in the local variable space of the callers stack frame.
3907 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003908
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003909 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3910 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00003911
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003912 // Create a copy of the argument in the local area of the current
3913 // stack frame.
3914 SDValue MemcpyCall =
3915 CreateCopyOfByValArgument(Arg, PtrOff,
3916 CallSeqStart.getNode()->getOperand(0),
3917 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00003918
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003919 // This must go outside the CALLSEQ_START..END.
3920 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00003921 CallSeqStart.getNode()->getOperand(1),
3922 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003923 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3924 NewCallSeqStart.getNode());
3925 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00003926
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003927 // Pass the address of the aggregate copy on the stack either in a
3928 // physical register or in the parameter list area of the current stack
3929 // frame to the callee.
3930 Arg = PtrOff;
3931 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003932
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003933 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00003934 if (Arg.getValueType() == MVT::i1)
3935 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
3936
Roman Divacky71038e72011-08-30 17:04:16 +00003937 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003938 // Put argument in a physical register.
3939 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3940 } else {
3941 // Put argument in the parameter list area of the current stack frame.
3942 assert(VA.isMemLoc());
3943 unsigned LocMemOffset = VA.getLocMemOffset();
3944
3945 if (!isTailCall) {
3946 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3947 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3948
3949 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00003950 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00003951 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003952 } else {
3953 // Calculate and remember argument location.
3954 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3955 TailCallArguments);
3956 }
3957 }
3958 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003959
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003960 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003961 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00003962
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003963 // Build a sequence of copy-to-reg nodes chained together with token chain
3964 // and flag operands which copy the outgoing args into the appropriate regs.
3965 SDValue InFlag;
3966 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3967 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3968 RegsToPass[i].second, InFlag);
3969 InFlag = Chain.getValue(1);
3970 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003971
Hal Finkel5ab37802012-08-28 02:10:27 +00003972 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3973 // registers.
3974 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003975 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3976 SDValue Ops[] = { Chain, InFlag };
3977
Hal Finkel5ab37802012-08-28 02:10:27 +00003978 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003979 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003980
Hal Finkel5ab37802012-08-28 02:10:27 +00003981 InFlag = Chain.getValue(1);
3982 }
3983
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003984 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003985 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3986 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003987
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003988 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3989 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3990 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003991}
3992
Bill Schmidt57d6de52012-10-23 15:51:16 +00003993// Copy an argument into memory, being careful to do this outside the
3994// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003995SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00003996PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3997 SDValue CallSeqStart,
3998 ISD::ArgFlagsTy Flags,
3999 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004000 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004001 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4002 CallSeqStart.getNode()->getOperand(0),
4003 Flags, DAG, dl);
4004 // The MEMCPY must go outside the CALLSEQ_START..END.
4005 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004006 CallSeqStart.getNode()->getOperand(1),
4007 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004008 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4009 NewCallSeqStart.getNode());
4010 return NewCallSeqStart;
4011}
4012
4013SDValue
4014PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004015 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004016 bool isTailCall,
4017 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004018 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004019 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004020 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004021 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004022
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004023 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004024 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004025
Bill Schmidt57d6de52012-10-23 15:51:16 +00004026 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4027 unsigned PtrByteSize = 8;
4028
4029 MachineFunction &MF = DAG.getMachineFunction();
4030
4031 // Mark this function as potentially containing a function that contains a
4032 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4033 // and restoring the callers stack pointer in this functions epilog. This is
4034 // done because by tail calling the called function might overwrite the value
4035 // in this function's (MF) stack pointer stack slot 0(SP).
4036 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4037 CallConv == CallingConv::Fast)
4038 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4039
4040 unsigned nAltivecParamsAtEnd = 0;
4041
4042 // Count how many bytes are to be pushed on the stack, including the linkage
4043 // area, and parameter passing area. We start with at least 48 bytes, which
4044 // is reserved space for [SP][CR][LR][3 x unused].
4045 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
4046 // of this call.
4047 unsigned NumBytes =
4048 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
4049 Outs, OutVals, nAltivecParamsAtEnd);
4050
4051 // Calculate by how many bytes the stack has to be adjusted in case of tail
4052 // call optimization.
4053 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4054
4055 // To protect arguments on the stack from being clobbered in a tail call,
4056 // force all the loads to happen before doing any other lowering.
4057 if (isTailCall)
4058 Chain = DAG.getStackArgumentTokenFactor(Chain);
4059
4060 // Adjust the stack pointer for the new arguments...
4061 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004062 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4063 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004064 SDValue CallSeqStart = Chain;
4065
4066 // Load the return address and frame pointer so it can be move somewhere else
4067 // later.
4068 SDValue LROp, FPOp;
4069 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4070 dl);
4071
4072 // Set up a copy of the stack pointer for use loading and storing any
4073 // arguments that may not fit in the registers available for argument
4074 // passing.
4075 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4076
4077 // Figure out which arguments are going to go in registers, and which in
4078 // memory. Also, if this is a vararg function, floating point operations
4079 // must be stored to our stack, and loaded into integer regs as well, if
4080 // any integer regs are available for argument passing.
4081 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
4082 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
4083
Craig Topper840beec2014-04-04 05:16:06 +00004084 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004085 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4086 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4087 };
Craig Topper840beec2014-04-04 05:16:06 +00004088 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004089
Craig Topper840beec2014-04-04 05:16:06 +00004090 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004091 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4092 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4093 };
Craig Topper840beec2014-04-04 05:16:06 +00004094 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004095 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4096 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4097 };
4098
Bill Schmidt57d6de52012-10-23 15:51:16 +00004099 const unsigned NumGPRs = array_lengthof(GPR);
4100 const unsigned NumFPRs = 13;
4101 const unsigned NumVRs = array_lengthof(VR);
4102
4103 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4104 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4105
4106 SmallVector<SDValue, 8> MemOpChains;
4107 for (unsigned i = 0; i != NumOps; ++i) {
4108 SDValue Arg = OutVals[i];
4109 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4110
4111 // PtrOff will be used to store the current argument to the stack if a
4112 // register cannot be found for it.
4113 SDValue PtrOff;
4114
4115 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4116
4117 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4118
4119 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004120 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004121 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4122 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4123 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4124 }
4125
4126 // FIXME memcpy is used way more than necessary. Correctness first.
4127 // Note: "by value" is code for passing a structure by value, not
4128 // basic types.
4129 if (Flags.isByVal()) {
4130 // Note: Size includes alignment padding, so
4131 // struct x { short a; char b; }
4132 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4133 // These are the proper values we need for right-justifying the
4134 // aggregate in a parameter register.
4135 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004136
4137 // An empty aggregate parameter takes up no storage and no
4138 // registers.
4139 if (Size == 0)
4140 continue;
4141
Hal Finkel262a2242013-09-12 23:20:06 +00004142 unsigned BVAlign = Flags.getByValAlign();
4143 if (BVAlign > 8) {
4144 if (BVAlign % PtrByteSize != 0)
4145 llvm_unreachable(
4146 "ByVal alignment is not a multiple of the pointer size");
4147
4148 ArgOffset = ((ArgOffset+BVAlign-1)/BVAlign)*BVAlign;
4149 }
4150
Bill Schmidt57d6de52012-10-23 15:51:16 +00004151 // All aggregates smaller than 8 bytes must be passed right-justified.
4152 if (Size==1 || Size==2 || Size==4) {
4153 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4154 if (GPR_idx != NumGPRs) {
4155 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4156 MachinePointerInfo(), VT,
4157 false, false, 0);
4158 MemOpChains.push_back(Load.getValue(1));
4159 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4160
4161 ArgOffset += PtrByteSize;
4162 continue;
4163 }
4164 }
4165
4166 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004167 SDValue AddPtr = PtrOff;
4168 if (!isLittleEndian) {
4169 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4170 PtrOff.getValueType());
4171 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4172 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004173 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4174 CallSeqStart,
4175 Flags, DAG, dl);
4176 ArgOffset += PtrByteSize;
4177 continue;
4178 }
4179 // Copy entire object into memory. There are cases where gcc-generated
4180 // code assumes it is there, even if it could be put entirely into
4181 // registers. (This is not what the doc says.)
4182
4183 // FIXME: The above statement is likely due to a misunderstanding of the
4184 // documents. All arguments must be copied into the parameter area BY
4185 // THE CALLEE in the event that the callee takes the address of any
4186 // formal argument. That has not yet been implemented. However, it is
4187 // reasonable to use the stack area as a staging area for the register
4188 // load.
4189
4190 // Skip this for small aggregates, as we will use the same slot for a
4191 // right-justified copy, below.
4192 if (Size >= 8)
4193 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4194 CallSeqStart,
4195 Flags, DAG, dl);
4196
4197 // When a register is available, pass a small aggregate right-justified.
4198 if (Size < 8 && GPR_idx != NumGPRs) {
4199 // The easiest way to get this right-justified in a register
4200 // is to copy the structure into the rightmost portion of a
4201 // local variable slot, then load the whole slot into the
4202 // register.
4203 // FIXME: The memcpy seems to produce pretty awful code for
4204 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004205 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004206 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004207 SDValue AddPtr = PtrOff;
4208 if (!isLittleEndian) {
4209 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4210 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4211 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004212 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4213 CallSeqStart,
4214 Flags, DAG, dl);
4215
4216 // Load the slot into the register.
4217 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4218 MachinePointerInfo(),
4219 false, false, false, 0);
4220 MemOpChains.push_back(Load.getValue(1));
4221 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4222
4223 // Done with this argument.
4224 ArgOffset += PtrByteSize;
4225 continue;
4226 }
4227
4228 // For aggregates larger than PtrByteSize, copy the pieces of the
4229 // object that fit into registers from the parameter save area.
4230 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4231 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4232 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4233 if (GPR_idx != NumGPRs) {
4234 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4235 MachinePointerInfo(),
4236 false, false, false, 0);
4237 MemOpChains.push_back(Load.getValue(1));
4238 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4239 ArgOffset += PtrByteSize;
4240 } else {
4241 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4242 break;
4243 }
4244 }
4245 continue;
4246 }
4247
Craig Topper56710102013-08-15 02:33:50 +00004248 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004249 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004250 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004251 case MVT::i32:
4252 case MVT::i64:
4253 if (GPR_idx != NumGPRs) {
4254 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
4255 } else {
4256 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4257 true, isTailCall, false, MemOpChains,
4258 TailCallArguments, dl);
4259 }
4260 ArgOffset += PtrByteSize;
4261 break;
4262 case MVT::f32:
4263 case MVT::f64:
4264 if (FPR_idx != NumFPRs) {
4265 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4266
4267 if (isVarArg) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004268 // A single float or an aggregate containing only a single float
4269 // must be passed right-justified in the stack doubleword, and
4270 // in the GPR, if one is available.
4271 SDValue StoreOff;
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004272 if (Arg.getSimpleValueType().SimpleTy == MVT::f32 &&
4273 !isLittleEndian) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004274 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4275 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4276 } else
4277 StoreOff = PtrOff;
4278
4279 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004280 MachinePointerInfo(), false, false, 0);
4281 MemOpChains.push_back(Store);
4282
4283 // Float varargs are always shadowed in available integer registers
4284 if (GPR_idx != NumGPRs) {
4285 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4286 MachinePointerInfo(), false, false,
4287 false, 0);
4288 MemOpChains.push_back(Load.getValue(1));
4289 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4290 }
4291 } else if (GPR_idx != NumGPRs)
4292 // If we have any FPRs remaining, we may also have GPRs remaining.
4293 ++GPR_idx;
4294 } else {
4295 // Single-precision floating-point values are mapped to the
4296 // second (rightmost) word of the stack doubleword.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004297 if (Arg.getValueType() == MVT::f32 && !isLittleEndian) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004298 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4299 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4300 }
4301
4302 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4303 true, isTailCall, false, MemOpChains,
4304 TailCallArguments, dl);
4305 }
4306 ArgOffset += 8;
4307 break;
4308 case MVT::v4f32:
4309 case MVT::v4i32:
4310 case MVT::v8i16:
4311 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004312 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004313 case MVT::v2i64:
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004314 // Vectors are aligned to a 16-byte boundary in the argument save area.
4315 while (ArgOffset % 16 !=0) {
4316 ArgOffset += PtrByteSize;
4317 if (GPR_idx != NumGPRs)
4318 GPR_idx++;
4319 }
4320
4321 // For a varargs call, named arguments go into VRs or on the stack as
4322 // usual; unnamed arguments always go to the stack or the corresponding
4323 // GPRs when within range. For now, we always put the value in both
4324 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004325 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004326 // We could elide this store in the case where the object fits
4327 // entirely in R registers. Maybe later.
4328 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4329 DAG.getConstant(ArgOffset, PtrVT));
4330 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4331 MachinePointerInfo(), false, false, 0);
4332 MemOpChains.push_back(Store);
4333 if (VR_idx != NumVRs) {
4334 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4335 MachinePointerInfo(),
4336 false, false, false, 0);
4337 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004338
4339 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4340 Arg.getSimpleValueType() == MVT::v2i64) ?
4341 VSRH[VR_idx] : VR[VR_idx];
4342 ++VR_idx;
4343
4344 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004345 }
4346 ArgOffset += 16;
4347 for (unsigned i=0; i<16; i+=PtrByteSize) {
4348 if (GPR_idx == NumGPRs)
4349 break;
4350 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4351 DAG.getConstant(i, PtrVT));
4352 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4353 false, false, false, 0);
4354 MemOpChains.push_back(Load.getValue(1));
4355 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4356 }
4357 break;
4358 }
4359
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004360 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004361 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004362 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4363 Arg.getSimpleValueType() == MVT::v2i64) ?
4364 VSRH[VR_idx] : VR[VR_idx];
4365 ++VR_idx;
4366
4367 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004368 } else {
4369 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4370 true, isTailCall, true, MemOpChains,
4371 TailCallArguments, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004372 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004373 ArgOffset += 16;
4374 GPR_idx = std::min(GPR_idx + 2, NumGPRs);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004375 break;
4376 }
4377 }
4378
4379 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004380 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004381
4382 // Check if this is an indirect call (MTCTR/BCTRL).
4383 // See PrepareCall() for more information about calls through function
4384 // pointers in the 64-bit SVR4 ABI.
4385 if (!isTailCall &&
4386 !dyn_cast<GlobalAddressSDNode>(Callee) &&
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004387 !dyn_cast<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004388 // Load r2 into a virtual register and store it to the TOC save area.
4389 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4390 // TOC save area offset.
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004391 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset();
4392 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004393 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4394 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4395 false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004396 }
4397
4398 // Build a sequence of copy-to-reg nodes chained together with token chain
4399 // and flag operands which copy the outgoing args into the appropriate regs.
4400 SDValue InFlag;
4401 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4402 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4403 RegsToPass[i].second, InFlag);
4404 InFlag = Chain.getValue(1);
4405 }
4406
4407 if (isTailCall)
4408 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4409 FPOp, true, TailCallArguments);
4410
4411 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4412 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4413 Ins, InVals);
4414}
4415
4416SDValue
4417PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4418 CallingConv::ID CallConv, bool isVarArg,
4419 bool isTailCall,
4420 const SmallVectorImpl<ISD::OutputArg> &Outs,
4421 const SmallVectorImpl<SDValue> &OutVals,
4422 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004423 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004424 SmallVectorImpl<SDValue> &InVals) const {
4425
4426 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004427
Owen Anderson53aa7a92009-08-10 22:56:29 +00004428 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004429 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004430 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004431
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004432 MachineFunction &MF = DAG.getMachineFunction();
4433
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004434 // Mark this function as potentially containing a function that contains a
4435 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4436 // and restoring the callers stack pointer in this functions epilog. This is
4437 // done because by tail calling the called function might overwrite the value
4438 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004439 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4440 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004441 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4442
4443 unsigned nAltivecParamsAtEnd = 0;
4444
Chris Lattneraa40ec12006-05-16 22:56:08 +00004445 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004446 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004447 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004448 unsigned NumBytes =
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004449 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004450 Outs, OutVals,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004451 nAltivecParamsAtEnd);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004452
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004453 // Calculate by how many bytes the stack has to be adjusted in case of tail
4454 // call optimization.
4455 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004456
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004457 // To protect arguments on the stack from being clobbered in a tail call,
4458 // force all the loads to happen before doing any other lowering.
4459 if (isTailCall)
4460 Chain = DAG.getStackArgumentTokenFactor(Chain);
4461
Chris Lattnerb7552a82006-05-17 00:15:40 +00004462 // Adjust the stack pointer for the new arguments...
4463 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004464 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4465 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004466 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004467
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004468 // Load the return address and frame pointer so it can be move somewhere else
4469 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004470 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004471 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4472 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004473
Chris Lattnerb7552a82006-05-17 00:15:40 +00004474 // Set up a copy of the stack pointer for use loading and storing any
4475 // arguments that may not fit in the registers available for argument
4476 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004477 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004478 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004479 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004480 else
Owen Anderson9f944592009-08-11 20:47:22 +00004481 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004482
Chris Lattnerb7552a82006-05-17 00:15:40 +00004483 // Figure out which arguments are going to go in registers, and which in
4484 // memory. Also, if this is a vararg function, floating point operations
4485 // must be stored to our stack, and loaded into integer regs as well, if
4486 // any integer regs are available for argument passing.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004487 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004488 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004489
Craig Topper840beec2014-04-04 05:16:06 +00004490 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004491 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4492 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4493 };
Craig Topper840beec2014-04-04 05:16:06 +00004494 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004495 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4496 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4497 };
Craig Topper840beec2014-04-04 05:16:06 +00004498 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004499
Craig Topper840beec2014-04-04 05:16:06 +00004500 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004501 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4502 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4503 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004504 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004505 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004506 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004507
Craig Topper840beec2014-04-04 05:16:06 +00004508 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004509
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004510 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004511 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4512
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004513 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004514 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004515 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004516 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004517
Chris Lattnerb7552a82006-05-17 00:15:40 +00004518 // PtrOff will be used to store the current argument to the stack if a
4519 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004520 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004521
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004522 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004523
Dale Johannesen679073b2009-02-04 02:34:38 +00004524 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004525
4526 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004527 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004528 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4529 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004530 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004531 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004532
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004533 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004534 // Note: "by value" is code for passing a structure by value, not
4535 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004536 if (Flags.isByVal()) {
4537 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004538 // Very small objects are passed right-justified. Everything else is
4539 // passed left-justified.
4540 if (Size==1 || Size==2) {
4541 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004542 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004543 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004544 MachinePointerInfo(), VT,
4545 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004546 MemOpChains.push_back(Load.getValue(1));
4547 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004548
4549 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004550 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004551 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4552 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004553 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004554 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4555 CallSeqStart,
4556 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004557 ArgOffset += PtrByteSize;
4558 }
4559 continue;
4560 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004561 // Copy entire object into memory. There are cases where gcc-generated
4562 // code assumes it is there, even if it could be put entirely into
4563 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004564 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4565 CallSeqStart,
4566 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004567
4568 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4569 // copy the pieces of the object that fit into registers from the
4570 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004571 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004572 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004573 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004574 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004575 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4576 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004577 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004578 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004579 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004580 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004581 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004582 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004583 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004584 }
4585 }
4586 continue;
4587 }
4588
Craig Topper56710102013-08-15 02:33:50 +00004589 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004590 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004591 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004592 case MVT::i32:
4593 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004594 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004595 if (Arg.getValueType() == MVT::i1)
4596 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4597
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004598 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004599 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004600 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4601 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004602 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004603 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004604 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004605 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004606 case MVT::f32:
4607 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004608 if (FPR_idx != NumFPRs) {
4609 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4610
Chris Lattnerb7552a82006-05-17 00:15:40 +00004611 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004612 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4613 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004614 MemOpChains.push_back(Store);
4615
Chris Lattnerb7552a82006-05-17 00:15:40 +00004616 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004617 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004618 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004619 MachinePointerInfo(), false, false,
4620 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004621 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004622 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004623 }
Owen Anderson9f944592009-08-11 20:47:22 +00004624 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004625 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004626 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004627 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4628 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004629 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004630 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004631 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004632 }
4633 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004634 // If we have any FPRs remaining, we may also have GPRs remaining.
4635 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4636 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004637 if (GPR_idx != NumGPRs)
4638 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004639 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004640 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4641 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004642 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004643 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004644 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4645 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004646 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004647 if (isPPC64)
4648 ArgOffset += 8;
4649 else
Owen Anderson9f944592009-08-11 20:47:22 +00004650 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004651 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004652 case MVT::v4f32:
4653 case MVT::v4i32:
4654 case MVT::v8i16:
4655 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004656 if (isVarArg) {
4657 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004658 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004659 // V registers; in fact gcc does this only for arguments that are
4660 // prototyped, not for those that match the ... We do it for all
4661 // arguments, seems to work.
4662 while (ArgOffset % 16 !=0) {
4663 ArgOffset += PtrByteSize;
4664 if (GPR_idx != NumGPRs)
4665 GPR_idx++;
4666 }
4667 // We could elide this store in the case where the object fits
4668 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004669 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004670 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004671 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4672 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004673 MemOpChains.push_back(Store);
4674 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004675 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004676 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004677 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004678 MemOpChains.push_back(Load.getValue(1));
4679 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4680 }
4681 ArgOffset += 16;
4682 for (unsigned i=0; i<16; i+=PtrByteSize) {
4683 if (GPR_idx == NumGPRs)
4684 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004685 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004686 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004687 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004688 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004689 MemOpChains.push_back(Load.getValue(1));
4690 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4691 }
4692 break;
4693 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004694
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004695 // Non-varargs Altivec params generally go in registers, but have
4696 // stack space allocated at the end.
4697 if (VR_idx != NumVRs) {
4698 // Doesn't have GPR space allocated.
4699 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4700 } else if (nAltivecParamsAtEnd==0) {
4701 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004702 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4703 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004704 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004705 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004706 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004707 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004708 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004709 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004710 // If all Altivec parameters fit in registers, as they usually do,
4711 // they get stack space following the non-Altivec parameters. We
4712 // don't track this here because nobody below needs it.
4713 // If there are more Altivec parameters than fit in registers emit
4714 // the stores here.
4715 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4716 unsigned j = 0;
4717 // Offset is aligned; skip 1st 12 params which go in V registers.
4718 ArgOffset = ((ArgOffset+15)/16)*16;
4719 ArgOffset += 12*16;
4720 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004721 SDValue Arg = OutVals[i];
4722 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00004723 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4724 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004725 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004726 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004727 // We are emitting Altivec params in order.
4728 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4729 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004730 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004731 ArgOffset += 16;
4732 }
4733 }
4734 }
4735 }
4736
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004737 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004738 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004739
Dale Johannesen90eab672010-03-09 20:15:42 +00004740 // On Darwin, R12 must contain the address of an indirect callee. This does
4741 // not mean the MTCTR instruction must use R12; it's easier to model this as
4742 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004743 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00004744 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4745 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4746 !isBLACompatibleAddress(Callee, DAG))
4747 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4748 PPC::R12), Callee));
4749
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004750 // Build a sequence of copy-to-reg nodes chained together with token chain
4751 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004752 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004753 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00004754 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00004755 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004756 InFlag = Chain.getValue(1);
4757 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00004758
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004759 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004760 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4761 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004762
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004763 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4764 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4765 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00004766}
4767
Hal Finkel450128a2011-10-14 19:51:36 +00004768bool
4769PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4770 MachineFunction &MF, bool isVarArg,
4771 const SmallVectorImpl<ISD::OutputArg> &Outs,
4772 LLVMContext &Context) const {
4773 SmallVector<CCValAssign, 16> RVLocs;
4774 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4775 RVLocs, Context);
4776 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4777}
4778
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004779SDValue
4780PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004781 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004782 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004783 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004784 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004785
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004786 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004787 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00004788 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004789 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004790
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004791 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004792 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004793
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004794 // Copy the result values into the output registers.
4795 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4796 CCValAssign &VA = RVLocs[i];
4797 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00004798
4799 SDValue Arg = OutVals[i];
4800
4801 switch (VA.getLocInfo()) {
4802 default: llvm_unreachable("Unknown loc info!");
4803 case CCValAssign::Full: break;
4804 case CCValAssign::AExt:
4805 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4806 break;
4807 case CCValAssign::ZExt:
4808 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4809 break;
4810 case CCValAssign::SExt:
4811 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4812 break;
4813 }
4814
4815 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004816 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004817 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004818 }
4819
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004820 RetOps[0] = Chain; // Update chain.
4821
4822 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00004823 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004824 RetOps.push_back(Flag);
4825
Craig Topper48d114b2014-04-26 18:35:24 +00004826 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00004827}
4828
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004829SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004830 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00004831 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004832 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004833
Jim Laskeye4f4d042006-12-04 22:04:42 +00004834 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004835 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00004836
4837 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00004838 bool isPPC64 = Subtarget.isPPC64();
4839 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004840 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004841
4842 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004843 SDValue Chain = Op.getOperand(0);
4844 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004845
Jim Laskeye4f4d042006-12-04 22:04:42 +00004846 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00004847 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4848 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004849 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004850
Jim Laskeye4f4d042006-12-04 22:04:42 +00004851 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00004852 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004853
Jim Laskeye4f4d042006-12-04 22:04:42 +00004854 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00004855 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004856 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004857}
4858
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004859
4860
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004861SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004862PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004863 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004864 bool isPPC64 = Subtarget.isPPC64();
4865 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004866 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004867
4868 // Get current frame pointer save index. The users of this index will be
4869 // primarily DYNALLOC instructions.
4870 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4871 int RASI = FI->getReturnAddrSaveIndex();
4872
4873 // If the frame pointer save index hasn't been defined yet.
4874 if (!RASI) {
4875 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004876 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004877 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004878 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004879 // Save the result.
4880 FI->setReturnAddrSaveIndex(RASI);
4881 }
4882 return DAG.getFrameIndex(RASI, PtrVT);
4883}
4884
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004885SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004886PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4887 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004888 bool isPPC64 = Subtarget.isPPC64();
4889 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004890 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004891
4892 // Get current frame pointer save index. The users of this index will be
4893 // primarily DYNALLOC instructions.
4894 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4895 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004896
Jim Laskey48850c12006-11-16 22:43:37 +00004897 // If the frame pointer save index hasn't been defined yet.
4898 if (!FPSI) {
4899 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004900 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004901 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004902
Jim Laskey48850c12006-11-16 22:43:37 +00004903 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004904 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00004905 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004906 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00004907 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004908 return DAG.getFrameIndex(FPSI, PtrVT);
4909}
Jim Laskey48850c12006-11-16 22:43:37 +00004910
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004911SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004912 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004913 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004914 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004915 SDValue Chain = Op.getOperand(0);
4916 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004917 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004918
Jim Laskey48850c12006-11-16 22:43:37 +00004919 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004920 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004921 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004922 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00004923 DAG.getConstant(0, PtrVT), Size);
4924 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004925 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00004926 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004927 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00004928 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00004929 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00004930}
4931
Hal Finkel756810f2013-03-21 21:37:52 +00004932SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4933 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004934 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004935 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4936 DAG.getVTList(MVT::i32, MVT::Other),
4937 Op.getOperand(0), Op.getOperand(1));
4938}
4939
4940SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4941 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004942 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004943 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4944 Op.getOperand(0), Op.getOperand(1));
4945}
4946
Hal Finkel940ab932014-02-28 00:27:01 +00004947SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
4948 assert(Op.getValueType() == MVT::i1 &&
4949 "Custom lowering only for i1 loads");
4950
4951 // First, load 8 bits into 32 bits, then truncate to 1 bit.
4952
4953 SDLoc dl(Op);
4954 LoadSDNode *LD = cast<LoadSDNode>(Op);
4955
4956 SDValue Chain = LD->getChain();
4957 SDValue BasePtr = LD->getBasePtr();
4958 MachineMemOperand *MMO = LD->getMemOperand();
4959
4960 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
4961 BasePtr, MVT::i8, MMO);
4962 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
4963
4964 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00004965 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00004966}
4967
4968SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
4969 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
4970 "Custom lowering only for i1 stores");
4971
4972 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
4973
4974 SDLoc dl(Op);
4975 StoreSDNode *ST = cast<StoreSDNode>(Op);
4976
4977 SDValue Chain = ST->getChain();
4978 SDValue BasePtr = ST->getBasePtr();
4979 SDValue Value = ST->getValue();
4980 MachineMemOperand *MMO = ST->getMemOperand();
4981
4982 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
4983 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
4984}
4985
4986// FIXME: Remove this once the ANDI glue bug is fixed:
4987SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
4988 assert(Op.getValueType() == MVT::i1 &&
4989 "Custom lowering only for i1 results");
4990
4991 SDLoc DL(Op);
4992 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
4993 Op.getOperand(0));
4994}
4995
Chris Lattner4211ca92006-04-14 06:01:58 +00004996/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4997/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004998SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00004999 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005000 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5001 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005002 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005003
Hal Finkel81f87992013-04-07 22:11:09 +00005004 // We might be able to do better than this under some circumstances, but in
5005 // general, fsel-based lowering of select is a finite-math-only optimization.
5006 // For more information, see section F.3 of the 2.06 ISA specification.
5007 if (!DAG.getTarget().Options.NoInfsFPMath ||
5008 !DAG.getTarget().Options.NoNaNsFPMath)
5009 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005010
Hal Finkel81f87992013-04-07 22:11:09 +00005011 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005012
Owen Anderson53aa7a92009-08-10 22:56:29 +00005013 EVT ResVT = Op.getValueType();
5014 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005015 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5016 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005017 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005018
Chris Lattner4211ca92006-04-14 06:01:58 +00005019 // If the RHS of the comparison is a 0.0, we don't need to do the
5020 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005021 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005022 if (isFloatingPointZero(RHS))
5023 switch (CC) {
5024 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005025 case ISD::SETNE:
5026 std::swap(TV, FV);
5027 case ISD::SETEQ:
5028 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5029 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5030 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5031 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5032 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5033 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5034 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005035 case ISD::SETULT:
5036 case ISD::SETLT:
5037 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005038 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005039 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005040 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5041 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005042 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005043 case ISD::SETUGT:
5044 case ISD::SETGT:
5045 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005046 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005047 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005048 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5049 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005050 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005051 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005052 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005053
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005054 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005055 switch (CC) {
5056 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005057 case ISD::SETNE:
5058 std::swap(TV, FV);
5059 case ISD::SETEQ:
5060 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5061 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5062 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5063 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5064 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5065 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5066 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5067 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005068 case ISD::SETULT:
5069 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005070 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005071 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5072 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005073 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005074 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005075 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005076 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005077 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5078 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005079 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005080 case ISD::SETUGT:
5081 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005082 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005083 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5084 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005085 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005086 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005087 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005088 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005089 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5090 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005091 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005092 }
Eli Friedman5806e182009-05-28 04:31:08 +00005093 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005094}
5095
Chris Lattner57ee7c62007-11-28 18:44:47 +00005096// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005097SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005098 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005099 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005100 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005101 if (Src.getValueType() == MVT::f32)
5102 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005103
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005104 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005105 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005106 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005107 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005108 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005109 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005110 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005111 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005112 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005113 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005114 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005115 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005116 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5117 PPCISD::FCTIDUZ,
5118 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005119 break;
5120 }
Duncan Sands2a287912008-07-19 16:26:02 +00005121
Chris Lattner4211ca92006-04-14 06:01:58 +00005122 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005123 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5124 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005125 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5126 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5127 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005128
Chris Lattner06a49542007-10-15 20:14:52 +00005129 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005130 SDValue Chain;
5131 if (i32Stack) {
5132 MachineFunction &MF = DAG.getMachineFunction();
5133 MachineMemOperand *MMO =
5134 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5135 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5136 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005137 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005138 } else
5139 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5140 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005141
5142 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5143 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005144 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005145 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005146 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005147 MPI = MachinePointerInfo();
5148 }
5149
5150 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005151 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005152}
5153
Hal Finkelf6d45f22013-04-01 17:52:07 +00005154SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005155 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005156 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005157 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005158 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005159 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005160
Hal Finkel6a56b212014-03-05 22:14:00 +00005161 if (Op.getOperand(0).getValueType() == MVT::i1)
5162 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5163 DAG.getConstantFP(1.0, Op.getValueType()),
5164 DAG.getConstantFP(0.0, Op.getValueType()));
5165
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005166 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005167 "UINT_TO_FP is supported only with FPCVT");
5168
5169 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005170 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005171 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005172 (Op.getOpcode() == ISD::UINT_TO_FP ?
5173 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5174 (Op.getOpcode() == ISD::UINT_TO_FP ?
5175 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005176 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005177 MVT::f32 : MVT::f64;
5178
Owen Anderson9f944592009-08-11 20:47:22 +00005179 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005180 SDValue SINT = Op.getOperand(0);
5181 // When converting to single-precision, we actually need to convert
5182 // to double-precision first and then round to single-precision.
5183 // To avoid double-rounding effects during that operation, we have
5184 // to prepare the input operand. Bits that might be truncated when
5185 // converting to double-precision are replaced by a bit that won't
5186 // be lost at this stage, but is below the single-precision rounding
5187 // position.
5188 //
5189 // However, if -enable-unsafe-fp-math is in effect, accept double
5190 // rounding to avoid the extra overhead.
5191 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005192 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005193 !DAG.getTarget().Options.UnsafeFPMath) {
5194
5195 // Twiddle input to make sure the low 11 bits are zero. (If this
5196 // is the case, we are guaranteed the value will fit into the 53 bit
5197 // mantissa of an IEEE double-precision value without rounding.)
5198 // If any of those low 11 bits were not zero originally, make sure
5199 // bit 12 (value 2048) is set instead, so that the final rounding
5200 // to single-precision gets the correct result.
5201 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5202 SINT, DAG.getConstant(2047, MVT::i64));
5203 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5204 Round, DAG.getConstant(2047, MVT::i64));
5205 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5206 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5207 Round, DAG.getConstant(-2048, MVT::i64));
5208
5209 // However, we cannot use that value unconditionally: if the magnitude
5210 // of the input value is small, the bit-twiddling we did above might
5211 // end up visibly changing the output. Fortunately, in that case, we
5212 // don't need to twiddle bits since the original input will convert
5213 // exactly to double-precision floating-point already. Therefore,
5214 // construct a conditional to use the original value if the top 11
5215 // bits are all sign-bit copies, and use the rounded value computed
5216 // above otherwise.
5217 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5218 SINT, DAG.getConstant(53, MVT::i32));
5219 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5220 Cond, DAG.getConstant(1, MVT::i64));
5221 Cond = DAG.getSetCC(dl, MVT::i32,
5222 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5223
5224 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5225 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005226
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005227 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005228 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5229
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005230 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005231 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005232 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005233 return FP;
5234 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005235
Owen Anderson9f944592009-08-11 20:47:22 +00005236 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005237 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005238 // Since we only generate this in 64-bit mode, we can take advantage of
5239 // 64-bit registers. In particular, sign extend the input value into the
5240 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5241 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005242 MachineFunction &MF = DAG.getMachineFunction();
5243 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005244 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005245
Hal Finkelbeb296b2013-03-31 10:12:51 +00005246 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005247 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005248 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5249 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005250
Hal Finkelbeb296b2013-03-31 10:12:51 +00005251 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5252 MachinePointerInfo::getFixedStack(FrameIdx),
5253 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005254
Hal Finkelbeb296b2013-03-31 10:12:51 +00005255 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5256 "Expected an i32 store");
5257 MachineMemOperand *MMO =
5258 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5259 MachineMemOperand::MOLoad, 4, 4);
5260 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005261 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5262 PPCISD::LFIWZX : PPCISD::LFIWAX,
5263 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005264 Ops, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005265 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005266 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005267 "i32->FP without LFIWAX supported only on PPC64");
5268
Hal Finkelbeb296b2013-03-31 10:12:51 +00005269 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5270 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5271
5272 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5273 Op.getOperand(0));
5274
5275 // STD the extended value into the stack slot.
5276 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5277 MachinePointerInfo::getFixedStack(FrameIdx),
5278 false, false, 0);
5279
5280 // Load the value as a double.
5281 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5282 MachinePointerInfo::getFixedStack(FrameIdx),
5283 false, false, false, 0);
5284 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005285
Chris Lattner4211ca92006-04-14 06:01:58 +00005286 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005287 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005288 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005289 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005290 return FP;
5291}
5292
Dan Gohman21cea8a2010-04-17 15:26:15 +00005293SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5294 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005295 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005296 /*
5297 The rounding mode is in bits 30:31 of FPSR, and has the following
5298 settings:
5299 00 Round to nearest
5300 01 Round to 0
5301 10 Round to +inf
5302 11 Round to -inf
5303
5304 FLT_ROUNDS, on the other hand, expects the following:
5305 -1 Undefined
5306 0 Round to 0
5307 1 Round to nearest
5308 2 Round to +inf
5309 3 Round to -inf
5310
5311 To perform the conversion, we do:
5312 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5313 */
5314
5315 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005316 EVT VT = Op.getValueType();
5317 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005318
5319 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005320 EVT NodeTys[] = {
5321 MVT::f64, // return register
5322 MVT::Glue // unused in this context
5323 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005324 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005325
5326 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005327 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005328 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005329 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005330 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005331
5332 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005333 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005334 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005335 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005336 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005337
5338 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005339 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005340 DAG.getNode(ISD::AND, dl, MVT::i32,
5341 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005342 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005343 DAG.getNode(ISD::SRL, dl, MVT::i32,
5344 DAG.getNode(ISD::AND, dl, MVT::i32,
5345 DAG.getNode(ISD::XOR, dl, MVT::i32,
5346 CWD, DAG.getConstant(3, MVT::i32)),
5347 DAG.getConstant(3, MVT::i32)),
5348 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005349
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005350 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005351 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005352
Duncan Sands13237ac2008-06-06 12:08:01 +00005353 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005354 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005355}
5356
Dan Gohman21cea8a2010-04-17 15:26:15 +00005357SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005358 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005359 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005360 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005361 assert(Op.getNumOperands() == 3 &&
5362 VT == Op.getOperand(1).getValueType() &&
5363 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005364
Chris Lattner601b8652006-09-20 03:47:40 +00005365 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005366 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005367 SDValue Lo = Op.getOperand(0);
5368 SDValue Hi = Op.getOperand(1);
5369 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005370 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005371
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005372 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005373 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005374 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5375 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5376 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5377 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005378 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005379 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5380 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5381 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005382 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005383 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005384}
5385
Dan Gohman21cea8a2010-04-17 15:26:15 +00005386SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005387 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005388 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005389 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005390 assert(Op.getNumOperands() == 3 &&
5391 VT == Op.getOperand(1).getValueType() &&
5392 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005393
Dan Gohman8d2ead22008-03-07 20:36:53 +00005394 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005395 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005396 SDValue Lo = Op.getOperand(0);
5397 SDValue Hi = Op.getOperand(1);
5398 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005399 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005400
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005401 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005402 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005403 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5404 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5405 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5406 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005407 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005408 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5409 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5410 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005411 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005412 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005413}
5414
Dan Gohman21cea8a2010-04-17 15:26:15 +00005415SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005416 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005417 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005418 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005419 assert(Op.getNumOperands() == 3 &&
5420 VT == Op.getOperand(1).getValueType() &&
5421 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005422
Dan Gohman8d2ead22008-03-07 20:36:53 +00005423 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005424 SDValue Lo = Op.getOperand(0);
5425 SDValue Hi = Op.getOperand(1);
5426 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005427 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005428
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005429 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005430 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005431 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5432 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5433 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5434 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005435 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005436 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5437 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5438 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005439 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005440 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005441 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005442}
5443
5444//===----------------------------------------------------------------------===//
5445// Vector related lowering.
5446//
5447
Chris Lattner2a099c02006-04-17 06:00:21 +00005448/// BuildSplatI - Build a canonical splati of Val with an element size of
5449/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005450static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005451 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005452 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005453
Owen Anderson53aa7a92009-08-10 22:56:29 +00005454 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005455 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005456 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005457
Owen Anderson9f944592009-08-11 20:47:22 +00005458 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005459
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005460 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5461 if (Val == -1)
5462 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005463
Owen Anderson53aa7a92009-08-10 22:56:29 +00005464 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005465
Chris Lattner2a099c02006-04-17 06:00:21 +00005466 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005467 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005468 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005469 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005470 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005471 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005472}
5473
Hal Finkelcf2e9082013-05-24 23:00:14 +00005474/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5475/// specified intrinsic ID.
5476static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005477 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005478 EVT DestVT = MVT::Other) {
5479 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5480 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5481 DAG.getConstant(IID, MVT::i32), Op);
5482}
5483
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005484/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005485/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005486static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005487 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005488 EVT DestVT = MVT::Other) {
5489 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005490 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005491 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005492}
5493
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005494/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5495/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005496static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005497 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005498 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005499 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005500 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005501 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005502}
5503
5504
Chris Lattner264c9082006-04-17 17:55:10 +00005505/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5506/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005507static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005508 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005509 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005510 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5511 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005512
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005513 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005514 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005515 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005516 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005517 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005518}
5519
Chris Lattner19e90552006-04-14 05:19:18 +00005520// If this is a case we can't handle, return null and let the default
5521// expansion code take care of it. If we CAN select this case, and if it
5522// selects to a single instruction, return Op. Otherwise, if we can codegen
5523// this case more efficiently than a constant pool load, lower it to the
5524// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005525SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5526 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005527 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005528 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00005529 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005530
Bob Wilson85cefe82009-03-02 23:24:16 +00005531 // Check if this is a splat of a constant value.
5532 APInt APSplatBits, APSplatUndef;
5533 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005534 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005535 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005536 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005537 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005538
Bob Wilson530e0382009-03-03 19:26:27 +00005539 unsigned SplatBits = APSplatBits.getZExtValue();
5540 unsigned SplatUndef = APSplatUndef.getZExtValue();
5541 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005542
Bob Wilson530e0382009-03-03 19:26:27 +00005543 // First, handle single instruction cases.
5544
5545 // All zeros?
5546 if (SplatBits == 0) {
5547 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005548 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5549 SDValue Z = DAG.getConstant(0, MVT::i32);
5550 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005551 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005552 }
Bob Wilson530e0382009-03-03 19:26:27 +00005553 return Op;
5554 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005555
Bob Wilson530e0382009-03-03 19:26:27 +00005556 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5557 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5558 (32-SplatBitSize));
5559 if (SextVal >= -16 && SextVal <= 15)
5560 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005561
5562
Bob Wilson530e0382009-03-03 19:26:27 +00005563 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005564
Bob Wilson530e0382009-03-03 19:26:27 +00005565 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005566 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5567 // If this value is in the range [17,31] and is odd, use:
5568 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5569 // If this value is in the range [-31,-17] and is odd, use:
5570 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5571 // Note the last two are three-instruction sequences.
5572 if (SextVal >= -32 && SextVal <= 31) {
5573 // To avoid having these optimizations undone by constant folding,
5574 // we convert to a pseudo that will be expanded later into one of
5575 // the above forms.
5576 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00005577 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
5578 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
5579 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
5580 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
5581 if (VT == Op.getValueType())
5582 return RetVal;
5583 else
5584 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00005585 }
5586
5587 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5588 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5589 // for fneg/fabs.
5590 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5591 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005592 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005593
5594 // Make the VSLW intrinsic, computing 0x8000_0000.
5595 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5596 OnesV, DAG, dl);
5597
5598 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005599 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005600 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005601 }
5602
Bill Schmidt4aedff82014-06-06 14:06:26 +00005603 // The remaining cases assume either big endian element order or
5604 // a splat-size that equates to the element size of the vector
5605 // to be built. An example that doesn't work for little endian is
5606 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
5607 // and a vector element size of 16 bits. The code below will
5608 // produce the vector in big endian element order, which for little
5609 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
5610
5611 // For now, just avoid these optimizations in that case.
5612 // FIXME: Develop correct optimizations for LE with mismatched
5613 // splat and element sizes.
5614
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005615 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00005616 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
5617 return SDValue();
5618
Bob Wilson530e0382009-03-03 19:26:27 +00005619 // Check to see if this is a wide variety of vsplti*, binop self cases.
5620 static const signed char SplatCsts[] = {
5621 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5622 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5623 };
5624
5625 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5626 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5627 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5628 int i = SplatCsts[idx];
5629
5630 // Figure out what shift amount will be used by altivec if shifted by i in
5631 // this splat size.
5632 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5633
5634 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005635 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005636 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005637 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5638 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5639 Intrinsic::ppc_altivec_vslw
5640 };
5641 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005642 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005643 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005644
Bob Wilson530e0382009-03-03 19:26:27 +00005645 // vsplti + srl self.
5646 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005647 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005648 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5649 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5650 Intrinsic::ppc_altivec_vsrw
5651 };
5652 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005653 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005654 }
5655
Bob Wilson530e0382009-03-03 19:26:27 +00005656 // vsplti + sra self.
5657 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005658 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005659 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5660 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5661 Intrinsic::ppc_altivec_vsraw
5662 };
5663 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005664 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005665 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005666
Bob Wilson530e0382009-03-03 19:26:27 +00005667 // vsplti + rol self.
5668 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5669 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005670 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005671 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5672 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5673 Intrinsic::ppc_altivec_vrlw
5674 };
5675 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005676 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005677 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005678
Bob Wilson530e0382009-03-03 19:26:27 +00005679 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005680 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005681 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005682 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005683 }
Bob Wilson530e0382009-03-03 19:26:27 +00005684 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005685 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005686 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005687 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005688 }
Bob Wilson530e0382009-03-03 19:26:27 +00005689 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005690 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005691 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005692 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5693 }
5694 }
5695
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005696 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005697}
5698
Chris Lattner071ad012006-04-17 05:28:54 +00005699/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5700/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005701static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005702 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005703 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005704 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005705 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005706 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005707
Chris Lattner071ad012006-04-17 05:28:54 +00005708 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005709 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005710 OP_VMRGHW,
5711 OP_VMRGLW,
5712 OP_VSPLTISW0,
5713 OP_VSPLTISW1,
5714 OP_VSPLTISW2,
5715 OP_VSPLTISW3,
5716 OP_VSLDOI4,
5717 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00005718 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00005719 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00005720
Chris Lattner071ad012006-04-17 05:28:54 +00005721 if (OpNum == OP_COPY) {
5722 if (LHSID == (1*9+2)*9+3) return LHS;
5723 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5724 return RHS;
5725 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005726
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005727 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005728 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5729 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005730
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005731 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00005732 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005733 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00005734 case OP_VMRGHW:
5735 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5736 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5737 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5738 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5739 break;
5740 case OP_VMRGLW:
5741 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5742 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5743 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5744 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5745 break;
5746 case OP_VSPLTISW0:
5747 for (unsigned i = 0; i != 16; ++i)
5748 ShufIdxs[i] = (i&3)+0;
5749 break;
5750 case OP_VSPLTISW1:
5751 for (unsigned i = 0; i != 16; ++i)
5752 ShufIdxs[i] = (i&3)+4;
5753 break;
5754 case OP_VSPLTISW2:
5755 for (unsigned i = 0; i != 16; ++i)
5756 ShufIdxs[i] = (i&3)+8;
5757 break;
5758 case OP_VSPLTISW3:
5759 for (unsigned i = 0; i != 16; ++i)
5760 ShufIdxs[i] = (i&3)+12;
5761 break;
5762 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005763 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005764 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005765 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005766 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005767 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005768 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00005769 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00005770 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5771 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005772 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00005773 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00005774}
5775
Chris Lattner19e90552006-04-14 05:19:18 +00005776/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5777/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5778/// return the code it can be lowered into. Worst case, it can always be
5779/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005780SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005781 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005782 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005783 SDValue V1 = Op.getOperand(0);
5784 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005785 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005786 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005787 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005788
Chris Lattner19e90552006-04-14 05:19:18 +00005789 // Cases that are handled by instructions that take permute immediates
5790 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5791 // selected by the instruction selector.
5792 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005793 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5794 PPC::isSplatShuffleMask(SVOp, 2) ||
5795 PPC::isSplatShuffleMask(SVOp, 4) ||
Bill Schmidtf910a062014-06-10 14:35:01 +00005796 PPC::isVPKUWUMShuffleMask(SVOp, true, DAG) ||
5797 PPC::isVPKUHUMShuffleMask(SVOp, true, DAG) ||
5798 PPC::isVSLDOIShuffleMask(SVOp, true, DAG) != -1 ||
5799 PPC::isVMRGLShuffleMask(SVOp, 1, true, DAG) ||
5800 PPC::isVMRGLShuffleMask(SVOp, 2, true, DAG) ||
5801 PPC::isVMRGLShuffleMask(SVOp, 4, true, DAG) ||
5802 PPC::isVMRGHShuffleMask(SVOp, 1, true, DAG) ||
5803 PPC::isVMRGHShuffleMask(SVOp, 2, true, DAG) ||
5804 PPC::isVMRGHShuffleMask(SVOp, 4, true, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00005805 return Op;
5806 }
5807 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005808
Chris Lattner19e90552006-04-14 05:19:18 +00005809 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5810 // and produce a fixed permutation. If any of these match, do not lower to
5811 // VPERM.
Bill Schmidtf910a062014-06-10 14:35:01 +00005812 if (PPC::isVPKUWUMShuffleMask(SVOp, false, DAG) ||
5813 PPC::isVPKUHUMShuffleMask(SVOp, false, DAG) ||
5814 PPC::isVSLDOIShuffleMask(SVOp, false, DAG) != -1 ||
5815 PPC::isVMRGLShuffleMask(SVOp, 1, false, DAG) ||
5816 PPC::isVMRGLShuffleMask(SVOp, 2, false, DAG) ||
5817 PPC::isVMRGLShuffleMask(SVOp, 4, false, DAG) ||
5818 PPC::isVMRGHShuffleMask(SVOp, 1, false, DAG) ||
5819 PPC::isVMRGHShuffleMask(SVOp, 2, false, DAG) ||
5820 PPC::isVMRGHShuffleMask(SVOp, 4, false, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00005821 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005822
Chris Lattner071ad012006-04-17 05:28:54 +00005823 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5824 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005825 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00005826
Chris Lattner071ad012006-04-17 05:28:54 +00005827 unsigned PFIndexes[4];
5828 bool isFourElementShuffle = true;
5829 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5830 unsigned EltNo = 8; // Start out undef.
5831 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005832 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00005833 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005834
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005835 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00005836 if ((ByteSource & 3) != j) {
5837 isFourElementShuffle = false;
5838 break;
5839 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005840
Chris Lattner071ad012006-04-17 05:28:54 +00005841 if (EltNo == 8) {
5842 EltNo = ByteSource/4;
5843 } else if (EltNo != ByteSource/4) {
5844 isFourElementShuffle = false;
5845 break;
5846 }
5847 }
5848 PFIndexes[i] = EltNo;
5849 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005850
5851 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00005852 // perfect shuffle vector to determine if it is cost effective to do this as
5853 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00005854 // For now, we skip this for little endian until such time as we have a
5855 // little-endian perfect shuffle table.
5856 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00005857 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005858 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00005859 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005860
Chris Lattner071ad012006-04-17 05:28:54 +00005861 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5862 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005863
Chris Lattner071ad012006-04-17 05:28:54 +00005864 // Determining when to avoid vperm is tricky. Many things affect the cost
5865 // of vperm, particularly how many times the perm mask needs to be computed.
5866 // For example, if the perm mask can be hoisted out of a loop or is already
5867 // used (perhaps because there are multiple permutes with the same shuffle
5868 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5869 // the loop requires an extra register.
5870 //
5871 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00005872 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00005873 // available, if this block is within a loop, we should avoid using vperm
5874 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005875 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005876 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005877 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005878
Chris Lattner19e90552006-04-14 05:19:18 +00005879 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5880 // vector that will get spilled to the constant pool.
5881 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005882
Chris Lattner19e90552006-04-14 05:19:18 +00005883 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5884 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00005885
5886 // For little endian, the order of the input vectors is reversed, and
5887 // the permutation mask is complemented with respect to 31. This is
5888 // necessary to produce proper semantics with the big-endian-biased vperm
5889 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005890 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005891 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005892
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005893 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005894 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5895 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005896
Chris Lattner19e90552006-04-14 05:19:18 +00005897 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00005898 if (isLittleEndian)
5899 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
5900 MVT::i32));
5901 else
5902 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
5903 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00005904 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005905
Owen Anderson9f944592009-08-11 20:47:22 +00005906 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00005907 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00005908 if (isLittleEndian)
5909 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
5910 V2, V1, VPermMask);
5911 else
5912 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
5913 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00005914}
5915
Chris Lattner9754d142006-04-18 17:59:36 +00005916/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5917/// altivec comparison. If it is, return true and fill in Opc/isDot with
5918/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005919static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00005920 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00005921 unsigned IntrinsicID =
5922 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00005923 CompareOpc = -1;
5924 isDot = false;
5925 switch (IntrinsicID) {
5926 default: return false;
5927 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00005928 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5929 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5930 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5931 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5932 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5933 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5934 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5935 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5936 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5937 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5938 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5939 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5940 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005941
Chris Lattner4211ca92006-04-14 06:01:58 +00005942 // Normal Comparisons.
5943 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5944 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5945 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5946 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5947 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5948 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5949 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5950 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5951 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5952 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5953 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5954 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5955 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5956 }
Chris Lattner9754d142006-04-18 17:59:36 +00005957 return true;
5958}
5959
5960/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5961/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005962SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005963 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00005964 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5965 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005966 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00005967 int CompareOpc;
5968 bool isDot;
5969 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005970 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005971
Chris Lattner9754d142006-04-18 17:59:36 +00005972 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00005973 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00005974 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00005975 Op.getOperand(1), Op.getOperand(2),
5976 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00005977 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00005978 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005979
Chris Lattner4211ca92006-04-14 06:01:58 +00005980 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005981 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005982 Op.getOperand(2), // LHS
5983 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00005984 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005985 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005986 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00005987 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005988
Chris Lattner4211ca92006-04-14 06:01:58 +00005989 // Now that we have the comparison, emit a copy from the CR to a GPR.
5990 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00005991 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00005992 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00005993 CompNode.getValue(1));
5994
Chris Lattner4211ca92006-04-14 06:01:58 +00005995 // Unpack the result based on how the target uses it.
5996 unsigned BitNo; // Bit # of CR6.
5997 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00005998 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00005999 default: // Can't happen, don't crash on invalid number though.
6000 case 0: // Return the value of the EQ bit of CR6.
6001 BitNo = 0; InvertBit = false;
6002 break;
6003 case 1: // Return the inverted value of the EQ bit of CR6.
6004 BitNo = 0; InvertBit = true;
6005 break;
6006 case 2: // Return the value of the LT bit of CR6.
6007 BitNo = 2; InvertBit = false;
6008 break;
6009 case 3: // Return the inverted value of the LT bit of CR6.
6010 BitNo = 2; InvertBit = true;
6011 break;
6012 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006013
Chris Lattner4211ca92006-04-14 06:01:58 +00006014 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006015 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6016 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006017 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006018 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6019 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006020
Chris Lattner4211ca92006-04-14 06:01:58 +00006021 // If we are supposed to, toggle the bit.
6022 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006023 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6024 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006025 return Flags;
6026}
6027
Hal Finkel5c0d1452014-03-30 13:22:59 +00006028SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6029 SelectionDAG &DAG) const {
6030 SDLoc dl(Op);
6031 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6032 // instructions), but for smaller types, we need to first extend up to v2i32
6033 // before doing going farther.
6034 if (Op.getValueType() == MVT::v2i64) {
6035 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6036 if (ExtVT != MVT::v2i32) {
6037 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6038 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6039 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6040 ExtVT.getVectorElementType(), 4)));
6041 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6042 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6043 DAG.getValueType(MVT::v2i32));
6044 }
6045
6046 return Op;
6047 }
6048
6049 return SDValue();
6050}
6051
Scott Michelcf0da6c2009-02-17 22:15:04 +00006052SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006053 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006054 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006055 // Create a stack slot that is 16-byte aligned.
6056 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006057 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006058 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006059 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006060
Chris Lattner4211ca92006-04-14 06:01:58 +00006061 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006062 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006063 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006064 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006065 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006066 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006067 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006068}
6069
Dan Gohman21cea8a2010-04-17 15:26:15 +00006070SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006071 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006072 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006073 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006074
Owen Anderson9f944592009-08-11 20:47:22 +00006075 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6076 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006077
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006078 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006079 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006080
Chris Lattner7e4398742006-04-18 03:43:48 +00006081 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006082 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6083 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6084 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006085
Chris Lattner7e4398742006-04-18 03:43:48 +00006086 // Low parts multiplied together, generating 32-bit results (we ignore the
6087 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006088 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006089 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006090
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006091 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006092 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006093 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006094 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006095 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006096 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6097 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006098 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006099
Owen Anderson9f944592009-08-11 20:47:22 +00006100 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006101
Chris Lattner96d50482006-04-18 04:28:57 +00006102 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006103 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006104 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006105 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006106 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006107
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006108 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006109 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006110 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006111 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006112
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006113 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006114 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006115 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006116 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006117
Bill Schmidt42995e82014-06-09 16:06:29 +00006118 // Merge the results together. Because vmuleub and vmuloub are
6119 // instructions with a big-endian bias, we must reverse the
6120 // element numbering and reverse the meaning of "odd" and "even"
6121 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006122 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006123 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006124 if (isLittleEndian) {
6125 Ops[i*2 ] = 2*i;
6126 Ops[i*2+1] = 2*i+16;
6127 } else {
6128 Ops[i*2 ] = 2*i+1;
6129 Ops[i*2+1] = 2*i+1+16;
6130 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006131 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006132 if (isLittleEndian)
6133 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6134 else
6135 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006136 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006137 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006138 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006139}
6140
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006141/// LowerOperation - Provide custom lowering hooks for some operations.
6142///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006143SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006144 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006145 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006146 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006147 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006148 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006149 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006150 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006151 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006152 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6153 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006154 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006155 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006156
6157 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006158 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006159
Roman Divackyc3825df2013-07-25 21:36:47 +00006160 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006161 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006162
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006163 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006164 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006165 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006166
Hal Finkel756810f2013-03-21 21:37:52 +00006167 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6168 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6169
Hal Finkel940ab932014-02-28 00:27:01 +00006170 case ISD::LOAD: return LowerLOAD(Op, DAG);
6171 case ISD::STORE: return LowerSTORE(Op, DAG);
6172 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006173 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006174 case ISD::FP_TO_UINT:
6175 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006176 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006177 case ISD::UINT_TO_FP:
6178 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006179 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006180
Chris Lattner4211ca92006-04-14 06:01:58 +00006181 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006182 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6183 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6184 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006185
Chris Lattner4211ca92006-04-14 06:01:58 +00006186 // Vector-related lowering.
6187 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6188 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6189 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6190 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006191 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006192 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006193
Hal Finkel25c19922013-05-15 21:37:41 +00006194 // For counter-based loop handling.
6195 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6196
Chris Lattnerf6a81562007-12-08 06:59:59 +00006197 // Frame & Return address.
6198 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006199 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006200 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006201}
6202
Duncan Sands6ed40142008-12-01 11:39:25 +00006203void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6204 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006205 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006206 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006207 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006208 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006209 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006210 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkel25c19922013-05-15 21:37:41 +00006211 case ISD::INTRINSIC_W_CHAIN: {
6212 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6213 Intrinsic::ppc_is_decremented_ctr_nonzero)
6214 break;
6215
6216 assert(N->getValueType(0) == MVT::i1 &&
6217 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006218 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006219 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6220 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6221 N->getOperand(1));
6222
6223 Results.push_back(NewInt);
6224 Results.push_back(NewInt.getValue(1));
6225 break;
6226 }
Roman Divacky4394e682011-06-28 15:30:42 +00006227 case ISD::VAARG: {
6228 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6229 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6230 return;
6231
6232 EVT VT = N->getValueType(0);
6233
6234 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006235 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006236
6237 Results.push_back(NewNode);
6238 Results.push_back(NewNode.getValue(1));
6239 }
6240 return;
6241 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006242 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006243 assert(N->getValueType(0) == MVT::ppcf128);
6244 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006245 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006246 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006247 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006248 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006249 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006250 DAG.getIntPtrConstant(1));
6251
Ulrich Weigand874fc622013-03-26 10:56:22 +00006252 // Add the two halves of the long double in round-to-zero mode.
6253 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006254
6255 // We know the low half is about to be thrown away, so just use something
6256 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006257 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006258 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006259 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006260 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006261 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006262 // LowerFP_TO_INT() can only handle f32 and f64.
6263 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6264 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006265 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006266 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006267 }
6268}
6269
6270
Chris Lattner4211ca92006-04-14 06:01:58 +00006271//===----------------------------------------------------------------------===//
6272// Other Lowering Code
6273//===----------------------------------------------------------------------===//
6274
Chris Lattner9b577f12005-08-26 21:23:58 +00006275MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006276PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006277 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006278 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesend4eb0522008-08-25 22:34:37 +00006279 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6280
6281 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6282 MachineFunction *F = BB->getParent();
6283 MachineFunction::iterator It = BB;
6284 ++It;
6285
6286 unsigned dest = MI->getOperand(0).getReg();
6287 unsigned ptrA = MI->getOperand(1).getReg();
6288 unsigned ptrB = MI->getOperand(2).getReg();
6289 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006290 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006291
6292 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6293 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6294 F->insert(It, loopMBB);
6295 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006296 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006297 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006298 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006299
6300 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006301 unsigned TmpReg = (!BinOpcode) ? incr :
6302 RegInfo.createVirtualRegister(
Dale Johannesenbc698292008-09-02 20:30:23 +00006303 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6304 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006305
6306 // thisMBB:
6307 // ...
6308 // fallthrough --> loopMBB
6309 BB->addSuccessor(loopMBB);
6310
6311 // loopMBB:
6312 // l[wd]arx dest, ptr
6313 // add r0, dest, incr
6314 // st[wd]cx. r0, ptr
6315 // bne- loopMBB
6316 // fallthrough --> exitMBB
6317 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006318 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006319 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006320 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006321 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6322 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006323 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006324 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006325 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006326 BB->addSuccessor(loopMBB);
6327 BB->addSuccessor(exitMBB);
6328
6329 // exitMBB:
6330 // ...
6331 BB = exitMBB;
6332 return BB;
6333}
6334
6335MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006336PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006337 MachineBasicBlock *BB,
6338 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006339 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006340 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesena32affb2008-08-28 17:53:09 +00006341 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6342 // In 64 bit mode we have to use 64 bits for addresses, even though the
6343 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6344 // registers without caring whether they're 32 or 64, but here we're
6345 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006346 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006347 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006348
6349 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6350 MachineFunction *F = BB->getParent();
6351 MachineFunction::iterator It = BB;
6352 ++It;
6353
6354 unsigned dest = MI->getOperand(0).getReg();
6355 unsigned ptrA = MI->getOperand(1).getReg();
6356 unsigned ptrB = MI->getOperand(2).getReg();
6357 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006358 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006359
6360 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6361 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6362 F->insert(It, loopMBB);
6363 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006364 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006365 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006366 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006367
6368 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006369 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006370 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6371 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006372 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6373 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6374 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6375 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6376 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6377 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6378 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6379 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6380 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6381 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006382 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006383 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006384 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006385
6386 // thisMBB:
6387 // ...
6388 // fallthrough --> loopMBB
6389 BB->addSuccessor(loopMBB);
6390
6391 // The 4-byte load must be aligned, while a char or short may be
6392 // anywhere in the word. Hence all this nasty bookkeeping code.
6393 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6394 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006395 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006396 // rlwinm ptr, ptr1, 0, 0, 29
6397 // slw incr2, incr, shift
6398 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6399 // slw mask, mask2, shift
6400 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006401 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006402 // add tmp, tmpDest, incr2
6403 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006404 // and tmp3, tmp, mask
6405 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006406 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006407 // bne- loopMBB
6408 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006409 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006410 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006411 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006412 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006413 .addReg(ptrA).addReg(ptrB);
6414 } else {
6415 Ptr1Reg = ptrB;
6416 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006417 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006418 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006419 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006420 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6421 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006422 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006423 .addReg(Ptr1Reg).addImm(0).addImm(61);
6424 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006425 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006426 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006427 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006428 .addReg(incr).addReg(ShiftReg);
6429 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006430 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006431 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006432 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6433 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006434 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006435 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006436 .addReg(Mask2Reg).addReg(ShiftReg);
6437
6438 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006439 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006440 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006441 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006442 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006443 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006444 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006445 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006446 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006447 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006448 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006449 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006450 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006451 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006452 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006453 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006454 BB->addSuccessor(loopMBB);
6455 BB->addSuccessor(exitMBB);
6456
6457 // exitMBB:
6458 // ...
6459 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006460 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6461 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006462 return BB;
6463}
6464
Hal Finkel756810f2013-03-21 21:37:52 +00006465llvm::MachineBasicBlock*
6466PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6467 MachineBasicBlock *MBB) const {
6468 DebugLoc DL = MI->getDebugLoc();
6469 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6470
6471 MachineFunction *MF = MBB->getParent();
6472 MachineRegisterInfo &MRI = MF->getRegInfo();
6473
6474 const BasicBlock *BB = MBB->getBasicBlock();
6475 MachineFunction::iterator I = MBB;
6476 ++I;
6477
6478 // Memory Reference
6479 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6480 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6481
6482 unsigned DstReg = MI->getOperand(0).getReg();
6483 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6484 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6485 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6486 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6487
6488 MVT PVT = getPointerTy();
6489 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6490 "Invalid Pointer Size!");
6491 // For v = setjmp(buf), we generate
6492 //
6493 // thisMBB:
6494 // SjLjSetup mainMBB
6495 // bl mainMBB
6496 // v_restore = 1
6497 // b sinkMBB
6498 //
6499 // mainMBB:
6500 // buf[LabelOffset] = LR
6501 // v_main = 0
6502 //
6503 // sinkMBB:
6504 // v = phi(main, restore)
6505 //
6506
6507 MachineBasicBlock *thisMBB = MBB;
6508 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6509 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6510 MF->insert(I, mainMBB);
6511 MF->insert(I, sinkMBB);
6512
6513 MachineInstrBuilder MIB;
6514
6515 // Transfer the remainder of BB and its successor edges to sinkMBB.
6516 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006517 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006518 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6519
6520 // Note that the structure of the jmp_buf used here is not compatible
6521 // with that used by libc, and is not designed to be. Specifically, it
6522 // stores only those 'reserved' registers that LLVM does not otherwise
6523 // understand how to spill. Also, by convention, by the time this
6524 // intrinsic is called, Clang has already stored the frame address in the
6525 // first slot of the buffer and stack address in the third. Following the
6526 // X86 target code, we'll store the jump address in the second slot. We also
6527 // need to save the TOC pointer (R2) to handle jumps between shared
6528 // libraries, and that will be stored in the fourth slot. The thread
6529 // identifier (R13) is not affected.
6530
6531 // thisMBB:
6532 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6533 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006534 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006535
6536 // Prepare IP either in reg.
6537 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6538 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6539 unsigned BufReg = MI->getOperand(1).getReg();
6540
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006541 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006542 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6543 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006544 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006545 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006546 MIB.setMemRefs(MMOBegin, MMOEnd);
6547 }
6548
Hal Finkelf05d6c72013-07-17 23:50:51 +00006549 // Naked functions never have a base pointer, and so we use r1. For all
6550 // other functions, this decision must be delayed until during PEI.
6551 unsigned BaseReg;
6552 if (MF->getFunction()->getAttributes().hasAttribute(
6553 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006554 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006555 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006556 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006557
6558 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006559 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00006560 .addReg(BaseReg)
6561 .addImm(BPOffset)
6562 .addReg(BufReg);
6563 MIB.setMemRefs(MMOBegin, MMOEnd);
6564
Hal Finkel756810f2013-03-21 21:37:52 +00006565 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006566 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006567 const PPCRegisterInfo *TRI =
6568 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6569 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006570
6571 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6572
6573 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6574 .addMBB(mainMBB);
6575 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6576
6577 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6578 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6579
6580 // mainMBB:
6581 // mainDstReg = 0
6582 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006583 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006584
6585 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006586 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006587 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6588 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006589 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006590 .addReg(BufReg);
6591 } else {
6592 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6593 .addReg(LabelReg)
6594 .addImm(LabelOffset)
6595 .addReg(BufReg);
6596 }
6597
6598 MIB.setMemRefs(MMOBegin, MMOEnd);
6599
6600 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6601 mainMBB->addSuccessor(sinkMBB);
6602
6603 // sinkMBB:
6604 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6605 TII->get(PPC::PHI), DstReg)
6606 .addReg(mainDstReg).addMBB(mainMBB)
6607 .addReg(restoreDstReg).addMBB(thisMBB);
6608
6609 MI->eraseFromParent();
6610 return sinkMBB;
6611}
6612
6613MachineBasicBlock *
6614PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6615 MachineBasicBlock *MBB) const {
6616 DebugLoc DL = MI->getDebugLoc();
6617 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6618
6619 MachineFunction *MF = MBB->getParent();
6620 MachineRegisterInfo &MRI = MF->getRegInfo();
6621
6622 // Memory Reference
6623 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6624 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6625
6626 MVT PVT = getPointerTy();
6627 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6628 "Invalid Pointer Size!");
6629
6630 const TargetRegisterClass *RC =
6631 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6632 unsigned Tmp = MRI.createVirtualRegister(RC);
6633 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6634 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6635 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006636 unsigned BP = (PVT == MVT::i64) ? PPC::X30 : PPC::R30;
Hal Finkel756810f2013-03-21 21:37:52 +00006637
6638 MachineInstrBuilder MIB;
6639
6640 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6641 const int64_t SPOffset = 2 * PVT.getStoreSize();
6642 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006643 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006644
6645 unsigned BufReg = MI->getOperand(0).getReg();
6646
6647 // Reload FP (the jumped-to function may not have had a
6648 // frame pointer, and if so, then its r31 will be restored
6649 // as necessary).
6650 if (PVT == MVT::i64) {
6651 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6652 .addImm(0)
6653 .addReg(BufReg);
6654 } else {
6655 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6656 .addImm(0)
6657 .addReg(BufReg);
6658 }
6659 MIB.setMemRefs(MMOBegin, MMOEnd);
6660
6661 // Reload IP
6662 if (PVT == MVT::i64) {
6663 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006664 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006665 .addReg(BufReg);
6666 } else {
6667 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6668 .addImm(LabelOffset)
6669 .addReg(BufReg);
6670 }
6671 MIB.setMemRefs(MMOBegin, MMOEnd);
6672
6673 // Reload SP
6674 if (PVT == MVT::i64) {
6675 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006676 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006677 .addReg(BufReg);
6678 } else {
6679 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6680 .addImm(SPOffset)
6681 .addReg(BufReg);
6682 }
6683 MIB.setMemRefs(MMOBegin, MMOEnd);
6684
Hal Finkelf05d6c72013-07-17 23:50:51 +00006685 // Reload BP
6686 if (PVT == MVT::i64) {
6687 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6688 .addImm(BPOffset)
6689 .addReg(BufReg);
6690 } else {
6691 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6692 .addImm(BPOffset)
6693 .addReg(BufReg);
6694 }
6695 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00006696
6697 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006698 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006699 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006700 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006701 .addReg(BufReg);
6702
6703 MIB.setMemRefs(MMOBegin, MMOEnd);
6704 }
6705
6706 // Jump
6707 BuildMI(*MBB, MI, DL,
6708 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6709 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6710
6711 MI->eraseFromParent();
6712 return MBB;
6713}
6714
Dale Johannesena32affb2008-08-28 17:53:09 +00006715MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00006716PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00006717 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00006718 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6719 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6720 return emitEHSjLjSetJmp(MI, BB);
6721 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6722 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6723 return emitEHSjLjLongJmp(MI, BB);
6724 }
6725
Evan Cheng20350c42006-11-27 23:37:22 +00006726 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00006727
6728 // To "insert" these instructions we actually have to insert their
6729 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00006730 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00006731 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00006732 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00006733
Dan Gohman3b460302008-07-07 23:14:23 +00006734 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00006735
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006736 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006737 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6738 MI->getOpcode() == PPC::SELECT_I4 ||
6739 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00006740 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00006741 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6742 MI->getOpcode() == PPC::SELECT_CC_I8)
6743 Cond.push_back(MI->getOperand(4));
6744 else
6745 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00006746 Cond.push_back(MI->getOperand(1));
6747
Hal Finkel460e94d2012-06-22 23:10:08 +00006748 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00006749 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6750 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6751 Cond, MI->getOperand(2).getReg(),
6752 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00006753 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6754 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6755 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6756 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006757 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
6758 MI->getOpcode() == PPC::SELECT_I4 ||
6759 MI->getOpcode() == PPC::SELECT_I8 ||
6760 MI->getOpcode() == PPC::SELECT_F4 ||
6761 MI->getOpcode() == PPC::SELECT_F8 ||
6762 MI->getOpcode() == PPC::SELECT_VRRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00006763 // The incoming instruction knows the destination vreg to set, the
6764 // condition code register to branch on, the true/false values to
6765 // select between, and a branch opcode to use.
6766
6767 // thisMBB:
6768 // ...
6769 // TrueVal = ...
6770 // cmpTY ccX, r1, r2
6771 // bCC copy1MBB
6772 // fallthrough --> copy0MBB
6773 MachineBasicBlock *thisMBB = BB;
6774 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6775 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006776 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006777 F->insert(It, copy0MBB);
6778 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006779
6780 // Transfer the remainder of BB and its successor edges to sinkMBB.
6781 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006782 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006783 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6784
Evan Cheng32e376f2008-07-12 02:23:19 +00006785 // Next, add the true and fallthrough blocks as its successors.
6786 BB->addSuccessor(copy0MBB);
6787 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006788
Hal Finkel940ab932014-02-28 00:27:01 +00006789 if (MI->getOpcode() == PPC::SELECT_I4 ||
6790 MI->getOpcode() == PPC::SELECT_I8 ||
6791 MI->getOpcode() == PPC::SELECT_F4 ||
6792 MI->getOpcode() == PPC::SELECT_F8 ||
6793 MI->getOpcode() == PPC::SELECT_VRRC) {
6794 BuildMI(BB, dl, TII->get(PPC::BC))
6795 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6796 } else {
6797 unsigned SelectPred = MI->getOperand(4).getImm();
6798 BuildMI(BB, dl, TII->get(PPC::BCC))
6799 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6800 }
Dan Gohman34396292010-07-06 20:24:04 +00006801
Evan Cheng32e376f2008-07-12 02:23:19 +00006802 // copy0MBB:
6803 // %FalseValue = ...
6804 // # fallthrough to sinkMBB
6805 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006806
Evan Cheng32e376f2008-07-12 02:23:19 +00006807 // Update machine-CFG edges
6808 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006809
Evan Cheng32e376f2008-07-12 02:23:19 +00006810 // sinkMBB:
6811 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6812 // ...
6813 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00006814 BuildMI(*BB, BB->begin(), dl,
6815 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00006816 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6817 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6818 }
Dale Johannesena32affb2008-08-28 17:53:09 +00006819 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6820 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6821 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6822 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006823 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6824 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6825 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6826 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006827
6828 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6829 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6830 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6831 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006832 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6833 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6834 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6835 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006836
6837 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6838 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6839 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6840 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006841 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6842 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6843 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6844 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006845
6846 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6847 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6848 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6849 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006850 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6851 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6852 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6853 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006854
6855 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006856 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006857 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006858 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006859 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006860 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006861 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006862 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006863
6864 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6865 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6866 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6867 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006868 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6869 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6870 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6871 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006872
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006873 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6874 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6875 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6876 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6877 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6878 BB = EmitAtomicBinary(MI, BB, false, 0);
6879 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6880 BB = EmitAtomicBinary(MI, BB, true, 0);
6881
Evan Cheng32e376f2008-07-12 02:23:19 +00006882 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6883 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6884 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6885
6886 unsigned dest = MI->getOperand(0).getReg();
6887 unsigned ptrA = MI->getOperand(1).getReg();
6888 unsigned ptrB = MI->getOperand(2).getReg();
6889 unsigned oldval = MI->getOperand(3).getReg();
6890 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006891 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006892
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006893 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6894 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6895 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006896 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006897 F->insert(It, loop1MBB);
6898 F->insert(It, loop2MBB);
6899 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006900 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006901 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006902 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006903 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006904
6905 // thisMBB:
6906 // ...
6907 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006908 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006909
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006910 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006911 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006912 // cmp[wd] dest, oldval
6913 // bne- midMBB
6914 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006915 // st[wd]cx. newval, ptr
6916 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006917 // b exitBB
6918 // midMBB:
6919 // st[wd]cx. dest, ptr
6920 // exitBB:
6921 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006922 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00006923 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006924 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00006925 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006926 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006927 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6928 BB->addSuccessor(loop2MBB);
6929 BB->addSuccessor(midMBB);
6930
6931 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006932 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00006933 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006934 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006935 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006936 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006937 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006938 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006939
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006940 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006941 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006942 .addReg(dest).addReg(ptrA).addReg(ptrB);
6943 BB->addSuccessor(exitMBB);
6944
Evan Cheng32e376f2008-07-12 02:23:19 +00006945 // exitMBB:
6946 // ...
6947 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00006948 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6949 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6950 // We must use 64-bit registers for addresses when targeting 64-bit,
6951 // since we're actually doing arithmetic on them. Other registers
6952 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006953 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00006954 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6955
6956 unsigned dest = MI->getOperand(0).getReg();
6957 unsigned ptrA = MI->getOperand(1).getReg();
6958 unsigned ptrB = MI->getOperand(2).getReg();
6959 unsigned oldval = MI->getOperand(3).getReg();
6960 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006961 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00006962
6963 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6964 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6965 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6966 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6967 F->insert(It, loop1MBB);
6968 F->insert(It, loop2MBB);
6969 F->insert(It, midMBB);
6970 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006971 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006972 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006973 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00006974
6975 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006976 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006977 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6978 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00006979 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6980 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6981 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6982 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6983 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6984 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6985 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6986 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6987 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6988 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6989 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6990 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6991 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6992 unsigned Ptr1Reg;
6993 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00006994 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00006995 // thisMBB:
6996 // ...
6997 // fallthrough --> loopMBB
6998 BB->addSuccessor(loop1MBB);
6999
7000 // The 4-byte load must be aligned, while a char or short may be
7001 // anywhere in the word. Hence all this nasty bookkeeping code.
7002 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7003 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007004 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007005 // rlwinm ptr, ptr1, 0, 0, 29
7006 // slw newval2, newval, shift
7007 // slw oldval2, oldval,shift
7008 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7009 // slw mask, mask2, shift
7010 // and newval3, newval2, mask
7011 // and oldval3, oldval2, mask
7012 // loop1MBB:
7013 // lwarx tmpDest, ptr
7014 // and tmp, tmpDest, mask
7015 // cmpw tmp, oldval3
7016 // bne- midMBB
7017 // loop2MBB:
7018 // andc tmp2, tmpDest, mask
7019 // or tmp4, tmp2, newval3
7020 // stwcx. tmp4, ptr
7021 // bne- loop1MBB
7022 // b exitBB
7023 // midMBB:
7024 // stwcx. tmpDest, ptr
7025 // exitBB:
7026 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007027 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007028 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007029 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007030 .addReg(ptrA).addReg(ptrB);
7031 } else {
7032 Ptr1Reg = ptrB;
7033 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007034 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007035 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007036 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007037 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7038 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007039 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007040 .addReg(Ptr1Reg).addImm(0).addImm(61);
7041 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007042 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007043 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007044 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007045 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007046 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007047 .addReg(oldval).addReg(ShiftReg);
7048 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007049 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007050 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007051 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7052 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7053 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007054 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007055 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007056 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007057 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007058 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007059 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007060 .addReg(OldVal2Reg).addReg(MaskReg);
7061
7062 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007063 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007064 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007065 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7066 .addReg(TmpDestReg).addReg(MaskReg);
7067 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007068 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007069 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007070 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7071 BB->addSuccessor(loop2MBB);
7072 BB->addSuccessor(midMBB);
7073
7074 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007075 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7076 .addReg(TmpDestReg).addReg(MaskReg);
7077 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7078 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7079 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007080 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007081 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007082 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007083 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007084 BB->addSuccessor(loop1MBB);
7085 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007086
Dale Johannesen340d2642008-08-30 00:08:53 +00007087 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007088 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007089 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007090 BB->addSuccessor(exitMBB);
7091
7092 // exitMBB:
7093 // ...
7094 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007095 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7096 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007097 } else if (MI->getOpcode() == PPC::FADDrtz) {
7098 // This pseudo performs an FADD with rounding mode temporarily forced
7099 // to round-to-zero. We emit this via custom inserter since the FPSCR
7100 // is not modeled at the SelectionDAG level.
7101 unsigned Dest = MI->getOperand(0).getReg();
7102 unsigned Src1 = MI->getOperand(1).getReg();
7103 unsigned Src2 = MI->getOperand(2).getReg();
7104 DebugLoc dl = MI->getDebugLoc();
7105
7106 MachineRegisterInfo &RegInfo = F->getRegInfo();
7107 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7108
7109 // Save FPSCR value.
7110 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7111
7112 // Set rounding mode to round-to-zero.
7113 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7114 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7115
7116 // Perform addition.
7117 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7118
7119 // Restore FPSCR value.
7120 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007121 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7122 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7123 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7124 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7125 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7126 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7127 PPC::ANDIo8 : PPC::ANDIo;
7128 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7129 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7130
7131 MachineRegisterInfo &RegInfo = F->getRegInfo();
7132 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7133 &PPC::GPRCRegClass :
7134 &PPC::G8RCRegClass);
7135
7136 DebugLoc dl = MI->getDebugLoc();
7137 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7138 .addReg(MI->getOperand(1).getReg()).addImm(1);
7139 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7140 MI->getOperand(0).getReg())
7141 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007142 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007143 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007144 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007145
Dan Gohman34396292010-07-06 20:24:04 +00007146 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007147 return BB;
7148}
7149
Chris Lattner4211ca92006-04-14 06:01:58 +00007150//===----------------------------------------------------------------------===//
7151// Target Optimization Hooks
7152//===----------------------------------------------------------------------===//
7153
Hal Finkelb0c810f2013-04-03 17:44:56 +00007154SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
7155 DAGCombinerInfo &DCI) const {
Hal Finkel2e103312013-04-03 04:01:11 +00007156 if (DCI.isAfterLegalizeVectorOps())
7157 return SDValue();
7158
Hal Finkelb0c810f2013-04-03 17:44:56 +00007159 EVT VT = Op.getValueType();
7160
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007161 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7162 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7163 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7164 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007165
7166 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7167 // For the reciprocal, we need to find the zero of the function:
7168 // F(X) = A X - 1 [which has a zero at X = 1/A]
7169 // =>
7170 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
7171 // does not require additional intermediate precision]
7172
7173 // Convergence is quadratic, so we essentially double the number of digits
7174 // correct after every iteration. The minimum architected relative
7175 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7176 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007177 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007178 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007179 ++Iterations;
7180
7181 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007182 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007183
7184 SDValue FPOne =
Hal Finkelb0c810f2013-04-03 17:44:56 +00007185 DAG.getConstantFP(1.0, VT.getScalarType());
7186 if (VT.isVector()) {
7187 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007188 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007189 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel2e103312013-04-03 04:01:11 +00007190 FPOne, FPOne, FPOne, FPOne);
7191 }
7192
Hal Finkelb0c810f2013-04-03 17:44:56 +00007193 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007194 DCI.AddToWorklist(Est.getNode());
7195
7196 // Newton iterations: Est = Est + Est (1 - Arg * Est)
7197 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007198 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007199 DCI.AddToWorklist(NewEst.getNode());
7200
Hal Finkelb0c810f2013-04-03 17:44:56 +00007201 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007202 DCI.AddToWorklist(NewEst.getNode());
7203
Hal Finkelb0c810f2013-04-03 17:44:56 +00007204 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007205 DCI.AddToWorklist(NewEst.getNode());
7206
Hal Finkelb0c810f2013-04-03 17:44:56 +00007207 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007208 DCI.AddToWorklist(Est.getNode());
7209 }
7210
7211 return Est;
7212 }
7213
7214 return SDValue();
7215}
7216
Hal Finkelb0c810f2013-04-03 17:44:56 +00007217SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel2e103312013-04-03 04:01:11 +00007218 DAGCombinerInfo &DCI) const {
7219 if (DCI.isAfterLegalizeVectorOps())
7220 return SDValue();
7221
Hal Finkelb0c810f2013-04-03 17:44:56 +00007222 EVT VT = Op.getValueType();
7223
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007224 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7225 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7226 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7227 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007228
7229 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7230 // For the reciprocal sqrt, we need to find the zero of the function:
7231 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
7232 // =>
7233 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
7234 // As a result, we precompute A/2 prior to the iteration loop.
7235
7236 // Convergence is quadratic, so we essentially double the number of digits
7237 // correct after every iteration. The minimum architected relative
7238 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7239 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007240 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007241 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007242 ++Iterations;
7243
7244 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007245 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007246
Hal Finkelb0c810f2013-04-03 17:44:56 +00007247 SDValue FPThreeHalves =
7248 DAG.getConstantFP(1.5, VT.getScalarType());
7249 if (VT.isVector()) {
7250 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007251 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007252 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7253 FPThreeHalves, FPThreeHalves,
7254 FPThreeHalves, FPThreeHalves);
Hal Finkel2e103312013-04-03 04:01:11 +00007255 }
7256
Hal Finkelb0c810f2013-04-03 17:44:56 +00007257 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007258 DCI.AddToWorklist(Est.getNode());
7259
7260 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
7261 // this entire sequence requires only one FP constant.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007262 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007263 DCI.AddToWorklist(HalfArg.getNode());
7264
Hal Finkelb0c810f2013-04-03 17:44:56 +00007265 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007266 DCI.AddToWorklist(HalfArg.getNode());
7267
7268 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
7269 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007270 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007271 DCI.AddToWorklist(NewEst.getNode());
7272
Hal Finkelb0c810f2013-04-03 17:44:56 +00007273 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007274 DCI.AddToWorklist(NewEst.getNode());
7275
Hal Finkelb0c810f2013-04-03 17:44:56 +00007276 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007277 DCI.AddToWorklist(NewEst.getNode());
7278
Hal Finkelb0c810f2013-04-03 17:44:56 +00007279 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007280 DCI.AddToWorklist(Est.getNode());
7281 }
7282
7283 return Est;
7284 }
7285
7286 return SDValue();
7287}
7288
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007289// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7290// not enforce equality of the chain operands.
7291static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
7292 unsigned Bytes, int Dist,
7293 SelectionDAG &DAG) {
7294 EVT VT = LS->getMemoryVT();
7295 if (VT.getSizeInBits() / 8 != Bytes)
7296 return false;
7297
7298 SDValue Loc = LS->getBasePtr();
7299 SDValue BaseLoc = Base->getBasePtr();
7300 if (Loc.getOpcode() == ISD::FrameIndex) {
7301 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7302 return false;
7303 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7304 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7305 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7306 int FS = MFI->getObjectSize(FI);
7307 int BFS = MFI->getObjectSize(BFI);
7308 if (FS != BFS || FS != (int)Bytes) return false;
7309 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7310 }
7311
7312 // Handle X+C
7313 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7314 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7315 return true;
7316
7317 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007318 const GlobalValue *GV1 = nullptr;
7319 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007320 int64_t Offset1 = 0;
7321 int64_t Offset2 = 0;
7322 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7323 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7324 if (isGA1 && isGA2 && GV1 == GV2)
7325 return Offset1 == (Offset2 + Dist*Bytes);
7326 return false;
7327}
7328
Hal Finkel7d8a6912013-05-26 18:08:30 +00007329// Return true is there is a nearyby consecutive load to the one provided
7330// (regardless of alignment). We search up and down the chain, looking though
7331// token factors and other loads (but nothing else). As a result, a true
7332// results indicates that it is safe to create a new consecutive load adjacent
7333// to the load provided.
7334static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7335 SDValue Chain = LD->getChain();
7336 EVT VT = LD->getMemoryVT();
7337
7338 SmallSet<SDNode *, 16> LoadRoots;
7339 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7340 SmallSet<SDNode *, 16> Visited;
7341
7342 // First, search up the chain, branching to follow all token-factor operands.
7343 // If we find a consecutive load, then we're done, otherwise, record all
7344 // nodes just above the top-level loads and token factors.
7345 while (!Queue.empty()) {
7346 SDNode *ChainNext = Queue.pop_back_val();
7347 if (!Visited.insert(ChainNext))
7348 continue;
7349
7350 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007351 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007352 return true;
7353
7354 if (!Visited.count(ChainLD->getChain().getNode()))
7355 Queue.push_back(ChainLD->getChain().getNode());
7356 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
7357 for (SDNode::op_iterator O = ChainNext->op_begin(),
7358 OE = ChainNext->op_end(); O != OE; ++O)
7359 if (!Visited.count(O->getNode()))
7360 Queue.push_back(O->getNode());
7361 } else
7362 LoadRoots.insert(ChainNext);
7363 }
7364
7365 // Second, search down the chain, starting from the top-level nodes recorded
7366 // in the first phase. These top-level nodes are the nodes just above all
7367 // loads and token factors. Starting with their uses, recursively look though
7368 // all loads (just the chain uses) and token factors to find a consecutive
7369 // load.
7370 Visited.clear();
7371 Queue.clear();
7372
7373 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7374 IE = LoadRoots.end(); I != IE; ++I) {
7375 Queue.push_back(*I);
7376
7377 while (!Queue.empty()) {
7378 SDNode *LoadRoot = Queue.pop_back_val();
7379 if (!Visited.insert(LoadRoot))
7380 continue;
7381
7382 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007383 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007384 return true;
7385
7386 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7387 UE = LoadRoot->use_end(); UI != UE; ++UI)
7388 if (((isa<LoadSDNode>(*UI) &&
7389 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
7390 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7391 Queue.push_back(*UI);
7392 }
7393 }
7394
7395 return false;
7396}
7397
Hal Finkel940ab932014-02-28 00:27:01 +00007398SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7399 DAGCombinerInfo &DCI) const {
7400 SelectionDAG &DAG = DCI.DAG;
7401 SDLoc dl(N);
7402
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007403 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007404 "Expecting to be tracking CR bits");
7405 // If we're tracking CR bits, we need to be careful that we don't have:
7406 // trunc(binary-ops(zext(x), zext(y)))
7407 // or
7408 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7409 // such that we're unnecessarily moving things into GPRs when it would be
7410 // better to keep them in CR bits.
7411
7412 // Note that trunc here can be an actual i1 trunc, or can be the effective
7413 // truncation that comes from a setcc or select_cc.
7414 if (N->getOpcode() == ISD::TRUNCATE &&
7415 N->getValueType(0) != MVT::i1)
7416 return SDValue();
7417
7418 if (N->getOperand(0).getValueType() != MVT::i32 &&
7419 N->getOperand(0).getValueType() != MVT::i64)
7420 return SDValue();
7421
7422 if (N->getOpcode() == ISD::SETCC ||
7423 N->getOpcode() == ISD::SELECT_CC) {
7424 // If we're looking at a comparison, then we need to make sure that the
7425 // high bits (all except for the first) don't matter the result.
7426 ISD::CondCode CC =
7427 cast<CondCodeSDNode>(N->getOperand(
7428 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7429 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7430
7431 if (ISD::isSignedIntSetCC(CC)) {
7432 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7433 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7434 return SDValue();
7435 } else if (ISD::isUnsignedIntSetCC(CC)) {
7436 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7437 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7438 !DAG.MaskedValueIsZero(N->getOperand(1),
7439 APInt::getHighBitsSet(OpBits, OpBits-1)))
7440 return SDValue();
7441 } else {
7442 // This is neither a signed nor an unsigned comparison, just make sure
7443 // that the high bits are equal.
7444 APInt Op1Zero, Op1One;
7445 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00007446 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
7447 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00007448
7449 // We don't really care about what is known about the first bit (if
7450 // anything), so clear it in all masks prior to comparing them.
7451 Op1Zero.clearBit(0); Op1One.clearBit(0);
7452 Op2Zero.clearBit(0); Op2One.clearBit(0);
7453
7454 if (Op1Zero != Op2Zero || Op1One != Op2One)
7455 return SDValue();
7456 }
7457 }
7458
7459 // We now know that the higher-order bits are irrelevant, we just need to
7460 // make sure that all of the intermediate operations are bit operations, and
7461 // all inputs are extensions.
7462 if (N->getOperand(0).getOpcode() != ISD::AND &&
7463 N->getOperand(0).getOpcode() != ISD::OR &&
7464 N->getOperand(0).getOpcode() != ISD::XOR &&
7465 N->getOperand(0).getOpcode() != ISD::SELECT &&
7466 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7467 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7468 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7469 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7470 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7471 return SDValue();
7472
7473 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7474 N->getOperand(1).getOpcode() != ISD::AND &&
7475 N->getOperand(1).getOpcode() != ISD::OR &&
7476 N->getOperand(1).getOpcode() != ISD::XOR &&
7477 N->getOperand(1).getOpcode() != ISD::SELECT &&
7478 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7479 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7480 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7481 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7482 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7483 return SDValue();
7484
7485 SmallVector<SDValue, 4> Inputs;
7486 SmallVector<SDValue, 8> BinOps, PromOps;
7487 SmallPtrSet<SDNode *, 16> Visited;
7488
7489 for (unsigned i = 0; i < 2; ++i) {
7490 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7491 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7492 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7493 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7494 isa<ConstantSDNode>(N->getOperand(i)))
7495 Inputs.push_back(N->getOperand(i));
7496 else
7497 BinOps.push_back(N->getOperand(i));
7498
7499 if (N->getOpcode() == ISD::TRUNCATE)
7500 break;
7501 }
7502
7503 // Visit all inputs, collect all binary operations (and, or, xor and
7504 // select) that are all fed by extensions.
7505 while (!BinOps.empty()) {
7506 SDValue BinOp = BinOps.back();
7507 BinOps.pop_back();
7508
7509 if (!Visited.insert(BinOp.getNode()))
7510 continue;
7511
7512 PromOps.push_back(BinOp);
7513
7514 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7515 // The condition of the select is not promoted.
7516 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7517 continue;
7518 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7519 continue;
7520
7521 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7522 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7523 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7524 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7525 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7526 Inputs.push_back(BinOp.getOperand(i));
7527 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7528 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7529 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7530 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7531 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7532 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7533 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7534 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7535 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7536 BinOps.push_back(BinOp.getOperand(i));
7537 } else {
7538 // We have an input that is not an extension or another binary
7539 // operation; we'll abort this transformation.
7540 return SDValue();
7541 }
7542 }
7543 }
7544
7545 // Make sure that this is a self-contained cluster of operations (which
7546 // is not quite the same thing as saying that everything has only one
7547 // use).
7548 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7549 if (isa<ConstantSDNode>(Inputs[i]))
7550 continue;
7551
7552 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7553 UE = Inputs[i].getNode()->use_end();
7554 UI != UE; ++UI) {
7555 SDNode *User = *UI;
7556 if (User != N && !Visited.count(User))
7557 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007558
7559 // Make sure that we're not going to promote the non-output-value
7560 // operand(s) or SELECT or SELECT_CC.
7561 // FIXME: Although we could sometimes handle this, and it does occur in
7562 // practice that one of the condition inputs to the select is also one of
7563 // the outputs, we currently can't deal with this.
7564 if (User->getOpcode() == ISD::SELECT) {
7565 if (User->getOperand(0) == Inputs[i])
7566 return SDValue();
7567 } else if (User->getOpcode() == ISD::SELECT_CC) {
7568 if (User->getOperand(0) == Inputs[i] ||
7569 User->getOperand(1) == Inputs[i])
7570 return SDValue();
7571 }
Hal Finkel940ab932014-02-28 00:27:01 +00007572 }
7573 }
7574
7575 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7576 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7577 UE = PromOps[i].getNode()->use_end();
7578 UI != UE; ++UI) {
7579 SDNode *User = *UI;
7580 if (User != N && !Visited.count(User))
7581 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007582
7583 // Make sure that we're not going to promote the non-output-value
7584 // operand(s) or SELECT or SELECT_CC.
7585 // FIXME: Although we could sometimes handle this, and it does occur in
7586 // practice that one of the condition inputs to the select is also one of
7587 // the outputs, we currently can't deal with this.
7588 if (User->getOpcode() == ISD::SELECT) {
7589 if (User->getOperand(0) == PromOps[i])
7590 return SDValue();
7591 } else if (User->getOpcode() == ISD::SELECT_CC) {
7592 if (User->getOperand(0) == PromOps[i] ||
7593 User->getOperand(1) == PromOps[i])
7594 return SDValue();
7595 }
Hal Finkel940ab932014-02-28 00:27:01 +00007596 }
7597 }
7598
7599 // Replace all inputs with the extension operand.
7600 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7601 // Constants may have users outside the cluster of to-be-promoted nodes,
7602 // and so we need to replace those as we do the promotions.
7603 if (isa<ConstantSDNode>(Inputs[i]))
7604 continue;
7605 else
7606 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7607 }
7608
7609 // Replace all operations (these are all the same, but have a different
7610 // (i1) return type). DAG.getNode will validate that the types of
7611 // a binary operator match, so go through the list in reverse so that
7612 // we've likely promoted both operands first. Any intermediate truncations or
7613 // extensions disappear.
7614 while (!PromOps.empty()) {
7615 SDValue PromOp = PromOps.back();
7616 PromOps.pop_back();
7617
7618 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7619 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7620 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7621 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7622 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
7623 PromOp.getOperand(0).getValueType() != MVT::i1) {
7624 // The operand is not yet ready (see comment below).
7625 PromOps.insert(PromOps.begin(), PromOp);
7626 continue;
7627 }
7628
7629 SDValue RepValue = PromOp.getOperand(0);
7630 if (isa<ConstantSDNode>(RepValue))
7631 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
7632
7633 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
7634 continue;
7635 }
7636
7637 unsigned C;
7638 switch (PromOp.getOpcode()) {
7639 default: C = 0; break;
7640 case ISD::SELECT: C = 1; break;
7641 case ISD::SELECT_CC: C = 2; break;
7642 }
7643
7644 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7645 PromOp.getOperand(C).getValueType() != MVT::i1) ||
7646 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7647 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
7648 // The to-be-promoted operands of this node have not yet been
7649 // promoted (this should be rare because we're going through the
7650 // list backward, but if one of the operands has several users in
7651 // this cluster of to-be-promoted nodes, it is possible).
7652 PromOps.insert(PromOps.begin(), PromOp);
7653 continue;
7654 }
7655
7656 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7657 PromOp.getNode()->op_end());
7658
7659 // If there are any constant inputs, make sure they're replaced now.
7660 for (unsigned i = 0; i < 2; ++i)
7661 if (isa<ConstantSDNode>(Ops[C+i]))
7662 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
7663
7664 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007665 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00007666 }
7667
7668 // Now we're left with the initial truncation itself.
7669 if (N->getOpcode() == ISD::TRUNCATE)
7670 return N->getOperand(0);
7671
7672 // Otherwise, this is a comparison. The operands to be compared have just
7673 // changed type (to i1), but everything else is the same.
7674 return SDValue(N, 0);
7675}
7676
7677SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
7678 DAGCombinerInfo &DCI) const {
7679 SelectionDAG &DAG = DCI.DAG;
7680 SDLoc dl(N);
7681
Hal Finkel940ab932014-02-28 00:27:01 +00007682 // If we're tracking CR bits, we need to be careful that we don't have:
7683 // zext(binary-ops(trunc(x), trunc(y)))
7684 // or
7685 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
7686 // such that we're unnecessarily moving things into CR bits that can more
7687 // efficiently stay in GPRs. Note that if we're not certain that the high
7688 // bits are set as required by the final extension, we still may need to do
7689 // some masking to get the proper behavior.
7690
Hal Finkel46043ed2014-03-01 21:36:57 +00007691 // This same functionality is important on PPC64 when dealing with
7692 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
7693 // the return values of functions. Because it is so similar, it is handled
7694 // here as well.
7695
Hal Finkel940ab932014-02-28 00:27:01 +00007696 if (N->getValueType(0) != MVT::i32 &&
7697 N->getValueType(0) != MVT::i64)
7698 return SDValue();
7699
Hal Finkel46043ed2014-03-01 21:36:57 +00007700 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007701 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00007702 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007703 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00007704 return SDValue();
7705
7706 if (N->getOperand(0).getOpcode() != ISD::AND &&
7707 N->getOperand(0).getOpcode() != ISD::OR &&
7708 N->getOperand(0).getOpcode() != ISD::XOR &&
7709 N->getOperand(0).getOpcode() != ISD::SELECT &&
7710 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
7711 return SDValue();
7712
7713 SmallVector<SDValue, 4> Inputs;
7714 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
7715 SmallPtrSet<SDNode *, 16> Visited;
7716
7717 // Visit all inputs, collect all binary operations (and, or, xor and
7718 // select) that are all fed by truncations.
7719 while (!BinOps.empty()) {
7720 SDValue BinOp = BinOps.back();
7721 BinOps.pop_back();
7722
7723 if (!Visited.insert(BinOp.getNode()))
7724 continue;
7725
7726 PromOps.push_back(BinOp);
7727
7728 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7729 // The condition of the select is not promoted.
7730 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7731 continue;
7732 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7733 continue;
7734
7735 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7736 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7737 Inputs.push_back(BinOp.getOperand(i));
7738 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7739 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7740 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7741 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7742 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
7743 BinOps.push_back(BinOp.getOperand(i));
7744 } else {
7745 // We have an input that is not a truncation or another binary
7746 // operation; we'll abort this transformation.
7747 return SDValue();
7748 }
7749 }
7750 }
7751
7752 // Make sure that this is a self-contained cluster of operations (which
7753 // is not quite the same thing as saying that everything has only one
7754 // use).
7755 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7756 if (isa<ConstantSDNode>(Inputs[i]))
7757 continue;
7758
7759 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7760 UE = Inputs[i].getNode()->use_end();
7761 UI != UE; ++UI) {
7762 SDNode *User = *UI;
7763 if (User != N && !Visited.count(User))
7764 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007765
7766 // Make sure that we're not going to promote the non-output-value
7767 // operand(s) or SELECT or SELECT_CC.
7768 // FIXME: Although we could sometimes handle this, and it does occur in
7769 // practice that one of the condition inputs to the select is also one of
7770 // the outputs, we currently can't deal with this.
7771 if (User->getOpcode() == ISD::SELECT) {
7772 if (User->getOperand(0) == Inputs[i])
7773 return SDValue();
7774 } else if (User->getOpcode() == ISD::SELECT_CC) {
7775 if (User->getOperand(0) == Inputs[i] ||
7776 User->getOperand(1) == Inputs[i])
7777 return SDValue();
7778 }
Hal Finkel940ab932014-02-28 00:27:01 +00007779 }
7780 }
7781
7782 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7783 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7784 UE = PromOps[i].getNode()->use_end();
7785 UI != UE; ++UI) {
7786 SDNode *User = *UI;
7787 if (User != N && !Visited.count(User))
7788 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007789
7790 // Make sure that we're not going to promote the non-output-value
7791 // operand(s) or SELECT or SELECT_CC.
7792 // FIXME: Although we could sometimes handle this, and it does occur in
7793 // practice that one of the condition inputs to the select is also one of
7794 // the outputs, we currently can't deal with this.
7795 if (User->getOpcode() == ISD::SELECT) {
7796 if (User->getOperand(0) == PromOps[i])
7797 return SDValue();
7798 } else if (User->getOpcode() == ISD::SELECT_CC) {
7799 if (User->getOperand(0) == PromOps[i] ||
7800 User->getOperand(1) == PromOps[i])
7801 return SDValue();
7802 }
Hal Finkel940ab932014-02-28 00:27:01 +00007803 }
7804 }
7805
Hal Finkel46043ed2014-03-01 21:36:57 +00007806 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00007807 bool ReallyNeedsExt = false;
7808 if (N->getOpcode() != ISD::ANY_EXTEND) {
7809 // If all of the inputs are not already sign/zero extended, then
7810 // we'll still need to do that at the end.
7811 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7812 if (isa<ConstantSDNode>(Inputs[i]))
7813 continue;
7814
7815 unsigned OpBits =
7816 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00007817 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
7818
Hal Finkel940ab932014-02-28 00:27:01 +00007819 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
7820 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007821 APInt::getHighBitsSet(OpBits,
7822 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00007823 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00007824 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
7825 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00007826 ReallyNeedsExt = true;
7827 break;
7828 }
7829 }
7830 }
7831
7832 // Replace all inputs, either with the truncation operand, or a
7833 // truncation or extension to the final output type.
7834 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7835 // Constant inputs need to be replaced with the to-be-promoted nodes that
7836 // use them because they might have users outside of the cluster of
7837 // promoted nodes.
7838 if (isa<ConstantSDNode>(Inputs[i]))
7839 continue;
7840
7841 SDValue InSrc = Inputs[i].getOperand(0);
7842 if (Inputs[i].getValueType() == N->getValueType(0))
7843 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
7844 else if (N->getOpcode() == ISD::SIGN_EXTEND)
7845 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7846 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
7847 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7848 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7849 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
7850 else
7851 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7852 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
7853 }
7854
7855 // Replace all operations (these are all the same, but have a different
7856 // (promoted) return type). DAG.getNode will validate that the types of
7857 // a binary operator match, so go through the list in reverse so that
7858 // we've likely promoted both operands first.
7859 while (!PromOps.empty()) {
7860 SDValue PromOp = PromOps.back();
7861 PromOps.pop_back();
7862
7863 unsigned C;
7864 switch (PromOp.getOpcode()) {
7865 default: C = 0; break;
7866 case ISD::SELECT: C = 1; break;
7867 case ISD::SELECT_CC: C = 2; break;
7868 }
7869
7870 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7871 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
7872 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7873 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
7874 // The to-be-promoted operands of this node have not yet been
7875 // promoted (this should be rare because we're going through the
7876 // list backward, but if one of the operands has several users in
7877 // this cluster of to-be-promoted nodes, it is possible).
7878 PromOps.insert(PromOps.begin(), PromOp);
7879 continue;
7880 }
7881
7882 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7883 PromOp.getNode()->op_end());
7884
7885 // If this node has constant inputs, then they'll need to be promoted here.
7886 for (unsigned i = 0; i < 2; ++i) {
7887 if (!isa<ConstantSDNode>(Ops[C+i]))
7888 continue;
7889 if (Ops[C+i].getValueType() == N->getValueType(0))
7890 continue;
7891
7892 if (N->getOpcode() == ISD::SIGN_EXTEND)
7893 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7894 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7895 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7896 else
7897 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7898 }
7899
7900 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007901 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00007902 }
7903
7904 // Now we're left with the initial extension itself.
7905 if (!ReallyNeedsExt)
7906 return N->getOperand(0);
7907
Hal Finkel46043ed2014-03-01 21:36:57 +00007908 // To zero extend, just mask off everything except for the first bit (in the
7909 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00007910 if (N->getOpcode() == ISD::ZERO_EXTEND)
7911 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007912 DAG.getConstant(APInt::getLowBitsSet(
7913 N->getValueSizeInBits(0), PromBits),
7914 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00007915
7916 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
7917 "Invalid extension type");
7918 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
7919 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00007920 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00007921 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
7922 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
7923 N->getOperand(0), ShiftCst), ShiftCst);
7924}
7925
Duncan Sandsdc2dac12008-11-24 14:53:14 +00007926SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
7927 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00007928 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00007929 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007930 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00007931 switch (N->getOpcode()) {
7932 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00007933 case PPCISD::SHL:
7934 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007935 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007936 return N->getOperand(0);
7937 }
7938 break;
7939 case PPCISD::SRL:
7940 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007941 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007942 return N->getOperand(0);
7943 }
7944 break;
7945 case PPCISD::SRA:
7946 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007947 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007948 C->isAllOnesValue()) // -1 >>s V -> -1.
7949 return N->getOperand(0);
7950 }
7951 break;
Hal Finkel940ab932014-02-28 00:27:01 +00007952 case ISD::SIGN_EXTEND:
7953 case ISD::ZERO_EXTEND:
7954 case ISD::ANY_EXTEND:
7955 return DAGCombineExtBoolTrunc(N, DCI);
7956 case ISD::TRUNCATE:
7957 case ISD::SETCC:
7958 case ISD::SELECT_CC:
7959 return DAGCombineTruncBoolExt(N, DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007960 case ISD::FDIV: {
7961 assert(TM.Options.UnsafeFPMath &&
7962 "Reciprocal estimates require UnsafeFPMath");
Scott Michelcf0da6c2009-02-17 22:15:04 +00007963
Hal Finkel2e103312013-04-03 04:01:11 +00007964 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007965 SDValue RV =
7966 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00007967 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00007968 DCI.AddToWorklist(RV.getNode());
7969 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7970 N->getOperand(0), RV);
7971 }
Hal Finkelf96c18e2013-04-04 22:44:12 +00007972 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
7973 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7974 SDValue RV =
7975 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7976 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00007977 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00007978 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00007979 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00007980 N->getValueType(0), RV);
7981 DCI.AddToWorklist(RV.getNode());
7982 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7983 N->getOperand(0), RV);
7984 }
7985 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
7986 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7987 SDValue RV =
7988 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7989 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00007990 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00007991 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00007992 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00007993 N->getValueType(0), RV,
7994 N->getOperand(1).getOperand(1));
7995 DCI.AddToWorklist(RV.getNode());
7996 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7997 N->getOperand(0), RV);
7998 }
Hal Finkel2e103312013-04-03 04:01:11 +00007999 }
8000
Hal Finkelb0c810f2013-04-03 17:44:56 +00008001 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008002 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008003 DCI.AddToWorklist(RV.getNode());
8004 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8005 N->getOperand(0), RV);
8006 }
8007
8008 }
8009 break;
8010 case ISD::FSQRT: {
8011 assert(TM.Options.UnsafeFPMath &&
8012 "Reciprocal estimates require UnsafeFPMath");
8013
8014 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
8015 // reciprocal sqrt.
Hal Finkelb0c810f2013-04-03 17:44:56 +00008016 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008017 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008018 DCI.AddToWorklist(RV.getNode());
Hal Finkelb0c810f2013-04-03 17:44:56 +00008019 RV = DAGCombineFastRecip(RV, DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008020 if (RV.getNode()) {
Eric Christopher174c6622014-05-30 22:47:48 +00008021 // Unfortunately, RV is now NaN if the input was exactly 0. Select out
8022 // this case and force the answer to 0.
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008023
8024 EVT VT = RV.getValueType();
8025
8026 SDValue Zero = DAG.getConstantFP(0.0, VT.getScalarType());
8027 if (VT.isVector()) {
8028 assert(VT.getVectorNumElements() == 4 && "Unknown vector type");
8029 Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Zero, Zero, Zero, Zero);
8030 }
8031
8032 SDValue ZeroCmp =
8033 DAG.getSetCC(dl, getSetCCResultType(*DAG.getContext(), VT),
8034 N->getOperand(0), Zero, ISD::SETEQ);
8035 DCI.AddToWorklist(ZeroCmp.getNode());
8036 DCI.AddToWorklist(RV.getNode());
8037
8038 RV = DAG.getNode(VT.isVector() ? ISD::VSELECT : ISD::SELECT, dl, VT,
8039 ZeroCmp, Zero, RV);
Hal Finkel2e103312013-04-03 04:01:11 +00008040 return RV;
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008041 }
Hal Finkel2e103312013-04-03 04:01:11 +00008042 }
8043
8044 }
8045 break;
Chris Lattnerf4184352006-03-01 04:57:39 +00008046 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00008047 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008048 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
8049 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
8050 // We allow the src/dst to be either f32/f64, but the intermediate
8051 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00008052 if (N->getOperand(0).getValueType() == MVT::i64 &&
8053 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008054 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008055 if (Val.getValueType() == MVT::f32) {
8056 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008057 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008058 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008059
Owen Anderson9f944592009-08-11 20:47:22 +00008060 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008061 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008062 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008063 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008064 if (N->getValueType(0) == MVT::f32) {
8065 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00008066 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00008067 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008068 }
8069 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00008070 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008071 // If the intermediate type is i32, we can avoid the load/store here
8072 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00008073 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008074 }
8075 }
8076 break;
Chris Lattner27f53452006-03-01 05:50:56 +00008077 case ISD::STORE:
8078 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8079 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008080 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008081 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008082 N->getOperand(1).getValueType() == MVT::i32 &&
8083 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008084 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008085 if (Val.getValueType() == MVT::f32) {
8086 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008087 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008088 }
Owen Anderson9f944592009-08-11 20:47:22 +00008089 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008090 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008091
Hal Finkel60c75102013-04-01 15:37:53 +00008092 SDValue Ops[] = {
8093 N->getOperand(0), Val, N->getOperand(2),
8094 DAG.getValueType(N->getOperand(1).getValueType())
8095 };
8096
8097 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008098 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008099 cast<StoreSDNode>(N)->getMemoryVT(),
8100 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008101 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008102 return Val;
8103 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008104
Chris Lattnera7976d32006-07-10 20:56:58 +00008105 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008106 if (cast<StoreSDNode>(N)->isUnindexed() &&
8107 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008108 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008109 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008110 N->getOperand(1).getValueType() == MVT::i16 ||
8111 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008112 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008113 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008114 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008115 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008116 if (BSwapOp.getValueType() == MVT::i16)
8117 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008118
Dan Gohman48b185d2009-09-25 20:36:54 +00008119 SDValue Ops[] = {
8120 N->getOperand(0), BSwapOp, N->getOperand(2),
8121 DAG.getValueType(N->getOperand(1).getValueType())
8122 };
8123 return
8124 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008125 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008126 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008127 }
8128 break;
Hal Finkelcf2e9082013-05-24 23:00:14 +00008129 case ISD::LOAD: {
8130 LoadSDNode *LD = cast<LoadSDNode>(N);
8131 EVT VT = LD->getValueType(0);
8132 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8133 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8134 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8135 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008136 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8137 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008138 LD->getAlignment() < ABIAlignment) {
8139 // This is a type-legal unaligned Altivec load.
8140 SDValue Chain = LD->getChain();
8141 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008142 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008143
8144 // This implements the loading of unaligned vectors as described in
8145 // the venerable Apple Velocity Engine overview. Specifically:
8146 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8147 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8148 //
8149 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008150 // loads into an alignment-based permutation-control instruction (lvsl
8151 // or lvsr), a series of regular vector loads (which always truncate
8152 // their input address to an aligned address), and a series of
8153 // permutations. The results of these permutations are the requested
8154 // loaded values. The trick is that the last "extra" load is not taken
8155 // from the address you might suspect (sizeof(vector) bytes after the
8156 // last requested load), but rather sizeof(vector) - 1 bytes after the
8157 // last requested vector. The point of this is to avoid a page fault if
8158 // the base address happened to be aligned. This works because if the
8159 // base address is aligned, then adding less than a full vector length
8160 // will cause the last vector in the sequence to be (re)loaded.
8161 // Otherwise, the next vector will be fetched as you might suspect was
8162 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008163
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008164 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008165 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008166 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8167 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008168 Intrinsic::ID Intr = (isLittleEndian ?
8169 Intrinsic::ppc_altivec_lvsr :
8170 Intrinsic::ppc_altivec_lvsl);
8171 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008172
8173 // Refine the alignment of the original load (a "new" load created here
8174 // which was identical to the first except for the alignment would be
8175 // merged with the existing node regardless).
8176 MachineFunction &MF = DAG.getMachineFunction();
8177 MachineMemOperand *MMO =
8178 MF.getMachineMemOperand(LD->getPointerInfo(),
8179 LD->getMemOperand()->getFlags(),
8180 LD->getMemoryVT().getStoreSize(),
8181 ABIAlignment);
8182 LD->refineAlignment(MMO);
8183 SDValue BaseLoad = SDValue(LD, 0);
8184
8185 // Note that the value of IncOffset (which is provided to the next
8186 // load's pointer info offset value, and thus used to calculate the
8187 // alignment), and the value of IncValue (which is actually used to
8188 // increment the pointer value) are different! This is because we
8189 // require the next load to appear to be aligned, even though it
8190 // is actually offset from the base pointer by a lesser amount.
8191 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008192 int IncValue = IncOffset;
8193
8194 // Walk (both up and down) the chain looking for another load at the real
8195 // (aligned) offset (the alignment of the other load does not matter in
8196 // this case). If found, then do not use the offset reduction trick, as
8197 // that will prevent the loads from being later combined (as they would
8198 // otherwise be duplicates).
8199 if (!findConsecutiveLoad(LD, DAG))
8200 --IncValue;
8201
Hal Finkelcf2e9082013-05-24 23:00:14 +00008202 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8203 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8204
Hal Finkelcf2e9082013-05-24 23:00:14 +00008205 SDValue ExtraLoad =
8206 DAG.getLoad(VT, dl, Chain, Ptr,
8207 LD->getPointerInfo().getWithOffset(IncOffset),
8208 LD->isVolatile(), LD->isNonTemporal(),
8209 LD->isInvariant(), ABIAlignment);
8210
8211 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8212 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8213
8214 if (BaseLoad.getValueType() != MVT::v4i32)
8215 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
8216
8217 if (ExtraLoad.getValueType() != MVT::v4i32)
8218 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
8219
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008220 // Because vperm has a big-endian bias, we must reverse the order
8221 // of the input vectors and complement the permute control vector
8222 // when generating little endian code. We have already handled the
8223 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8224 // and ExtraLoad here.
8225 SDValue Perm;
8226 if (isLittleEndian)
8227 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8228 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8229 else
8230 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8231 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008232
8233 if (VT != MVT::v4i32)
8234 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8235
8236 // Now we need to be really careful about how we update the users of the
8237 // original load. We cannot just call DCI.CombineTo (or
8238 // DAG.ReplaceAllUsesWith for that matter), because the load still has
8239 // uses created here (the permutation for example) that need to stay.
8240 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
8241 while (UI != UE) {
8242 SDUse &Use = UI.getUse();
8243 SDNode *User = *UI;
8244 // Note: BaseLoad is checked here because it might not be N, but a
8245 // bitcast of N.
8246 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
8247 User == TF.getNode() || Use.getResNo() > 1) {
8248 ++UI;
8249 continue;
8250 }
8251
8252 SDValue To = Use.getResNo() ? TF : Perm;
8253 ++UI;
8254
8255 SmallVector<SDValue, 8> Ops;
8256 for (SDNode::op_iterator O = User->op_begin(),
8257 OE = User->op_end(); O != OE; ++O) {
8258 if (*O == Use)
8259 Ops.push_back(To);
8260 else
8261 Ops.push_back(*O);
8262 }
8263
Craig Topper8c0b4d02014-04-28 05:57:50 +00008264 DAG.UpdateNodeOperands(User, Ops);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008265 }
8266
8267 return SDValue(N, 0);
8268 }
8269 }
8270 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008271 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008272 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008273 Intrinsic::ID Intr = (isLittleEndian ?
8274 Intrinsic::ppc_altivec_lvsr :
8275 Intrinsic::ppc_altivec_lvsl);
8276 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008277 N->getOperand(1)->getOpcode() == ISD::ADD) {
8278 SDValue Add = N->getOperand(1);
8279
8280 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8281 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8282 Add.getValueType().getScalarType().getSizeInBits()))) {
8283 SDNode *BasePtr = Add->getOperand(0).getNode();
8284 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8285 UE = BasePtr->use_end(); UI != UE; ++UI) {
8286 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8287 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008288 Intr) {
8289 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008290 // multiple of that one. The results will be the same, so use the
8291 // one we've just found instead.
8292
8293 return SDValue(*UI, 0);
8294 }
8295 }
8296 }
8297 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008298 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008299
8300 break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008301 case ISD::BSWAP:
8302 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008303 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008304 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008305 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8306 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008307 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008308 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008309 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008310 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008311 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008312 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008313 LD->getChain(), // Chain
8314 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008315 DAG.getValueType(N->getValueType(0)) // VT
8316 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008317 SDValue BSLoad =
8318 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008319 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8320 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008321 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008322
Scott Michelcf0da6c2009-02-17 22:15:04 +00008323 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008324 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008325 if (N->getValueType(0) == MVT::i16)
8326 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008327
Chris Lattnera7976d32006-07-10 20:56:58 +00008328 // First, combine the bswap away. This makes the value produced by the
8329 // load dead.
8330 DCI.CombineTo(N, ResVal);
8331
8332 // Next, combine the load away, we give it a bogus result value but a real
8333 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008334 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008335
Chris Lattnera7976d32006-07-10 20:56:58 +00008336 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008337 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008338 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008339
Chris Lattner27f53452006-03-01 05:50:56 +00008340 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008341 case PPCISD::VCMP: {
8342 // If a VCMPo node already exists with exactly the same operands as this
8343 // node, use its result instead of this node (VCMPo computes both a CR6 and
8344 // a normal output).
8345 //
8346 if (!N->getOperand(0).hasOneUse() &&
8347 !N->getOperand(1).hasOneUse() &&
8348 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008349
Chris Lattnerd4058a52006-03-31 06:02:07 +00008350 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00008351 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008352
Gabor Greiff304a7a2008-08-28 21:40:38 +00008353 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008354 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8355 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008356 if (UI->getOpcode() == PPCISD::VCMPo &&
8357 UI->getOperand(1) == N->getOperand(1) &&
8358 UI->getOperand(2) == N->getOperand(2) &&
8359 UI->getOperand(0) == N->getOperand(0)) {
8360 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008361 break;
8362 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008363
Chris Lattner518834c2006-04-18 18:28:22 +00008364 // If there is no VCMPo node, or if the flag value has a single use, don't
8365 // transform this.
8366 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8367 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008368
8369 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008370 // chain, this transformation is more complex. Note that multiple things
8371 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00008372 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008373 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00008374 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00008375 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008376 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008377 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008378 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008379 FlagUser = User;
8380 break;
8381 }
8382 }
8383 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008384
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008385 // If the user is a MFOCRF instruction, we know this is safe.
8386 // Otherwise we give up for right now.
8387 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008388 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008389 }
8390 break;
8391 }
Hal Finkel940ab932014-02-28 00:27:01 +00008392 case ISD::BRCOND: {
8393 SDValue Cond = N->getOperand(1);
8394 SDValue Target = N->getOperand(2);
8395
8396 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8397 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8398 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8399
8400 // We now need to make the intrinsic dead (it cannot be instruction
8401 // selected).
8402 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8403 assert(Cond.getNode()->hasOneUse() &&
8404 "Counter decrement has more than one use");
8405
8406 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8407 N->getOperand(0), Target);
8408 }
8409 }
8410 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008411 case ISD::BR_CC: {
8412 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008413 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008414 // lowering is done pre-legalize, because the legalizer lowers the predicate
8415 // compare down to code that is difficult to reassemble.
8416 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008417 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008418
8419 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8420 // value. If so, pass-through the AND to get to the intrinsic.
8421 if (LHS.getOpcode() == ISD::AND &&
8422 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8423 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8424 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8425 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8426 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8427 isZero())
8428 LHS = LHS.getOperand(0);
8429
8430 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8431 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8432 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8433 isa<ConstantSDNode>(RHS)) {
8434 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8435 "Counter decrement comparison is not EQ or NE");
8436
8437 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8438 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8439 (CC == ISD::SETNE && !Val);
8440
8441 // We now need to make the intrinsic dead (it cannot be instruction
8442 // selected).
8443 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8444 assert(LHS.getNode()->hasOneUse() &&
8445 "Counter decrement has more than one use");
8446
8447 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8448 N->getOperand(0), N->getOperand(4));
8449 }
8450
Chris Lattner9754d142006-04-18 17:59:36 +00008451 int CompareOpc;
8452 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008453
Chris Lattner9754d142006-04-18 17:59:36 +00008454 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8455 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8456 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8457 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008458
Chris Lattner9754d142006-04-18 17:59:36 +00008459 // If this is a comparison against something other than 0/1, then we know
8460 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008461 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008462 if (Val != 0 && Val != 1) {
8463 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8464 return N->getOperand(0);
8465 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008466 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008467 N->getOperand(0), N->getOperand(4));
8468 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008469
Chris Lattner9754d142006-04-18 17:59:36 +00008470 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008471
Chris Lattner9754d142006-04-18 17:59:36 +00008472 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008473 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008474 LHS.getOperand(2), // LHS of compare
8475 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008476 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008477 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008478 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00008479 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008480
Chris Lattner9754d142006-04-18 17:59:36 +00008481 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008482 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008483 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008484 default: // Can't happen, don't crash on invalid number though.
8485 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008486 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008487 break;
8488 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008489 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008490 break;
8491 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008492 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008493 break;
8494 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008495 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008496 break;
8497 }
8498
Owen Anderson9f944592009-08-11 20:47:22 +00008499 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8500 DAG.getConstant(CompOpc, MVT::i32),
8501 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008502 N->getOperand(4), CompNode.getValue(1));
8503 }
8504 break;
8505 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008506 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008507
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008508 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008509}
8510
Chris Lattner4211ca92006-04-14 06:01:58 +00008511//===----------------------------------------------------------------------===//
8512// Inline Assembly Support
8513//===----------------------------------------------------------------------===//
8514
Jay Foada0653a32014-05-14 21:14:37 +00008515void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
8516 APInt &KnownZero,
8517 APInt &KnownOne,
8518 const SelectionDAG &DAG,
8519 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00008520 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00008521 switch (Op.getOpcode()) {
8522 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008523 case PPCISD::LBRX: {
8524 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00008525 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00008526 KnownZero = 0xFFFF0000;
8527 break;
8528 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008529 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00008530 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00008531 default: break;
8532 case Intrinsic::ppc_altivec_vcmpbfp_p:
8533 case Intrinsic::ppc_altivec_vcmpeqfp_p:
8534 case Intrinsic::ppc_altivec_vcmpequb_p:
8535 case Intrinsic::ppc_altivec_vcmpequh_p:
8536 case Intrinsic::ppc_altivec_vcmpequw_p:
8537 case Intrinsic::ppc_altivec_vcmpgefp_p:
8538 case Intrinsic::ppc_altivec_vcmpgtfp_p:
8539 case Intrinsic::ppc_altivec_vcmpgtsb_p:
8540 case Intrinsic::ppc_altivec_vcmpgtsh_p:
8541 case Intrinsic::ppc_altivec_vcmpgtsw_p:
8542 case Intrinsic::ppc_altivec_vcmpgtub_p:
8543 case Intrinsic::ppc_altivec_vcmpgtuh_p:
8544 case Intrinsic::ppc_altivec_vcmpgtuw_p:
8545 KnownZero = ~1U; // All bits but the low one are known to be zero.
8546 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008547 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008548 }
8549 }
8550}
8551
8552
Chris Lattnerd6855142007-03-25 02:14:49 +00008553/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00008554/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008555PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00008556PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
8557 if (Constraint.size() == 1) {
8558 switch (Constraint[0]) {
8559 default: break;
8560 case 'b':
8561 case 'r':
8562 case 'f':
8563 case 'v':
8564 case 'y':
8565 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00008566 case 'Z':
8567 // FIXME: While Z does indicate a memory constraint, it specifically
8568 // indicates an r+r address (used in conjunction with the 'y' modifier
8569 // in the replacement string). Currently, we're forcing the base
8570 // register to be r0 in the asm printer (which is interpreted as zero)
8571 // and forming the complete address in the second register. This is
8572 // suboptimal.
8573 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00008574 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008575 } else if (Constraint == "wc") { // individual CR bits.
8576 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00008577 } else if (Constraint == "wa" || Constraint == "wd" ||
8578 Constraint == "wf" || Constraint == "ws") {
8579 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00008580 }
8581 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00008582}
8583
John Thompsone8360b72010-10-29 17:29:13 +00008584/// Examine constraint type and operand type and determine a weight value.
8585/// This object must already have been set up with the operand type
8586/// and the current alternative constraint selected.
8587TargetLowering::ConstraintWeight
8588PPCTargetLowering::getSingleConstraintMatchWeight(
8589 AsmOperandInfo &info, const char *constraint) const {
8590 ConstraintWeight weight = CW_Invalid;
8591 Value *CallOperandVal = info.CallOperandVal;
8592 // If we don't have a value, we can't do a match,
8593 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00008594 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00008595 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00008596 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00008597
John Thompsone8360b72010-10-29 17:29:13 +00008598 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00008599 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
8600 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00008601 else if ((StringRef(constraint) == "wa" ||
8602 StringRef(constraint) == "wd" ||
8603 StringRef(constraint) == "wf") &&
8604 type->isVectorTy())
8605 return CW_Register;
8606 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
8607 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00008608
John Thompsone8360b72010-10-29 17:29:13 +00008609 switch (*constraint) {
8610 default:
8611 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8612 break;
8613 case 'b':
8614 if (type->isIntegerTy())
8615 weight = CW_Register;
8616 break;
8617 case 'f':
8618 if (type->isFloatTy())
8619 weight = CW_Register;
8620 break;
8621 case 'd':
8622 if (type->isDoubleTy())
8623 weight = CW_Register;
8624 break;
8625 case 'v':
8626 if (type->isVectorTy())
8627 weight = CW_Register;
8628 break;
8629 case 'y':
8630 weight = CW_Register;
8631 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00008632 case 'Z':
8633 weight = CW_Memory;
8634 break;
John Thompsone8360b72010-10-29 17:29:13 +00008635 }
8636 return weight;
8637}
8638
Scott Michelcf0da6c2009-02-17 22:15:04 +00008639std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00008640PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00008641 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00008642 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00008643 // GCC RS6000 Constraint Letters
8644 switch (Constraint[0]) {
8645 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008646 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00008647 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
8648 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008649 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008650 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00008651 return std::make_pair(0U, &PPC::G8RCRegClass);
8652 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008653 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008654 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00008655 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008656 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00008657 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008658 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008659 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00008660 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008661 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00008662 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008663 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008664 } else if (Constraint == "wc") { // an individual CR bit.
8665 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00008666 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00008667 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00008668 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00008669 } else if (Constraint == "ws") {
8670 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008671 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008672
Hal Finkelb176acb2013-08-03 12:25:10 +00008673 std::pair<unsigned, const TargetRegisterClass*> R =
8674 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8675
8676 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
8677 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
8678 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
8679 // register.
8680 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
8681 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008682 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00008683 PPC::GPRCRegClass.contains(R.first)) {
8684 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
8685 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00008686 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00008687 &PPC::G8RCRegClass);
8688 }
8689
8690 return R;
Chris Lattner01513612006-01-31 19:20:21 +00008691}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008692
Chris Lattner584a11a2006-11-02 01:44:04 +00008693
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008694/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00008695/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00008696void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00008697 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008698 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00008699 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00008700 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008701
Eric Christopherde9399b2011-06-02 23:16:42 +00008702 // Only support length 1 constraints.
8703 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008704
Eric Christopherde9399b2011-06-02 23:16:42 +00008705 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008706 switch (Letter) {
8707 default: break;
8708 case 'I':
8709 case 'J':
8710 case 'K':
8711 case 'L':
8712 case 'M':
8713 case 'N':
8714 case 'O':
8715 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00008716 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008717 if (!CST) return; // Must be an immediate to match.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008718 unsigned Value = CST->getZExtValue();
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008719 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00008720 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008721 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008722 if ((short)Value == (int)Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008723 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008724 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008725 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
8726 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008727 if ((short)Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008728 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008729 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008730 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008731 if ((Value >> 16) == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008732 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008733 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008734 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008735 if (Value > 31)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008736 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008737 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008738 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008739 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008740 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008741 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008742 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008743 if (Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008744 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008745 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008746 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008747 if ((short)-Value == (int)-Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008748 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008749 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008750 }
8751 break;
8752 }
8753 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008754
Gabor Greiff304a7a2008-08-28 21:40:38 +00008755 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008756 Ops.push_back(Result);
8757 return;
8758 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008759
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008760 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00008761 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008762}
Evan Cheng2dd2c652006-03-13 23:20:37 +00008763
Chris Lattner1eb94d92007-03-30 23:15:24 +00008764// isLegalAddressingMode - Return true if the addressing mode represented
8765// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008766bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00008767 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00008768 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00008769
Chris Lattner1eb94d92007-03-30 23:15:24 +00008770 // PPC allows a sign-extended 16-bit immediate field.
8771 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
8772 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008773
Chris Lattner1eb94d92007-03-30 23:15:24 +00008774 // No global is ever allowed as a base.
8775 if (AM.BaseGV)
8776 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008777
8778 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00008779 switch (AM.Scale) {
8780 case 0: // "r+i" or just "i", depending on HasBaseReg.
8781 break;
8782 case 1:
8783 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
8784 return false;
8785 // Otherwise we have r+r or r+i.
8786 break;
8787 case 2:
8788 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
8789 return false;
8790 // Allow 2*r as r+r.
8791 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00008792 default:
8793 // No other scales are supported.
8794 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00008795 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008796
Chris Lattner1eb94d92007-03-30 23:15:24 +00008797 return true;
8798}
8799
Dan Gohman21cea8a2010-04-17 15:26:15 +00008800SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
8801 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00008802 MachineFunction &MF = DAG.getMachineFunction();
8803 MachineFrameInfo *MFI = MF.getFrameInfo();
8804 MFI->setReturnAddressIsTaken(true);
8805
Bill Wendling908bf812014-01-06 00:43:20 +00008806 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008807 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008808
Andrew Trickef9de2a2013-05-25 02:42:55 +00008809 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008810 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00008811
Dale Johannesen81bfca72010-05-03 22:59:34 +00008812 // Make sure the function does not optimize away the store of the RA to
8813 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00008814 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008815 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008816 bool isPPC64 = Subtarget.isPPC64();
8817 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008818
8819 if (Depth > 0) {
8820 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8821 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00008822
Anton Korobeynikov2f931282011-01-10 12:39:04 +00008823 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00008824 isPPC64? MVT::i64 : MVT::i32);
8825 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
8826 DAG.getNode(ISD::ADD, dl, getPointerTy(),
8827 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008828 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008829 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00008830
Chris Lattnerf6a81562007-12-08 06:59:59 +00008831 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008832 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008833 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008834 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00008835}
8836
Dan Gohman21cea8a2010-04-17 15:26:15 +00008837SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
8838 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00008839 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008840 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00008841
Owen Anderson53aa7a92009-08-10 22:56:29 +00008842 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00008843 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008844
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008845 MachineFunction &MF = DAG.getMachineFunction();
8846 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008847 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00008848
8849 // Naked functions never have a frame pointer, and so we use r1. For all
8850 // other functions, this decision must be delayed until during PEI.
8851 unsigned FrameReg;
8852 if (MF.getFunction()->getAttributes().hasAttribute(
8853 AttributeSet::FunctionIndex, Attribute::Naked))
8854 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
8855 else
8856 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
8857
Dale Johannesen81bfca72010-05-03 22:59:34 +00008858 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
8859 PtrVT);
8860 while (Depth--)
8861 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008862 FrameAddr, MachinePointerInfo(), false, false,
8863 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008864 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008865}
Dan Gohmanc14e5222008-10-21 03:41:46 +00008866
Hal Finkel0d8db462014-05-11 19:29:11 +00008867// FIXME? Maybe this could be a TableGen attribute on some registers and
8868// this table could be generated automatically from RegInfo.
8869unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
8870 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008871 bool isPPC64 = Subtarget.isPPC64();
8872 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00008873
8874 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
8875 (!isPPC64 && VT != MVT::i32))
8876 report_fatal_error("Invalid register global variable type");
8877
8878 bool is64Bit = isPPC64 && VT == MVT::i64;
8879 unsigned Reg = StringSwitch<unsigned>(RegName)
8880 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
8881 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
8882 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
8883 (is64Bit ? PPC::X13 : PPC::R13))
8884 .Default(0);
8885
8886 if (Reg)
8887 return Reg;
8888 report_fatal_error("Invalid register name global variable");
8889}
8890
Dan Gohmanc14e5222008-10-21 03:41:46 +00008891bool
8892PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
8893 // The PowerPC target isn't yet aware of offsets.
8894 return false;
8895}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008896
Evan Chengd9929f02010-04-01 20:10:42 +00008897/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00008898/// and store operations as a result of memset, memcpy, and memmove
8899/// lowering. If DstAlign is zero that means it's safe to destination
8900/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
8901/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00008902/// probably because the source does not need to be loaded. If 'IsMemset' is
8903/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
8904/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
8905/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00008906/// It returns EVT::Other if the type should be determined using generic
8907/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00008908EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
8909 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00008910 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00008911 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00008912 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00008913 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00008914 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008915 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00008916 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008917 }
8918}
Hal Finkel88ed4e32012-04-01 19:23:08 +00008919
Hal Finkel34974ed2014-04-12 21:52:38 +00008920/// \brief Returns true if it is beneficial to convert a load of a constant
8921/// to just the constant itself.
8922bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
8923 Type *Ty) const {
8924 assert(Ty->isIntegerTy());
8925
8926 unsigned BitSize = Ty->getPrimitiveSizeInBits();
8927 if (BitSize == 0 || BitSize > 64)
8928 return false;
8929 return true;
8930}
8931
8932bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
8933 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
8934 return false;
8935 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8936 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
8937 return NumBits1 == 64 && NumBits2 == 32;
8938}
8939
8940bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
8941 if (!VT1.isInteger() || !VT2.isInteger())
8942 return false;
8943 unsigned NumBits1 = VT1.getSizeInBits();
8944 unsigned NumBits2 = VT2.getSizeInBits();
8945 return NumBits1 == 64 && NumBits2 == 32;
8946}
8947
8948bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
8949 return isInt<16>(Imm) || isUInt<16>(Imm);
8950}
8951
8952bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
8953 return isInt<16>(Imm) || isUInt<16>(Imm);
8954}
8955
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008956bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
Matt Arsenault25793a32014-02-05 23:15:53 +00008957 unsigned,
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008958 bool *Fast) const {
8959 if (DisablePPCUnaligned)
8960 return false;
8961
8962 // PowerPC supports unaligned memory access for simple non-vector types.
8963 // Although accessing unaligned addresses is not as efficient as accessing
8964 // aligned addresses, it is generally more efficient than manual expansion,
8965 // and generally only traps for software emulation when crossing page
8966 // boundaries.
8967
8968 if (!VT.isSimple())
8969 return false;
8970
Hal Finkel6e28e6a2014-03-26 19:39:09 +00008971 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008972 if (Subtarget.hasVSX()) {
Hal Finkel6e28e6a2014-03-26 19:39:09 +00008973 if (VT != MVT::v2f64 && VT != MVT::v2i64)
8974 return false;
8975 } else {
8976 return false;
8977 }
8978 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008979
8980 if (VT == MVT::ppcf128)
8981 return false;
8982
8983 if (Fast)
8984 *Fast = true;
8985
8986 return true;
8987}
8988
Stephen Lin73de7bf2013-07-09 18:16:56 +00008989bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
8990 VT = VT.getScalarType();
8991
Hal Finkel0a479ae2012-06-22 00:49:52 +00008992 if (!VT.isSimple())
8993 return false;
8994
8995 switch (VT.getSimpleVT().SimpleTy) {
8996 case MVT::f32:
8997 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00008998 return true;
8999 default:
9000 break;
9001 }
9002
9003 return false;
9004}
9005
Hal Finkelb4240ca2014-03-31 17:48:16 +00009006bool
9007PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9008 EVT VT , unsigned DefinedValues) const {
9009 if (VT == MVT::v2i64)
9010 return false;
9011
9012 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9013}
9014
Hal Finkel88ed4e32012-04-01 19:23:08 +00009015Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009016 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009017 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009018
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009019 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009020}
9021
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009022// Create a fast isel object.
9023FastISel *
9024PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9025 const TargetLibraryInfo *LibInfo) const {
9026 return PPC::createFastISel(FuncInfo, LibInfo);
9027}