blob: e0b4be2eb39e05df0f9c19566ca9e543400653c7 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000032 MAP(CA, 39) \
33 MAP(CB, 40) \
34 MAP(E8, 41) \
35 MAP(F0, 42) \
36 MAP(F8, 45) \
37 MAP(F9, 46) \
38 MAP(D0, 47) \
39 MAP(D1, 48) \
40 MAP(D4, 49) \
41 MAP(D5, 50) \
42 MAP(D6, 51) \
43 MAP(D8, 52) \
44 MAP(D9, 53) \
45 MAP(DA, 54) \
46 MAP(DB, 55) \
47 MAP(DC, 56) \
48 MAP(DD, 57) \
49 MAP(DE, 58) \
50 MAP(DF, 59)
Sean Callanandde9c122010-02-12 23:39:46 +000051
Sean Callanan04cc3072009-12-19 02:59:52 +000052// A clone of X86 since we can't depend on something that is generated.
53namespace X86Local {
54 enum {
55 Pseudo = 0,
56 RawFrm = 1,
57 AddRegFrm = 2,
58 MRMDestReg = 3,
59 MRMDestMem = 4,
60 MRMSrcReg = 5,
61 MRMSrcMem = 6,
Craig Topper35da3d12014-01-16 07:36:58 +000062 RawFrmMemOffs = 7,
David Woodhouse2ef8d9c2014-01-22 15:08:08 +000063 RawFrmSrc = 8,
David Woodhouseb33c2ef2014-01-22 15:08:21 +000064 RawFrmDst = 9,
David Woodhouse9bbf7ca2014-01-22 15:08:36 +000065 RawFrmDstSrc = 10,
Craig Topperac172e22012-07-30 04:48:12 +000066 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000067 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
68 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
69 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Richard Trieu9208abd2012-07-18 23:04:22 +000070 RawFrmImm8 = 43,
71 RawFrmImm16 = 44,
Sean Callanandde9c122010-02-12 23:39:46 +000072#define MAP(from, to) MRM_##from = to,
73 MRM_MAPPING
74#undef MAP
75 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000076 };
Craig Topperac172e22012-07-30 04:48:12 +000077
Sean Callanan04cc3072009-12-19 02:59:52 +000078 enum {
79 TB = 1,
80 REP = 2,
81 D8 = 3, D9 = 4, DA = 5, DB = 6,
82 DC = 7, DD = 8, DE = 9, DF = 10,
83 XD = 11, XS = 12,
Chris Lattnerf7477e52010-02-12 02:06:33 +000084 T8 = 13, P_TA = 14,
Craig Topper9e3e38a2013-10-03 05:17:48 +000085 A6 = 15, A7 = 16, T8XD = 17, T8XS = 18, TAXD = 19,
Craig Topperad607082014-01-14 08:07:10 +000086 XOP8 = 20, XOP9 = 21, XOPA = 22, PD = 23, T8PD = 24, TAPD = 25
Sean Callanan04cc3072009-12-19 02:59:52 +000087 };
88}
Sean Callanandde9c122010-02-12 23:39:46 +000089
90// If rows are added to the opcode extension tables, then corresponding entries
Craig Topperac172e22012-07-30 04:48:12 +000091// must be added here.
Sean Callanandde9c122010-02-12 23:39:46 +000092//
93// If the row corresponds to a single byte (i.e., 8f), then add an entry for
94// that byte to ONE_BYTE_EXTENSION_TABLES.
95//
Craig Topperac172e22012-07-30 04:48:12 +000096// If the row corresponds to two bytes where the first is 0f, add an entry for
Sean Callanandde9c122010-02-12 23:39:46 +000097// the second byte to TWO_BYTE_EXTENSION_TABLES.
98//
99// If the row corresponds to some other set of bytes, you will need to modify
100// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
Craig Topperac172e22012-07-30 04:48:12 +0000101// to the X86 TD files, except in two cases: if the first two bytes of such a
Sean Callanandde9c122010-02-12 23:39:46 +0000102// new combination are 0f 38 or 0f 3a, you just have to add maps called
103// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
104// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
105// in RecognizableInstr::emitDecodePath().
106
Sean Callanan04cc3072009-12-19 02:59:52 +0000107#define ONE_BYTE_EXTENSION_TABLES \
108 EXTENSION_TABLE(80) \
109 EXTENSION_TABLE(81) \
110 EXTENSION_TABLE(82) \
111 EXTENSION_TABLE(83) \
112 EXTENSION_TABLE(8f) \
113 EXTENSION_TABLE(c0) \
114 EXTENSION_TABLE(c1) \
115 EXTENSION_TABLE(c6) \
116 EXTENSION_TABLE(c7) \
117 EXTENSION_TABLE(d0) \
118 EXTENSION_TABLE(d1) \
119 EXTENSION_TABLE(d2) \
120 EXTENSION_TABLE(d3) \
121 EXTENSION_TABLE(f6) \
122 EXTENSION_TABLE(f7) \
123 EXTENSION_TABLE(fe) \
124 EXTENSION_TABLE(ff)
Craig Topperac172e22012-07-30 04:48:12 +0000125
Sean Callanan04cc3072009-12-19 02:59:52 +0000126#define TWO_BYTE_EXTENSION_TABLES \
127 EXTENSION_TABLE(00) \
128 EXTENSION_TABLE(01) \
Kay Tiong Khooab588ef2013-02-12 00:19:12 +0000129 EXTENSION_TABLE(0d) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000130 EXTENSION_TABLE(18) \
131 EXTENSION_TABLE(71) \
132 EXTENSION_TABLE(72) \
133 EXTENSION_TABLE(73) \
134 EXTENSION_TABLE(ae) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000135 EXTENSION_TABLE(ba) \
136 EXTENSION_TABLE(c7)
Sean Callanan04cc3072009-12-19 02:59:52 +0000137
Craig Topper27ad1252011-10-15 20:46:47 +0000138#define THREE_BYTE_38_EXTENSION_TABLES \
139 EXTENSION_TABLE(F3)
140
Craig Topper9e3e38a2013-10-03 05:17:48 +0000141#define XOP9_MAP_EXTENSION_TABLES \
142 EXTENSION_TABLE(01) \
143 EXTENSION_TABLE(02)
144
Sean Callanan04cc3072009-12-19 02:59:52 +0000145using namespace X86Disassembler;
146
147/// needsModRMForDecode - Indicates whether a particular instruction requires a
Craig Topperac172e22012-07-30 04:48:12 +0000148/// ModR/M byte for the instruction to be properly decoded. For example, a
Sean Callanan04cc3072009-12-19 02:59:52 +0000149/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
150/// 0b11.
151///
152/// @param form - The form of the instruction.
153/// @return - true if the form implies that a ModR/M byte is required, false
154/// otherwise.
155static bool needsModRMForDecode(uint8_t form) {
156 if (form == X86Local::MRMDestReg ||
157 form == X86Local::MRMDestMem ||
158 form == X86Local::MRMSrcReg ||
159 form == X86Local::MRMSrcMem ||
160 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
161 (form >= X86Local::MRM0m && form <= X86Local::MRM7m))
162 return true;
163 else
164 return false;
165}
166
167/// isRegFormat - Indicates whether a particular form requires the Mod field of
168/// the ModR/M byte to be 0b11.
169///
170/// @param form - The form of the instruction.
171/// @return - true if the form implies that Mod must be 0b11, false
172/// otherwise.
173static bool isRegFormat(uint8_t form) {
174 if (form == X86Local::MRMDestReg ||
175 form == X86Local::MRMSrcReg ||
176 (form >= X86Local::MRM0r && form <= X86Local::MRM7r))
177 return true;
178 else
179 return false;
180}
181
182/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
183/// Useful for switch statements and the like.
184///
185/// @param init - A reference to the BitsInit to be decoded.
186/// @return - The field, with the first bit in the BitsInit as the lowest
187/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000188static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000189 int width = init.getNumBits();
190
191 assert(width <= 8 && "Field is too large for uint8_t!");
192
193 int index;
194 uint8_t mask = 0x01;
195
196 uint8_t ret = 0;
197
198 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000199 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000200 ret |= mask;
201
202 mask <<= 1;
203 }
204
205 return ret;
206}
207
208/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
209/// name of the field.
210///
211/// @param rec - The record from which to extract the value.
212/// @param name - The name of the field in the record.
213/// @return - The field, as translated by byteFromBitsInit().
214static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000215 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000216 return byteFromBitsInit(*bits);
217}
218
219RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
220 const CodeGenInstruction &insn,
221 InstrUID uid) {
222 UID = uid;
223
224 Rec = insn.TheDef;
225 Name = Rec->getName();
226 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000227
Sean Callanan04cc3072009-12-19 02:59:52 +0000228 if (!Rec->isSubClassOf("X86Inst")) {
229 ShouldBeEmitted = false;
230 return;
231 }
Craig Topperac172e22012-07-30 04:48:12 +0000232
Sean Callanan04cc3072009-12-19 02:59:52 +0000233 Prefix = byteFromRec(Rec, "Prefix");
234 Opcode = byteFromRec(Rec, "Opcode");
235 Form = byteFromRec(Rec, "FormBits");
Craig Topperac172e22012-07-30 04:48:12 +0000236
Sean Callanan04cc3072009-12-19 02:59:52 +0000237 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
Craig Topperb7c7f382014-01-15 05:02:02 +0000238 HasOpSize16Prefix = Rec->getValueAsBit("hasOpSize16Prefix");
Craig Topper6491c802012-02-27 01:54:29 +0000239 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000240 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000241 HasVEXPrefix = Rec->getValueAsBit("hasVEXPrefix");
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000242 HasVEX_4VPrefix = Rec->getValueAsBit("hasVEX_4VPrefix");
Craig Topperaea148c2011-10-16 07:55:05 +0000243 HasVEX_4VOp3Prefix = Rec->getValueAsBit("hasVEX_4VOp3Prefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000244 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000245 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000246 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000247 HasEVEXPrefix = Rec->getValueAsBit("hasEVEXPrefix");
248 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
249 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000250 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000251 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000252 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
253 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000254 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Craig Topperac172e22012-07-30 04:48:12 +0000255
Sean Callanan04cc3072009-12-19 02:59:52 +0000256 Name = Rec->getName();
257 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000258
Chris Lattnerd8adec72010-11-01 04:03:32 +0000259 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000260
Craig Topper3f23c1a2012-09-19 06:37:45 +0000261 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000262
Eli Friedman03180362011-07-16 02:41:28 +0000263 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000264 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000265 Is64Bit = false;
266 // FIXME: Is there some better way to check for In64BitMode?
267 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
268 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000269 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
270 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000271 Is32Bit = true;
272 break;
273 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000274 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000275 Is64Bit = true;
276 break;
277 }
278 }
Eli Friedman03180362011-07-16 02:41:28 +0000279
Sean Callanan04cc3072009-12-19 02:59:52 +0000280 ShouldBeEmitted = true;
281}
Craig Topperac172e22012-07-30 04:48:12 +0000282
Sean Callanan04cc3072009-12-19 02:59:52 +0000283void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000284 const CodeGenInstruction &insn,
285 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000286{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000287 // Ignore "asm parser only" instructions.
288 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
289 return;
Craig Topperac172e22012-07-30 04:48:12 +0000290
Sean Callanan04cc3072009-12-19 02:59:52 +0000291 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000292
Craig Topper83b7e242014-01-02 03:58:45 +0000293 recogInstr.emitInstructionSpecifier();
Craig Topperac172e22012-07-30 04:48:12 +0000294
Sean Callanan04cc3072009-12-19 02:59:52 +0000295 if (recogInstr.shouldBeEmitted())
296 recogInstr.emitDecodePath(tables);
297}
298
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000299#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
300 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
301 (HasEVEX_KZ ? n##_KZ : \
302 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000303
Sean Callanan04cc3072009-12-19 02:59:52 +0000304InstructionContext RecognizableInstr::insnContext() const {
305 InstructionContext insnContext;
306
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000307 if (HasEVEXPrefix) {
308 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000309 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
310 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000311 }
312 // VEX_L & VEX_W
313 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topperae11aed2014-01-14 07:41:20 +0000314 if (HasOpSizePrefix || Prefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000315 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
316 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
317 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
318 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
319 Prefix == X86Local::TAXD)
320 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
321 else
322 insnContext = EVEX_KB(IC_EVEX_L_W);
323 } else if (HasVEX_LPrefix) {
324 // VEX_L
Craig Topperae11aed2014-01-14 07:41:20 +0000325 if (HasOpSizePrefix || Prefix == X86Local::PD ||
326 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000327 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
328 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
329 insnContext = EVEX_KB(IC_EVEX_L_XS);
330 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
331 Prefix == X86Local::TAXD)
332 insnContext = EVEX_KB(IC_EVEX_L_XD);
333 else
334 insnContext = EVEX_KB(IC_EVEX_L);
335 }
336 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
337 // EVEX_L2 & VEX_W
Craig Topperae11aed2014-01-14 07:41:20 +0000338 if (HasOpSizePrefix || Prefix == X86Local::PD ||
339 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000340 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
341 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
342 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
343 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
344 Prefix == X86Local::TAXD)
345 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
346 else
347 insnContext = EVEX_KB(IC_EVEX_L2_W);
348 } else if (HasEVEX_L2Prefix) {
349 // EVEX_L2
Craig Topperae11aed2014-01-14 07:41:20 +0000350 if (HasOpSizePrefix || Prefix == X86Local::PD ||
351 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000352 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
353 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
Craig Topperae11aed2014-01-14 07:41:20 +0000354 Prefix == X86Local::TAXD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000355 insnContext = EVEX_KB(IC_EVEX_L2_XD);
356 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
357 insnContext = EVEX_KB(IC_EVEX_L2_XS);
358 else
359 insnContext = EVEX_KB(IC_EVEX_L2);
360 }
361 else if (HasVEX_WPrefix) {
362 // VEX_W
Craig Topperae11aed2014-01-14 07:41:20 +0000363 if (HasOpSizePrefix || Prefix == X86Local::PD ||
364 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000365 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
366 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
367 insnContext = EVEX_KB(IC_EVEX_W_XS);
368 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
369 Prefix == X86Local::TAXD)
370 insnContext = EVEX_KB(IC_EVEX_W_XD);
371 else
372 insnContext = EVEX_KB(IC_EVEX_W);
373 }
374 // No L, no W
Craig Topperae11aed2014-01-14 07:41:20 +0000375 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
376 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000377 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
378 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
379 Prefix == X86Local::TAXD)
380 insnContext = EVEX_KB(IC_EVEX_XD);
381 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
382 insnContext = EVEX_KB(IC_EVEX_XS);
383 else
384 insnContext = EVEX_KB(IC_EVEX);
385 /// eof EVEX
386 } else if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix|| HasVEXPrefix) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000387 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topperae11aed2014-01-14 07:41:20 +0000388 if (HasOpSizePrefix || Prefix == X86Local::PD ||
389 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000390 insnContext = IC_VEX_L_W_OPSIZE;
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000391 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
392 insnContext = IC_VEX_L_W_XS;
393 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
394 Prefix == X86Local::TAXD)
395 insnContext = IC_VEX_L_W_XD;
Craig Topperf01f1b52011-11-06 23:04:08 +0000396 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000397 insnContext = IC_VEX_L_W;
Craig Topperae11aed2014-01-14 07:41:20 +0000398 } else if ((HasOpSizePrefix || Prefix == X86Local::PD ||
399 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD) &&
400 HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000401 insnContext = IC_VEX_L_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000402 else if ((HasOpSizePrefix || Prefix == X86Local::PD ||
403 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD) &&
404 HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000405 insnContext = IC_VEX_W_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000406 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
407 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000408 insnContext = IC_VEX_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000409 else if (HasVEX_LPrefix &&
410 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000411 insnContext = IC_VEX_L_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000412 else if (HasVEX_LPrefix && (Prefix == X86Local::XD ||
413 Prefix == X86Local::T8XD ||
414 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000415 insnContext = IC_VEX_L_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000416 else if (HasVEX_WPrefix &&
417 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000418 insnContext = IC_VEX_W_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000419 else if (HasVEX_WPrefix && (Prefix == X86Local::XD ||
420 Prefix == X86Local::T8XD ||
421 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000422 insnContext = IC_VEX_W_XD;
423 else if (HasVEX_WPrefix)
424 insnContext = IC_VEX_W;
425 else if (HasVEX_LPrefix)
426 insnContext = IC_VEX_L;
Craig Topper980d5982011-10-23 07:34:00 +0000427 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
428 Prefix == X86Local::TAXD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000429 insnContext = IC_VEX_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000430 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000431 insnContext = IC_VEX_XS;
432 else
433 insnContext = IC_VEX;
Eli Friedman03180362011-07-16 02:41:28 +0000434 } else if (Is64Bit || HasREX_WPrefix) {
Craig Topperae11aed2014-01-14 07:41:20 +0000435 if (HasREX_WPrefix && (HasOpSizePrefix || Prefix == X86Local::PD ||
436 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000437 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000438 else if (HasOpSizePrefix && (Prefix == X86Local::XD ||
439 Prefix == X86Local::T8XD ||
440 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000441 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000442 else if (HasOpSizePrefix &&
443 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000444 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000445 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
446 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000447 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000448 else if (HasAdSizePrefix)
449 insnContext = IC_64BIT_ADSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000450 else if (HasREX_WPrefix &&
451 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanan04cc3072009-12-19 02:59:52 +0000452 insnContext = IC_64BIT_REXW_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000453 else if (HasREX_WPrefix && (Prefix == X86Local::XD ||
454 Prefix == X86Local::T8XD ||
455 Prefix == X86Local::TAXD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000456 insnContext = IC_64BIT_REXW_XD;
Craig Topper980d5982011-10-23 07:34:00 +0000457 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
458 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000459 insnContext = IC_64BIT_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000460 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000461 insnContext = IC_64BIT_XS;
462 else if (HasREX_WPrefix)
463 insnContext = IC_64BIT_REXW;
464 else
465 insnContext = IC_64BIT;
466 } else {
Craig Topper980d5982011-10-23 07:34:00 +0000467 if (HasOpSizePrefix && (Prefix == X86Local::XD ||
468 Prefix == X86Local::T8XD ||
469 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000470 insnContext = IC_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000471 else if (HasOpSizePrefix &&
472 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000473 insnContext = IC_XS_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000474 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
475 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000476 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000477 else if (HasAdSizePrefix)
478 insnContext = IC_ADSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000479 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
480 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000481 insnContext = IC_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000482 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS ||
483 Prefix == X86Local::REP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000484 insnContext = IC_XS;
485 else
486 insnContext = IC;
487 }
488
489 return insnContext;
490}
Craig Topperac172e22012-07-30 04:48:12 +0000491
Sean Callanan04cc3072009-12-19 02:59:52 +0000492RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callananc3fd5232011-03-15 01:23:15 +0000493 ///////////////////
494 // FILTER_STRONG
495 //
Craig Topperac172e22012-07-30 04:48:12 +0000496
Sean Callanan04cc3072009-12-19 02:59:52 +0000497 // Filter out intrinsics
Craig Topperac172e22012-07-30 04:48:12 +0000498
Craig Topper6f4ad802012-07-30 05:39:34 +0000499 assert(Rec->isSubClassOf("X86Inst") && "Can only filter X86 instructions");
Craig Topperac172e22012-07-30 04:48:12 +0000500
Craig Topper5165cf72014-01-05 04:32:42 +0000501 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble))
Sean Callanan04cc3072009-12-19 02:59:52 +0000502 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000503
Craig Topperac172e22012-07-30 04:48:12 +0000504
Kevin Enderby014e1cd2012-03-09 17:52:49 +0000505 // Filter out artificial instructions but leave in the LOCK_PREFIX so it is
506 // printed as a separate "instruction".
Craig Topperac172e22012-07-30 04:48:12 +0000507
Sean Callananc3fd5232011-03-15 01:23:15 +0000508
509 /////////////////
510 // FILTER_WEAK
511 //
512
Craig Topperac172e22012-07-30 04:48:12 +0000513
Sean Callanan04cc3072009-12-19 02:59:52 +0000514 // Filter out instructions with a LOCK prefix;
515 // prefer forms that do not have the prefix
516 if (HasLockPrefix)
517 return FILTER_WEAK;
Sean Callanan04cc3072009-12-19 02:59:52 +0000518
Sean Callanan04cc3072009-12-19 02:59:52 +0000519 // Special cases.
Dale Johannesen605acfe2010-09-07 18:10:56 +0000520
Craig Topperd9e16692014-01-05 06:55:48 +0000521 if (Name == "VMASKMOVDQU64")
Sean Callanan04cc3072009-12-19 02:59:52 +0000522 return FILTER_WEAK;
523
Stefanus Du Toit8811ad42013-06-18 17:08:10 +0000524 // XACQUIRE and XRELEASE reuse REPNE and REP respectively.
525 // For now, just prefer the REP versions.
526 if (Name == "XACQUIRE_PREFIX" ||
527 Name == "XRELEASE_PREFIX")
528 return FILTER_WEAK;
529
Sean Callanan04cc3072009-12-19 02:59:52 +0000530 return FILTER_NORMAL;
531}
Sean Callananc3fd5232011-03-15 01:23:15 +0000532
Craig Topperf7755df2012-07-12 06:52:41 +0000533void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
534 unsigned &physicalOperandIndex,
535 unsigned &numPhysicalOperands,
536 const unsigned *operandMapping,
537 OperandEncoding (*encodingFromString)
538 (const std::string&,
539 bool hasOpSizePrefix)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000540 if (optional) {
541 if (physicalOperandIndex >= numPhysicalOperands)
542 return;
543 } else {
544 assert(physicalOperandIndex < numPhysicalOperands);
545 }
Craig Topperac172e22012-07-30 04:48:12 +0000546
Sean Callanan04cc3072009-12-19 02:59:52 +0000547 while (operandMapping[operandIndex] != operandIndex) {
548 Spec->operands[operandIndex].encoding = ENCODING_DUP;
549 Spec->operands[operandIndex].type =
550 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
551 ++operandIndex;
552 }
Craig Topperac172e22012-07-30 04:48:12 +0000553
Sean Callanan04cc3072009-12-19 02:59:52 +0000554 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000555
Sean Callanan04cc3072009-12-19 02:59:52 +0000556 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
557 HasOpSizePrefix);
Craig Topperac172e22012-07-30 04:48:12 +0000558 Spec->operands[operandIndex].type = typeFromString(typeName,
Sean Callananc3fd5232011-03-15 01:23:15 +0000559 HasREX_WPrefix,
Craig Topperb7c7f382014-01-15 05:02:02 +0000560 HasOpSizePrefix,
561 HasOpSize16Prefix);
Craig Topperac172e22012-07-30 04:48:12 +0000562
Sean Callanan04cc3072009-12-19 02:59:52 +0000563 ++operandIndex;
564 ++physicalOperandIndex;
565}
566
Craig Topper83b7e242014-01-02 03:58:45 +0000567void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000568 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000569
Craig Topper6f4ad802012-07-30 05:39:34 +0000570 if (!ShouldBeEmitted)
Sean Callanan04cc3072009-12-19 02:59:52 +0000571 return;
Craig Topperac172e22012-07-30 04:48:12 +0000572
Sean Callanan04cc3072009-12-19 02:59:52 +0000573 switch (filter()) {
574 case FILTER_WEAK:
575 Spec->filtered = true;
576 break;
577 case FILTER_STRONG:
578 ShouldBeEmitted = false;
579 return;
580 case FILTER_NORMAL:
581 break;
582 }
Craig Topperac172e22012-07-30 04:48:12 +0000583
Sean Callanan04cc3072009-12-19 02:59:52 +0000584 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000585
Chris Lattnerd8adec72010-11-01 04:03:32 +0000586 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000587
Sean Callanan04cc3072009-12-19 02:59:52 +0000588 unsigned numOperands = OperandList.size();
589 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000590
Sean Callanan04cc3072009-12-19 02:59:52 +0000591 // operandMapping maps from operands in OperandList to their originals.
592 // If operandMapping[i] != i, then the entry is a duplicate.
593 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000594 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000595
Craig Topperf7755df2012-07-12 06:52:41 +0000596 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000597 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000598 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000599 OperandList[operandIndex].Constraints[0];
600 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000601 operandMapping[operandIndex] = operandIndex;
602 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000603 } else {
604 ++numPhysicalOperands;
605 operandMapping[operandIndex] = operandIndex;
606 }
607 } else {
608 ++numPhysicalOperands;
609 operandMapping[operandIndex] = operandIndex;
610 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000611 }
Craig Topperac172e22012-07-30 04:48:12 +0000612
Sean Callanan04cc3072009-12-19 02:59:52 +0000613#define HANDLE_OPERAND(class) \
614 handleOperand(false, \
615 operandIndex, \
616 physicalOperandIndex, \
617 numPhysicalOperands, \
618 operandMapping, \
619 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000620
Sean Callanan04cc3072009-12-19 02:59:52 +0000621#define HANDLE_OPTIONAL(class) \
622 handleOperand(true, \
623 operandIndex, \
624 physicalOperandIndex, \
625 numPhysicalOperands, \
626 operandMapping, \
627 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000628
Sean Callanan04cc3072009-12-19 02:59:52 +0000629 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000630 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000631 // physicalOperandIndex should always be < numPhysicalOperands
632 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000633
Sean Callanan04cc3072009-12-19 02:59:52 +0000634 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000635 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000636 case X86Local::RawFrmSrc:
637 HANDLE_OPERAND(relocation);
638 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000639 case X86Local::RawFrmDst:
640 HANDLE_OPERAND(relocation);
641 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000642 case X86Local::RawFrmDstSrc:
643 HANDLE_OPERAND(relocation);
644 HANDLE_OPERAND(relocation);
645 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000646 case X86Local::RawFrm:
647 // Operand 1 (optional) is an address or immediate.
648 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000649 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000650 "Unexpected number of operands for RawFrm");
651 HANDLE_OPTIONAL(relocation)
652 HANDLE_OPTIONAL(immediate)
653 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000654 case X86Local::RawFrmMemOffs:
655 // Operand 1 is an address.
656 HANDLE_OPERAND(relocation);
657 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000658 case X86Local::AddRegFrm:
659 // Operand 1 is added to the opcode.
660 // Operand 2 (optional) is an address.
661 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
662 "Unexpected number of operands for AddRegFrm");
663 HANDLE_OPERAND(opcodeModifier)
664 HANDLE_OPTIONAL(relocation)
665 break;
666 case X86Local::MRMDestReg:
667 // Operand 1 is a register operand in the R/M field.
668 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000669 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000670 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000671 if (HasVEX_4VPrefix)
672 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
673 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
674 else
675 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
676 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000677
Sean Callanan04cc3072009-12-19 02:59:52 +0000678 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000679
680 if (HasVEX_4VPrefix)
681 // FIXME: In AVX, the register below becomes the one encoded
682 // in ModRMVEX and the one above the one in the VEX.VVVV field
683 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000684
Sean Callanan04cc3072009-12-19 02:59:52 +0000685 HANDLE_OPERAND(roRegister)
686 HANDLE_OPTIONAL(immediate)
687 break;
688 case X86Local::MRMDestMem:
689 // Operand 1 is a memory operand (possibly SIB-extended)
690 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000691 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000692 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000693 if (HasVEX_4VPrefix)
694 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
695 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
696 else
697 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
698 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000699 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000700
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000701 if (HasEVEX_K)
702 HANDLE_OPERAND(writemaskRegister)
703
Craig Topper4f2fba12011-08-30 07:09:35 +0000704 if (HasVEX_4VPrefix)
705 // FIXME: In AVX, the register below becomes the one encoded
706 // in ModRMVEX and the one above the one in the VEX.VVVV field
707 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000708
Sean Callanan04cc3072009-12-19 02:59:52 +0000709 HANDLE_OPERAND(roRegister)
710 HANDLE_OPTIONAL(immediate)
711 break;
712 case X86Local::MRMSrcReg:
713 // Operand 1 is a register operand in the Reg/Opcode field.
714 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000715 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000716 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000717 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000718
Craig Topperaea148c2011-10-16 07:55:05 +0000719 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000720 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000721 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000722 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000723 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000724 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000725
Sean Callananc3fd5232011-03-15 01:23:15 +0000726 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000727
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000728 if (HasEVEX_K)
729 HANDLE_OPERAND(writemaskRegister)
730
Craig Topperaea148c2011-10-16 07:55:05 +0000731 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000732 // FIXME: In AVX, the register below becomes the one encoded
733 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000734 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000735
Craig Topper03a0bed2011-12-30 05:20:36 +0000736 if (HasMemOp4Prefix)
737 HANDLE_OPERAND(immediate)
738
Sean Callananc3fd5232011-03-15 01:23:15 +0000739 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000740
Craig Topperaea148c2011-10-16 07:55:05 +0000741 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000742 HANDLE_OPERAND(vvvvRegister)
743
Craig Topper2ba766a2011-12-30 06:23:39 +0000744 if (!HasMemOp4Prefix)
745 HANDLE_OPTIONAL(immediate)
746 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000747 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000748 break;
749 case X86Local::MRMSrcMem:
750 // Operand 1 is a register operand in the Reg/Opcode field.
751 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000752 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000753 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000754
755 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000756 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000757 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000758 else
759 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
760 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000761
Sean Callanan04cc3072009-12-19 02:59:52 +0000762 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000763
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000764 if (HasEVEX_K)
765 HANDLE_OPERAND(writemaskRegister)
766
Craig Topperaea148c2011-10-16 07:55:05 +0000767 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000768 // FIXME: In AVX, the register below becomes the one encoded
769 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000770 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000771
Craig Topper03a0bed2011-12-30 05:20:36 +0000772 if (HasMemOp4Prefix)
773 HANDLE_OPERAND(immediate)
774
Sean Callanan04cc3072009-12-19 02:59:52 +0000775 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000776
Craig Topperaea148c2011-10-16 07:55:05 +0000777 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000778 HANDLE_OPERAND(vvvvRegister)
779
Craig Topper2ba766a2011-12-30 06:23:39 +0000780 if (!HasMemOp4Prefix)
781 HANDLE_OPTIONAL(immediate)
782 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000783 break;
784 case X86Local::MRM0r:
785 case X86Local::MRM1r:
786 case X86Local::MRM2r:
787 case X86Local::MRM3r:
788 case X86Local::MRM4r:
789 case X86Local::MRM5r:
790 case X86Local::MRM6r:
791 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000792 {
793 // Operand 1 is a register operand in the R/M field.
794 // Operand 2 (optional) is an immediate or relocation.
795 // Operand 3 (optional) is an immediate.
796 unsigned kOp = (HasEVEX_K) ? 1:0;
797 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
798 if (numPhysicalOperands > 3 + kOp + Op4v)
799 llvm_unreachable("Unexpected number of operands for MRMnr");
800 }
Sean Callananc3fd5232011-03-15 01:23:15 +0000801 if (HasVEX_4VPrefix)
Craig Topper27ad1252011-10-15 20:46:47 +0000802 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000803
804 if (HasEVEX_K)
805 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000806 HANDLE_OPTIONAL(rmRegister)
807 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000808 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000809 break;
810 case X86Local::MRM0m:
811 case X86Local::MRM1m:
812 case X86Local::MRM2m:
813 case X86Local::MRM3m:
814 case X86Local::MRM4m:
815 case X86Local::MRM5m:
816 case X86Local::MRM6m:
817 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000818 {
819 // Operand 1 is a memory operand (possibly SIB-extended)
820 // Operand 2 (optional) is an immediate or relocation.
821 unsigned kOp = (HasEVEX_K) ? 1:0;
822 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
823 if (numPhysicalOperands < 1 + kOp + Op4v ||
824 numPhysicalOperands > 2 + kOp + Op4v)
825 llvm_unreachable("Unexpected number of operands for MRMnm");
826 }
Craig Topper27ad1252011-10-15 20:46:47 +0000827 if (HasVEX_4VPrefix)
828 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000829 if (HasEVEX_K)
830 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000831 HANDLE_OPERAND(memory)
832 HANDLE_OPTIONAL(relocation)
833 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000834 case X86Local::RawFrmImm8:
835 // operand 1 is a 16-bit immediate
836 // operand 2 is an 8-bit immediate
837 assert(numPhysicalOperands == 2 &&
838 "Unexpected number of operands for X86Local::RawFrmImm8");
839 HANDLE_OPERAND(immediate)
840 HANDLE_OPERAND(immediate)
841 break;
842 case X86Local::RawFrmImm16:
843 // operand 1 is a 16-bit immediate
844 // operand 2 is a 16-bit immediate
845 HANDLE_OPERAND(immediate)
846 HANDLE_OPERAND(immediate)
847 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000848 case X86Local::MRM_F8:
849 if (Opcode == 0xc6) {
850 assert(numPhysicalOperands == 1 &&
851 "Unexpected number of operands for X86Local::MRM_F8");
852 HANDLE_OPERAND(immediate)
853 } else if (Opcode == 0xc7) {
854 assert(numPhysicalOperands == 1 &&
855 "Unexpected number of operands for X86Local::MRM_F8");
856 HANDLE_OPERAND(relocation)
857 }
858 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000859 case X86Local::MRM_C1:
860 case X86Local::MRM_C2:
861 case X86Local::MRM_C3:
862 case X86Local::MRM_C4:
863 case X86Local::MRM_C8:
864 case X86Local::MRM_C9:
865 case X86Local::MRM_CA:
866 case X86Local::MRM_CB:
867 case X86Local::MRM_E8:
868 case X86Local::MRM_F0:
869 case X86Local::MRM_F9:
870 case X86Local::MRM_D0:
871 case X86Local::MRM_D1:
872 case X86Local::MRM_D4:
873 case X86Local::MRM_D5:
874 case X86Local::MRM_D6:
875 case X86Local::MRM_D8:
876 case X86Local::MRM_D9:
877 case X86Local::MRM_DA:
878 case X86Local::MRM_DB:
879 case X86Local::MRM_DC:
880 case X86Local::MRM_DD:
881 case X86Local::MRM_DE:
882 case X86Local::MRM_DF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000883 // Ignored.
884 break;
885 }
Craig Topperac172e22012-07-30 04:48:12 +0000886
Sean Callanan04cc3072009-12-19 02:59:52 +0000887 #undef HANDLE_OPERAND
888 #undef HANDLE_OPTIONAL
889}
890
891void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
892 // Special cases where the LLVM tables are not complete
893
Sean Callanandde9c122010-02-12 23:39:46 +0000894#define MAP(from, to) \
895 case X86Local::MRM_##from: \
896 filter = new ExactFilter(0x##from); \
897 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000898
899 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000900
901 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000902 uint8_t opcodeToSet = 0;
903
904 switch (Prefix) {
Craig Topper9e3e38a2013-10-03 05:17:48 +0000905 default: llvm_unreachable("Invalid prefix!");
Craig Topperae11aed2014-01-14 07:41:20 +0000906 // Extended two-byte opcodes can start with 66 0f, f2 0f, f3 0f, or 0f
907 case X86Local::PD:
Sean Callanan04cc3072009-12-19 02:59:52 +0000908 case X86Local::XD:
909 case X86Local::XS:
910 case X86Local::TB:
911 opcodeType = TWOBYTE;
912
913 switch (Opcode) {
Sean Callanan44232af2010-02-13 01:48:34 +0000914 default:
915 if (needsModRMForDecode(Form))
916 filter = new ModFilter(isRegFormat(Form));
917 else
918 filter = new DumbFilter();
919 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000920#define EXTENSION_TABLE(n) case 0x##n:
921 TWO_BYTE_EXTENSION_TABLES
922#undef EXTENSION_TABLE
923 switch (Form) {
924 default:
925 llvm_unreachable("Unhandled two-byte extended opcode");
926 case X86Local::MRM0r:
927 case X86Local::MRM1r:
928 case X86Local::MRM2r:
929 case X86Local::MRM3r:
930 case X86Local::MRM4r:
931 case X86Local::MRM5r:
932 case X86Local::MRM6r:
933 case X86Local::MRM7r:
934 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
935 break;
936 case X86Local::MRM0m:
937 case X86Local::MRM1m:
938 case X86Local::MRM2m:
939 case X86Local::MRM3m:
940 case X86Local::MRM4m:
941 case X86Local::MRM5m:
942 case X86Local::MRM6m:
943 case X86Local::MRM7m:
944 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
945 break;
Sean Callanandde9c122010-02-12 23:39:46 +0000946 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +0000947 } // switch (Form)
948 break;
Sean Callanan44232af2010-02-13 01:48:34 +0000949 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000950 opcodeToSet = Opcode;
951 break;
952 case X86Local::T8:
Craig Topperae11aed2014-01-14 07:41:20 +0000953 case X86Local::T8PD:
Craig Topper96fa5972011-10-16 16:50:08 +0000954 case X86Local::T8XD:
955 case X86Local::T8XS:
Sean Callanan04cc3072009-12-19 02:59:52 +0000956 opcodeType = THREEBYTE_38;
Craig Topper27ad1252011-10-15 20:46:47 +0000957 switch (Opcode) {
958 default:
959 if (needsModRMForDecode(Form))
960 filter = new ModFilter(isRegFormat(Form));
961 else
962 filter = new DumbFilter();
963 break;
964#define EXTENSION_TABLE(n) case 0x##n:
965 THREE_BYTE_38_EXTENSION_TABLES
966#undef EXTENSION_TABLE
967 switch (Form) {
968 default:
969 llvm_unreachable("Unhandled two-byte extended opcode");
970 case X86Local::MRM0r:
971 case X86Local::MRM1r:
972 case X86Local::MRM2r:
973 case X86Local::MRM3r:
974 case X86Local::MRM4r:
975 case X86Local::MRM5r:
976 case X86Local::MRM6r:
977 case X86Local::MRM7r:
978 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
979 break;
980 case X86Local::MRM0m:
981 case X86Local::MRM1m:
982 case X86Local::MRM2m:
983 case X86Local::MRM3m:
984 case X86Local::MRM4m:
985 case X86Local::MRM5m:
986 case X86Local::MRM6m:
987 case X86Local::MRM7m:
988 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
989 break;
990 MRM_MAPPING
991 } // switch (Form)
992 break;
993 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000994 opcodeToSet = Opcode;
995 break;
Chris Lattnerf7477e52010-02-12 02:06:33 +0000996 case X86Local::P_TA:
Craig Topperae11aed2014-01-14 07:41:20 +0000997 case X86Local::TAPD:
Craig Topper980d5982011-10-23 07:34:00 +0000998 case X86Local::TAXD:
Sean Callanan04cc3072009-12-19 02:59:52 +0000999 opcodeType = THREEBYTE_3A;
1000 if (needsModRMForDecode(Form))
1001 filter = new ModFilter(isRegFormat(Form));
1002 else
1003 filter = new DumbFilter();
1004 opcodeToSet = Opcode;
1005 break;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +00001006 case X86Local::A6:
1007 opcodeType = THREEBYTE_A6;
1008 if (needsModRMForDecode(Form))
1009 filter = new ModFilter(isRegFormat(Form));
1010 else
1011 filter = new DumbFilter();
1012 opcodeToSet = Opcode;
1013 break;
1014 case X86Local::A7:
1015 opcodeType = THREEBYTE_A7;
1016 if (needsModRMForDecode(Form))
1017 filter = new ModFilter(isRegFormat(Form));
1018 else
1019 filter = new DumbFilter();
1020 opcodeToSet = Opcode;
1021 break;
Craig Topper9e3e38a2013-10-03 05:17:48 +00001022 case X86Local::XOP8:
1023 opcodeType = XOP8_MAP;
1024 if (needsModRMForDecode(Form))
1025 filter = new ModFilter(isRegFormat(Form));
1026 else
1027 filter = new DumbFilter();
1028 opcodeToSet = Opcode;
1029 break;
1030 case X86Local::XOP9:
1031 opcodeType = XOP9_MAP;
1032 switch (Opcode) {
1033 default:
1034 if (needsModRMForDecode(Form))
1035 filter = new ModFilter(isRegFormat(Form));
1036 else
1037 filter = new DumbFilter();
1038 break;
1039#define EXTENSION_TABLE(n) case 0x##n:
1040 XOP9_MAP_EXTENSION_TABLES
1041#undef EXTENSION_TABLE
1042 switch (Form) {
1043 default:
1044 llvm_unreachable("Unhandled XOP9 extended opcode");
1045 case X86Local::MRM0r:
1046 case X86Local::MRM1r:
1047 case X86Local::MRM2r:
1048 case X86Local::MRM3r:
1049 case X86Local::MRM4r:
1050 case X86Local::MRM5r:
1051 case X86Local::MRM6r:
1052 case X86Local::MRM7r:
1053 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1054 break;
1055 case X86Local::MRM0m:
1056 case X86Local::MRM1m:
1057 case X86Local::MRM2m:
1058 case X86Local::MRM3m:
1059 case X86Local::MRM4m:
1060 case X86Local::MRM5m:
1061 case X86Local::MRM6m:
1062 case X86Local::MRM7m:
1063 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1064 break;
1065 MRM_MAPPING
1066 } // switch (Form)
1067 break;
1068 } // switch (Opcode)
1069 opcodeToSet = Opcode;
1070 break;
1071 case X86Local::XOPA:
1072 opcodeType = XOPA_MAP;
1073 if (needsModRMForDecode(Form))
1074 filter = new ModFilter(isRegFormat(Form));
1075 else
1076 filter = new DumbFilter();
1077 opcodeToSet = Opcode;
1078 break;
Sean Callanan04cc3072009-12-19 02:59:52 +00001079 case X86Local::D8:
1080 case X86Local::D9:
1081 case X86Local::DA:
1082 case X86Local::DB:
1083 case X86Local::DC:
1084 case X86Local::DD:
1085 case X86Local::DE:
1086 case X86Local::DF:
1087 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
Craig Topper623b0d62014-01-01 14:22:37 +00001088 assert(Form == X86Local::RawFrm);
Sean Callanan04cc3072009-12-19 02:59:52 +00001089 opcodeType = ONEBYTE;
Craig Topper623b0d62014-01-01 14:22:37 +00001090 filter = new ExactFilter(Opcode);
Sean Callanan04cc3072009-12-19 02:59:52 +00001091 opcodeToSet = 0xd8 + (Prefix - X86Local::D8);
1092 break;
Craig Toppera948cb92011-09-11 20:23:20 +00001093 case X86Local::REP:
Craig Topper9e3e38a2013-10-03 05:17:48 +00001094 case 0:
Sean Callanan04cc3072009-12-19 02:59:52 +00001095 opcodeType = ONEBYTE;
1096 switch (Opcode) {
1097#define EXTENSION_TABLE(n) case 0x##n:
1098 ONE_BYTE_EXTENSION_TABLES
1099#undef EXTENSION_TABLE
1100 switch (Form) {
1101 default:
1102 llvm_unreachable("Fell through the cracks of a single-byte "
1103 "extended opcode");
1104 case X86Local::MRM0r:
1105 case X86Local::MRM1r:
1106 case X86Local::MRM2r:
1107 case X86Local::MRM3r:
1108 case X86Local::MRM4r:
1109 case X86Local::MRM5r:
1110 case X86Local::MRM6r:
1111 case X86Local::MRM7r:
1112 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1113 break;
1114 case X86Local::MRM0m:
1115 case X86Local::MRM1m:
1116 case X86Local::MRM2m:
1117 case X86Local::MRM3m:
1118 case X86Local::MRM4m:
1119 case X86Local::MRM5m:
1120 case X86Local::MRM6m:
1121 case X86Local::MRM7m:
1122 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1123 break;
Sean Callanandde9c122010-02-12 23:39:46 +00001124 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +00001125 } // switch (Form)
1126 break;
1127 case 0xd8:
1128 case 0xd9:
1129 case 0xda:
1130 case 0xdb:
1131 case 0xdc:
1132 case 0xdd:
1133 case 0xde:
1134 case 0xdf:
Craig Topper6d776e22013-12-30 17:37:10 +00001135 switch (Form) {
1136 default:
1137 llvm_unreachable("Unhandled escape opcode form");
Craig Topper623b0d62014-01-01 14:22:37 +00001138 case X86Local::MRM0r:
1139 case X86Local::MRM1r:
1140 case X86Local::MRM2r:
1141 case X86Local::MRM3r:
1142 case X86Local::MRM4r:
1143 case X86Local::MRM5r:
1144 case X86Local::MRM6r:
1145 case X86Local::MRM7r:
1146 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1147 break;
Craig Topper6d776e22013-12-30 17:37:10 +00001148 case X86Local::MRM0m:
1149 case X86Local::MRM1m:
1150 case X86Local::MRM2m:
1151 case X86Local::MRM3m:
1152 case X86Local::MRM4m:
1153 case X86Local::MRM5m:
1154 case X86Local::MRM6m:
1155 case X86Local::MRM7m:
1156 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1157 break;
1158 } // switch (Form)
Sean Callanan04cc3072009-12-19 02:59:52 +00001159 break;
1160 default:
1161 if (needsModRMForDecode(Form))
1162 filter = new ModFilter(isRegFormat(Form));
1163 else
1164 filter = new DumbFilter();
1165 break;
1166 } // switch (Opcode)
1167 opcodeToSet = Opcode;
1168 } // switch (Prefix)
1169
1170 assert(opcodeType != (OpcodeType)-1 &&
1171 "Opcode type not set");
1172 assert(filter && "Filter not set");
1173
1174 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +00001175 assert(((opcodeToSet & 7) == 0) &&
1176 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +00001177
Craig Topper623b0d62014-01-01 14:22:37 +00001178 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +00001179
Craig Topper623b0d62014-01-01 14:22:37 +00001180 for (currentOpcode = opcodeToSet;
1181 currentOpcode < opcodeToSet + 8;
1182 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +00001183 tables.setTableFields(opcodeType,
1184 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +00001185 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +00001186 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001187 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001188 } else {
1189 tables.setTableFields(opcodeType,
1190 insnContext(),
1191 opcodeToSet,
1192 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001193 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001194 }
Craig Topperac172e22012-07-30 04:48:12 +00001195
Sean Callanan04cc3072009-12-19 02:59:52 +00001196 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +00001197
Sean Callanandde9c122010-02-12 23:39:46 +00001198#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +00001199}
1200
1201#define TYPE(str, type) if (s == str) return type;
1202OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +00001203 bool hasREX_WPrefix,
Craig Topperb7c7f382014-01-15 05:02:02 +00001204 bool hasOpSizePrefix,
1205 bool hasOpSize16Prefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001206 if(hasREX_WPrefix) {
1207 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1208 // is special.
1209 TYPE("GR32", TYPE_R32)
1210 }
Craig Topperb7c7f382014-01-15 05:02:02 +00001211 if(hasOpSizePrefix) {
1212 // For instructions with an OpSize prefix, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +00001213 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +00001214 TYPE("GR16", TYPE_Rv)
1215 TYPE("i16imm", TYPE_IMMv)
1216 }
1217 if(hasOpSize16Prefix) {
1218 // For instructions with an OpSize16 prefix, a declared 32-bit register or
1219 // immediate encoding is special.
1220 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001221 }
1222 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001223 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001224 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001225 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001226 TYPE("i32mem", TYPE_Mv)
1227 TYPE("i32imm", TYPE_IMMv)
1228 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001229 TYPE("u32u8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +00001230 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +00001231 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001232 TYPE("i64mem", TYPE_Mv)
1233 TYPE("i64i32imm", TYPE_IMM64)
1234 TYPE("i64i8imm", TYPE_IMM64)
1235 TYPE("GR64", TYPE_R64)
1236 TYPE("i8mem", TYPE_M8)
1237 TYPE("i8imm", TYPE_IMM8)
1238 TYPE("GR8", TYPE_R8)
1239 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001240 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +00001241 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001242 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001243 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001244 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001245 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001246 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001247 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001248 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001249 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001250 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001251 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001252 TYPE("RST", TYPE_ST)
1253 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +00001254 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001255 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001256 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +00001257 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001258 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +00001259 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +00001260 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001261 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001262 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +00001263 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001264 TYPE("brtarget8", TYPE_REL8)
1265 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +00001266 TYPE("lea32mem", TYPE_LEA)
1267 TYPE("lea64_32mem", TYPE_LEA)
1268 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +00001269 TYPE("VR64", TYPE_MM64)
1270 TYPE("i64imm", TYPE_IMMv)
1271 TYPE("opaque32mem", TYPE_M1616)
1272 TYPE("opaque48mem", TYPE_M1632)
1273 TYPE("opaque80mem", TYPE_M1664)
1274 TYPE("opaque512mem", TYPE_M512)
1275 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1276 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001277 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001278 TYPE("srcidx8", TYPE_SRCIDX8)
1279 TYPE("srcidx16", TYPE_SRCIDX16)
1280 TYPE("srcidx32", TYPE_SRCIDX32)
1281 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001282 TYPE("dstidx8", TYPE_DSTIDX8)
1283 TYPE("dstidx16", TYPE_DSTIDX16)
1284 TYPE("dstidx32", TYPE_DSTIDX32)
1285 TYPE("dstidx64", TYPE_DSTIDX64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001286 TYPE("offset8", TYPE_MOFFS8)
1287 TYPE("offset16", TYPE_MOFFS16)
1288 TYPE("offset32", TYPE_MOFFS32)
1289 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001290 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001291 TYPE("VR256X", TYPE_XMM256)
1292 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001293 TYPE("VK1", TYPE_VK1)
1294 TYPE("VK1WM", TYPE_VK1)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001295 TYPE("VK8", TYPE_VK8)
1296 TYPE("VK8WM", TYPE_VK8)
1297 TYPE("VK16", TYPE_VK16)
1298 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +00001299 TYPE("GR16_NOAX", TYPE_Rv)
1300 TYPE("GR32_NOAX", TYPE_Rv)
1301 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +00001302 TYPE("vx32mem", TYPE_M32)
1303 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001304 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +00001305 TYPE("vx64mem", TYPE_M64)
1306 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001307 TYPE("vy64xmem", TYPE_M64)
1308 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001309 errs() << "Unhandled type string " << s << "\n";
1310 llvm_unreachable("Unhandled type string");
1311}
1312#undef TYPE
1313
1314#define ENCODING(str, encoding) if (s == str) return encoding;
1315OperandEncoding RecognizableInstr::immediateEncodingFromString
1316 (const std::string &s,
1317 bool hasOpSizePrefix) {
1318 if(!hasOpSizePrefix) {
1319 // For instructions without an OpSize prefix, a declared 16-bit register or
1320 // immediate encoding is special.
1321 ENCODING("i16imm", ENCODING_IW)
1322 }
1323 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001324 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001325 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001326 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001327 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001328 ENCODING("i16imm", ENCODING_Iv)
1329 ENCODING("i16i8imm", ENCODING_IB)
1330 ENCODING("i32imm", ENCODING_Iv)
1331 ENCODING("i64i32imm", ENCODING_ID)
1332 ENCODING("i64i8imm", ENCODING_IB)
1333 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001334 // This is not a typo. Instructions like BLENDVPD put
1335 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001336 ENCODING("FR32", ENCODING_IB)
1337 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001338 ENCODING("VR128", ENCODING_IB)
1339 ENCODING("VR256", ENCODING_IB)
1340 ENCODING("FR32X", ENCODING_IB)
1341 ENCODING("FR64X", ENCODING_IB)
1342 ENCODING("VR128X", ENCODING_IB)
1343 ENCODING("VR256X", ENCODING_IB)
1344 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001345 errs() << "Unhandled immediate encoding " << s << "\n";
1346 llvm_unreachable("Unhandled immediate encoding");
1347}
1348
1349OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1350 (const std::string &s,
1351 bool hasOpSizePrefix) {
Craig Topper623b0d62014-01-01 14:22:37 +00001352 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001353 ENCODING("GR16", ENCODING_RM)
1354 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001355 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001356 ENCODING("GR64", ENCODING_RM)
1357 ENCODING("GR8", ENCODING_RM)
1358 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001359 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001360 ENCODING("FR64", ENCODING_RM)
1361 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001362 ENCODING("FR64X", ENCODING_RM)
1363 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001364 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001365 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001366 ENCODING("VR256X", ENCODING_RM)
1367 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001368 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001369 ENCODING("VK8", ENCODING_RM)
1370 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001371 errs() << "Unhandled R/M register encoding " << s << "\n";
1372 llvm_unreachable("Unhandled R/M register encoding");
1373}
1374
1375OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1376 (const std::string &s,
1377 bool hasOpSizePrefix) {
1378 ENCODING("GR16", ENCODING_REG)
1379 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001380 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001381 ENCODING("GR64", ENCODING_REG)
1382 ENCODING("GR8", ENCODING_REG)
1383 ENCODING("VR128", ENCODING_REG)
1384 ENCODING("FR64", ENCODING_REG)
1385 ENCODING("FR32", ENCODING_REG)
1386 ENCODING("VR64", ENCODING_REG)
1387 ENCODING("SEGMENT_REG", ENCODING_REG)
1388 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001389 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001390 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001391 ENCODING("VR256X", ENCODING_REG)
1392 ENCODING("VR128X", ENCODING_REG)
1393 ENCODING("FR64X", ENCODING_REG)
1394 ENCODING("FR32X", ENCODING_REG)
1395 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001396 ENCODING("VK1", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001397 ENCODING("VK8", ENCODING_REG)
1398 ENCODING("VK16", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001399 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001400 ENCODING("VK8WM", ENCODING_REG)
1401 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001402 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1403 llvm_unreachable("Unhandled reg/opcode register encoding");
1404}
1405
Sean Callananc3fd5232011-03-15 01:23:15 +00001406OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1407 (const std::string &s,
1408 bool hasOpSizePrefix) {
Craig Topper965de2c2011-10-14 07:06:56 +00001409 ENCODING("GR32", ENCODING_VVVV)
1410 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001411 ENCODING("FR32", ENCODING_VVVV)
1412 ENCODING("FR64", ENCODING_VVVV)
1413 ENCODING("VR128", ENCODING_VVVV)
1414 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001415 ENCODING("FR32X", ENCODING_VVVV)
1416 ENCODING("FR64X", ENCODING_VVVV)
1417 ENCODING("VR128X", ENCODING_VVVV)
1418 ENCODING("VR256X", ENCODING_VVVV)
1419 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001420 ENCODING("VK1", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001421 ENCODING("VK8", ENCODING_VVVV)
1422 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001423 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1424 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1425}
1426
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001427OperandEncoding RecognizableInstr::writemaskRegisterEncodingFromString
1428 (const std::string &s,
1429 bool hasOpSizePrefix) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001430 ENCODING("VK1WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001431 ENCODING("VK8WM", ENCODING_WRITEMASK)
1432 ENCODING("VK16WM", ENCODING_WRITEMASK)
1433 errs() << "Unhandled mask register encoding " << s << "\n";
1434 llvm_unreachable("Unhandled mask register encoding");
1435}
1436
Sean Callanan04cc3072009-12-19 02:59:52 +00001437OperandEncoding RecognizableInstr::memoryEncodingFromString
1438 (const std::string &s,
1439 bool hasOpSizePrefix) {
1440 ENCODING("i16mem", ENCODING_RM)
1441 ENCODING("i32mem", ENCODING_RM)
1442 ENCODING("i64mem", ENCODING_RM)
1443 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001444 ENCODING("ssmem", ENCODING_RM)
1445 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001446 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001447 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001448 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001449 ENCODING("f64mem", ENCODING_RM)
1450 ENCODING("f32mem", ENCODING_RM)
1451 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001452 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001453 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001454 ENCODING("f80mem", ENCODING_RM)
1455 ENCODING("lea32mem", ENCODING_RM)
1456 ENCODING("lea64_32mem", ENCODING_RM)
1457 ENCODING("lea64mem", ENCODING_RM)
1458 ENCODING("opaque32mem", ENCODING_RM)
1459 ENCODING("opaque48mem", ENCODING_RM)
1460 ENCODING("opaque80mem", ENCODING_RM)
1461 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001462 ENCODING("vx32mem", ENCODING_RM)
1463 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001464 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001465 ENCODING("vx64mem", ENCODING_RM)
1466 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001467 ENCODING("vy64xmem", ENCODING_RM)
1468 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001469 errs() << "Unhandled memory encoding " << s << "\n";
1470 llvm_unreachable("Unhandled memory encoding");
1471}
1472
1473OperandEncoding RecognizableInstr::relocationEncodingFromString
1474 (const std::string &s,
1475 bool hasOpSizePrefix) {
1476 if(!hasOpSizePrefix) {
1477 // For instructions without an OpSize prefix, a declared 16-bit register or
1478 // immediate encoding is special.
1479 ENCODING("i16imm", ENCODING_IW)
1480 }
1481 ENCODING("i16imm", ENCODING_Iv)
1482 ENCODING("i16i8imm", ENCODING_IB)
1483 ENCODING("i32imm", ENCODING_Iv)
1484 ENCODING("i32i8imm", ENCODING_IB)
1485 ENCODING("i64i32imm", ENCODING_ID)
1486 ENCODING("i64i8imm", ENCODING_IB)
1487 ENCODING("i8imm", ENCODING_IB)
1488 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001489 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001490 ENCODING("i32imm_pcrel", ENCODING_ID)
1491 ENCODING("brtarget", ENCODING_Iv)
1492 ENCODING("brtarget8", ENCODING_IB)
1493 ENCODING("i64imm", ENCODING_IO)
1494 ENCODING("offset8", ENCODING_Ia)
1495 ENCODING("offset16", ENCODING_Ia)
1496 ENCODING("offset32", ENCODING_Ia)
1497 ENCODING("offset64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001498 ENCODING("srcidx8", ENCODING_SI)
1499 ENCODING("srcidx16", ENCODING_SI)
1500 ENCODING("srcidx32", ENCODING_SI)
1501 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001502 ENCODING("dstidx8", ENCODING_DI)
1503 ENCODING("dstidx16", ENCODING_DI)
1504 ENCODING("dstidx32", ENCODING_DI)
1505 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001506 errs() << "Unhandled relocation encoding " << s << "\n";
1507 llvm_unreachable("Unhandled relocation encoding");
1508}
1509
1510OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1511 (const std::string &s,
1512 bool hasOpSizePrefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001513 ENCODING("GR32", ENCODING_Rv)
1514 ENCODING("GR64", ENCODING_RO)
1515 ENCODING("GR16", ENCODING_Rv)
1516 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001517 ENCODING("GR16_NOAX", ENCODING_Rv)
1518 ENCODING("GR32_NOAX", ENCODING_Rv)
1519 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001520 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1521 llvm_unreachable("Unhandled opcode modifier encoding");
1522}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001523#undef ENCODING