blob: c61b7905183ef32ea116edd33563dcdebfa47c2a [file] [log] [blame]
Chris Lattner85638332004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattnerb1f89822005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman14a2b462004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner8c0bc682004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman09b04482008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Chengd379e892009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng303417d2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames05fb9632009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman3a4be0f2008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson1d338fc2008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Chengd379e892009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenosa5c04ee2004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesfc968ef2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohencc08c832006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohmand78c4002008-05-13 00:00:25 +000049// Hidden options for help debugging.
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +000050static cl::opt<bool> DisableReMat("disable-rematerialization",
Dan Gohmand78c4002008-05-13 00:00:25 +000051 cl::init(false), cl::Hidden);
Evan Cheng8e223792007-11-17 00:40:40 +000052
Evan Cheng7f789592009-09-14 21:33:42 +000053STATISTIC(numIntervals , "Number of original intervals");
54STATISTIC(numFolds , "Number of loads/stores folded into instructions");
55STATISTIC(numSplits , "Number of intervals split");
Chris Lattneraee775a2006-12-19 22:41:21 +000056
Devang Patel8c78a0b2007-05-03 01:11:54 +000057char LiveIntervals::ID = 0;
Owen Anderson8ac477f2010-10-12 19:48:12 +000058INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
59 "Live Interval Analysis", false, false)
60INITIALIZE_PASS_DEPENDENCY(LiveVariables)
61INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
62INITIALIZE_PASS_DEPENDENCY(PHIElimination)
63INITIALIZE_PASS_DEPENDENCY(TwoAddressInstructionPass)
64INITIALIZE_PASS_DEPENDENCY(ProcessImplicitDefs)
65INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
66INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
67INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersondf7a4f22010-10-07 22:25:06 +000068 "Live Interval Analysis", false, false)
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000069
Chris Lattnerbdf12102006-08-24 22:43:55 +000070void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman04023152009-07-31 23:37:33 +000071 AU.setPreservesCFG();
Dan Gohman09b04482008-07-25 00:02:30 +000072 AU.addRequired<AliasAnalysis>();
73 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000074 AU.addRequired<LiveVariables>();
Evan Cheng16bfe5b2010-08-17 21:00:37 +000075 AU.addPreserved<LiveVariables>();
76 AU.addRequired<MachineLoopInfo>();
77 AU.addPreserved<MachineLoopInfo>();
Bill Wendling0c209432008-01-04 20:54:55 +000078 AU.addPreservedID(MachineDominatorsID);
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +000079
Owen Anderson1d338fc2008-10-07 20:22:28 +000080 if (!StrongPHIElim) {
81 AU.addPreservedID(PHIEliminationID);
82 AU.addRequiredID(PHIEliminationID);
83 }
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +000084
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000085 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames05fb9632009-11-03 23:52:08 +000086 AU.addPreserved<ProcessImplicitDefs>();
87 AU.addRequired<ProcessImplicitDefs>();
88 AU.addPreserved<SlotIndexes>();
89 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000090 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +000091}
92
Chris Lattnerbdf12102006-08-24 22:43:55 +000093void LiveIntervals::releaseMemory() {
Owen Anderson51f689a2008-08-13 21:49:13 +000094 // Free the live intervals themselves.
Owen Anderson767b5cc2008-08-13 22:08:30 +000095 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilson4d870122010-03-24 20:25:25 +000096 E = r2iMap_.end(); I != E; ++I)
Owen Anderson51f689a2008-08-13 21:49:13 +000097 delete I->second;
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +000098
Alkis Evlogimenosa6983082004-08-04 09:46:26 +000099 r2iMap_.clear();
Lang Hamesdab7b062009-07-09 03:57:02 +0000100
Benjamin Kramera0000022010-06-26 11:30:59 +0000101 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
102 VNInfoAllocator.Reset();
Evan Cheng7f789592009-09-14 21:33:42 +0000103 while (!CloneMIs.empty()) {
104 MachineInstr *MI = CloneMIs.back();
105 CloneMIs.pop_back();
Evan Chenga7a20c42008-07-19 00:37:25 +0000106 mf_->DeleteMachineInstr(MI);
107 }
Alkis Evlogimenos50d97e32004-01-31 19:59:32 +0000108}
109
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000110/// runOnMachineFunction - Register allocate the whole function
111///
112bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
113 mf_ = &fn;
114 mri_ = &mf_->getRegInfo();
115 tm_ = &fn.getTarget();
116 tri_ = tm_->getRegisterInfo();
117 tii_ = tm_->getInstrInfo();
Dan Gohman09b04482008-07-25 00:02:30 +0000118 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000119 lv_ = &getAnalysis<LiveVariables>();
Lang Hames05fb9632009-11-03 23:52:08 +0000120 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson4f8e1ad2008-05-28 20:54:50 +0000121 allocatableRegs_ = tri_->getAllocatableSet(fn);
122
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000123 computeIntervals();
Alkis Evlogimenos2c5ddd22004-02-15 10:24:21 +0000124
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000125 numIntervals += getNumIntervals();
126
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000127 DEBUG(dump());
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000128 return true;
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000129}
130
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000131/// print - Implement the dump method.
Chris Lattner13626022009-08-23 06:03:38 +0000132void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000133 OS << "********** INTERVALS **********\n";
Chris Lattner99377132005-07-27 23:03:38 +0000134 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000135 I->second->print(OS, tri_);
136 OS << "\n";
Chris Lattner99377132005-07-27 23:03:38 +0000137 }
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000138
Evan Cheng7f789592009-09-14 21:33:42 +0000139 printInstrs(OS);
140}
141
142void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattnera6f074f2009-08-23 03:41:05 +0000143 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000144 mf_->print(OS, indexes_);
Chris Lattnerb0b707f2004-09-30 15:59:17 +0000145}
146
Evan Cheng7f789592009-09-14 21:33:42 +0000147void LiveIntervals::dumpInstrs() const {
David Greene1a51a212010-01-04 22:49:02 +0000148 printInstrs(dbgs());
Evan Cheng7f789592009-09-14 21:33:42 +0000149}
150
Jakob Stoklund Olesen497161c2009-12-10 17:48:32 +0000151bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
152 VirtRegMap &vrm, unsigned reg) {
153 // We don't handle fancy stuff crossing basic block boundaries
154 if (li.ranges.size() != 1)
155 return true;
156 const LiveRange &range = li.ranges.front();
157 SlotIndex idx = range.start.getBaseIndex();
158 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesen18c7cbd2009-12-03 20:49:10 +0000159
Jakob Stoklund Olesen497161c2009-12-10 17:48:32 +0000160 // Skip deleted instructions
161 MachineInstr *firstMI = getInstructionFromIndex(idx);
162 while (!firstMI && idx != end) {
163 idx = idx.getNextIndex();
164 firstMI = getInstructionFromIndex(idx);
165 }
166 if (!firstMI)
167 return false;
168
169 // Find last instruction in range
170 SlotIndex lastIdx = end.getPrevIndex();
171 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
172 while (!lastMI && lastIdx != idx) {
173 lastIdx = lastIdx.getPrevIndex();
174 lastMI = getInstructionFromIndex(lastIdx);
175 }
176 if (!lastMI)
177 return false;
178
179 // Range cannot cross basic block boundaries or terminators
180 MachineBasicBlock *MBB = firstMI->getParent();
181 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
182 return true;
183
184 MachineBasicBlock::const_iterator E = lastMI;
185 ++E;
186 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
187 const MachineInstr &MI = *I;
188
189 // Allow copies to and from li.reg
Jakob Stoklund Olesenb5c899d2010-07-09 20:55:49 +0000190 if (MI.isCopy())
191 if (MI.getOperand(0).getReg() == li.reg ||
192 MI.getOperand(1).getReg() == li.reg)
193 continue;
Jakob Stoklund Olesen497161c2009-12-10 17:48:32 +0000194
195 // Check for operands using reg
196 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
197 const MachineOperand& mop = MI.getOperand(i);
198 if (!mop.isReg())
199 continue;
200 unsigned PhysReg = mop.getReg();
201 if (PhysReg == 0 || PhysReg == li.reg)
202 continue;
203 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
204 if (!vrm.hasPhys(PhysReg))
Bill Wendlingf8998622009-12-05 07:30:23 +0000205 continue;
Jakob Stoklund Olesen497161c2009-12-10 17:48:32 +0000206 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng66298e22007-11-03 07:20:12 +0000207 }
Jakob Stoklund Olesen497161c2009-12-10 17:48:32 +0000208 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
209 return true;
Evan Cheng66298e22007-11-03 07:20:12 +0000210 }
211 }
212
Jakob Stoklund Olesen497161c2009-12-10 17:48:32 +0000213 // No conflicts found.
Evan Cheng66298e22007-11-03 07:20:12 +0000214 return false;
215}
216
Jakob Stoklund Olesen45230232010-06-24 18:15:01 +0000217bool LiveIntervals::conflictsWithAliasRef(LiveInterval &li, unsigned Reg,
Evan Chengf6768bd2009-01-07 02:08:57 +0000218 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
219 for (LiveInterval::Ranges::const_iterator
220 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames05fb9632009-11-03 23:52:08 +0000221 for (SlotIndex index = I->start.getBaseIndex(),
222 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
223 index != end;
224 index = index.getNextIndex()) {
Jakob Stoklund Olesen18c7cbd2009-12-03 20:49:10 +0000225 MachineInstr *MI = getInstructionFromIndex(index);
226 if (!MI)
227 continue; // skip deleted instructions
Evan Chengf6768bd2009-01-07 02:08:57 +0000228
229 if (JoinedCopies.count(MI))
230 continue;
231 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
232 MachineOperand& MO = MI->getOperand(i);
233 if (!MO.isReg())
234 continue;
Jakob Stoklund Olesendbb58d22010-06-24 00:52:22 +0000235 unsigned PhysReg = MO.getReg();
Jakob Stoklund Olesen45230232010-06-24 18:15:01 +0000236 if (PhysReg == 0 || PhysReg == Reg ||
237 TargetRegisterInfo::isVirtualRegister(PhysReg))
Jakob Stoklund Olesendbb58d22010-06-24 00:52:22 +0000238 continue;
Jakob Stoklund Olesen45230232010-06-24 18:15:01 +0000239 if (tri_->regsOverlap(Reg, PhysReg))
Evan Chengf6768bd2009-01-07 02:08:57 +0000240 return true;
241 }
242 }
243 }
244
245 return false;
246}
247
Daniel Dunbar9367ec82009-09-15 20:31:12 +0000248#ifndef NDEBUG
Evan Cheng7f789592009-09-14 21:33:42 +0000249static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000250 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene1a51a212010-01-04 22:49:02 +0000251 dbgs() << tri_->getName(reg);
Evan Cheng33820da2007-08-13 23:45:17 +0000252 else
David Greene1a51a212010-01-04 22:49:02 +0000253 dbgs() << "%reg" << reg;
Evan Cheng33820da2007-08-13 23:45:17 +0000254}
Daniel Dunbar9367ec82009-09-15 20:31:12 +0000255#endif
Evan Cheng33820da2007-08-13 23:45:17 +0000256
Evan Cheng4c908f42010-05-04 20:26:52 +0000257static
Evan Cheng38d9a6f2010-05-05 18:27:40 +0000258bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Cheng4c908f42010-05-04 20:26:52 +0000259 unsigned Reg = MI.getOperand(MOIdx).getReg();
260 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
261 const MachineOperand &MO = MI.getOperand(i);
262 if (!MO.isReg())
263 continue;
264 if (MO.getReg() == Reg && MO.isDef()) {
265 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
266 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesen70ee3ec2010-07-06 23:26:25 +0000267 (MO.getSubReg() || MO.isImplicit()));
Evan Cheng4c908f42010-05-04 20:26:52 +0000268 return true;
269 }
270 }
271 return false;
272}
273
Evan Cheng38d9a6f2010-05-05 18:27:40 +0000274/// isPartialRedef - Return true if the specified def at the specific index is
275/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000276/// a definition of the sub-register.
Evan Cheng38d9a6f2010-05-05 18:27:40 +0000277bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
278 LiveInterval &interval) {
279 if (!MO.getSubReg() || MO.isEarlyClobber())
280 return false;
281
282 SlotIndex RedefIndex = MIIdx.getDefIndex();
283 const LiveRange *OldLR =
284 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Lang Hames56495682010-09-25 12:04:16 +0000285 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
286 if (DefMI != 0) {
Evan Cheng38d9a6f2010-05-05 18:27:40 +0000287 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
288 }
289 return false;
290}
291
Chris Lattner2e9f1bc2006-08-22 18:19:46 +0000292void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000293 MachineBasicBlock::iterator mi,
Lang Hames05fb9632009-11-03 23:52:08 +0000294 SlotIndex MIIdx,
Lang Hames3fffe622009-09-04 20:41:11 +0000295 MachineOperand& MO,
Evan Chenge9ba28d2008-07-10 07:35:43 +0000296 unsigned MOIdx,
Chris Lattner2e9f1bc2006-08-22 18:19:46 +0000297 LiveInterval &interval) {
Bill Wendlingdfcc42f2009-08-22 20:18:03 +0000298 DEBUG({
David Greene1a51a212010-01-04 22:49:02 +0000299 dbgs() << "\t\tregister: ";
Evan Cheng7f789592009-09-14 21:33:42 +0000300 printRegName(interval.reg, tri_);
Bill Wendlingdfcc42f2009-08-22 20:18:03 +0000301 });
Evan Cheng20aed562008-04-03 16:39:43 +0000302
Alkis Evlogimenos42422412004-08-04 09:46:56 +0000303 // Virtual registers may be defined multiple times (due to phi
304 // elimination and 2-addr elimination). Much of what we do only has to be
305 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000306 // time we see a vreg.
Evan Chengf08b0032009-07-17 19:43:40 +0000307 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000308 if (interval.empty()) {
309 // Get the Idx of the defining instructions.
Lang Hames05fb9632009-11-03 23:52:08 +0000310 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesena8940532009-09-20 00:36:41 +0000311 // Earlyclobbers move back one, so that they overlap the live range
312 // of inputs.
Dale Johannesenc36660d2008-09-24 01:07:17 +0000313 if (MO.isEarlyClobber())
Lang Hames05fb9632009-11-03 23:52:08 +0000314 defIndex = MIIdx.getUseIndex();
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +0000315
316 // Make sure the first definition is not a partial redefinition. Add an
317 // <imp-def> of the full register.
318 if (MO.getSubReg())
319 mi->addRegisterDefined(interval.reg);
320
Evan Cheng2ff2da82008-02-15 18:24:29 +0000321 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000322 if (mi->isCopyLike()) {
Evan Cheng2ff2da82008-02-15 18:24:29 +0000323 CopyMI = mi;
Jakob Stoklund Olesen07f4fa82010-06-18 22:29:44 +0000324 }
325
Lang Hames56495682010-09-25 12:04:16 +0000326 VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng1ad4a612007-08-29 20:45:00 +0000327 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7efcdb72004-07-24 02:59:07 +0000328
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000329 // Loop over all of the blocks that the vreg is defined in. There are
330 // two cases we have to handle here. The most common case is a vreg
331 // whose lifetime is contained within a basic block. In this case there
332 // will be a single kill, in MBB, which comes after the definition.
333 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
334 // FIXME: what about dead vars?
Lang Hames05fb9632009-11-03 23:52:08 +0000335 SlotIndex killIdx;
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000336 if (vi.Kills[0] != mi)
Lang Hames05fb9632009-11-03 23:52:08 +0000337 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000338 else
Lang Hames05fb9632009-11-03 23:52:08 +0000339 killIdx = defIndex.getStoreIndex();
Chris Lattner4f2e2a32004-07-19 02:15:56 +0000340
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000341 // If the kill happens after the definition, we have an intra-block
342 // live range.
343 if (killIdx > defIndex) {
Jeffrey Yasskin7d287cb2009-05-26 18:27:15 +0000344 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000345 "Shouldn't be alive across any blocks!");
Evan Cheng1ad4a612007-08-29 20:45:00 +0000346 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000347 interval.addRange(LR);
David Greene1a51a212010-01-04 22:49:02 +0000348 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000349 return;
350 }
Alkis Evlogimenos40874c72003-12-18 08:48:48 +0000351 }
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000352
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000353 // The other case we handle is when a virtual register lives to the end
354 // of the defining block, potentially live across some blocks, then is
355 // live into some number of blocks, but gets killed. Start by adding a
356 // range that goes from this definition to the end of the defining block.
Lang Hames4c052262009-12-22 00:11:50 +0000357 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene1a51a212010-01-04 22:49:02 +0000358 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000359 interval.addRange(NewLR);
360
Jakob Stoklund Olesen38b76e22010-02-23 22:43:58 +0000361 bool PHIJoin = lv_->isPHIJoin(interval.reg);
362
363 if (PHIJoin) {
364 // A phi join register is killed at the end of the MBB and revived as a new
365 // valno in the killing blocks.
366 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
367 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesen38b76e22010-02-23 22:43:58 +0000368 ValNo->setHasPHIKill(true);
369 } else {
370 // Iterate over all of the blocks that the variable is completely
371 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
372 // live interval.
373 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
374 E = vi.AliveBlocks.end(); I != E; ++I) {
375 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
376 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
377 interval.addRange(LR);
378 DEBUG(dbgs() << " +" << LR);
379 }
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000380 }
381
382 // Finally, this virtual register is live from the start of any killing
383 // block to the 'use' slot of the killing instruction.
384 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
385 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesen38b76e22010-02-23 22:43:58 +0000386 SlotIndex Start = getMBBStartIdx(Kill->getParent());
387 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
388
389 // Create interval with one of a NEW value number. Note that this value
390 // number isn't actually defined by an instruction, weird huh? :)
391 if (PHIJoin) {
Lang Hames56495682010-09-25 12:04:16 +0000392 assert(getInstructionFromIndex(Start) == 0 &&
393 "PHI def index points at actual instruction.");
394 ValNo = interval.getNextValue(Start, 0, VNInfoAllocator);
Jakob Stoklund Olesen38b76e22010-02-23 22:43:58 +0000395 ValNo->setIsPHIDef(true);
396 }
397 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000398 interval.addRange(LR);
David Greene1a51a212010-01-04 22:49:02 +0000399 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000400 }
401
402 } else {
Evan Cheng38d9a6f2010-05-05 18:27:40 +0000403 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewyckyc53cc4f2010-05-20 03:30:09 +0000404 // Multiple defs of the same virtual register by the same instruction.
405 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Cheng4c908f42010-05-04 20:26:52 +0000406 // This is likely due to elimination of REG_SEQUENCE instructions. Return
407 // here since there is nothing to do.
408 return;
409
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000410 // If this is the second time we see a virtual register definition, it
411 // must be due to phi elimination or two addr elimination. If this is
Evan Cheng299022d2006-11-03 03:04:46 +0000412 // the result of two address elimination, then the vreg is one of the
413 // def-and-use register operand.
Evan Cheng38d9a6f2010-05-05 18:27:40 +0000414
415 // It may also be partial redef like this:
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000416 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
417 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng38d9a6f2010-05-05 18:27:40 +0000418 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
419 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000420 // If this is a two-address definition, then we have already processed
421 // the live range. The only problem is that we didn't realize there
422 // are actually two values in the live interval. Because of this we
423 // need to take the LiveRegion that defines this register and split it
424 // into two values.
Lang Hames05fb9632009-11-03 23:52:08 +0000425 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Cheng968c3b02009-03-23 08:01:15 +0000426 if (MO.isEarlyClobber())
Lang Hames05fb9632009-11-03 23:52:08 +0000427 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000428
Lang Hamesdad2da52009-09-12 03:34:03 +0000429 const LiveRange *OldLR =
Lang Hames05fb9632009-11-03 23:52:08 +0000430 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng1ad4a612007-08-29 20:45:00 +0000431 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen207cd4b2010-06-16 21:29:40 +0000432 SlotIndex DefIndex = OldValNo->def.getDefIndex();
Evan Cheng05cc4862007-08-11 00:59:19 +0000433
Jakob Stoklund Olesen207cd4b2010-06-16 21:29:40 +0000434 // Delete the previous value, which should be short and continuous,
Chris Lattner2e9f1bc2006-08-22 18:19:46 +0000435 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000436 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos42422412004-08-04 09:46:56 +0000437
Chris Lattneraa368082006-08-31 05:54:43 +0000438 // The new value number (#1) is defined by the instruction we claimed
439 // defined value #0.
Lang Hames56495682010-09-25 12:04:16 +0000440 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames16cab192009-06-17 21:01:20 +0000441
Chris Lattneraa368082006-08-31 05:54:43 +0000442 // Value#0 is now defined by the 2-addr instruction.
Evan Cheng2ff2da82008-02-15 18:24:29 +0000443 OldValNo->def = RedefIndex;
Evan Cheng166a7992010-05-17 01:47:47 +0000444 OldValNo->setCopy(0);
445
446 // A re-def may be a copy. e.g. %reg1030:6<def> = VMOVD %reg1026, ...
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000447 if (PartReDef && mi->isCopyLike())
Evan Cheng166a7992010-05-17 01:47:47 +0000448 OldValNo->setCopy(&*mi);
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000449
Chris Lattner2e9f1bc2006-08-22 18:19:46 +0000450 // Add the new live interval which replaces the range for the input copy.
451 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene1a51a212010-01-04 22:49:02 +0000452 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000453 interval.addRange(LR);
454
455 // If this redefinition is dead, we need to add a dummy unit live
456 // range covering the def slot.
Owen Andersonb55675e2008-06-25 23:39:39 +0000457 if (MO.isDead())
Lang Hames05fb9632009-11-03 23:52:08 +0000458 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
459 OldValNo));
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000460
Bill Wendlingdfcc42f2009-08-22 20:18:03 +0000461 DEBUG({
David Greene1a51a212010-01-04 22:49:02 +0000462 dbgs() << " RESULT: ";
463 interval.print(dbgs(), tri_);
Bill Wendlingdfcc42f2009-08-22 20:18:03 +0000464 });
Evan Cheng38d9a6f2010-05-05 18:27:40 +0000465 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000466 // In the case of PHI elimination, each variable definition is only
467 // live until the end of the block. We've already taken care of the
468 // rest of the live range.
Jakob Stoklund Olesen38b76e22010-02-23 22:43:58 +0000469
Lang Hames05fb9632009-11-03 23:52:08 +0000470 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Cheng968c3b02009-03-23 08:01:15 +0000471 if (MO.isEarlyClobber())
Lang Hames05fb9632009-11-03 23:52:08 +0000472 defIndex = MIIdx.getUseIndex();
Evan Cheng7f789592009-09-14 21:33:42 +0000473
Evan Cheng1ad4a612007-08-29 20:45:00 +0000474 VNInfo *ValNo;
Evan Cheng2ff2da82008-02-15 18:24:29 +0000475 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000476 if (mi->isCopyLike())
Evan Cheng2ff2da82008-02-15 18:24:29 +0000477 CopyMI = mi;
Lang Hames56495682010-09-25 12:04:16 +0000478 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000479
Lang Hames4c052262009-12-22 00:11:50 +0000480 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng1ad4a612007-08-29 20:45:00 +0000481 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000482 interval.addRange(LR);
Lang Hames16cab192009-06-17 21:01:20 +0000483 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesen38b76e22010-02-23 22:43:58 +0000484 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng38d9a6f2010-05-05 18:27:40 +0000485 } else {
486 llvm_unreachable("Multiply defined register");
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000487 }
488 }
489
David Greene1a51a212010-01-04 22:49:02 +0000490 DEBUG(dbgs() << '\n');
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000491}
492
Chris Lattner1604b022004-07-23 21:24:19 +0000493void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000494 MachineBasicBlock::iterator mi,
Lang Hames05fb9632009-11-03 23:52:08 +0000495 SlotIndex MIIdx,
Owen Andersonb55675e2008-06-25 23:39:39 +0000496 MachineOperand& MO,
Chris Lattneraa368082006-08-31 05:54:43 +0000497 LiveInterval &interval,
Evan Cheng2ff2da82008-02-15 18:24:29 +0000498 MachineInstr *CopyMI) {
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000499 // A physical register cannot be live across basic block, so its
500 // lifetime must end somewhere in its defining basic block.
Bill Wendlingdfcc42f2009-08-22 20:18:03 +0000501 DEBUG({
David Greene1a51a212010-01-04 22:49:02 +0000502 dbgs() << "\t\tregister: ";
Evan Cheng7f789592009-09-14 21:33:42 +0000503 printRegName(interval.reg, tri_);
Bill Wendlingdfcc42f2009-08-22 20:18:03 +0000504 });
Alkis Evlogimenos459a67c2004-01-31 23:13:30 +0000505
Lang Hames05fb9632009-11-03 23:52:08 +0000506 SlotIndex baseIndex = MIIdx;
507 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesenc36660d2008-09-24 01:07:17 +0000508 // Earlyclobbers move back one.
509 if (MO.isEarlyClobber())
Lang Hames05fb9632009-11-03 23:52:08 +0000510 start = MIIdx.getUseIndex();
511 SlotIndex end = start;
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000512
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000513 // If it is not used after definition, it is considered dead at
514 // the instruction defining it. Hence its interval is:
515 // [defSlot(def), defSlot(def)+1)
Dale Johannesena8940532009-09-20 00:36:41 +0000516 // For earlyclobbers, the defSlot was pushed back one; the extra
517 // advance below compensates.
Owen Andersonb55675e2008-06-25 23:39:39 +0000518 if (MO.isDead()) {
David Greene1a51a212010-01-04 22:49:02 +0000519 DEBUG(dbgs() << " dead");
Lang Hames05fb9632009-11-03 23:52:08 +0000520 end = start.getStoreIndex();
Chris Lattner77415822005-08-23 22:51:41 +0000521 goto exit;
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000522 }
523
524 // If it is not dead on definition, it must be killed by a
525 // subsequent instruction. Hence its interval is:
526 // [defSlot(def), useSlot(kill)+1)
Lang Hames05fb9632009-11-03 23:52:08 +0000527 baseIndex = baseIndex.getNextIndex();
Chris Lattner7138f912005-09-02 00:20:32 +0000528 while (++mi != MBB->end()) {
Lang Hames05fb9632009-11-03 23:52:08 +0000529
Dale Johannesenf8f9f552010-02-10 00:55:42 +0000530 if (mi->isDebugValue())
531 continue;
Lang Hames05fb9632009-11-03 23:52:08 +0000532 if (getInstructionFromIndex(baseIndex) == 0)
533 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
534
Evan Cheng63254462008-03-05 00:59:57 +0000535 if (mi->killsRegister(interval.reg, tri_)) {
David Greene1a51a212010-01-04 22:49:02 +0000536 DEBUG(dbgs() << " killed");
Lang Hames05fb9632009-11-03 23:52:08 +0000537 end = baseIndex.getDefIndex();
Chris Lattner77415822005-08-23 22:51:41 +0000538 goto exit;
Evan Cheng093e4c52009-04-27 20:42:46 +0000539 } else {
Evan Cheng38584512010-05-21 20:53:24 +0000540 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_);
Evan Cheng093e4c52009-04-27 20:42:46 +0000541 if (DefIdx != -1) {
542 if (mi->isRegTiedToUseOperand(DefIdx)) {
543 // Two-address instruction.
Lang Hames05fb9632009-11-03 23:52:08 +0000544 end = baseIndex.getDefIndex();
Evan Cheng093e4c52009-04-27 20:42:46 +0000545 } else {
546 // Another instruction redefines the register before it is ever read.
Dale Johannesenf8f9f552010-02-10 00:55:42 +0000547 // Then the register is essentially dead at the instruction that
548 // defines it. Hence its interval is:
Evan Cheng093e4c52009-04-27 20:42:46 +0000549 // [defSlot(def), defSlot(def)+1)
David Greene1a51a212010-01-04 22:49:02 +0000550 DEBUG(dbgs() << " dead");
Lang Hames05fb9632009-11-03 23:52:08 +0000551 end = start.getStoreIndex();
Evan Cheng093e4c52009-04-27 20:42:46 +0000552 }
553 goto exit;
554 }
Alkis Evlogimenos04316212004-01-13 22:26:14 +0000555 }
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000556
Lang Hames05fb9632009-11-03 23:52:08 +0000557 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000558 }
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000559
Chris Lattner7138f912005-09-02 00:20:32 +0000560 // The only case we should have a dead physreg here without a killing or
561 // instruction where we know it's dead is if it is live-in to the function
Evan Cheng0f85bd32009-04-27 17:36:47 +0000562 // and never used. Another possible case is the implicit use of the
563 // physical register has been deleted by two-address pass.
Lang Hames05fb9632009-11-03 23:52:08 +0000564 end = start.getStoreIndex();
Alkis Evlogimenos459a67c2004-01-31 23:13:30 +0000565
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000566exit:
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000567 assert(start < end && "did not find end of interval?");
Chris Lattner76aa8e02005-03-09 23:05:19 +0000568
Evan Cheng7818c032007-04-25 07:30:23 +0000569 // Already exists? Extend old live interval.
Jakob Stoklund Olesen57feeed92010-10-11 21:45:03 +0000570 VNInfo *ValNo = interval.getVNInfoAt(start);
571 bool Extend = ValNo != 0;
572 if (!Extend)
573 ValNo = interval.getNextValue(start, CopyMI, VNInfoAllocator);
574 if (Extend && MO.isEarlyClobber())
Lang Hames16cab192009-06-17 21:01:20 +0000575 ValNo->setHasRedefByEC(true);
Evan Cheng1ad4a612007-08-29 20:45:00 +0000576 LiveRange LR(start, end, ValNo);
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000577 interval.addRange(LR);
David Greene1a51a212010-01-04 22:49:02 +0000578 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000579}
580
Chris Lattner1604b022004-07-23 21:24:19 +0000581void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
582 MachineBasicBlock::iterator MI,
Lang Hames05fb9632009-11-03 23:52:08 +0000583 SlotIndex MIIdx,
Evan Chenge9ba28d2008-07-10 07:35:43 +0000584 MachineOperand& MO,
585 unsigned MOIdx) {
Owen Andersonb55675e2008-06-25 23:39:39 +0000586 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chenge9ba28d2008-07-10 07:35:43 +0000587 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Andersonb55675e2008-06-25 23:39:39 +0000588 getOrCreateInterval(MO.getReg()));
589 else if (allocatableRegs_[MO.getReg()]) {
Evan Cheng2ff2da82008-02-15 18:24:29 +0000590 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000591 if (MI->isCopyLike())
Evan Cheng2ff2da82008-02-15 18:24:29 +0000592 CopyMI = MI;
Evan Cheng093e4c52009-04-27 20:42:46 +0000593 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Andersonb55675e2008-06-25 23:39:39 +0000594 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng7818c032007-04-25 07:30:23 +0000595 // Def of a register also defines its sub-registers.
Owen Andersonb55675e2008-06-25 23:39:39 +0000596 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng63254462008-03-05 00:59:57 +0000597 // If MI also modifies the sub-register explicitly, avoid processing it
598 // more than once. Do not pass in TRI here so it checks for exact match.
Evan Cheng38584512010-05-21 20:53:24 +0000599 if (!MI->definesRegister(*AS))
Evan Cheng093e4c52009-04-27 20:42:46 +0000600 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Andersonb55675e2008-06-25 23:39:39 +0000601 getOrCreateInterval(*AS), 0);
Chris Lattner1604b022004-07-23 21:24:19 +0000602 }
Alkis Evlogimenos26665e22004-01-31 14:37:41 +0000603}
604
Evan Chengf7ed82d2007-02-19 21:49:54 +0000605void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames05fb9632009-11-03 23:52:08 +0000606 SlotIndex MIIdx,
Evan Cheng7818c032007-04-25 07:30:23 +0000607 LiveInterval &interval, bool isAlias) {
Bill Wendlingdfcc42f2009-08-22 20:18:03 +0000608 DEBUG({
David Greene1a51a212010-01-04 22:49:02 +0000609 dbgs() << "\t\tlivein register: ";
Evan Cheng7f789592009-09-14 21:33:42 +0000610 printRegName(interval.reg, tri_);
Bill Wendlingdfcc42f2009-08-22 20:18:03 +0000611 });
Evan Chengf7ed82d2007-02-19 21:49:54 +0000612
613 // Look for kills, if it reaches a def before it's killed, then it shouldn't
614 // be considered a livein.
615 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng40306232010-03-16 21:51:27 +0000616 MachineBasicBlock::iterator E = MBB->end();
617 // Skip over DBG_VALUE at the start of the MBB.
618 if (mi != E && mi->isDebugValue()) {
619 while (++mi != E && mi->isDebugValue())
620 ;
621 if (mi == E)
622 // MBB is empty except for DBG_VALUE's.
623 return;
624 }
625
Lang Hames05fb9632009-11-03 23:52:08 +0000626 SlotIndex baseIndex = MIIdx;
627 SlotIndex start = baseIndex;
628 if (getInstructionFromIndex(baseIndex) == 0)
629 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
630
631 SlotIndex end = baseIndex;
Evan Chengf0bfc6a2009-03-05 03:34:26 +0000632 bool SeenDefUse = false;
Evan Chengf7ed82d2007-02-19 21:49:54 +0000633
Dale Johannesenf8f9f552010-02-10 00:55:42 +0000634 while (mi != E) {
Dale Johannesenf8b0e442010-02-10 01:31:26 +0000635 if (mi->killsRegister(interval.reg, tri_)) {
636 DEBUG(dbgs() << " killed");
637 end = baseIndex.getDefIndex();
638 SeenDefUse = true;
639 break;
Evan Cheng38584512010-05-21 20:53:24 +0000640 } else if (mi->definesRegister(interval.reg, tri_)) {
Dale Johannesenf8b0e442010-02-10 01:31:26 +0000641 // Another instruction redefines the register before it is ever read.
642 // Then the register is essentially dead at the instruction that defines
643 // it. Hence its interval is:
644 // [defSlot(def), defSlot(def)+1)
645 DEBUG(dbgs() << " dead");
646 end = start.getStoreIndex();
647 SeenDefUse = true;
648 break;
649 }
650
Evan Cheng40306232010-03-16 21:51:27 +0000651 while (++mi != E && mi->isDebugValue())
652 // Skip over DBG_VALUE.
653 ;
654 if (mi != E)
Lang Hames05fb9632009-11-03 23:52:08 +0000655 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengf7ed82d2007-02-19 21:49:54 +0000656 }
657
Evan Cheng6cf13712007-06-27 01:16:36 +0000658 // Live-in register might not be used at all.
Evan Chengf0bfc6a2009-03-05 03:34:26 +0000659 if (!SeenDefUse) {
Evan Chengdf0c7052007-06-27 18:47:28 +0000660 if (isAlias) {
David Greene1a51a212010-01-04 22:49:02 +0000661 DEBUG(dbgs() << " dead");
Lang Hames05fb9632009-11-03 23:52:08 +0000662 end = MIIdx.getStoreIndex();
Evan Chengdf0c7052007-06-27 18:47:28 +0000663 } else {
David Greene1a51a212010-01-04 22:49:02 +0000664 DEBUG(dbgs() << " live through");
Evan Chengdf0c7052007-06-27 18:47:28 +0000665 end = baseIndex;
666 }
Evan Cheng7818c032007-04-25 07:30:23 +0000667 }
668
Lang Hames56495682010-09-25 12:04:16 +0000669 SlotIndex defIdx = getMBBStartIdx(MBB);
670 assert(getInstructionFromIndex(defIdx) == 0 &&
671 "PHI def index points at actual instruction.");
Lang Hames6b2c9602009-06-19 02:17:53 +0000672 VNInfo *vni =
Lang Hames56495682010-09-25 12:04:16 +0000673 interval.getNextValue(defIdx, 0, VNInfoAllocator);
Lang Hames32270cc2009-06-18 22:01:47 +0000674 vni->setIsPHIDef(true);
675 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen4141d8e2009-11-07 01:58:40 +0000676
Jim Laskey5b2b7c12007-02-21 22:41:17 +0000677 interval.addRange(LR);
David Greene1a51a212010-01-04 22:49:02 +0000678 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengf7ed82d2007-02-19 21:49:54 +0000679}
680
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000681/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos26665e22004-01-31 14:37:41 +0000682/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos50d97e32004-01-31 19:59:32 +0000683/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000684/// which a variable is live
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000685void LiveIntervals::computeIntervals() {
David Greene1a51a212010-01-04 22:49:02 +0000686 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendlingdfcc42f2009-08-22 20:18:03 +0000687 << "********** Function: "
688 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengf08b0032009-07-17 19:43:40 +0000689
690 SmallVector<unsigned, 8> UndefUses;
Chris Lattner8fb3d442006-09-15 03:57:23 +0000691 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
692 MBBI != E; ++MBBI) {
693 MachineBasicBlock *MBB = MBBI;
Evan Chengea5c6be2010-02-06 09:07:11 +0000694 if (MBB->empty())
695 continue;
696
Owen Andersondf8f1cb2008-09-21 20:43:24 +0000697 // Track the index of the current machine instr.
Lang Hames05fb9632009-11-03 23:52:08 +0000698 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonc936b562010-05-03 21:38:11 +0000699 DEBUG(dbgs() << "BB#" << MBB->getNumber()
700 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos2665d9c2003-12-21 20:19:10 +0000701
Dan Gohmanc731c972007-10-03 19:26:29 +0000702 // Create intervals for live-ins to this BB first.
Dan Gohman9d2d0532010-04-13 16:57:55 +0000703 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmanc731c972007-10-03 19:26:29 +0000704 LE = MBB->livein_end(); LI != LE; ++LI) {
705 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
706 // Multiple live-ins can alias the same register.
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000707 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmanc731c972007-10-03 19:26:29 +0000708 if (!hasInterval(*AS))
709 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
710 true);
Chris Lattner1eed04d2006-09-04 18:27:40 +0000711 }
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000712
Owen Anderson82ab1e72008-09-15 22:00:38 +0000713 // Skip over empty initial indices.
Lang Hames05fb9632009-11-03 23:52:08 +0000714 if (getInstructionFromIndex(MIIndex) == 0)
715 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000716
Dale Johannesen70487972010-01-22 22:38:21 +0000717 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
718 MI != miEnd; ++MI) {
David Greene1a51a212010-01-04 22:49:02 +0000719 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattnerb06015a2010-02-09 19:54:29 +0000720 if (MI->isDebugValue())
Dale Johannesen70487972010-01-22 22:38:21 +0000721 continue;
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000722
Evan Cheng8c9c6d72006-11-10 08:43:01 +0000723 // Handle defs.
Chris Lattner8fb3d442006-09-15 03:57:23 +0000724 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
725 MachineOperand &MO = MI->getOperand(i);
Evan Chengf08b0032009-07-17 19:43:40 +0000726 if (!MO.isReg() || !MO.getReg())
727 continue;
728
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000729 // handle register defs - build intervals
Evan Chengf08b0032009-07-17 19:43:40 +0000730 if (MO.isDef())
Evan Chenge9ba28d2008-07-10 07:35:43 +0000731 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengf08b0032009-07-17 19:43:40 +0000732 else if (MO.isUndef())
733 UndefUses.push_back(MO.getReg());
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000734 }
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000735
Lang Hames05fb9632009-11-03 23:52:08 +0000736 // Move to the next instr slot.
737 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000738 }
Alkis Evlogimenosa6983082004-08-04 09:46:26 +0000739 }
Evan Chengf08b0032009-07-17 19:43:40 +0000740
741 // Create empty intervals for registers defined by implicit_def's (except
742 // for those implicit_def that define values which are liveout of their
743 // blocks.
744 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
745 unsigned UndefReg = UndefUses[i];
746 (void)getOrCreateInterval(UndefReg);
747 }
Alkis Evlogimenos0e9ded72003-11-20 03:32:25 +0000748}
Alkis Evlogimenos2de099e2003-12-05 10:38:28 +0000749
Owen Anderson51f689a2008-08-13 21:49:13 +0000750LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Chengb3783632009-02-08 11:04:35 +0000751 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson51f689a2008-08-13 21:49:13 +0000752 return new LiveInterval(reg, Weight);
Alkis Evlogimenos237f2032004-04-09 18:07:57 +0000753}
Evan Chengbe51f282007-11-12 06:35:08 +0000754
Evan Chengb3783632009-02-08 11:04:35 +0000755/// dupInterval - Duplicate a live interval. The caller is responsible for
756/// managing the allocated memory.
757LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
758 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng085caf12009-06-14 20:22:55 +0000759 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Chengb3783632009-02-08 11:04:35 +0000760 return NewLI;
761}
762
Evan Chengbe51f282007-11-12 06:35:08 +0000763//===----------------------------------------------------------------------===//
764// Register allocator hooks.
765//
766
Evan Chengc3739112008-02-22 09:24:50 +0000767/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
768/// allow one) virtual register operand, then its uses are implicitly using
769/// the register. Returns the virtual register.
770unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
771 MachineInstr *MI) const {
772 unsigned RegOp = 0;
773 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
774 MachineOperand &MO = MI->getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000775 if (!MO.isReg() || !MO.isUse())
Evan Chengc3739112008-02-22 09:24:50 +0000776 continue;
777 unsigned Reg = MO.getReg();
778 if (Reg == 0 || Reg == li.reg)
779 continue;
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000780
Chris Lattnerc91e8c72009-06-27 04:06:41 +0000781 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
782 !allocatableRegs_[Reg])
783 continue;
Evan Chengc3739112008-02-22 09:24:50 +0000784 // FIXME: For now, only remat MI with at most one register operand.
785 assert(!RegOp &&
786 "Can't rematerialize instruction with multiple register operand!");
787 RegOp = MO.getReg();
Dan Gohman09b04482008-07-25 00:02:30 +0000788#ifndef NDEBUG
Evan Chengc3739112008-02-22 09:24:50 +0000789 break;
Dan Gohman09b04482008-07-25 00:02:30 +0000790#endif
Evan Chengc3739112008-02-22 09:24:50 +0000791 }
792 return RegOp;
793}
794
795/// isValNoAvailableAt - Return true if the val# of the specified interval
796/// which reaches the given instruction also reaches the specified use index.
797bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames05fb9632009-11-03 23:52:08 +0000798 SlotIndex UseIdx) const {
Jakob Stoklund Olesen57feeed92010-10-11 21:45:03 +0000799 VNInfo *UValNo = li.getVNInfoAt(UseIdx);
800 return UValNo && UValNo == li.getVNInfoAt(getInstructionIndex(MI));
Evan Chengc3739112008-02-22 09:24:50 +0000801}
802
Evan Chengbe51f282007-11-12 06:35:08 +0000803/// isReMaterializable - Returns true if the definition MI of the specified
804/// val# of the specified interval is re-materializable.
Andrew Trick89eb6a82010-11-10 19:18:47 +0000805bool
806LiveIntervals::isReMaterializable(const LiveInterval &li,
807 const VNInfo *ValNo, MachineInstr *MI,
808 const SmallVectorImpl<LiveInterval*> &SpillIs,
809 bool &isLoad) {
Evan Chengbe51f282007-11-12 06:35:08 +0000810 if (DisableReMat)
811 return false;
812
Dan Gohman87b02d52009-10-09 23:27:56 +0000813 if (!tii_->isTriviallyReMaterializable(MI, aa_))
814 return false;
Evan Chenge70afb02008-02-23 01:44:27 +0000815
Dan Gohman87b02d52009-10-09 23:27:56 +0000816 // Target-specific code can mark an instruction as being rematerializable
817 // if it has one virtual reg use, though it had better be something like
818 // a PIC base register which is likely to be live everywhere.
Dan Gohman09b04482008-07-25 00:02:30 +0000819 unsigned ImpUse = getReMatImplicitUse(li, MI);
820 if (ImpUse) {
821 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Chengcbcccce2010-03-30 05:49:07 +0000822 for (MachineRegisterInfo::use_nodbg_iterator
823 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
824 ri != re; ++ri) {
Dan Gohman09b04482008-07-25 00:02:30 +0000825 MachineInstr *UseMI = &*ri;
Lang Hames05fb9632009-11-03 23:52:08 +0000826 SlotIndex UseIdx = getInstructionIndex(UseMI);
Jakob Stoklund Olesen57feeed92010-10-11 21:45:03 +0000827 if (li.getVNInfoAt(UseIdx) != ValNo)
Dan Gohman09b04482008-07-25 00:02:30 +0000828 continue;
829 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
830 return false;
831 }
Evan Cheng9156bd22008-09-30 15:44:16 +0000832
833 // If a register operand of the re-materialized instruction is going to
834 // be spilled next, then it's not legal to re-materialize this instruction.
835 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
836 if (ImpUse == SpillIs[i]->reg)
837 return false;
Dan Gohman09b04482008-07-25 00:02:30 +0000838 }
839 return true;
Evan Cheng7fc1d982007-12-06 00:01:56 +0000840}
841
Evan Cheng4bac4d02008-10-24 02:05:00 +0000842/// isReMaterializable - Returns true if the definition MI of the specified
843/// val# of the specified interval is re-materializable.
844bool LiveIntervals::isReMaterializable(const LiveInterval &li,
845 const VNInfo *ValNo, MachineInstr *MI) {
846 SmallVector<LiveInterval*, 4> Dummy1;
847 bool Dummy2;
848 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
849}
850
Evan Cheng7fc1d982007-12-06 00:01:56 +0000851/// isReMaterializable - Returns true if every definition of MI of every
852/// val# of the specified interval is re-materializable.
Andrew Trick89eb6a82010-11-10 19:18:47 +0000853bool
854LiveIntervals::isReMaterializable(const LiveInterval &li,
855 const SmallVectorImpl<LiveInterval*> &SpillIs,
856 bool &isLoad) {
Evan Cheng7fc1d982007-12-06 00:01:56 +0000857 isLoad = false;
858 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
859 i != e; ++i) {
860 const VNInfo *VNI = *i;
Lang Hames16cab192009-06-17 21:01:20 +0000861 if (VNI->isUnused())
Evan Cheng7fc1d982007-12-06 00:01:56 +0000862 continue; // Dead val#.
863 // Is the def for the val# rematerializable?
Lang Hames16cab192009-06-17 21:01:20 +0000864 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Lang Hames56495682010-09-25 12:04:16 +0000865 if (!ReMatDefMI)
866 return false;
Evan Cheng7fc1d982007-12-06 00:01:56 +0000867 bool DefIsLoad = false;
Evan Chengc3739112008-02-22 09:24:50 +0000868 if (!ReMatDefMI ||
Evan Cheng9156bd22008-09-30 15:44:16 +0000869 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng7fc1d982007-12-06 00:01:56 +0000870 return false;
871 isLoad |= DefIsLoad;
Evan Chengbe51f282007-11-12 06:35:08 +0000872 }
873 return true;
874}
875
Evan Cheng589a9fb2008-02-25 08:50:41 +0000876/// FilterFoldedOps - Filter out two-address use operands. Return
877/// true if it finds any issue with the operands that ought to prevent
878/// folding.
879static bool FilterFoldedOps(MachineInstr *MI,
880 SmallVector<unsigned, 2> &Ops,
881 unsigned &MRInfo,
882 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng589a9fb2008-02-25 08:50:41 +0000883 MRInfo = 0;
Evan Chengf45a1d62007-12-02 08:30:39 +0000884 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
885 unsigned OpIdx = Ops[i];
Evan Chengc3739112008-02-22 09:24:50 +0000886 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengf45a1d62007-12-02 08:30:39 +0000887 // FIXME: fold subreg use.
Evan Chengc3739112008-02-22 09:24:50 +0000888 if (MO.getSubReg())
Evan Cheng589a9fb2008-02-25 08:50:41 +0000889 return true;
Evan Chengc3739112008-02-22 09:24:50 +0000890 if (MO.isDef())
Evan Chengf45a1d62007-12-02 08:30:39 +0000891 MRInfo |= (unsigned)VirtRegMap::isMod;
892 else {
893 // Filter out two-address use operand(s).
Evan Cheng1361cbb2009-03-19 20:30:06 +0000894 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengf45a1d62007-12-02 08:30:39 +0000895 MRInfo = VirtRegMap::isModRef;
896 continue;
897 }
898 MRInfo |= (unsigned)VirtRegMap::isRef;
899 }
900 FoldOps.push_back(OpIdx);
Evan Cheng69fda0a2007-12-01 02:07:52 +0000901 }
Evan Cheng589a9fb2008-02-25 08:50:41 +0000902 return false;
903}
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +0000904
Evan Cheng589a9fb2008-02-25 08:50:41 +0000905
906/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
907/// slot / to reg or any rematerialized load into ith operand of specified
908/// MI. If it is successul, MI is updated with the newly created MI and
909/// returns true.
910bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
911 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames05fb9632009-11-03 23:52:08 +0000912 SlotIndex InstrIdx,
Evan Cheng589a9fb2008-02-25 08:50:41 +0000913 SmallVector<unsigned, 2> &Ops,
914 bool isSS, int Slot, unsigned Reg) {
Evan Cheng589a9fb2008-02-25 08:50:41 +0000915 // If it is an implicit def instruction, just delete it.
Chris Lattnerb06015a2010-02-09 19:54:29 +0000916 if (MI->isImplicitDef()) {
Evan Cheng589a9fb2008-02-25 08:50:41 +0000917 RemoveMachineInstrFromMaps(MI);
918 vrm.RemoveMachineInstrFromMaps(MI);
919 MI->eraseFromParent();
920 ++numFolds;
921 return true;
922 }
923
924 // Filter the list of operand indexes that are to be folded. Abort if
925 // any operand will prevent folding.
926 unsigned MRInfo = 0;
927 SmallVector<unsigned, 2> FoldOps;
928 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
929 return false;
Evan Cheng69fda0a2007-12-01 02:07:52 +0000930
Evan Chenge4f77c62008-03-31 23:19:51 +0000931 // The only time it's safe to fold into a two address instruction is when
932 // it's folding reload and spill from / into a spill stack slot.
933 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng504c6452008-02-23 03:38:34 +0000934 return false;
935
Jakob Stoklund Olesenbd953d12010-07-09 17:29:08 +0000936 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(MI, FoldOps, Slot)
937 : tii_->foldMemoryOperand(MI, FoldOps, DefMI);
Evan Chengbe51f282007-11-12 06:35:08 +0000938 if (fmi) {
Evan Cheng6d563682008-02-27 03:04:06 +0000939 // Remember this instruction uses the spill slot.
940 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
941
Evan Chengbe51f282007-11-12 06:35:08 +0000942 // Attempt to fold the memory reference into the instruction. If
943 // we can do this, we don't need to insert spill code.
Evan Chengf2553ab2008-01-10 08:24:38 +0000944 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengf45a1d62007-12-02 08:30:39 +0000945 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng8e223792007-11-17 00:40:40 +0000946 vrm.transferSpillPts(MI, fmi);
Evan Chengbe255b02007-11-29 01:06:25 +0000947 vrm.transferRestorePts(MI, fmi);
Evan Chenga3891362008-03-11 21:34:46 +0000948 vrm.transferEmergencySpills(MI, fmi);
Lang Hames05fb9632009-11-03 23:52:08 +0000949 ReplaceMachineInstrInMaps(MI, fmi);
Jakob Stoklund Olesenbd953d12010-07-09 17:29:08 +0000950 MI->eraseFromParent();
951 MI = fmi;
Evan Chengbe255b02007-11-29 01:06:25 +0000952 ++numFolds;
Evan Chengbe51f282007-11-12 06:35:08 +0000953 return true;
954 }
955 return false;
956}
957
Evan Cheng269dbd32007-12-05 03:22:34 +0000958/// canFoldMemoryOperand - Returns true if the specified load / store
959/// folding is possible.
960bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng589a9fb2008-02-25 08:50:41 +0000961 SmallVector<unsigned, 2> &Ops,
Evan Cheng985a0b52008-04-01 21:37:32 +0000962 bool ReMat) const {
Evan Cheng589a9fb2008-02-25 08:50:41 +0000963 // Filter the list of operand indexes that are to be folded. Abort if
964 // any operand will prevent folding.
965 unsigned MRInfo = 0;
Evan Cheng269dbd32007-12-05 03:22:34 +0000966 SmallVector<unsigned, 2> FoldOps;
Evan Cheng589a9fb2008-02-25 08:50:41 +0000967 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
968 return false;
Evan Cheng269dbd32007-12-05 03:22:34 +0000969
Evan Cheng985a0b52008-04-01 21:37:32 +0000970 // It's only legal to remat for a use, not a def.
971 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng589a9fb2008-02-25 08:50:41 +0000972 return false;
Evan Cheng269dbd32007-12-05 03:22:34 +0000973
Evan Chengc3739112008-02-22 09:24:50 +0000974 return tii_->canFoldMemoryOperand(MI, FoldOps);
975}
976
Evan Cheng8e223792007-11-17 00:40:40 +0000977bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames05fb9632009-11-03 23:52:08 +0000978 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
979
980 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
981
982 if (mbb == 0)
983 return false;
984
985 for (++itr; itr != li.ranges.end(); ++itr) {
986 MachineBasicBlock *mbb2 =
987 indexes_->getMBBCoveringRange(itr->start, itr->end);
988
989 if (mbb2 != mbb)
Evan Cheng8e223792007-11-17 00:40:40 +0000990 return false;
991 }
Lang Hames05fb9632009-11-03 23:52:08 +0000992
Evan Cheng8e223792007-11-17 00:40:40 +0000993 return true;
994}
995
Evan Chengc3739112008-02-22 09:24:50 +0000996/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
997/// interval on to-be re-materialized operands of MI) with new register.
998void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
999 MachineInstr *MI, unsigned NewVReg,
1000 VirtRegMap &vrm) {
1001 // There is an implicit use. That means one of the other operand is
1002 // being remat'ed and the remat'ed instruction has li.reg as an
1003 // use operand. Make sure we rewrite that as well.
1004 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1005 MachineOperand &MO = MI->getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001006 if (!MO.isReg())
Evan Chengc3739112008-02-22 09:24:50 +00001007 continue;
1008 unsigned Reg = MO.getReg();
1009 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1010 continue;
1011 if (!vrm.isReMaterialized(Reg))
1012 continue;
1013 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng63254462008-03-05 00:59:57 +00001014 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1015 if (UseMO)
1016 UseMO->setReg(NewVReg);
Evan Chengc3739112008-02-22 09:24:50 +00001017 }
1018}
1019
Evan Chengbe51f282007-11-12 06:35:08 +00001020/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1021/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng269dbd32007-12-05 03:22:34 +00001022bool LiveIntervals::
Evan Chengc3739112008-02-22 09:24:50 +00001023rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +00001024 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames3fffe622009-09-04 20:41:11 +00001025 MachineInstr *MI,
Evan Cheng8e223792007-11-17 00:40:40 +00001026 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengbe51f282007-11-12 06:35:08 +00001027 unsigned Slot, int LdSlot,
1028 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengc3739112008-02-22 09:24:50 +00001029 VirtRegMap &vrm,
Evan Chengbe51f282007-11-12 06:35:08 +00001030 const TargetRegisterClass* rc,
1031 SmallVector<int, 4> &ReMatIds,
Evan Cheng303417d2007-12-11 02:09:15 +00001032 const MachineLoopInfo *loopInfo,
Evan Cheng4f5cb4c2008-02-23 00:33:04 +00001033 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson706f6b72008-08-13 22:28:50 +00001034 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Cheng210fc622009-05-03 18:32:42 +00001035 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng269dbd32007-12-05 03:22:34 +00001036 bool CanFold = false;
Evan Chengbe51f282007-11-12 06:35:08 +00001037 RestartInstruction:
1038 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1039 MachineOperand& mop = MI->getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001040 if (!mop.isReg())
Evan Chengbe51f282007-11-12 06:35:08 +00001041 continue;
1042 unsigned Reg = mop.getReg();
Dan Gohman3a4be0f2008-02-10 18:45:23 +00001043 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengbe51f282007-11-12 06:35:08 +00001044 continue;
Evan Chengbe51f282007-11-12 06:35:08 +00001045 if (Reg != li.reg)
1046 continue;
1047
1048 bool TryFold = !DefIsReMat;
Evan Chengd35b5ac2007-11-29 23:02:50 +00001049 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengbe51f282007-11-12 06:35:08 +00001050 int FoldSlot = Slot;
1051 if (DefIsReMat) {
1052 // If this is the rematerializable definition MI itself and
1053 // all of its uses are rematerialized, simply delete it.
Evan Cheng8e223792007-11-17 00:40:40 +00001054 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenf8f9f552010-02-10 00:55:42 +00001055 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Evan Chengcbcccce2010-03-30 05:49:07 +00001056 << *MI << '\n');
Evan Chengbe51f282007-11-12 06:35:08 +00001057 RemoveMachineInstrFromMaps(MI);
Evan Chengc1648b62007-11-28 01:28:46 +00001058 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengbe51f282007-11-12 06:35:08 +00001059 MI->eraseFromParent();
1060 break;
1061 }
1062
1063 // If def for this use can't be rematerialized, then try folding.
Evan Chengbe255b02007-11-29 01:06:25 +00001064 // If def is rematerializable and it's a load, also try folding.
Evan Chengd35b5ac2007-11-29 23:02:50 +00001065 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengbe51f282007-11-12 06:35:08 +00001066 if (isLoad) {
1067 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1068 FoldSS = isLoadSS;
1069 FoldSlot = LdSlot;
1070 }
1071 }
1072
Evan Chengbe51f282007-11-12 06:35:08 +00001073 // Scan all of the operands of this instruction rewriting operands
1074 // to use NewVReg instead of li.reg as appropriate. We do this for
1075 // two reasons:
1076 //
1077 // 1. If the instr reads the same spilled vreg multiple times, we
1078 // want to reuse the NewVReg.
1079 // 2. If the instr is a two-addr instruction, we are required to
1080 // keep the src/dst regs pinned.
1081 //
1082 // Keep track of whether we replace a use and/or def so that we can
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +00001083 // create the spill interval with the appropriate range.
Evan Chengf45a1d62007-12-02 08:30:39 +00001084 SmallVector<unsigned, 2> Ops;
Jakob Stoklund Olesen818e4df2010-06-03 00:07:47 +00001085 tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(Reg, &Ops);
Evan Chengbe51f282007-11-12 06:35:08 +00001086
David Greeneb00b2672008-10-27 17:38:59 +00001087 // Create a new virtual register for the spill interval.
1088 // Create the new register now so we can map the fold instruction
1089 // to the new register so when it is unfolded we get the correct
1090 // answer.
1091 bool CreatedNewVReg = false;
1092 if (NewVReg == 0) {
1093 NewVReg = mri_->createVirtualRegister(rc);
1094 vrm.grow();
1095 CreatedNewVReg = true;
Jakob Stoklund Olesen020d8d42009-11-30 22:55:54 +00001096
1097 // The new virtual register should get the same allocation hints as the
1098 // old one.
1099 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1100 if (Hint.first || Hint.second)
1101 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greeneb00b2672008-10-27 17:38:59 +00001102 }
1103
Evan Cheng6d7a1442008-06-06 07:54:39 +00001104 if (!TryFold)
1105 CanFold = false;
1106 else {
Evan Cheng269dbd32007-12-05 03:22:34 +00001107 // Do not fold load / store here if we are splitting. We'll find an
1108 // optimal point to insert a load / store later.
1109 if (!TrySplit) {
1110 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greeneb00b2672008-10-27 17:38:59 +00001111 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng269dbd32007-12-05 03:22:34 +00001112 // Folding the load/store can completely change the instruction in
1113 // unpredictable ways, rescan it from the beginning.
David Greeneb00b2672008-10-27 17:38:59 +00001114
1115 if (FoldSS) {
1116 // We need to give the new vreg the same stack slot as the
1117 // spilled interval.
1118 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1119 }
1120
Evan Cheng269dbd32007-12-05 03:22:34 +00001121 HasUse = false;
1122 HasDef = false;
1123 CanFold = false;
Evan Cheng210fc622009-05-03 18:32:42 +00001124 if (isNotInMIMap(MI))
Evan Chengc8eeb752008-04-09 20:57:25 +00001125 break;
Evan Cheng269dbd32007-12-05 03:22:34 +00001126 goto RestartInstruction;
1127 }
1128 } else {
Evan Cheng6d7a1442008-06-06 07:54:39 +00001129 // We'll try to fold it later if it's profitable.
Evan Cheng985a0b52008-04-01 21:37:32 +00001130 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng269dbd32007-12-05 03:22:34 +00001131 }
Evan Cheng6d7a1442008-06-06 07:54:39 +00001132 }
Evan Chengb10dc272007-11-30 21:23:43 +00001133
Evan Chengb10dc272007-11-30 21:23:43 +00001134 mop.setReg(NewVReg);
Evan Chengc3739112008-02-22 09:24:50 +00001135 if (mop.isImplicit())
1136 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengb10dc272007-11-30 21:23:43 +00001137
1138 // Reuse NewVReg for other reads.
Jakob Stoklund Olesene2b88582010-11-16 00:40:59 +00001139 bool HasEarlyClobber = false;
Evan Chengc3739112008-02-22 09:24:50 +00001140 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1141 MachineOperand &mopj = MI->getOperand(Ops[j]);
1142 mopj.setReg(NewVReg);
1143 if (mopj.isImplicit())
1144 rewriteImplicitOps(li, MI, NewVReg, vrm);
Jakob Stoklund Olesene2b88582010-11-16 00:40:59 +00001145 if (mopj.isEarlyClobber())
1146 HasEarlyClobber = true;
Evan Chengc3739112008-02-22 09:24:50 +00001147 }
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +00001148
Evan Cheng8e223792007-11-17 00:40:40 +00001149 if (CreatedNewVReg) {
1150 if (DefIsReMat) {
Evan Cheng84517442009-07-16 09:20:10 +00001151 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengc3739112008-02-22 09:24:50 +00001152 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng8e223792007-11-17 00:40:40 +00001153 // Each valnum may have its own remat id.
Evan Chengc3739112008-02-22 09:24:50 +00001154 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng8e223792007-11-17 00:40:40 +00001155 } else {
Evan Chengc3739112008-02-22 09:24:50 +00001156 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng8e223792007-11-17 00:40:40 +00001157 }
1158 if (!CanDelete || (HasUse && HasDef)) {
1159 // If this is a two-addr instruction then its use operands are
1160 // rematerializable but its def is not. It should be assigned a
1161 // stack slot.
1162 vrm.assignVirt2StackSlot(NewVReg, Slot);
1163 }
Evan Chengbe51f282007-11-12 06:35:08 +00001164 } else {
Evan Chengbe51f282007-11-12 06:35:08 +00001165 vrm.assignVirt2StackSlot(NewVReg, Slot);
1166 }
Evan Chengd35b5ac2007-11-29 23:02:50 +00001167 } else if (HasUse && HasDef &&
1168 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1169 // If this interval hasn't been assigned a stack slot (because earlier
1170 // def is a deleted remat def), do it now.
1171 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1172 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengbe51f282007-11-12 06:35:08 +00001173 }
1174
Evan Cheng4f5cb4c2008-02-23 00:33:04 +00001175 // Re-matting an instruction with virtual register use. Add the
1176 // register as an implicit use on the use MI.
1177 if (DefIsReMat && ImpUse)
1178 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1179
Evan Cheng1a99a5f2009-04-21 22:46:52 +00001180 // Create a new register interval for this spill / remat.
Evan Chengbe51f282007-11-12 06:35:08 +00001181 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng8e223792007-11-17 00:40:40 +00001182 if (CreatedNewVReg) {
1183 NewLIs.push_back(&nI);
Evan Cheng8494ee12007-11-29 10:12:14 +00001184 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng8e223792007-11-17 00:40:40 +00001185 if (TrySplit)
1186 vrm.setIsSplitFromReg(NewVReg, li.reg);
1187 }
Evan Chengbe51f282007-11-12 06:35:08 +00001188
1189 if (HasUse) {
Evan Cheng8e223792007-11-17 00:40:40 +00001190 if (CreatedNewVReg) {
Lang Hames05fb9632009-11-03 23:52:08 +00001191 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
Lang Hames56495682010-09-25 12:04:16 +00001192 nI.getNextValue(SlotIndex(), 0, VNInfoAllocator));
David Greene1a51a212010-01-04 22:49:02 +00001193 DEBUG(dbgs() << " +" << LR);
Evan Cheng8e223792007-11-17 00:40:40 +00001194 nI.addRange(LR);
1195 } else {
1196 // Extend the split live interval to this def / use.
Lang Hames05fb9632009-11-03 23:52:08 +00001197 SlotIndex End = index.getDefIndex();
Evan Cheng8e223792007-11-17 00:40:40 +00001198 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1199 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene1a51a212010-01-04 22:49:02 +00001200 DEBUG(dbgs() << " +" << LR);
Evan Cheng8e223792007-11-17 00:40:40 +00001201 nI.addRange(LR);
1202 }
Evan Chengbe51f282007-11-12 06:35:08 +00001203 }
1204 if (HasDef) {
Jakob Stoklund Olesene2b88582010-11-16 00:40:59 +00001205 // An early clobber starts at the use slot, except for an early clobber
1206 // tied to a use operand (yes, that is a thing).
1207 LiveRange LR(HasEarlyClobber && !HasUse ?
1208 index.getUseIndex() : index.getDefIndex(),
1209 index.getStoreIndex(),
Lang Hames56495682010-09-25 12:04:16 +00001210 nI.getNextValue(SlotIndex(), 0, VNInfoAllocator));
David Greene1a51a212010-01-04 22:49:02 +00001211 DEBUG(dbgs() << " +" << LR);
Evan Chengbe51f282007-11-12 06:35:08 +00001212 nI.addRange(LR);
1213 }
Evan Cheng8e223792007-11-17 00:40:40 +00001214
Bill Wendlingdfcc42f2009-08-22 20:18:03 +00001215 DEBUG({
David Greene1a51a212010-01-04 22:49:02 +00001216 dbgs() << "\t\t\t\tAdded new interval: ";
1217 nI.print(dbgs(), tri_);
1218 dbgs() << '\n';
Bill Wendlingdfcc42f2009-08-22 20:18:03 +00001219 });
Evan Chengbe51f282007-11-12 06:35:08 +00001220 }
Evan Cheng269dbd32007-12-05 03:22:34 +00001221 return CanFold;
Evan Chengbe51f282007-11-12 06:35:08 +00001222}
Evan Cheng8e223792007-11-17 00:40:40 +00001223bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Chengbe255b02007-11-29 01:06:25 +00001224 const VNInfo *VNI,
Lang Hames3fffe622009-09-04 20:41:11 +00001225 MachineBasicBlock *MBB,
Lang Hames05fb9632009-11-03 23:52:08 +00001226 SlotIndex Idx) const {
Jakob Stoklund Olesen55d738e22010-06-25 22:53:05 +00001227 return li.killedInRange(Idx.getNextSlot(), getMBBEndIdx(MBB));
Evan Cheng8e223792007-11-17 00:40:40 +00001228}
1229
Evan Cheng911f6bd2008-02-21 00:34:19 +00001230/// RewriteInfo - Keep track of machine instrs that will be rewritten
1231/// during spilling.
Dan Gohmand78c4002008-05-13 00:00:25 +00001232namespace {
1233 struct RewriteInfo {
Lang Hames05fb9632009-11-03 23:52:08 +00001234 SlotIndex Index;
Dan Gohmand78c4002008-05-13 00:00:25 +00001235 MachineInstr *MI;
Jakob Stoklund Olesen818e4df2010-06-03 00:07:47 +00001236 RewriteInfo(SlotIndex i, MachineInstr *mi) : Index(i), MI(mi) {}
Dan Gohmand78c4002008-05-13 00:00:25 +00001237 };
Evan Cheng911f6bd2008-02-21 00:34:19 +00001238
Dan Gohmand78c4002008-05-13 00:00:25 +00001239 struct RewriteInfoCompare {
1240 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1241 return LHS.Index < RHS.Index;
1242 }
1243 };
1244}
Evan Cheng911f6bd2008-02-21 00:34:19 +00001245
Evan Chengbe51f282007-11-12 06:35:08 +00001246void LiveIntervals::
Evan Cheng8e223792007-11-17 00:40:40 +00001247rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengbe51f282007-11-12 06:35:08 +00001248 LiveInterval::Ranges::const_iterator &I,
Evan Cheng8e223792007-11-17 00:40:40 +00001249 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengbe51f282007-11-12 06:35:08 +00001250 unsigned Slot, int LdSlot,
1251 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengc3739112008-02-22 09:24:50 +00001252 VirtRegMap &vrm,
Evan Chengbe51f282007-11-12 06:35:08 +00001253 const TargetRegisterClass* rc,
1254 SmallVector<int, 4> &ReMatIds,
Evan Cheng303417d2007-12-11 02:09:15 +00001255 const MachineLoopInfo *loopInfo,
Evan Cheng8e223792007-11-17 00:40:40 +00001256 BitVector &SpillMBBs,
Owen Anderson706f6b72008-08-13 22:28:50 +00001257 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Chengbe255b02007-11-29 01:06:25 +00001258 BitVector &RestoreMBBs,
Owen Anderson706f6b72008-08-13 22:28:50 +00001259 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1260 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Cheng210fc622009-05-03 18:32:42 +00001261 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng269dbd32007-12-05 03:22:34 +00001262 bool AllCanFold = true;
Evan Cheng8e223792007-11-17 00:40:40 +00001263 unsigned NewVReg = 0;
Lang Hames05fb9632009-11-03 23:52:08 +00001264 SlotIndex start = I->start.getBaseIndex();
1265 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengbe51f282007-11-12 06:35:08 +00001266
Evan Cheng911f6bd2008-02-21 00:34:19 +00001267 // First collect all the def / use in this live range that will be rewritten.
Evan Chengc8eeb752008-04-09 20:57:25 +00001268 // Make sure they are sorted according to instruction index.
Evan Cheng911f6bd2008-02-21 00:34:19 +00001269 std::vector<RewriteInfo> RewriteMIs;
Evan Chengc3739112008-02-22 09:24:50 +00001270 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1271 re = mri_->reg_end(); ri != re; ) {
Evan Cheng20aed562008-04-03 16:39:43 +00001272 MachineInstr *MI = &*ri;
Evan Cheng911f6bd2008-02-21 00:34:19 +00001273 MachineOperand &O = ri.getOperand();
1274 ++ri;
Dale Johannesenf8f9f552010-02-10 00:55:42 +00001275 if (MI->isDebugValue()) {
Evan Chenged69b382010-04-26 07:38:55 +00001276 // Modify DBG_VALUE now that the value is in a spill slot.
Evan Chenga5a8f762010-04-28 23:52:26 +00001277 if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) {
Evan Chengc72d8a72010-04-26 18:37:21 +00001278 uint64_t Offset = MI->getOperand(1).getImm();
1279 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
1280 DebugLoc DL = MI->getDebugLoc();
Evan Chenga5a8f762010-04-28 23:52:26 +00001281 int FI = isLoadSS ? LdSlot : (int)Slot;
1282 if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI,
Evan Chengc72d8a72010-04-26 18:37:21 +00001283 Offset, MDPtr, DL)) {
1284 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
1285 ReplaceMachineInstrInMaps(MI, NewDV);
1286 MachineBasicBlock *MBB = MI->getParent();
1287 MBB->insert(MBB->erase(MI), NewDV);
1288 continue;
1289 }
Evan Chenged69b382010-04-26 07:38:55 +00001290 }
Evan Chengc72d8a72010-04-26 18:37:21 +00001291
1292 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1293 RemoveMachineInstrFromMaps(MI);
1294 vrm.RemoveMachineInstrFromMaps(MI);
1295 MI->eraseFromParent();
Dale Johannesenf8f9f552010-02-10 00:55:42 +00001296 continue;
1297 }
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00001298 assert(!(O.isImplicit() && O.isUse()) &&
1299 "Spilling register that's used as implicit use?");
Lang Hames05fb9632009-11-03 23:52:08 +00001300 SlotIndex index = getInstructionIndex(MI);
Evan Cheng911f6bd2008-02-21 00:34:19 +00001301 if (index < start || index >= end)
1302 continue;
Evan Chengf08b0032009-07-17 19:43:40 +00001303
1304 if (O.isUndef())
Evan Chenge0a352e2008-07-12 01:56:02 +00001305 // Must be defined by an implicit def. It should not be spilled. Note,
1306 // this is for correctness reason. e.g.
1307 // 8 %reg1024<def> = IMPLICIT_DEF
1308 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1309 // The live range [12, 14) are not part of the r1024 live interval since
1310 // it's defined by an implicit def. It will not conflicts with live
1311 // interval of r1025. Now suppose both registers are spilled, you can
Evan Cheng2b3c52d2008-07-12 02:22:07 +00001312 // easily see a situation where both registers are reloaded before
Evan Chenge0a352e2008-07-12 01:56:02 +00001313 // the INSERT_SUBREG and both target registers that would overlap.
1314 continue;
Jakob Stoklund Olesen818e4df2010-06-03 00:07:47 +00001315 RewriteMIs.push_back(RewriteInfo(index, MI));
Evan Cheng911f6bd2008-02-21 00:34:19 +00001316 }
1317 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1318
Evan Cheng4f5cb4c2008-02-23 00:33:04 +00001319 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng911f6bd2008-02-21 00:34:19 +00001320 // Now rewrite the defs and uses.
1321 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1322 RewriteInfo &rwi = RewriteMIs[i];
1323 ++i;
Lang Hames05fb9632009-11-03 23:52:08 +00001324 SlotIndex index = rwi.Index;
Evan Cheng911f6bd2008-02-21 00:34:19 +00001325 MachineInstr *MI = rwi.MI;
1326 // If MI def and/or use the same register multiple times, then there
1327 // are multiple entries.
1328 while (i != e && RewriteMIs[i].MI == MI) {
1329 assert(RewriteMIs[i].Index == index);
Evan Cheng911f6bd2008-02-21 00:34:19 +00001330 ++i;
1331 }
Evan Cheng8e223792007-11-17 00:40:40 +00001332 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng4f5cb4c2008-02-23 00:33:04 +00001333
Evan Cheng7c0db622008-05-23 23:00:04 +00001334 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +00001335 // Re-matting an instruction with virtual register use. Prevent interval
1336 // from being spilled.
1337 getInterval(ImpUse).markNotSpillable();
Evan Cheng4f5cb4c2008-02-23 00:33:04 +00001338 }
1339
Evan Cheng911f6bd2008-02-21 00:34:19 +00001340 unsigned MBBId = MBB->getNumber();
Evan Cheng269dbd32007-12-05 03:22:34 +00001341 unsigned ThisVReg = 0;
Evan Cheng85ef9832007-12-03 09:58:48 +00001342 if (TrySplit) {
Owen Anderson706f6b72008-08-13 22:28:50 +00001343 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng8494ee12007-11-29 10:12:14 +00001344 if (NVI != MBBVRegsMap.end()) {
Evan Cheng269dbd32007-12-05 03:22:34 +00001345 ThisVReg = NVI->second;
Evan Cheng8494ee12007-11-29 10:12:14 +00001346 // One common case:
1347 // x = use
1348 // ...
1349 // ...
1350 // def = ...
1351 // = use
1352 // It's better to start a new interval to avoid artifically
1353 // extend the new interval.
Jakob Stoklund Olesen818e4df2010-06-03 00:07:47 +00001354 if (MI->readsWritesVirtualRegister(li.reg) ==
1355 std::make_pair(false,true)) {
Evan Cheng8494ee12007-11-29 10:12:14 +00001356 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng269dbd32007-12-05 03:22:34 +00001357 ThisVReg = 0;
Evan Cheng8494ee12007-11-29 10:12:14 +00001358 }
1359 }
Evan Chengc1648b62007-11-28 01:28:46 +00001360 }
Evan Cheng269dbd32007-12-05 03:22:34 +00001361
1362 bool IsNew = ThisVReg == 0;
1363 if (IsNew) {
1364 // This ends the previous live interval. If all of its def / use
1365 // can be folded, give it a low spill weight.
1366 if (NewVReg && TrySplit && AllCanFold) {
1367 LiveInterval &nI = getOrCreateInterval(NewVReg);
1368 nI.weight /= 10.0F;
1369 }
1370 AllCanFold = true;
1371 }
1372 NewVReg = ThisVReg;
1373
Evan Cheng8e223792007-11-17 00:40:40 +00001374 bool HasDef = false;
1375 bool HasUse = false;
Evan Chengc3739112008-02-22 09:24:50 +00001376 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng6d7a1442008-06-06 07:54:39 +00001377 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1378 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1379 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Cheng210fc622009-05-03 18:32:42 +00001380 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng8e223792007-11-17 00:40:40 +00001381 if (!HasDef && !HasUse)
1382 continue;
1383
Evan Cheng269dbd32007-12-05 03:22:34 +00001384 AllCanFold &= CanFold;
1385
Evan Cheng8e223792007-11-17 00:40:40 +00001386 // Update weight of spill interval.
1387 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng85ef9832007-12-03 09:58:48 +00001388 if (!TrySplit) {
Evan Cheng8e223792007-11-17 00:40:40 +00001389 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +00001390 nI.markNotSpillable();
Evan Chengbe255b02007-11-29 01:06:25 +00001391 continue;
Evan Cheng8e223792007-11-17 00:40:40 +00001392 }
Evan Chengbe255b02007-11-29 01:06:25 +00001393
1394 // Keep track of the last def and first use in each MBB.
Evan Chengbe255b02007-11-29 01:06:25 +00001395 if (HasDef) {
1396 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Chengbe255b02007-11-29 01:06:25 +00001397 bool HasKill = false;
1398 if (!HasUse)
Lang Hames05fb9632009-11-03 23:52:08 +00001399 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Chengbe255b02007-11-29 01:06:25 +00001400 else {
Evan Cheng8494ee12007-11-29 10:12:14 +00001401 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames05fb9632009-11-03 23:52:08 +00001402 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Chengbe255b02007-11-29 01:06:25 +00001403 if (VNI)
Lang Hames05fb9632009-11-03 23:52:08 +00001404 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Chengbe255b02007-11-29 01:06:25 +00001405 }
Owen Anderson706f6b72008-08-13 22:28:50 +00001406 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng388f6f52007-12-01 04:42:39 +00001407 SpillIdxes.find(MBBId);
Evan Chengbe255b02007-11-29 01:06:25 +00001408 if (!HasKill) {
Evan Cheng8494ee12007-11-29 10:12:14 +00001409 if (SII == SpillIdxes.end()) {
1410 std::vector<SRInfo> S;
1411 S.push_back(SRInfo(index, NewVReg, true));
1412 SpillIdxes.insert(std::make_pair(MBBId, S));
1413 } else if (SII->second.back().vreg != NewVReg) {
1414 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames3fffe622009-09-04 20:41:11 +00001415 } else if (index > SII->second.back().index) {
Evan Chengbe255b02007-11-29 01:06:25 +00001416 // If there is an earlier def and this is a two-address
1417 // instruction, then it's not possible to fold the store (which
1418 // would also fold the load).
Evan Cheng8494ee12007-11-29 10:12:14 +00001419 SRInfo &Info = SII->second.back();
1420 Info.index = index;
1421 Info.canFold = !HasUse;
Evan Chengbe255b02007-11-29 01:06:25 +00001422 }
1423 SpillMBBs.set(MBBId);
Evan Cheng388f6f52007-12-01 04:42:39 +00001424 } else if (SII != SpillIdxes.end() &&
1425 SII->second.back().vreg == NewVReg &&
Lang Hames3fffe622009-09-04 20:41:11 +00001426 index > SII->second.back().index) {
Evan Cheng388f6f52007-12-01 04:42:39 +00001427 // There is an earlier def that's not killed (must be two-address).
1428 // The spill is no longer needed.
1429 SII->second.pop_back();
1430 if (SII->second.empty()) {
1431 SpillIdxes.erase(MBBId);
1432 SpillMBBs.reset(MBBId);
1433 }
Evan Chengbe255b02007-11-29 01:06:25 +00001434 }
1435 }
Evan Chengbe255b02007-11-29 01:06:25 +00001436 }
1437
1438 if (HasUse) {
Owen Anderson706f6b72008-08-13 22:28:50 +00001439 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chengbe255b02007-11-29 01:06:25 +00001440 SpillIdxes.find(MBBId);
Evan Cheng8494ee12007-11-29 10:12:14 +00001441 if (SII != SpillIdxes.end() &&
1442 SII->second.back().vreg == NewVReg &&
Lang Hames3fffe622009-09-04 20:41:11 +00001443 index > SII->second.back().index)
Evan Chengbe255b02007-11-29 01:06:25 +00001444 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng8494ee12007-11-29 10:12:14 +00001445 SII->second.back().canFold = false;
Owen Anderson706f6b72008-08-13 22:28:50 +00001446 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Chengbe255b02007-11-29 01:06:25 +00001447 RestoreIdxes.find(MBBId);
Evan Cheng8494ee12007-11-29 10:12:14 +00001448 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Chengbe255b02007-11-29 01:06:25 +00001449 // If we are splitting live intervals, only fold if it's the first
1450 // use and there isn't another use later in the MBB.
Evan Cheng8494ee12007-11-29 10:12:14 +00001451 RII->second.back().canFold = false;
Evan Chengbe255b02007-11-29 01:06:25 +00001452 else if (IsNew) {
1453 // Only need a reload if there isn't an earlier def / use.
Evan Cheng8494ee12007-11-29 10:12:14 +00001454 if (RII == RestoreIdxes.end()) {
1455 std::vector<SRInfo> Infos;
1456 Infos.push_back(SRInfo(index, NewVReg, true));
1457 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1458 } else {
1459 RII->second.push_back(SRInfo(index, NewVReg, true));
1460 }
Evan Chengbe255b02007-11-29 01:06:25 +00001461 RestoreMBBs.set(MBBId);
1462 }
1463 }
1464
1465 // Update spill weight.
Evan Cheng303417d2007-12-11 02:09:15 +00001466 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengf593a652008-06-21 06:45:54 +00001467 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengbe51f282007-11-12 06:35:08 +00001468 }
Evan Cheng269dbd32007-12-05 03:22:34 +00001469
1470 if (NewVReg && TrySplit && AllCanFold) {
1471 // If all of its def / use can be folded, give it a low spill weight.
1472 LiveInterval &nI = getOrCreateInterval(NewVReg);
1473 nI.weight /= 10.0F;
1474 }
Evan Chengbe51f282007-11-12 06:35:08 +00001475}
1476
Lang Hames05fb9632009-11-03 23:52:08 +00001477bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames3fffe622009-09-04 20:41:11 +00001478 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson706f6b72008-08-13 22:28:50 +00001479 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng8494ee12007-11-29 10:12:14 +00001480 if (!RestoreMBBs[Id])
1481 return false;
1482 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1483 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1484 if (Restores[i].index == index &&
1485 Restores[i].vreg == vr &&
1486 Restores[i].canFold)
1487 return true;
1488 return false;
1489}
1490
Lang Hames05fb9632009-11-03 23:52:08 +00001491void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames3fffe622009-09-04 20:41:11 +00001492 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson706f6b72008-08-13 22:28:50 +00001493 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng8494ee12007-11-29 10:12:14 +00001494 if (!RestoreMBBs[Id])
1495 return;
1496 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1497 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1498 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames05fb9632009-11-03 23:52:08 +00001499 Restores[i].index = SlotIndex();
Evan Cheng8494ee12007-11-29 10:12:14 +00001500}
Evan Cheng8e223792007-11-17 00:40:40 +00001501
Evan Cheng499ffa92008-04-11 17:53:36 +00001502/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1503/// spilled and create empty intervals for their uses.
1504void
1505LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1506 const TargetRegisterClass* rc,
1507 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng20aed562008-04-03 16:39:43 +00001508 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1509 re = mri_->reg_end(); ri != re; ) {
Evan Cheng499ffa92008-04-11 17:53:36 +00001510 MachineOperand &O = ri.getOperand();
Evan Cheng20aed562008-04-03 16:39:43 +00001511 MachineInstr *MI = &*ri;
1512 ++ri;
Evan Chengcbcccce2010-03-30 05:49:07 +00001513 if (MI->isDebugValue()) {
1514 // Remove debug info for now.
1515 O.setReg(0U);
1516 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1517 continue;
1518 }
Evan Cheng499ffa92008-04-11 17:53:36 +00001519 if (O.isDef()) {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001520 assert(MI->isImplicitDef() &&
Evan Cheng499ffa92008-04-11 17:53:36 +00001521 "Register def was not rewritten?");
1522 RemoveMachineInstrFromMaps(MI);
1523 vrm.RemoveMachineInstrFromMaps(MI);
1524 MI->eraseFromParent();
1525 } else {
1526 // This must be an use of an implicit_def so it's not part of the live
1527 // interval. Create a new empty live interval for it.
1528 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1529 unsigned NewVReg = mri_->createVirtualRegister(rc);
1530 vrm.grow();
1531 vrm.setIsImplicitlyDefined(NewVReg);
1532 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1533 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1534 MachineOperand &MO = MI->getOperand(i);
Evan Cheng0dc101b2009-06-30 08:49:04 +00001535 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng499ffa92008-04-11 17:53:36 +00001536 MO.setReg(NewVReg);
Evan Cheng0dc101b2009-06-30 08:49:04 +00001537 MO.setIsUndef();
Evan Cheng0dc101b2009-06-30 08:49:04 +00001538 }
Evan Cheng499ffa92008-04-11 17:53:36 +00001539 }
1540 }
Evan Cheng20aed562008-04-03 16:39:43 +00001541 }
1542}
1543
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +00001544float
1545LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1546 // Limit the loop depth ridiculousness.
1547 if (loopDepth > 200)
1548 loopDepth = 200;
1549
1550 // The loop depth is used to roughly estimate the number of times the
1551 // instruction is executed. Something like 10^d is simple, but will quickly
1552 // overflow a float. This expression behaves like 10^d for small d, but is
1553 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1554 // headroom before overflow.
Chris Lattner93cd0f1c2010-05-15 17:10:24 +00001555 float lc = std::pow(1 + (100.0f / (loopDepth+10)), (float)loopDepth);
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +00001556
1557 return (isDef + isUse) * lc;
1558}
1559
Jakob Stoklund Olesenc953acb2010-02-18 21:33:05 +00001560void
1561LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
1562 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1563 normalizeSpillWeight(*NewLIs[i]);
1564}
1565
Evan Chengbe51f282007-11-12 06:35:08 +00001566std::vector<LiveInterval*> LiveIntervals::
Evan Cheng8e223792007-11-17 00:40:40 +00001567addIntervalsForSpills(const LiveInterval &li,
Andrew Trick89eb6a82010-11-10 19:18:47 +00001568 const SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng210fc622009-05-03 18:32:42 +00001569 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +00001570 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengbe51f282007-11-12 06:35:08 +00001571
Bill Wendlingdfcc42f2009-08-22 20:18:03 +00001572 DEBUG({
David Greene1a51a212010-01-04 22:49:02 +00001573 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1574 li.print(dbgs(), tri_);
1575 dbgs() << '\n';
Bill Wendlingdfcc42f2009-08-22 20:18:03 +00001576 });
Evan Chengbe51f282007-11-12 06:35:08 +00001577
Evan Cheng994faaf2008-12-05 17:00:16 +00001578 // Each bit specify whether a spill is required in the MBB.
Evan Cheng8e223792007-11-17 00:40:40 +00001579 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson706f6b72008-08-13 22:28:50 +00001580 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Chengbe255b02007-11-29 01:06:25 +00001581 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson706f6b72008-08-13 22:28:50 +00001582 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1583 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengbe51f282007-11-12 06:35:08 +00001584 std::vector<LiveInterval*> NewLIs;
Evan Chengc3739112008-02-22 09:24:50 +00001585 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengbe51f282007-11-12 06:35:08 +00001586
1587 unsigned NumValNums = li.getNumValNums();
1588 SmallVector<MachineInstr*, 4> ReMatDefs;
1589 ReMatDefs.resize(NumValNums, NULL);
1590 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1591 ReMatOrigDefs.resize(NumValNums, NULL);
1592 SmallVector<int, 4> ReMatIds;
1593 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1594 BitVector ReMatDelete(NumValNums);
1595 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1596
Evan Cheng8e223792007-11-17 00:40:40 +00001597 // Spilling a split live interval. It cannot be split any further. Also,
1598 // it's also guaranteed to be a single val# / range interval.
1599 if (vrm.getPreSplitReg(li.reg)) {
1600 vrm.setIsSplitFromReg(li.reg, 0);
Evan Cheng678b86d2007-12-05 10:24:35 +00001601 // Unset the split kill marker on the last use.
Lang Hames05fb9632009-11-03 23:52:08 +00001602 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1603 if (KillIdx != SlotIndex()) {
Evan Cheng678b86d2007-12-05 10:24:35 +00001604 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1605 assert(KillMI && "Last use disappeared?");
1606 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1607 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattner60055892007-12-30 21:56:09 +00001608 KillMI->getOperand(KillOp).setIsKill(false);
Evan Cheng678b86d2007-12-05 10:24:35 +00001609 }
Evan Cheng06353b42007-12-05 09:51:10 +00001610 vrm.removeKillPoint(li.reg);
Evan Cheng8e223792007-11-17 00:40:40 +00001611 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1612 Slot = vrm.getStackSlot(li.reg);
1613 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1614 MachineInstr *ReMatDefMI = DefIsReMat ?
1615 vrm.getReMaterializedMI(li.reg) : NULL;
1616 int LdSlot = 0;
1617 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1618 bool isLoad = isLoadSS ||
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001619 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng8e223792007-11-17 00:40:40 +00001620 bool IsFirstRange = true;
1621 for (LiveInterval::Ranges::const_iterator
1622 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1623 // If this is a split live interval with multiple ranges, it means there
1624 // are two-address instructions that re-defined the value. Only the
1625 // first def can be rematerialized!
1626 if (IsFirstRange) {
Evan Chengd35b5ac2007-11-29 23:02:50 +00001627 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng8e223792007-11-17 00:40:40 +00001628 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1629 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengc3739112008-02-22 09:24:50 +00001630 false, vrm, rc, ReMatIds, loopInfo,
Evan Chengbe255b02007-11-29 01:06:25 +00001631 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng210fc622009-05-03 18:32:42 +00001632 MBBVRegsMap, NewLIs);
Evan Cheng8e223792007-11-17 00:40:40 +00001633 } else {
1634 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1635 Slot, 0, false, false, false,
Evan Chengc3739112008-02-22 09:24:50 +00001636 false, vrm, rc, ReMatIds, loopInfo,
Evan Chengbe255b02007-11-29 01:06:25 +00001637 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng210fc622009-05-03 18:32:42 +00001638 MBBVRegsMap, NewLIs);
Evan Cheng8e223792007-11-17 00:40:40 +00001639 }
1640 IsFirstRange = false;
1641 }
Evan Cheng20aed562008-04-03 16:39:43 +00001642
Evan Cheng499ffa92008-04-11 17:53:36 +00001643 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesenc953acb2010-02-18 21:33:05 +00001644 normalizeSpillWeights(NewLIs);
Evan Cheng8e223792007-11-17 00:40:40 +00001645 return NewLIs;
1646 }
1647
Evan Cheng7f789592009-09-14 21:33:42 +00001648 bool TrySplit = !intervalIsInOneMBB(li);
Evan Chengbe255b02007-11-29 01:06:25 +00001649 if (TrySplit)
1650 ++numSplits;
Evan Chengbe51f282007-11-12 06:35:08 +00001651 bool NeedStackSlot = false;
1652 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1653 i != e; ++i) {
1654 const VNInfo *VNI = *i;
1655 unsigned VN = VNI->id;
Lang Hames16cab192009-06-17 21:01:20 +00001656 if (VNI->isUnused())
Evan Chengbe51f282007-11-12 06:35:08 +00001657 continue; // Dead val#.
1658 // Is the def for the val# rematerializable?
Lang Hames56495682010-09-25 12:04:16 +00001659 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng7fc1d982007-12-06 00:01:56 +00001660 bool dummy;
Evan Cheng9156bd22008-09-30 15:44:16 +00001661 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengbe51f282007-11-12 06:35:08 +00001662 // Remember how to remat the def of this val#.
Evan Cheng8e223792007-11-17 00:40:40 +00001663 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman0ece9432008-07-17 23:49:46 +00001664 // Original def may be modified so we have to make a copy here.
Evan Chenga7a20c42008-07-19 00:37:25 +00001665 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng7f789592009-09-14 21:33:42 +00001666 CloneMIs.push_back(Clone);
Evan Chenga7a20c42008-07-19 00:37:25 +00001667 ReMatDefs[VN] = Clone;
Evan Chengbe51f282007-11-12 06:35:08 +00001668
1669 bool CanDelete = true;
Lang Hames16cab192009-06-17 21:01:20 +00001670 if (VNI->hasPHIKill()) {
Evan Chengf85c0632007-11-29 09:49:23 +00001671 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengbe51f282007-11-12 06:35:08 +00001672 // It must not be deleted.
Evan Chengf85c0632007-11-29 09:49:23 +00001673 CanDelete = false;
1674 // Need a stack slot if there is any live range where uses cannot be
1675 // rematerialized.
1676 NeedStackSlot = true;
Evan Chengbe51f282007-11-12 06:35:08 +00001677 }
Evan Chengbe51f282007-11-12 06:35:08 +00001678 if (CanDelete)
1679 ReMatDelete.set(VN);
1680 } else {
1681 // Need a stack slot if there is any live range where uses cannot be
1682 // rematerialized.
1683 NeedStackSlot = true;
1684 }
1685 }
1686
1687 // One stack slot per live interval.
Owen Anderson76a561f2009-03-26 18:53:38 +00001688 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1689 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1690 Slot = vrm.assignVirt2StackSlot(li.reg);
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +00001691
Owen Anderson76a561f2009-03-26 18:53:38 +00001692 // This case only occurs when the prealloc splitter has already assigned
1693 // a stack slot to this vreg.
1694 else
1695 Slot = vrm.getStackSlot(li.reg);
1696 }
Evan Chengbe51f282007-11-12 06:35:08 +00001697
1698 // Create new intervals and rewrite defs and uses.
1699 for (LiveInterval::Ranges::const_iterator
1700 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng8e223792007-11-17 00:40:40 +00001701 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1702 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1703 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengbe51f282007-11-12 06:35:08 +00001704 bool CanDelete = ReMatDelete[I->valno->id];
1705 int LdSlot = 0;
Evan Cheng8e223792007-11-17 00:40:40 +00001706 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengbe51f282007-11-12 06:35:08 +00001707 bool isLoad = isLoadSS ||
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001708 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng8e223792007-11-17 00:40:40 +00001709 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Chengbe255b02007-11-29 01:06:25 +00001710 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengc3739112008-02-22 09:24:50 +00001711 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Chengbe255b02007-11-29 01:06:25 +00001712 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng210fc622009-05-03 18:32:42 +00001713 MBBVRegsMap, NewLIs);
Evan Chengbe51f282007-11-12 06:35:08 +00001714 }
1715
Evan Chengbe255b02007-11-29 01:06:25 +00001716 // Insert spills / restores if we are splitting.
Evan Cheng20aed562008-04-03 16:39:43 +00001717 if (!TrySplit) {
Evan Cheng499ffa92008-04-11 17:53:36 +00001718 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesenc953acb2010-02-18 21:33:05 +00001719 normalizeSpillWeights(NewLIs);
Evan Cheng8494ee12007-11-29 10:12:14 +00001720 return NewLIs;
Evan Cheng20aed562008-04-03 16:39:43 +00001721 }
Evan Cheng8494ee12007-11-29 10:12:14 +00001722
Evan Chengd7de56a2007-12-05 08:16:32 +00001723 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengf45a1d62007-12-02 08:30:39 +00001724 SmallVector<unsigned, 2> Ops;
Evan Cheng8494ee12007-11-29 10:12:14 +00001725 if (NeedStackSlot) {
1726 int Id = SpillMBBs.find_first();
1727 while (Id != -1) {
1728 std::vector<SRInfo> &spills = SpillIdxes[Id];
1729 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames05fb9632009-11-03 23:52:08 +00001730 SlotIndex index = spills[i].index;
Evan Cheng8494ee12007-11-29 10:12:14 +00001731 unsigned VReg = spills[i].vreg;
Evan Chengd1badb92007-12-04 00:32:23 +00001732 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Chengbe255b02007-11-29 01:06:25 +00001733 bool isReMat = vrm.isReMaterialized(VReg);
1734 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengf45a1d62007-12-02 08:30:39 +00001735 bool CanFold = false;
1736 bool FoundUse = false;
1737 Ops.clear();
Evan Chengb10dc272007-11-30 21:23:43 +00001738 if (spills[i].canFold) {
Evan Chengf45a1d62007-12-02 08:30:39 +00001739 CanFold = true;
Evan Chengbe255b02007-11-29 01:06:25 +00001740 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1741 MachineOperand &MO = MI->getOperand(j);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001742 if (!MO.isReg() || MO.getReg() != VReg)
Evan Chengbe255b02007-11-29 01:06:25 +00001743 continue;
Evan Chengf45a1d62007-12-02 08:30:39 +00001744
1745 Ops.push_back(j);
1746 if (MO.isDef())
Evan Chengb10dc272007-11-30 21:23:43 +00001747 continue;
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +00001748 if (isReMat ||
Evan Chengf45a1d62007-12-02 08:30:39 +00001749 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1750 RestoreMBBs, RestoreIdxes))) {
1751 // MI has two-address uses of the same register. If the use
1752 // isn't the first and only use in the BB, then we can't fold
1753 // it. FIXME: Move this to rewriteInstructionsForSpills.
1754 CanFold = false;
Evan Chengb10dc272007-11-30 21:23:43 +00001755 break;
1756 }
Evan Chengf45a1d62007-12-02 08:30:39 +00001757 FoundUse = true;
Evan Chengbe255b02007-11-29 01:06:25 +00001758 }
1759 }
1760 // Fold the store into the def if possible.
Evan Chengb10dc272007-11-30 21:23:43 +00001761 bool Folded = false;
Evan Chengf45a1d62007-12-02 08:30:39 +00001762 if (CanFold && !Ops.empty()) {
1763 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengb10dc272007-11-30 21:23:43 +00001764 Folded = true;
Sebastian Redl8d5baa02009-03-19 23:26:52 +00001765 if (FoundUse) {
Evan Chengf45a1d62007-12-02 08:30:39 +00001766 // Also folded uses, do not issue a load.
1767 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames05fb9632009-11-03 23:52:08 +00001768 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Cheng64b3baa2007-12-05 09:05:34 +00001769 }
Lang Hames05fb9632009-11-03 23:52:08 +00001770 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengb10dc272007-11-30 21:23:43 +00001771 }
Evan Chengbe255b02007-11-29 01:06:25 +00001772 }
1773
Evan Chengc8eeb752008-04-09 20:57:25 +00001774 // Otherwise tell the spiller to issue a spill.
Evan Chengd7de56a2007-12-05 08:16:32 +00001775 if (!Folded) {
1776 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames05fb9632009-11-03 23:52:08 +00001777 bool isKill = LR->end == index.getStoreIndex();
Evan Chengc8b028d2008-05-20 08:10:37 +00001778 if (!MI->registerDefIsDead(nI.reg))
1779 // No need to spill a dead def.
1780 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengd7de56a2007-12-05 08:16:32 +00001781 if (isKill)
1782 AddedKill.insert(&nI);
1783 }
Evan Chengbe255b02007-11-29 01:06:25 +00001784 }
Evan Cheng8494ee12007-11-29 10:12:14 +00001785 Id = SpillMBBs.find_next(Id);
Evan Chengbe255b02007-11-29 01:06:25 +00001786 }
Evan Cheng8494ee12007-11-29 10:12:14 +00001787 }
Evan Chengbe255b02007-11-29 01:06:25 +00001788
Evan Cheng8494ee12007-11-29 10:12:14 +00001789 int Id = RestoreMBBs.find_first();
1790 while (Id != -1) {
1791 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1792 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames05fb9632009-11-03 23:52:08 +00001793 SlotIndex index = restores[i].index;
1794 if (index == SlotIndex())
Evan Cheng8494ee12007-11-29 10:12:14 +00001795 continue;
1796 unsigned VReg = restores[i].vreg;
Evan Chengd1badb92007-12-04 00:32:23 +00001797 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng6d7a1442008-06-06 07:54:39 +00001798 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng8e223792007-11-17 00:40:40 +00001799 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengf45a1d62007-12-02 08:30:39 +00001800 bool CanFold = false;
1801 Ops.clear();
Evan Chengb10dc272007-11-30 21:23:43 +00001802 if (restores[i].canFold) {
Evan Chengf45a1d62007-12-02 08:30:39 +00001803 CanFold = true;
Evan Cheng8e223792007-11-17 00:40:40 +00001804 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1805 MachineOperand &MO = MI->getOperand(j);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001806 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng8e223792007-11-17 00:40:40 +00001807 continue;
Evan Chengf45a1d62007-12-02 08:30:39 +00001808
Evan Chengbe255b02007-11-29 01:06:25 +00001809 if (MO.isDef()) {
Evan Chengf45a1d62007-12-02 08:30:39 +00001810 // If this restore were to be folded, it would have been folded
1811 // already.
1812 CanFold = false;
Evan Cheng8e223792007-11-17 00:40:40 +00001813 break;
1814 }
Evan Chengf45a1d62007-12-02 08:30:39 +00001815 Ops.push_back(j);
Evan Cheng8e223792007-11-17 00:40:40 +00001816 }
1817 }
Evan Chengbe255b02007-11-29 01:06:25 +00001818
1819 // Fold the load into the use if possible.
Evan Chengb10dc272007-11-30 21:23:43 +00001820 bool Folded = false;
Evan Chengf45a1d62007-12-02 08:30:39 +00001821 if (CanFold && !Ops.empty()) {
Evan Cheng6d7a1442008-06-06 07:54:39 +00001822 if (!isReMat)
Evan Chengf45a1d62007-12-02 08:30:39 +00001823 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1824 else {
Evan Chengbe255b02007-11-29 01:06:25 +00001825 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1826 int LdSlot = 0;
1827 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1828 // If the rematerializable def is a load, also try to fold it.
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001829 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengf45a1d62007-12-02 08:30:39 +00001830 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1831 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng43c08912008-12-05 17:41:31 +00001832 if (!Folded) {
1833 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1834 if (ImpUse) {
1835 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +00001836 // register as an implicit use on the use MI and mark the register
1837 // interval as unspillable.
Evan Cheng43c08912008-12-05 17:41:31 +00001838 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesen115da882010-03-01 20:59:38 +00001839 ImpLi.markNotSpillable();
Evan Cheng43c08912008-12-05 17:41:31 +00001840 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1841 }
Evan Chengc3739112008-02-22 09:24:50 +00001842 }
Evan Chengf45a1d62007-12-02 08:30:39 +00001843 }
Evan Chengbe255b02007-11-29 01:06:25 +00001844 }
1845 // If folding is not possible / failed, then tell the spiller to issue a
1846 // load / rematerialization for us.
Evan Chengd1badb92007-12-04 00:32:23 +00001847 if (Folded)
Lang Hames05fb9632009-11-03 23:52:08 +00001848 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengd7de56a2007-12-05 08:16:32 +00001849 else
Evan Chengbe255b02007-11-29 01:06:25 +00001850 vrm.addRestorePoint(VReg, MI);
Evan Cheng8e223792007-11-17 00:40:40 +00001851 }
Evan Cheng8494ee12007-11-29 10:12:14 +00001852 Id = RestoreMBBs.find_next(Id);
Evan Cheng8e223792007-11-17 00:40:40 +00001853 }
1854
Evan Chengd7de56a2007-12-05 08:16:32 +00001855 // Finalize intervals: add kills, finalize spill weights, and filter out
1856 // dead intervals.
Evan Chengd1badb92007-12-04 00:32:23 +00001857 std::vector<LiveInterval*> RetNewLIs;
1858 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1859 LiveInterval *LI = NewLIs[i];
1860 if (!LI->empty()) {
Evan Chengd7de56a2007-12-05 08:16:32 +00001861 if (!AddedKill.count(LI)) {
1862 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames05fb9632009-11-03 23:52:08 +00001863 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Cheng678b86d2007-12-05 10:24:35 +00001864 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng63254462008-03-05 00:59:57 +00001865 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengd7de56a2007-12-05 08:16:32 +00001866 assert(UseIdx != -1);
Evan Cheng1361cbb2009-03-19 20:30:06 +00001867 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengd7de56a2007-12-05 08:16:32 +00001868 LastUse->getOperand(UseIdx).setIsKill();
Evan Cheng678b86d2007-12-05 10:24:35 +00001869 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Cheng06353b42007-12-05 09:51:10 +00001870 }
Evan Chengd7de56a2007-12-05 08:16:32 +00001871 }
Evan Chengd1badb92007-12-04 00:32:23 +00001872 RetNewLIs.push_back(LI);
1873 }
1874 }
Evan Cheng8e223792007-11-17 00:40:40 +00001875
Evan Cheng499ffa92008-04-11 17:53:36 +00001876 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesenc953acb2010-02-18 21:33:05 +00001877 normalizeSpillWeights(RetNewLIs);
Evan Chengd1badb92007-12-04 00:32:23 +00001878 return RetNewLIs;
Evan Chengbe51f282007-11-12 06:35:08 +00001879}
Evan Chenge88a6252008-03-11 07:19:34 +00001880
1881/// hasAllocatableSuperReg - Return true if the specified physical register has
1882/// any super register that's allocatable.
1883bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1884 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1885 if (allocatableRegs_[*AS] && hasInterval(*AS))
1886 return true;
1887 return false;
1888}
1889
1890/// getRepresentativeReg - Find the largest super register of the specified
1891/// physical register.
1892unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +00001893 // Find the largest super-register that is allocatable.
Evan Chenge88a6252008-03-11 07:19:34 +00001894 unsigned BestReg = Reg;
1895 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1896 unsigned SuperReg = *AS;
1897 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1898 BestReg = SuperReg;
1899 break;
1900 }
1901 }
1902 return BestReg;
1903}
1904
1905/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
1906/// specified interval that conflicts with the specified physical register.
1907unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
1908 unsigned PhysReg) const {
1909 unsigned NumConflicts = 0;
1910 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
1911 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1912 E = mri_->reg_end(); I != E; ++I) {
1913 MachineOperand &O = I.getOperand();
1914 MachineInstr *MI = O.getParent();
Evan Chengcbcccce2010-03-30 05:49:07 +00001915 if (MI->isDebugValue())
1916 continue;
Lang Hames05fb9632009-11-03 23:52:08 +00001917 SlotIndex Index = getInstructionIndex(MI);
Evan Chenge88a6252008-03-11 07:19:34 +00001918 if (pli.liveAt(Index))
1919 ++NumConflicts;
1920 }
1921 return NumConflicts;
1922}
1923
1924/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Chengf8584662009-03-23 18:24:37 +00001925/// around all defs and uses of the specified interval. Return true if it
1926/// was able to cut its interval.
1927bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Chenge88a6252008-03-11 07:19:34 +00001928 unsigned PhysReg, VirtRegMap &vrm) {
1929 unsigned SpillReg = getRepresentativeReg(PhysReg);
1930
Jakob Stoklund Olesen9beef412010-11-16 19:55:14 +00001931 DEBUG(dbgs() << "spillPhysRegAroundRegDefsUses " << tri_->getName(PhysReg)
1932 << " represented by " << tri_->getName(SpillReg) << '\n');
1933
Evan Chenge88a6252008-03-11 07:19:34 +00001934 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
1935 // If there are registers which alias PhysReg, but which are not a
1936 // sub-register of the chosen representative super register. Assert
1937 // since we can't handle it yet.
Dan Gohman1d504072009-04-13 15:22:29 +00001938 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Chenge88a6252008-03-11 07:19:34 +00001939 tri_->isSuperRegister(*AS, SpillReg));
1940
Evan Chengf8584662009-03-23 18:24:37 +00001941 bool Cut = false;
Evan Chengfa4bcae2009-10-20 01:31:09 +00001942 SmallVector<unsigned, 4> PRegs;
1943 if (hasInterval(SpillReg))
1944 PRegs.push_back(SpillReg);
Jakob Stoklund Olesen9beef412010-11-16 19:55:14 +00001945 for (const unsigned *SR = tri_->getSubRegisters(SpillReg); *SR; ++SR)
1946 if (hasInterval(*SR))
1947 PRegs.push_back(*SR);
1948
1949 DEBUG({
1950 dbgs() << "Trying to spill:";
1951 for (unsigned i = 0, e = PRegs.size(); i != e; ++i)
1952 dbgs() << ' ' << tri_->getName(PRegs[i]);
1953 dbgs() << '\n';
1954 });
Evan Chengfa4bcae2009-10-20 01:31:09 +00001955
Evan Chenge88a6252008-03-11 07:19:34 +00001956 SmallPtrSet<MachineInstr*, 8> SeenMIs;
1957 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1958 E = mri_->reg_end(); I != E; ++I) {
1959 MachineOperand &O = I.getOperand();
1960 MachineInstr *MI = O.getParent();
Evan Chengcbcccce2010-03-30 05:49:07 +00001961 if (MI->isDebugValue() || SeenMIs.count(MI))
Evan Chenge88a6252008-03-11 07:19:34 +00001962 continue;
1963 SeenMIs.insert(MI);
Lang Hames05fb9632009-11-03 23:52:08 +00001964 SlotIndex Index = getInstructionIndex(MI);
Jakob Stoklund Olesen9beef412010-11-16 19:55:14 +00001965 bool LiveReg = false;
Evan Chengfa4bcae2009-10-20 01:31:09 +00001966 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
1967 unsigned PReg = PRegs[i];
1968 LiveInterval &pli = getInterval(PReg);
1969 if (!pli.liveAt(Index))
1970 continue;
Jakob Stoklund Olesen9beef412010-11-16 19:55:14 +00001971 LiveReg = true;
Lang Hames05fb9632009-11-03 23:52:08 +00001972 SlotIndex StartIdx = Index.getLoadIndex();
1973 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Jakob Stoklund Olesen9beef412010-11-16 19:55:14 +00001974 if (!pli.isInOneLiveRange(StartIdx, EndIdx)) {
Torok Edwinccb29cd2009-07-11 13:10:19 +00001975 std::string msg;
1976 raw_string_ostream Msg(msg);
1977 Msg << "Ran out of registers during register allocation!";
Chris Lattnerb06015a2010-02-09 19:54:29 +00001978 if (MI->isInlineAsm()) {
Torok Edwinccb29cd2009-07-11 13:10:19 +00001979 Msg << "\nPlease check your inline asm statement for invalid "
Evan Chengfa4bcae2009-10-20 01:31:09 +00001980 << "constraints:\n";
Torok Edwinccb29cd2009-07-11 13:10:19 +00001981 MI->print(Msg, tm_);
Evan Cheng76a27362009-01-29 02:20:59 +00001982 }
Chris Lattner2104b8d2010-04-07 22:58:41 +00001983 report_fatal_error(Msg.str());
Evan Cheng76a27362009-01-29 02:20:59 +00001984 }
Jakob Stoklund Olesen9beef412010-11-16 19:55:14 +00001985 pli.removeRange(StartIdx, EndIdx);
1986 LiveReg = true;
Evan Chenge88a6252008-03-11 07:19:34 +00001987 }
Jakob Stoklund Olesen9beef412010-11-16 19:55:14 +00001988 if (!LiveReg)
1989 continue;
1990 DEBUG(dbgs() << "Emergency spill around " << Index << '\t' << *MI);
1991 vrm.addEmergencySpill(SpillReg, MI);
1992 Cut = true;
Evan Chenge88a6252008-03-11 07:19:34 +00001993 }
Evan Chengf8584662009-03-23 18:24:37 +00001994 return Cut;
Evan Chenge88a6252008-03-11 07:19:34 +00001995}
Owen Anderson35e2dfe2008-06-05 17:15:43 +00001996
1997LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesdab7b062009-07-09 03:57:02 +00001998 MachineInstr* startInst) {
Owen Anderson35e2dfe2008-06-05 17:15:43 +00001999 LiveInterval& Interval = getOrCreateInterval(reg);
2000 VNInfo* VN = Interval.getNextValue(
Lang Hames05fb9632009-11-03 23:52:08 +00002001 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames56495682010-09-25 12:04:16 +00002002 startInst, getVNInfoAllocator());
Lang Hames16cab192009-06-17 21:01:20 +00002003 VN->setHasPHIKill(true);
Lang Hames3fffe622009-09-04 20:41:11 +00002004 LiveRange LR(
Lang Hames05fb9632009-11-03 23:52:08 +00002005 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames4c052262009-12-22 00:11:50 +00002006 getMBBEndIdx(startInst->getParent()), VN);
Owen Anderson35e2dfe2008-06-05 17:15:43 +00002007 Interval.addRange(LR);
Jakob Stoklund Olesen073cd802010-08-12 20:01:23 +00002008
Owen Anderson35e2dfe2008-06-05 17:15:43 +00002009 return LR;
2010}
David Greeneec9bc282009-08-03 21:55:09 +00002011