blob: bc51741a836f05b6a18b666c7e47f2536e9cef6d [file] [log] [blame]
Anton Korobeynikov10138002009-05-03 12:57:15 +00001//===-- MSP430ISelLowering.cpp - MSP430 DAG Lowering Implementation ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the MSP430TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov10138002009-05-03 12:57:15 +000014#include "MSP430ISelLowering.h"
15#include "MSP430.h"
Anton Korobeynikovff4ab512009-12-07 02:28:10 +000016#include "MSP430MachineFunctionInfo.h"
Anton Korobeynikov10138002009-05-03 12:57:15 +000017#include "MSP430Subtarget.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "MSP430TargetMachine.h"
Anton Korobeynikov10138002009-05-03 12:57:15 +000019#include "llvm/CodeGen/CallingConvLower.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
24#include "llvm/CodeGen/SelectionDAGISel.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000025#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Anton Korobeynikov10138002009-05-03 12:57:15 +000026#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/DerivedTypes.h"
29#include "llvm/IR/Function.h"
30#include "llvm/IR/GlobalAlias.h"
31#include "llvm/IR/GlobalVariable.h"
32#include "llvm/IR/Intrinsics.h"
Anton Korobeynikov28d3c732009-12-07 02:27:08 +000033#include "llvm/Support/CommandLine.h"
Anton Korobeynikov10138002009-05-03 12:57:15 +000034#include "llvm/Support/Debug.h"
Torok Edwinfa040022009-07-08 19:04:27 +000035#include "llvm/Support/ErrorHandling.h"
Chris Lattner317dbbc2009-08-23 07:05:07 +000036#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov10138002009-05-03 12:57:15 +000037using namespace llvm;
38
Chandler Carruth84e68b22014-04-22 02:41:26 +000039#define DEBUG_TYPE "msp430-lower"
40
Anton Korobeynikov28d3c732009-12-07 02:27:08 +000041typedef enum {
42 NoHWMult,
43 HWMultIntr,
44 HWMultNoIntr
45} HWMultUseMode;
46
47static cl::opt<HWMultUseMode>
Nadav Rotem7f27e0b2013-10-18 23:38:13 +000048HWMultMode("msp430-hwmult-mode", cl::Hidden,
Anton Korobeynikov28d3c732009-12-07 02:27:08 +000049 cl::desc("Hardware multiplier use mode"),
50 cl::init(HWMultNoIntr),
51 cl::values(
52 clEnumValN(NoHWMult, "no",
53 "Do not use hardware multiplier"),
54 clEnumValN(HWMultIntr, "interrupts",
55 "Assume hardware multiplier can be used inside interrupts"),
56 clEnumValN(HWMultNoIntr, "use",
57 "Assume hardware multiplier cannot be used inside interrupts"),
58 clEnumValEnd));
59
Eric Christopher23a3a7c2015-02-26 00:00:24 +000060MSP430TargetLowering::MSP430TargetLowering(const TargetMachine &TM,
61 const MSP430Subtarget &STI)
Aditya Nandakumar30531552014-11-13 21:29:21 +000062 : TargetLowering(TM) {
Anton Korobeynikovff4ab512009-12-07 02:28:10 +000063
Anton Korobeynikov10138002009-05-03 12:57:15 +000064 // Set up the register classes.
Craig Topperc7242e02012-04-20 07:30:17 +000065 addRegisterClass(MVT::i8, &MSP430::GR8RegClass);
66 addRegisterClass(MVT::i16, &MSP430::GR16RegClass);
Anton Korobeynikov10138002009-05-03 12:57:15 +000067
68 // Compute derived properties from the register classes
Eric Christopher23a3a7c2015-02-26 00:00:24 +000069 computeRegisterProperties(STI.getRegisterInfo());
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +000070
Anton Korobeynikov55a085b2009-05-03 13:03:14 +000071 // Provide all sorts of operation actions
72
73 // Division is expensive
74 setIntDivIsCheap(false);
75
Job Noormaneb19aea2014-09-10 06:58:14 +000076 setStackPointerRegisterToSaveRestore(MSP430::SP);
Anton Korobeynikov7212c152009-05-03 13:11:35 +000077 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sandsf2641e12011-09-06 19:07:46 +000078 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Anton Korobeynikov7212c152009-05-03 13:11:35 +000079
Anton Korobeynikovcf84ab52009-11-07 17:15:25 +000080 // We have post-incremented loads / stores.
Anton Korobeynikovd3c83192009-11-07 17:15:06 +000081 setIndexedLoadAction(ISD::POST_INC, MVT::i8, Legal);
82 setIndexedLoadAction(ISD::POST_INC, MVT::i16, Legal);
83
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +000084 for (MVT VT : MVT::integer_valuetypes()) {
85 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i1, Promote);
86 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
87 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
88 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand);
89 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i16, Expand);
90 }
Anton Korobeynikov31ecd232009-05-03 13:06:03 +000091
Anton Korobeynikoved1c3df2009-05-03 13:06:26 +000092 // We don't have any truncstores
Owen Anderson9f944592009-08-11 20:47:22 +000093 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Anton Korobeynikoved1c3df2009-05-03 13:06:26 +000094
Owen Anderson9f944592009-08-11 20:47:22 +000095 setOperationAction(ISD::SRA, MVT::i8, Custom);
96 setOperationAction(ISD::SHL, MVT::i8, Custom);
97 setOperationAction(ISD::SRL, MVT::i8, Custom);
98 setOperationAction(ISD::SRA, MVT::i16, Custom);
99 setOperationAction(ISD::SHL, MVT::i16, Custom);
100 setOperationAction(ISD::SRL, MVT::i16, Custom);
101 setOperationAction(ISD::ROTL, MVT::i8, Expand);
102 setOperationAction(ISD::ROTR, MVT::i8, Expand);
103 setOperationAction(ISD::ROTL, MVT::i16, Expand);
104 setOperationAction(ISD::ROTR, MVT::i16, Expand);
105 setOperationAction(ISD::GlobalAddress, MVT::i16, Custom);
106 setOperationAction(ISD::ExternalSymbol, MVT::i16, Custom);
Anton Korobeynikovebbdfef2010-05-01 12:04:32 +0000107 setOperationAction(ISD::BlockAddress, MVT::i16, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000108 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000109 setOperationAction(ISD::BR_CC, MVT::i8, Custom);
110 setOperationAction(ISD::BR_CC, MVT::i16, Custom);
111 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000112 setOperationAction(ISD::SETCC, MVT::i8, Custom);
113 setOperationAction(ISD::SETCC, MVT::i16, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000114 setOperationAction(ISD::SELECT, MVT::i8, Expand);
115 setOperationAction(ISD::SELECT, MVT::i16, Expand);
116 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
117 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
118 setOperationAction(ISD::SIGN_EXTEND, MVT::i16, Custom);
Anton Korobeynikov271cdda2009-08-25 17:00:23 +0000119 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i8, Expand);
120 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i16, Expand);
Anton Korobeynikovde60d1c2009-05-03 13:14:25 +0000121
Owen Anderson9f944592009-08-11 20:47:22 +0000122 setOperationAction(ISD::CTTZ, MVT::i8, Expand);
123 setOperationAction(ISD::CTTZ, MVT::i16, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000124 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i8, Expand);
125 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000126 setOperationAction(ISD::CTLZ, MVT::i8, Expand);
127 setOperationAction(ISD::CTLZ, MVT::i16, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000128 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8, Expand);
129 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000130 setOperationAction(ISD::CTPOP, MVT::i8, Expand);
131 setOperationAction(ISD::CTPOP, MVT::i16, Expand);
Eli Friedman6a60a66b2009-07-17 07:28:06 +0000132
Owen Anderson9f944592009-08-11 20:47:22 +0000133 setOperationAction(ISD::SHL_PARTS, MVT::i8, Expand);
134 setOperationAction(ISD::SHL_PARTS, MVT::i16, Expand);
135 setOperationAction(ISD::SRL_PARTS, MVT::i8, Expand);
136 setOperationAction(ISD::SRL_PARTS, MVT::i16, Expand);
137 setOperationAction(ISD::SRA_PARTS, MVT::i8, Expand);
138 setOperationAction(ISD::SRA_PARTS, MVT::i16, Expand);
Eli Friedman6a60a66b2009-07-17 07:28:06 +0000139
Owen Anderson9f944592009-08-11 20:47:22 +0000140 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Eli Friedman6a60a66b2009-07-17 07:28:06 +0000141
Anton Korobeynikovde60d1c2009-05-03 13:14:25 +0000142 // FIXME: Implement efficiently multiplication by a constant
Anton Korobeynikovf93bb392009-11-07 17:14:39 +0000143 setOperationAction(ISD::MUL, MVT::i8, Expand);
144 setOperationAction(ISD::MULHS, MVT::i8, Expand);
145 setOperationAction(ISD::MULHU, MVT::i8, Expand);
146 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
147 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000148 setOperationAction(ISD::MUL, MVT::i16, Expand);
149 setOperationAction(ISD::MULHS, MVT::i16, Expand);
150 setOperationAction(ISD::MULHU, MVT::i16, Expand);
151 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
152 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
Anton Korobeynikoveb2152f2009-05-03 13:18:33 +0000153
Anton Korobeynikovf93bb392009-11-07 17:14:39 +0000154 setOperationAction(ISD::UDIV, MVT::i8, Expand);
155 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
156 setOperationAction(ISD::UREM, MVT::i8, Expand);
157 setOperationAction(ISD::SDIV, MVT::i8, Expand);
158 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
159 setOperationAction(ISD::SREM, MVT::i8, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000160 setOperationAction(ISD::UDIV, MVT::i16, Expand);
161 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
162 setOperationAction(ISD::UREM, MVT::i16, Expand);
163 setOperationAction(ISD::SDIV, MVT::i16, Expand);
164 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
165 setOperationAction(ISD::SREM, MVT::i16, Expand);
Anton Korobeynikov28d3c732009-12-07 02:27:08 +0000166
Anton Korobeynikov568afeb2012-11-21 17:28:27 +0000167 // varargs support
168 setOperationAction(ISD::VASTART, MVT::Other, Custom);
169 setOperationAction(ISD::VAARG, MVT::Other, Expand);
170 setOperationAction(ISD::VAEND, MVT::Other, Expand);
171 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
Anton Korobeynikov82bedb12013-07-01 19:44:44 +0000172 setOperationAction(ISD::JumpTable, MVT::i16, Custom);
Anton Korobeynikov568afeb2012-11-21 17:28:27 +0000173
Anton Korobeynikov28d3c732009-12-07 02:27:08 +0000174 // Libcalls names.
175 if (HWMultMode == HWMultIntr) {
176 setLibcallName(RTLIB::MUL_I8, "__mulqi3hw");
177 setLibcallName(RTLIB::MUL_I16, "__mulhi3hw");
178 } else if (HWMultMode == HWMultNoIntr) {
179 setLibcallName(RTLIB::MUL_I8, "__mulqi3hw_noint");
180 setLibcallName(RTLIB::MUL_I16, "__mulhi3hw_noint");
181 }
Eli Friedman2518f832011-05-06 20:34:06 +0000182
183 setMinFunctionAlignment(1);
184 setPrefFunctionAlignment(2);
Anton Korobeynikov10138002009-05-03 12:57:15 +0000185}
186
Dan Gohman21cea8a2010-04-17 15:26:15 +0000187SDValue MSP430TargetLowering::LowerOperation(SDValue Op,
188 SelectionDAG &DAG) const {
Anton Korobeynikov10138002009-05-03 12:57:15 +0000189 switch (Op.getOpcode()) {
Anton Korobeynikova3f7a832009-05-03 13:13:17 +0000190 case ISD::SHL: // FALLTHROUGH
Anton Korobeynikov61763b52009-05-03 13:16:17 +0000191 case ISD::SRL:
Anton Korobeynikov56135102009-05-03 13:07:31 +0000192 case ISD::SRA: return LowerShifts(Op, DAG);
Anton Korobeynikovcfc97052009-05-03 13:08:33 +0000193 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Anton Korobeynikovebbdfef2010-05-01 12:04:32 +0000194 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Anton Korobeynikovba0e81d2009-05-03 13:14:46 +0000195 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000196 case ISD::SETCC: return LowerSETCC(Op, DAG);
Anton Korobeynikov47fcd722009-05-03 13:19:09 +0000197 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
198 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Anton Korobeynikov29747e92009-05-03 13:17:49 +0000199 case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, DAG);
Anton Korobeynikovff4ab512009-12-07 02:28:10 +0000200 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
201 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov568afeb2012-11-21 17:28:27 +0000202 case ISD::VASTART: return LowerVASTART(Op, DAG);
Anton Korobeynikov82bedb12013-07-01 19:44:44 +0000203 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Anton Korobeynikov10138002009-05-03 12:57:15 +0000204 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +0000205 llvm_unreachable("unimplemented operand");
Anton Korobeynikov10138002009-05-03 12:57:15 +0000206 }
207}
208
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000209//===----------------------------------------------------------------------===//
Anton Korobeynikova0e01be2009-08-26 13:44:29 +0000210// MSP430 Inline Assembly Support
211//===----------------------------------------------------------------------===//
212
213/// getConstraintType - Given a constraint letter, return the type of
214/// constraint it is for this target.
215TargetLowering::ConstraintType
216MSP430TargetLowering::getConstraintType(const std::string &Constraint) const {
217 if (Constraint.size() == 1) {
218 switch (Constraint[0]) {
219 case 'r':
220 return C_RegisterClass;
221 default:
222 break;
223 }
224 }
225 return TargetLowering::getConstraintType(Constraint);
226}
227
Eric Christopher11e4df72015-02-26 22:38:43 +0000228std::pair<unsigned, const TargetRegisterClass *>
229MSP430TargetLowering::getRegForInlineAsmConstraint(
230 const TargetRegisterInfo *TRI, const std::string &Constraint,
231 MVT VT) const {
Anton Korobeynikova0e01be2009-08-26 13:44:29 +0000232 if (Constraint.size() == 1) {
233 // GCC Constraint Letters
234 switch (Constraint[0]) {
235 default: break;
236 case 'r': // GENERAL_REGS
237 if (VT == MVT::i8)
Craig Topperc7242e02012-04-20 07:30:17 +0000238 return std::make_pair(0U, &MSP430::GR8RegClass);
Anton Korobeynikova0e01be2009-08-26 13:44:29 +0000239
Craig Topperc7242e02012-04-20 07:30:17 +0000240 return std::make_pair(0U, &MSP430::GR16RegClass);
Anton Korobeynikova0e01be2009-08-26 13:44:29 +0000241 }
242 }
243
Eric Christopher11e4df72015-02-26 22:38:43 +0000244 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Anton Korobeynikova0e01be2009-08-26 13:44:29 +0000245}
246
247//===----------------------------------------------------------------------===//
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000248// Calling Convention Implementation
249//===----------------------------------------------------------------------===//
250
Anton Korobeynikov10138002009-05-03 12:57:15 +0000251#include "MSP430GenCallingConv.inc"
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000252
Job Noormane9a1d4c2013-10-15 08:19:39 +0000253/// For each argument in a function store the number of pieces it is composed
254/// of.
255template<typename ArgT>
256static void ParseFunctionArgs(const SmallVectorImpl<ArgT> &Args,
257 SmallVectorImpl<unsigned> &Out) {
258 unsigned CurrentArgIndex = ~0U;
259 for (unsigned i = 0, e = Args.size(); i != e; i++) {
260 if (CurrentArgIndex == Args[i].OrigArgIndex) {
261 Out.back()++;
262 } else {
263 Out.push_back(1);
264 CurrentArgIndex++;
265 }
266 }
267}
268
269static void AnalyzeVarArgs(CCState &State,
270 const SmallVectorImpl<ISD::OutputArg> &Outs) {
271 State.AnalyzeCallOperands(Outs, CC_MSP430_AssignStack);
272}
273
274static void AnalyzeVarArgs(CCState &State,
275 const SmallVectorImpl<ISD::InputArg> &Ins) {
276 State.AnalyzeFormalArguments(Ins, CC_MSP430_AssignStack);
277}
278
279/// Analyze incoming and outgoing function arguments. We need custom C++ code
280/// to handle special constraints in the ABI like reversing the order of the
281/// pieces of splitted arguments. In addition, all pieces of a certain argument
282/// have to be passed either using registers or the stack but never mixing both.
283template<typename ArgT>
284static void AnalyzeArguments(CCState &State,
285 SmallVectorImpl<CCValAssign> &ArgLocs,
286 const SmallVectorImpl<ArgT> &Args) {
Craig Topper840beec2014-04-04 05:16:06 +0000287 static const MCPhysReg RegList[] = {
Job Noormaneb19aea2014-09-10 06:58:14 +0000288 MSP430::R15, MSP430::R14, MSP430::R13, MSP430::R12
Job Noormane9a1d4c2013-10-15 08:19:39 +0000289 };
290 static const unsigned NbRegs = array_lengthof(RegList);
291
292 if (State.isVarArg()) {
293 AnalyzeVarArgs(State, Args);
294 return;
295 }
296
297 SmallVector<unsigned, 4> ArgsParts;
298 ParseFunctionArgs(Args, ArgsParts);
299
300 unsigned RegsLeft = NbRegs;
301 bool UseStack = false;
302 unsigned ValNo = 0;
303
304 for (unsigned i = 0, e = ArgsParts.size(); i != e; i++) {
305 MVT ArgVT = Args[ValNo].VT;
306 ISD::ArgFlagsTy ArgFlags = Args[ValNo].Flags;
307 MVT LocVT = ArgVT;
308 CCValAssign::LocInfo LocInfo = CCValAssign::Full;
309
310 // Promote i8 to i16
311 if (LocVT == MVT::i8) {
312 LocVT = MVT::i16;
313 if (ArgFlags.isSExt())
314 LocInfo = CCValAssign::SExt;
315 else if (ArgFlags.isZExt())
316 LocInfo = CCValAssign::ZExt;
317 else
318 LocInfo = CCValAssign::AExt;
319 }
320
321 // Handle byval arguments
322 if (ArgFlags.isByVal()) {
323 State.HandleByVal(ValNo++, ArgVT, LocVT, LocInfo, 2, 2, ArgFlags);
324 continue;
325 }
326
327 unsigned Parts = ArgsParts[i];
328
329 if (!UseStack && Parts <= RegsLeft) {
330 unsigned FirstVal = ValNo;
331 for (unsigned j = 0; j < Parts; j++) {
Tim Northover3b6b7ca2015-02-21 02:11:17 +0000332 unsigned Reg = State.AllocateReg(RegList);
Job Noormane9a1d4c2013-10-15 08:19:39 +0000333 State.addLoc(CCValAssign::getReg(ValNo++, ArgVT, Reg, LocVT, LocInfo));
334 RegsLeft--;
335 }
336
337 // Reverse the order of the pieces to agree with the "big endian" format
338 // required in the calling convention ABI.
339 SmallVectorImpl<CCValAssign>::iterator B = ArgLocs.begin() + FirstVal;
340 std::reverse(B, B + Parts);
341 } else {
342 UseStack = true;
343 for (unsigned j = 0; j < Parts; j++)
344 CC_MSP430_AssignStack(ValNo++, ArgVT, LocVT, LocInfo, ArgFlags, State);
345 }
346 }
347}
348
349static void AnalyzeRetResult(CCState &State,
350 const SmallVectorImpl<ISD::InputArg> &Ins) {
351 State.AnalyzeCallResult(Ins, RetCC_MSP430);
352}
353
354static void AnalyzeRetResult(CCState &State,
355 const SmallVectorImpl<ISD::OutputArg> &Outs) {
356 State.AnalyzeReturn(Outs, RetCC_MSP430);
357}
358
359template<typename ArgT>
360static void AnalyzeReturnValues(CCState &State,
361 SmallVectorImpl<CCValAssign> &RVLocs,
362 const SmallVectorImpl<ArgT> &Args) {
363 AnalyzeRetResult(State, Args);
364
365 // Reverse splitted return values to get the "big endian" format required
366 // to agree with the calling convention ABI.
367 std::reverse(RVLocs.begin(), RVLocs.end());
368}
369
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000370SDValue
371MSP430TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000372 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000373 bool isVarArg,
374 const SmallVectorImpl<ISD::InputArg>
375 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000376 SDLoc dl,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000377 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000378 SmallVectorImpl<SDValue> &InVals)
379 const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000380
381 switch (CallConv) {
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000382 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +0000383 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000384 case CallingConv::C:
385 case CallingConv::Fast:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000386 return LowerCCCArguments(Chain, CallConv, isVarArg, Ins, dl, DAG, InVals);
Anton Korobeynikovb4be8ce2009-12-07 02:27:53 +0000387 case CallingConv::MSP430_INTR:
David Blaikie46a9f012012-01-20 21:51:11 +0000388 if (Ins.empty())
389 return Chain;
Chris Lattner2104b8d2010-04-07 22:58:41 +0000390 report_fatal_error("ISRs cannot have arguments");
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000391 }
392}
393
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000394SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000395MSP430TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000396 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000397 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000398 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +0000399 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
400 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
401 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000402 SDValue Chain = CLI.Chain;
403 SDValue Callee = CLI.Callee;
404 bool &isTailCall = CLI.IsTailCall;
405 CallingConv::ID CallConv = CLI.CallConv;
406 bool isVarArg = CLI.IsVarArg;
407
Evan Cheng67a69dd2010-01-27 00:07:07 +0000408 // MSP430 target does not yet support tail call optimization.
409 isTailCall = false;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000410
411 switch (CallConv) {
Anton Korobeynikov56135102009-05-03 13:07:31 +0000412 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +0000413 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov56135102009-05-03 13:07:31 +0000414 case CallingConv::Fast:
415 case CallingConv::C:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000416 return LowerCCCCallTo(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000417 Outs, OutVals, Ins, dl, DAG, InVals);
Anton Korobeynikovb4be8ce2009-12-07 02:27:53 +0000418 case CallingConv::MSP430_INTR:
Chris Lattner2104b8d2010-04-07 22:58:41 +0000419 report_fatal_error("ISRs cannot be called directly");
Anton Korobeynikov56135102009-05-03 13:07:31 +0000420 }
421}
422
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000423/// LowerCCCArguments - transform physical registers into virtual registers and
424/// generate load operations for arguments places on the stack.
425// FIXME: struct return stuff
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000426SDValue
427MSP430TargetLowering::LowerCCCArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000428 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000429 bool isVarArg,
430 const SmallVectorImpl<ISD::InputArg>
431 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000432 SDLoc dl,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000433 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000434 SmallVectorImpl<SDValue> &InVals)
435 const {
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000436 MachineFunction &MF = DAG.getMachineFunction();
437 MachineFrameInfo *MFI = MF.getFrameInfo();
438 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Anton Korobeynikov568afeb2012-11-21 17:28:27 +0000439 MSP430MachineFunctionInfo *FuncInfo = MF.getInfo<MSP430MachineFunctionInfo>();
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000440
441 // Assign locations to all of the incoming arguments.
442 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000443 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
444 *DAG.getContext());
Job Noormane9a1d4c2013-10-15 08:19:39 +0000445 AnalyzeArguments(CCInfo, ArgLocs, Ins);
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000446
Anton Korobeynikov568afeb2012-11-21 17:28:27 +0000447 // Create frame index for the start of the first vararg value
448 if (isVarArg) {
449 unsigned Offset = CCInfo.getNextStackOffset();
450 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, Offset, true));
451 }
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000452
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000453 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
454 CCValAssign &VA = ArgLocs[i];
455 if (VA.isRegLoc()) {
456 // Arguments passed in registers
Owen Anderson53aa7a92009-08-10 22:56:29 +0000457 EVT RegVT = VA.getLocVT();
Owen Anderson9f944592009-08-11 20:47:22 +0000458 switch (RegVT.getSimpleVT().SimpleTy) {
Owen Andersonb2c80da2011-02-25 21:41:48 +0000459 default:
Torok Edwinfa040022009-07-08 19:04:27 +0000460 {
Torok Edwinfb8d6d52009-07-08 20:53:28 +0000461#ifndef NDEBUG
Chris Lattner317dbbc2009-08-23 07:05:07 +0000462 errs() << "LowerFormalArguments Unhandled argument type: "
Owen Anderson9f944592009-08-11 20:47:22 +0000463 << RegVT.getSimpleVT().SimpleTy << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +0000464#endif
Craig Toppere73658d2014-04-28 04:05:08 +0000465 llvm_unreachable(nullptr);
Torok Edwinfa040022009-07-08 19:04:27 +0000466 }
Owen Anderson9f944592009-08-11 20:47:22 +0000467 case MVT::i16:
Craig Topperc7242e02012-04-20 07:30:17 +0000468 unsigned VReg = RegInfo.createVirtualRegister(&MSP430::GR16RegClass);
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000469 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000470 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, VReg, RegVT);
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000471
472 // If this is an 8-bit value, it is really passed promoted to 16
473 // bits. Insert an assert[sz]ext to capture this, then truncate to the
474 // right size.
475 if (VA.getLocInfo() == CCValAssign::SExt)
476 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
477 DAG.getValueType(VA.getValVT()));
478 else if (VA.getLocInfo() == CCValAssign::ZExt)
479 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
480 DAG.getValueType(VA.getValVT()));
481
482 if (VA.getLocInfo() != CCValAssign::Full)
483 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
484
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000485 InVals.push_back(ArgValue);
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000486 }
487 } else {
488 // Sanity check
489 assert(VA.isMemLoc());
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000490
Anton Korobeynikov34148722012-11-21 17:23:03 +0000491 SDValue InVal;
492 ISD::ArgFlagsTy Flags = Ins[i].Flags;
493
494 if (Flags.isByVal()) {
495 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
496 VA.getLocMemOffset(), true);
497 InVal = DAG.getFrameIndex(FI, getPointerTy());
498 } else {
499 // Load the argument to a virtual register
500 unsigned ObjSize = VA.getLocVT().getSizeInBits()/8;
501 if (ObjSize > 2) {
502 errs() << "LowerFormalArguments Unhandled argument type: "
503 << EVT(VA.getLocVT()).getEVTString()
504 << "\n";
505 }
506 // Create the frame index object for this incoming parameter...
507 int FI = MFI->CreateFixedObject(ObjSize, VA.getLocMemOffset(), true);
508
509 // Create the SelectionDAG nodes corresponding to a load
510 //from this parameter
511 SDValue FIN = DAG.getFrameIndex(FI, MVT::i16);
512 InVal = DAG.getLoad(VA.getLocVT(), dl, Chain, FIN,
513 MachinePointerInfo::getFixedStack(FI),
514 false, false, false, 0);
515 }
516
517 InVals.push_back(InVal);
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000518 }
519 }
520
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000521 return Chain;
Anton Korobeynikov3849be62009-05-03 12:59:33 +0000522}
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000523
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000524SDValue
525MSP430TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000526 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000527 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000528 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000529 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000530
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000531 // CCValAssign - represent the assignment of the return value to a location
532 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000533
Anton Korobeynikovb4be8ce2009-12-07 02:27:53 +0000534 // ISRs cannot return any value.
David Blaikie46a9f012012-01-20 21:51:11 +0000535 if (CallConv == CallingConv::MSP430_INTR && !Outs.empty())
Chris Lattner2104b8d2010-04-07 22:58:41 +0000536 report_fatal_error("ISRs cannot return any value");
Anton Korobeynikovb4be8ce2009-12-07 02:27:53 +0000537
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000538 // CCState - Info about the registers and stack slot.
Eric Christopherb5217502014-08-06 18:45:26 +0000539 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
540 *DAG.getContext());
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000541
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000542 // Analize return values.
Job Noormane9a1d4c2013-10-15 08:19:39 +0000543 AnalyzeReturnValues(CCInfo, RVLocs, Outs);
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000544
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000545 SDValue Flag;
Jakob Stoklund Olesenb52a3ec2013-02-05 18:12:06 +0000546 SmallVector<SDValue, 4> RetOps(1, Chain);
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000547
548 // Copy the result values into the output registers.
549 for (unsigned i = 0; i != RVLocs.size(); ++i) {
550 CCValAssign &VA = RVLocs[i];
551 assert(VA.isRegLoc() && "Can only return in registers!");
552
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000553 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000554 OutVals[i], Flag);
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000555
Anton Korobeynikovc10f98a2009-05-03 13:00:11 +0000556 // Guarantee that all emitted copies are stuck together,
557 // avoiding something bad.
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000558 Flag = Chain.getValue(1);
Jakob Stoklund Olesenb52a3ec2013-02-05 18:12:06 +0000559 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000560 }
561
Anton Korobeynikovb4be8ce2009-12-07 02:27:53 +0000562 unsigned Opc = (CallConv == CallingConv::MSP430_INTR ?
563 MSP430ISD::RETI_FLAG : MSP430ISD::RET_FLAG);
564
Jakob Stoklund Olesenb52a3ec2013-02-05 18:12:06 +0000565 RetOps[0] = Chain; // Update chain.
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000566
Jakob Stoklund Olesenb52a3ec2013-02-05 18:12:06 +0000567 // Add the flag if we have it.
568 if (Flag.getNode())
569 RetOps.push_back(Flag);
570
Craig Topper48d114b2014-04-26 18:35:24 +0000571 return DAG.getNode(Opc, dl, MVT::Other, RetOps);
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +0000572}
573
Anton Korobeynikov56135102009-05-03 13:07:31 +0000574/// LowerCCCCallTo - functions arguments are copied from virtual regs to
575/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Job Noormana928e1d2013-07-15 14:25:26 +0000576// TODO: sret.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000577SDValue
578MSP430TargetLowering::LowerCCCCallTo(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000579 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000580 bool isTailCall,
581 const SmallVectorImpl<ISD::OutputArg>
582 &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000583 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000584 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000585 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000586 SmallVectorImpl<SDValue> &InVals) const {
Anton Korobeynikov56135102009-05-03 13:07:31 +0000587 // Analyze operands of the call, assigning locations to each operand.
588 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000589 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
590 *DAG.getContext());
Job Noormane9a1d4c2013-10-15 08:19:39 +0000591 AnalyzeArguments(CCInfo, ArgLocs, Outs);
Anton Korobeynikov56135102009-05-03 13:07:31 +0000592
593 // Get a count of how many bytes are to be pushed on the stack.
594 unsigned NumBytes = CCInfo.getNextStackOffset();
595
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000596 Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(NumBytes, dl,
Andrew Trickad6d08a2013-05-29 22:03:55 +0000597 getPointerTy(), true),
598 dl);
Anton Korobeynikov56135102009-05-03 13:07:31 +0000599
600 SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass;
601 SmallVector<SDValue, 12> MemOpChains;
602 SDValue StackPtr;
603
604 // Walk the register/memloc assignments, inserting copies/loads.
605 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
606 CCValAssign &VA = ArgLocs[i];
607
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000608 SDValue Arg = OutVals[i];
Anton Korobeynikov56135102009-05-03 13:07:31 +0000609
610 // Promote the value if needed.
611 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000612 default: llvm_unreachable("Unknown loc info!");
Anton Korobeynikov56135102009-05-03 13:07:31 +0000613 case CCValAssign::Full: break;
614 case CCValAssign::SExt:
615 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
616 break;
617 case CCValAssign::ZExt:
618 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
619 break;
620 case CCValAssign::AExt:
621 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
622 break;
623 }
624
625 // Arguments that can be passed on register must be kept at RegsToPass
626 // vector
627 if (VA.isRegLoc()) {
628 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
629 } else {
630 assert(VA.isMemLoc());
631
Craig Topper062a2ba2014-04-25 05:30:21 +0000632 if (!StackPtr.getNode())
Job Noormaneb19aea2014-09-10 06:58:14 +0000633 StackPtr = DAG.getCopyFromReg(Chain, dl, MSP430::SP, getPointerTy());
Anton Korobeynikov56135102009-05-03 13:07:31 +0000634
635 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(),
636 StackPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000637 DAG.getIntPtrConstant(VA.getLocMemOffset(),
638 dl));
Anton Korobeynikov56135102009-05-03 13:07:31 +0000639
Anton Korobeynikov34148722012-11-21 17:23:03 +0000640 SDValue MemOp;
641 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Anton Korobeynikov56135102009-05-03 13:07:31 +0000642
Anton Korobeynikov34148722012-11-21 17:23:03 +0000643 if (Flags.isByVal()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000644 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), dl, MVT::i16);
Anton Korobeynikov34148722012-11-21 17:23:03 +0000645 MemOp = DAG.getMemcpy(Chain, dl, PtrOff, Arg, SizeNode,
646 Flags.getByValAlign(),
647 /*isVolatile*/false,
648 /*AlwaysInline=*/true,
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +0000649 /*isTailCall=*/false,
Anton Korobeynikov34148722012-11-21 17:23:03 +0000650 MachinePointerInfo(),
651 MachinePointerInfo());
652 } else {
653 MemOp = DAG.getStore(Chain, dl, Arg, PtrOff, MachinePointerInfo(),
654 false, false, 0);
655 }
656
657 MemOpChains.push_back(MemOp);
Anton Korobeynikov56135102009-05-03 13:07:31 +0000658 }
659 }
660
661 // Transform all store nodes into one single node because all store nodes are
662 // independent of each other.
663 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +0000664 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Anton Korobeynikov56135102009-05-03 13:07:31 +0000665
666 // Build a sequence of copy-to-reg nodes chained together with token chain and
667 // flag operands which copy the outgoing args into registers. The InFlag in
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000668 // necessary since all emitted instructions must be stuck together.
Anton Korobeynikov56135102009-05-03 13:07:31 +0000669 SDValue InFlag;
670 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
671 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
672 RegsToPass[i].second, InFlag);
673 InFlag = Chain.getValue(1);
674 }
675
676 // If the callee is a GlobalAddress node (quite common, every direct call is)
677 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
678 // Likewise ExternalSymbol -> TargetExternalSymbol.
679 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Devang Patela3ca21b2010-07-06 22:08:15 +0000680 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i16);
Anton Korobeynikov56135102009-05-03 13:07:31 +0000681 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson9f944592009-08-11 20:47:22 +0000682 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i16);
Anton Korobeynikov56135102009-05-03 13:07:31 +0000683
684 // Returns a chain & a flag for retval copy to use.
Chris Lattner3e5fbd72010-12-21 02:38:05 +0000685 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov56135102009-05-03 13:07:31 +0000686 SmallVector<SDValue, 8> Ops;
687 Ops.push_back(Chain);
688 Ops.push_back(Callee);
689
690 // Add argument registers to the end of the list so that they are
691 // known live into the call.
692 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
693 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
694 RegsToPass[i].second.getValueType()));
695
696 if (InFlag.getNode())
697 Ops.push_back(InFlag);
698
Craig Topper48d114b2014-04-26 18:35:24 +0000699 Chain = DAG.getNode(MSP430ISD::CALL, dl, NodeTys, Ops);
Anton Korobeynikov56135102009-05-03 13:07:31 +0000700 InFlag = Chain.getValue(1);
701
702 // Create the CALLSEQ_END node.
703 Chain = DAG.getCALLSEQ_END(Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000704 DAG.getConstant(NumBytes, dl, getPointerTy(),
705 true),
706 DAG.getConstant(0, dl, getPointerTy(), true),
Andrew Trickad6d08a2013-05-29 22:03:55 +0000707 InFlag, dl);
Anton Korobeynikov56135102009-05-03 13:07:31 +0000708 InFlag = Chain.getValue(1);
709
710 // Handle result values, copying them out of physregs into vregs that we
711 // return.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000712 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl,
713 DAG, InVals);
Anton Korobeynikov56135102009-05-03 13:07:31 +0000714}
715
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000716/// LowerCallResult - Lower the result values of a call into the
717/// appropriate copies out of appropriate physical registers.
718///
719SDValue
Anton Korobeynikov56135102009-05-03 13:07:31 +0000720MSP430TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000721 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000722 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000723 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000724 SmallVectorImpl<SDValue> &InVals) const {
Anton Korobeynikov56135102009-05-03 13:07:31 +0000725
726 // Assign locations to each value returned by this call.
727 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +0000728 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
729 *DAG.getContext());
Anton Korobeynikov56135102009-05-03 13:07:31 +0000730
Job Noormane9a1d4c2013-10-15 08:19:39 +0000731 AnalyzeReturnValues(CCInfo, RVLocs, Ins);
Anton Korobeynikov56135102009-05-03 13:07:31 +0000732
733 // Copy all of the result registers out of their specified physreg.
734 for (unsigned i = 0; i != RVLocs.size(); ++i) {
735 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
736 RVLocs[i].getValVT(), InFlag).getValue(1);
737 InFlag = Chain.getValue(2);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000738 InVals.push_back(Chain.getValue(0));
Anton Korobeynikov56135102009-05-03 13:07:31 +0000739 }
740
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000741 return Chain;
Anton Korobeynikov56135102009-05-03 13:07:31 +0000742}
743
Anton Korobeynikov15a515b2009-05-03 13:03:33 +0000744SDValue MSP430TargetLowering::LowerShifts(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000745 SelectionDAG &DAG) const {
Anton Korobeynikova3f7a832009-05-03 13:13:17 +0000746 unsigned Opc = Op.getOpcode();
Anton Korobeynikov15a515b2009-05-03 13:03:33 +0000747 SDNode* N = Op.getNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000748 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000749 SDLoc dl(N);
Anton Korobeynikov15a515b2009-05-03 13:03:33 +0000750
Anton Korobeynikovd8f32092009-12-12 18:55:37 +0000751 // Expand non-constant shifts to loops:
Anton Korobeynikov15a515b2009-05-03 13:03:33 +0000752 if (!isa<ConstantSDNode>(N->getOperand(1)))
Anton Korobeynikovd8f32092009-12-12 18:55:37 +0000753 switch (Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +0000754 default: llvm_unreachable("Invalid shift opcode!");
Anton Korobeynikovd8f32092009-12-12 18:55:37 +0000755 case ISD::SHL:
756 return DAG.getNode(MSP430ISD::SHL, dl,
757 VT, N->getOperand(0), N->getOperand(1));
758 case ISD::SRA:
759 return DAG.getNode(MSP430ISD::SRA, dl,
760 VT, N->getOperand(0), N->getOperand(1));
761 case ISD::SRL:
762 return DAG.getNode(MSP430ISD::SRL, dl,
763 VT, N->getOperand(0), N->getOperand(1));
764 }
Anton Korobeynikov15a515b2009-05-03 13:03:33 +0000765
766 uint64_t ShiftAmount = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
767
768 // Expand the stuff into sequence of shifts.
769 // FIXME: for some shift amounts this might be done better!
770 // E.g.: foo >> (8 + N) => sxt(swpb(foo)) >> N
771 SDValue Victim = N->getOperand(0);
Anton Korobeynikov61763b52009-05-03 13:16:17 +0000772
773 if (Opc == ISD::SRL && ShiftAmount) {
774 // Emit a special goodness here:
775 // srl A, 1 => clrc; rrc A
Anton Korobeynikovf3a6bc82009-05-03 13:16:37 +0000776 Victim = DAG.getNode(MSP430ISD::RRC, dl, VT, Victim);
Anton Korobeynikov61763b52009-05-03 13:16:17 +0000777 ShiftAmount -= 1;
778 }
779
Anton Korobeynikov15a515b2009-05-03 13:03:33 +0000780 while (ShiftAmount--)
Anton Korobeynikov6b5523a2009-05-17 10:15:22 +0000781 Victim = DAG.getNode((Opc == ISD::SHL ? MSP430ISD::RLA : MSP430ISD::RRA),
Anton Korobeynikova3f7a832009-05-03 13:13:17 +0000782 dl, VT, Victim);
Anton Korobeynikov15a515b2009-05-03 13:03:33 +0000783
784 return Victim;
785}
786
Dan Gohman21cea8a2010-04-17 15:26:15 +0000787SDValue MSP430TargetLowering::LowerGlobalAddress(SDValue Op,
788 SelectionDAG &DAG) const {
Anton Korobeynikovcfc97052009-05-03 13:08:33 +0000789 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
790 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
791
792 // Create the TargetGlobalAddress node, folding in the constant offset.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000793 SDValue Result = DAG.getTargetGlobalAddress(GV, SDLoc(Op),
Devang Patela3ca21b2010-07-06 22:08:15 +0000794 getPointerTy(), Offset);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000795 return DAG.getNode(MSP430ISD::Wrapper, SDLoc(Op),
Anton Korobeynikovcfc97052009-05-03 13:08:33 +0000796 getPointerTy(), Result);
797}
798
Anton Korobeynikovba0e81d2009-05-03 13:14:46 +0000799SDValue MSP430TargetLowering::LowerExternalSymbol(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000800 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000801 SDLoc dl(Op);
Anton Korobeynikovba0e81d2009-05-03 13:14:46 +0000802 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
803 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
804
Chad Rosier5dfe6da2012-02-22 17:25:00 +0000805 return DAG.getNode(MSP430ISD::Wrapper, dl, getPointerTy(), Result);
Anton Korobeynikovba0e81d2009-05-03 13:14:46 +0000806}
807
Anton Korobeynikovebbdfef2010-05-01 12:04:32 +0000808SDValue MSP430TargetLowering::LowerBlockAddress(SDValue Op,
809 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000810 SDLoc dl(Op);
Anton Korobeynikovebbdfef2010-05-01 12:04:32 +0000811 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Michael Liaoabb87d42012-09-12 21:43:09 +0000812 SDValue Result = DAG.getTargetBlockAddress(BA, getPointerTy());
Anton Korobeynikovebbdfef2010-05-01 12:04:32 +0000813
Chad Rosier5dfe6da2012-02-22 17:25:00 +0000814 return DAG.getNode(MSP430ISD::Wrapper, dl, getPointerTy(), Result);
Anton Korobeynikovebbdfef2010-05-01 12:04:32 +0000815}
816
Anton Korobeynikov2983dcb2009-10-21 19:16:49 +0000817static SDValue EmitCMP(SDValue &LHS, SDValue &RHS, SDValue &TargetCC,
Anton Korobeynikov47fcd722009-05-03 13:19:09 +0000818 ISD::CondCode CC,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000819 SDLoc dl, SelectionDAG &DAG) {
Anton Korobeynikov96272012009-05-03 13:12:06 +0000820 // FIXME: Handle bittests someday
821 assert(!LHS.getValueType().isFloatingPoint() && "We don't handle FP yet");
822
823 // FIXME: Handle jump negative someday
Anton Korobeynikov2983dcb2009-10-21 19:16:49 +0000824 MSP430CC::CondCodes TCC = MSP430CC::COND_INVALID;
Anton Korobeynikov96272012009-05-03 13:12:06 +0000825 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000826 default: llvm_unreachable("Invalid integer condition!");
Anton Korobeynikov96272012009-05-03 13:12:06 +0000827 case ISD::SETEQ:
Anton Korobeynikov2983dcb2009-10-21 19:16:49 +0000828 TCC = MSP430CC::COND_E; // aka COND_Z
Anton Korobeynikovcefa7ad2010-01-15 01:29:49 +0000829 // Minor optimization: if LHS is a constant, swap operands, then the
Anton Korobeynikovabdf86d2009-11-22 01:14:08 +0000830 // constant can be folded into comparison.
Anton Korobeynikovcefa7ad2010-01-15 01:29:49 +0000831 if (LHS.getOpcode() == ISD::Constant)
Anton Korobeynikovabdf86d2009-11-22 01:14:08 +0000832 std::swap(LHS, RHS);
Anton Korobeynikov96272012009-05-03 13:12:06 +0000833 break;
834 case ISD::SETNE:
Anton Korobeynikov2983dcb2009-10-21 19:16:49 +0000835 TCC = MSP430CC::COND_NE; // aka COND_NZ
Anton Korobeynikovcefa7ad2010-01-15 01:29:49 +0000836 // Minor optimization: if LHS is a constant, swap operands, then the
Anton Korobeynikovabdf86d2009-11-22 01:14:08 +0000837 // constant can be folded into comparison.
Anton Korobeynikovcefa7ad2010-01-15 01:29:49 +0000838 if (LHS.getOpcode() == ISD::Constant)
Anton Korobeynikovabdf86d2009-11-22 01:14:08 +0000839 std::swap(LHS, RHS);
Anton Korobeynikov96272012009-05-03 13:12:06 +0000840 break;
841 case ISD::SETULE:
842 std::swap(LHS, RHS); // FALLTHROUGH
843 case ISD::SETUGE:
Anton Korobeynikov6826ce72010-01-15 21:18:02 +0000844 // Turn lhs u>= rhs with lhs constant into rhs u< lhs+1, this allows us to
845 // fold constant into instruction.
846 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
847 LHS = RHS;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000848 RHS = DAG.getConstant(C->getSExtValue() + 1, dl, C->getValueType(0));
Anton Korobeynikov6826ce72010-01-15 21:18:02 +0000849 TCC = MSP430CC::COND_LO;
850 break;
851 }
Anton Korobeynikov2983dcb2009-10-21 19:16:49 +0000852 TCC = MSP430CC::COND_HS; // aka COND_C
Anton Korobeynikov96272012009-05-03 13:12:06 +0000853 break;
854 case ISD::SETUGT:
855 std::swap(LHS, RHS); // FALLTHROUGH
856 case ISD::SETULT:
Anton Korobeynikov6826ce72010-01-15 21:18:02 +0000857 // Turn lhs u< rhs with lhs constant into rhs u>= lhs+1, this allows us to
858 // fold constant into instruction.
859 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
860 LHS = RHS;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000861 RHS = DAG.getConstant(C->getSExtValue() + 1, dl, C->getValueType(0));
Anton Korobeynikov6826ce72010-01-15 21:18:02 +0000862 TCC = MSP430CC::COND_HS;
863 break;
864 }
Anton Korobeynikov2983dcb2009-10-21 19:16:49 +0000865 TCC = MSP430CC::COND_LO; // aka COND_NC
Anton Korobeynikov96272012009-05-03 13:12:06 +0000866 break;
867 case ISD::SETLE:
868 std::swap(LHS, RHS); // FALLTHROUGH
869 case ISD::SETGE:
Anton Korobeynikov6826ce72010-01-15 21:18:02 +0000870 // Turn lhs >= rhs with lhs constant into rhs < lhs+1, this allows us to
871 // fold constant into instruction.
872 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
873 LHS = RHS;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000874 RHS = DAG.getConstant(C->getSExtValue() + 1, dl, C->getValueType(0));
Anton Korobeynikov6826ce72010-01-15 21:18:02 +0000875 TCC = MSP430CC::COND_L;
876 break;
877 }
Anton Korobeynikov2983dcb2009-10-21 19:16:49 +0000878 TCC = MSP430CC::COND_GE;
Anton Korobeynikov96272012009-05-03 13:12:06 +0000879 break;
880 case ISD::SETGT:
881 std::swap(LHS, RHS); // FALLTHROUGH
882 case ISD::SETLT:
Anton Korobeynikov6826ce72010-01-15 21:18:02 +0000883 // Turn lhs < rhs with lhs constant into rhs >= lhs+1, this allows us to
884 // fold constant into instruction.
885 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
886 LHS = RHS;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000887 RHS = DAG.getConstant(C->getSExtValue() + 1, dl, C->getValueType(0));
Anton Korobeynikov6826ce72010-01-15 21:18:02 +0000888 TCC = MSP430CC::COND_GE;
889 break;
890 }
Anton Korobeynikov2983dcb2009-10-21 19:16:49 +0000891 TCC = MSP430CC::COND_L;
Anton Korobeynikov96272012009-05-03 13:12:06 +0000892 break;
893 }
894
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000895 TargetCC = DAG.getConstant(TCC, dl, MVT::i8);
Chris Lattner3e5fbd72010-12-21 02:38:05 +0000896 return DAG.getNode(MSP430ISD::CMP, dl, MVT::Glue, LHS, RHS);
Anton Korobeynikov96272012009-05-03 13:12:06 +0000897}
898
Anton Korobeynikov47fcd722009-05-03 13:19:09 +0000899
Dan Gohman21cea8a2010-04-17 15:26:15 +0000900SDValue MSP430TargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov96272012009-05-03 13:12:06 +0000901 SDValue Chain = Op.getOperand(0);
Anton Korobeynikov47fcd722009-05-03 13:19:09 +0000902 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
903 SDValue LHS = Op.getOperand(2);
904 SDValue RHS = Op.getOperand(3);
905 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000906 SDLoc dl (Op);
Anton Korobeynikov96272012009-05-03 13:12:06 +0000907
Anton Korobeynikov2983dcb2009-10-21 19:16:49 +0000908 SDValue TargetCC;
Anton Korobeynikov47fcd722009-05-03 13:19:09 +0000909 SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG);
Anton Korobeynikov96272012009-05-03 13:12:06 +0000910
Anton Korobeynikov47fcd722009-05-03 13:19:09 +0000911 return DAG.getNode(MSP430ISD::BR_CC, dl, Op.getValueType(),
Anton Korobeynikov2983dcb2009-10-21 19:16:49 +0000912 Chain, Dest, TargetCC, Flag);
Anton Korobeynikov96272012009-05-03 13:12:06 +0000913}
914
Dan Gohman21cea8a2010-04-17 15:26:15 +0000915SDValue MSP430TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000916 SDValue LHS = Op.getOperand(0);
917 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000918 SDLoc dl (Op);
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000919
920 // If we are doing an AND and testing against zero, then the CMP
921 // will not be generated. The AND (or BIT) will generate the condition codes,
922 // but they are different from CMP.
Anton Korobeynikov93a7d022010-01-15 21:18:18 +0000923 // FIXME: since we're doing a post-processing, use a pseudoinstr here, so
924 // lowering & isel wouldn't diverge.
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000925 bool andCC = false;
926 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
927 if (RHSC->isNullValue() && LHS.hasOneUse() &&
928 (LHS.getOpcode() == ISD::AND ||
929 (LHS.getOpcode() == ISD::TRUNCATE &&
930 LHS.getOperand(0).getOpcode() == ISD::AND))) {
931 andCC = true;
932 }
933 }
934 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
935 SDValue TargetCC;
936 SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG);
937
938 // Get the condition codes directly from the status register, if its easy.
939 // Otherwise a branch will be generated. Note that the AND and BIT
940 // instructions generate different flags than CMP, the carry bit can be used
941 // for NE/EQ.
942 bool Invert = false;
943 bool Shift = false;
944 bool Convert = true;
945 switch (cast<ConstantSDNode>(TargetCC)->getZExtValue()) {
946 default:
947 Convert = false;
948 break;
949 case MSP430CC::COND_HS:
Job Noormaneb19aea2014-09-10 06:58:14 +0000950 // Res = SR & 1, no processing is required
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000951 break;
Anton Korobeynikov93a7d022010-01-15 21:18:18 +0000952 case MSP430CC::COND_LO:
Job Noormaneb19aea2014-09-10 06:58:14 +0000953 // Res = ~(SR & 1)
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000954 Invert = true;
955 break;
Anton Korobeynikov93a7d022010-01-15 21:18:18 +0000956 case MSP430CC::COND_NE:
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000957 if (andCC) {
Job Noormaneb19aea2014-09-10 06:58:14 +0000958 // C = ~Z, thus Res = SR & 1, no processing is required
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000959 } else {
Job Noormaneb19aea2014-09-10 06:58:14 +0000960 // Res = ~((SR >> 1) & 1)
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000961 Shift = true;
Anton Korobeynikove96503f2010-02-21 12:28:58 +0000962 Invert = true;
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000963 }
964 break;
Anton Korobeynikov93a7d022010-01-15 21:18:18 +0000965 case MSP430CC::COND_E:
Anton Korobeynikove96503f2010-02-21 12:28:58 +0000966 Shift = true;
Job Noormaneb19aea2014-09-10 06:58:14 +0000967 // C = ~Z for AND instruction, thus we can put Res = ~(SR & 1), however,
968 // Res = (SR >> 1) & 1 is 1 word shorter.
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000969 break;
970 }
971 EVT VT = Op.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000972 SDValue One = DAG.getConstant(1, dl, VT);
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000973 if (Convert) {
Job Noormaneb19aea2014-09-10 06:58:14 +0000974 SDValue SR = DAG.getCopyFromReg(DAG.getEntryNode(), dl, MSP430::SR,
Anton Korobeynikov93a7d022010-01-15 21:18:18 +0000975 MVT::i16, Flag);
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000976 if (Shift)
977 // FIXME: somewhere this is turned into a SRL, lower it MSP specific?
978 SR = DAG.getNode(ISD::SRA, dl, MVT::i16, SR, One);
979 SR = DAG.getNode(ISD::AND, dl, MVT::i16, SR, One);
980 if (Invert)
981 SR = DAG.getNode(ISD::XOR, dl, MVT::i16, SR, One);
982 return SR;
983 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000984 SDValue Zero = DAG.getConstant(0, dl, VT);
Chris Lattner3e5fbd72010-12-21 02:38:05 +0000985 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Benjamin Kramerea68a942015-02-19 15:26:17 +0000986 SDValue Ops[] = {One, Zero, TargetCC, Flag};
Craig Topper48d114b2014-04-26 18:35:24 +0000987 return DAG.getNode(MSP430ISD::SELECT_CC, dl, VTs, Ops);
Anton Korobeynikove27e0282009-12-11 23:01:29 +0000988 }
989}
990
Dan Gohman21cea8a2010-04-17 15:26:15 +0000991SDValue MSP430TargetLowering::LowerSELECT_CC(SDValue Op,
992 SelectionDAG &DAG) const {
Anton Korobeynikov47fcd722009-05-03 13:19:09 +0000993 SDValue LHS = Op.getOperand(0);
994 SDValue RHS = Op.getOperand(1);
995 SDValue TrueV = Op.getOperand(2);
996 SDValue FalseV = Op.getOperand(3);
997 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000998 SDLoc dl (Op);
Anton Korobeynikovb6321e152009-05-03 13:12:23 +0000999
Anton Korobeynikov2983dcb2009-10-21 19:16:49 +00001000 SDValue TargetCC;
Anton Korobeynikov47fcd722009-05-03 13:19:09 +00001001 SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG);
Anton Korobeynikovb6321e152009-05-03 13:12:23 +00001002
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001003 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Benjamin Kramerea68a942015-02-19 15:26:17 +00001004 SDValue Ops[] = {TrueV, FalseV, TargetCC, Flag};
Anton Korobeynikovb6321e152009-05-03 13:12:23 +00001005
Craig Topper48d114b2014-04-26 18:35:24 +00001006 return DAG.getNode(MSP430ISD::SELECT_CC, dl, VTs, Ops);
Anton Korobeynikovb6321e152009-05-03 13:12:23 +00001007}
1008
Anton Korobeynikov29747e92009-05-03 13:17:49 +00001009SDValue MSP430TargetLowering::LowerSIGN_EXTEND(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001010 SelectionDAG &DAG) const {
Anton Korobeynikov29747e92009-05-03 13:17:49 +00001011 SDValue Val = Op.getOperand(0);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001012 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001013 SDLoc dl(Op);
Anton Korobeynikov29747e92009-05-03 13:17:49 +00001014
Owen Anderson9f944592009-08-11 20:47:22 +00001015 assert(VT == MVT::i16 && "Only support i16 for now!");
Anton Korobeynikov29747e92009-05-03 13:17:49 +00001016
1017 return DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, VT,
1018 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Val),
1019 DAG.getValueType(Val.getValueType()));
1020}
1021
Dan Gohman21cea8a2010-04-17 15:26:15 +00001022SDValue
1023MSP430TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikovff4ab512009-12-07 02:28:10 +00001024 MachineFunction &MF = DAG.getMachineFunction();
1025 MSP430MachineFunctionInfo *FuncInfo = MF.getInfo<MSP430MachineFunctionInfo>();
1026 int ReturnAddrIndex = FuncInfo->getRAIndex();
1027
1028 if (ReturnAddrIndex == 0) {
1029 // Set up a frame object for the return address.
Eric Christopherdc13b212014-06-27 00:37:59 +00001030 uint64_t SlotSize = getDataLayout()->getPointerSize();
Anton Korobeynikovff4ab512009-12-07 02:28:10 +00001031 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00001032 true);
Anton Korobeynikovff4ab512009-12-07 02:28:10 +00001033 FuncInfo->setRAIndex(ReturnAddrIndex);
1034 }
1035
1036 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1037}
1038
Dan Gohman21cea8a2010-04-17 15:26:15 +00001039SDValue MSP430TargetLowering::LowerRETURNADDR(SDValue Op,
1040 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00001041 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1042 MFI->setReturnAddressIsTaken(true);
1043
Bill Wendling908bf812014-01-06 00:43:20 +00001044 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001045 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001046
Anton Korobeynikovff4ab512009-12-07 02:28:10 +00001047 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001048 SDLoc dl(Op);
Anton Korobeynikovff4ab512009-12-07 02:28:10 +00001049
1050 if (Depth > 0) {
1051 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
1052 SDValue Offset =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001053 DAG.getConstant(getDataLayout()->getPointerSize(), dl, MVT::i16);
Anton Korobeynikovff4ab512009-12-07 02:28:10 +00001054 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
1055 DAG.getNode(ISD::ADD, dl, getPointerTy(),
1056 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001057 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikovff4ab512009-12-07 02:28:10 +00001058 }
1059
1060 // Just load the return address.
1061 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
1062 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001063 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikovff4ab512009-12-07 02:28:10 +00001064}
1065
Dan Gohman21cea8a2010-04-17 15:26:15 +00001066SDValue MSP430TargetLowering::LowerFRAMEADDR(SDValue Op,
1067 SelectionDAG &DAG) const {
Anton Korobeynikovff4ab512009-12-07 02:28:10 +00001068 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1069 MFI->setFrameAddressIsTaken(true);
Evan Cheng168ced92010-05-22 01:47:14 +00001070
Anton Korobeynikovff4ab512009-12-07 02:28:10 +00001071 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001072 SDLoc dl(Op); // FIXME probably not meaningful
Anton Korobeynikovff4ab512009-12-07 02:28:10 +00001073 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1074 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Job Noormaneb19aea2014-09-10 06:58:14 +00001075 MSP430::FP, VT);
Anton Korobeynikovff4ab512009-12-07 02:28:10 +00001076 while (Depth--)
Chris Lattner7727d052010-09-21 06:44:06 +00001077 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
1078 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001079 false, false, false, 0);
Anton Korobeynikovff4ab512009-12-07 02:28:10 +00001080 return FrameAddr;
1081}
1082
Anton Korobeynikov568afeb2012-11-21 17:28:27 +00001083SDValue MSP430TargetLowering::LowerVASTART(SDValue Op,
1084 SelectionDAG &DAG) const {
1085 MachineFunction &MF = DAG.getMachineFunction();
1086 MSP430MachineFunctionInfo *FuncInfo = MF.getInfo<MSP430MachineFunctionInfo>();
1087
1088 // Frame index of first vararg argument
1089 SDValue FrameIndex = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1090 getPointerTy());
1091 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1092
1093 // Create a store of the frame index to the location operand
Andrew Trickef9de2a2013-05-25 02:42:55 +00001094 return DAG.getStore(Op.getOperand(0), SDLoc(Op), FrameIndex,
Anton Korobeynikov568afeb2012-11-21 17:28:27 +00001095 Op.getOperand(1), MachinePointerInfo(SV),
1096 false, false, 0);
1097}
1098
Anton Korobeynikov82bedb12013-07-01 19:44:44 +00001099SDValue MSP430TargetLowering::LowerJumpTable(SDValue Op,
1100 SelectionDAG &DAG) const {
1101 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
1102 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Anton Korobeynikovfee796d2013-07-14 15:11:00 +00001103 return DAG.getNode(MSP430ISD::Wrapper, SDLoc(JT),
1104 getPointerTy(), Result);
Anton Korobeynikov82bedb12013-07-01 19:44:44 +00001105}
1106
Anton Korobeynikovd3c83192009-11-07 17:15:06 +00001107/// getPostIndexedAddressParts - returns true by value, base pointer and
1108/// offset pointer and addressing mode by reference if this node can be
1109/// combined with a load / store to form a post-indexed load / store.
1110bool MSP430TargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
1111 SDValue &Base,
1112 SDValue &Offset,
1113 ISD::MemIndexedMode &AM,
1114 SelectionDAG &DAG) const {
1115
1116 LoadSDNode *LD = cast<LoadSDNode>(N);
1117 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
1118 return false;
1119
1120 EVT VT = LD->getMemoryVT();
1121 if (VT != MVT::i8 && VT != MVT::i16)
1122 return false;
1123
1124 if (Op->getOpcode() != ISD::ADD)
1125 return false;
1126
1127 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Op->getOperand(1))) {
1128 uint64_t RHSC = RHS->getZExtValue();
1129 if ((VT == MVT::i16 && RHSC != 2) ||
1130 (VT == MVT::i8 && RHSC != 1))
1131 return false;
1132
1133 Base = Op->getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001134 Offset = DAG.getConstant(RHSC, SDLoc(N), VT);
Anton Korobeynikovd3c83192009-11-07 17:15:06 +00001135 AM = ISD::POST_INC;
1136 return true;
1137 }
1138
1139 return false;
1140}
1141
1142
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +00001143const char *MSP430TargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00001144 switch ((MSP430ISD::NodeType)Opcode) {
1145 case MSP430ISD::FIRST_NUMBER: break;
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +00001146 case MSP430ISD::RET_FLAG: return "MSP430ISD::RET_FLAG";
Anton Korobeynikov24a63162009-12-07 02:28:41 +00001147 case MSP430ISD::RETI_FLAG: return "MSP430ISD::RETI_FLAG";
Anton Korobeynikov15a515b2009-05-03 13:03:33 +00001148 case MSP430ISD::RRA: return "MSP430ISD::RRA";
Anton Korobeynikov61763b52009-05-03 13:16:17 +00001149 case MSP430ISD::RLA: return "MSP430ISD::RLA";
1150 case MSP430ISD::RRC: return "MSP430ISD::RRC";
Anton Korobeynikovec3f0b32009-05-03 13:07:54 +00001151 case MSP430ISD::CALL: return "MSP430ISD::CALL";
Anton Korobeynikovcfc97052009-05-03 13:08:33 +00001152 case MSP430ISD::Wrapper: return "MSP430ISD::Wrapper";
Anton Korobeynikov47fcd722009-05-03 13:19:09 +00001153 case MSP430ISD::BR_CC: return "MSP430ISD::BR_CC";
Anton Korobeynikov96272012009-05-03 13:12:06 +00001154 case MSP430ISD::CMP: return "MSP430ISD::CMP";
Matthias Braund04893f2015-05-07 21:33:59 +00001155 case MSP430ISD::SETCC: return "MSP430ISD::SETCC";
Anton Korobeynikov47fcd722009-05-03 13:19:09 +00001156 case MSP430ISD::SELECT_CC: return "MSP430ISD::SELECT_CC";
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001157 case MSP430ISD::SHL: return "MSP430ISD::SHL";
1158 case MSP430ISD::SRA: return "MSP430ISD::SRA";
Matthias Braund04893f2015-05-07 21:33:59 +00001159 case MSP430ISD::SRL: return "MSP430ISD::SRL";
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +00001160 }
Matthias Braund04893f2015-05-07 21:33:59 +00001161 return nullptr;
Anton Korobeynikov7bfc3ea2009-05-03 12:59:50 +00001162}
Anton Korobeynikovb6321e152009-05-03 13:12:23 +00001163
Chris Lattner229907c2011-07-18 04:54:35 +00001164bool MSP430TargetLowering::isTruncateFree(Type *Ty1,
1165 Type *Ty2) const {
Duncan Sands9dff9be2010-02-15 16:12:20 +00001166 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Anton Korobeynikova6450df2010-01-15 21:19:43 +00001167 return false;
1168
1169 return (Ty1->getPrimitiveSizeInBits() > Ty2->getPrimitiveSizeInBits());
1170}
1171
1172bool MSP430TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
1173 if (!VT1.isInteger() || !VT2.isInteger())
1174 return false;
1175
1176 return (VT1.getSizeInBits() > VT2.getSizeInBits());
1177}
1178
Chris Lattner229907c2011-07-18 04:54:35 +00001179bool MSP430TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Anton Korobeynikova6450df2010-01-15 21:19:43 +00001180 // MSP430 implicitly zero-extends 8-bit results in 16-bit registers.
Duncan Sands9dff9be2010-02-15 16:12:20 +00001181 return 0 && Ty1->isIntegerTy(8) && Ty2->isIntegerTy(16);
Anton Korobeynikova6450df2010-01-15 21:19:43 +00001182}
1183
1184bool MSP430TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
1185 // MSP430 implicitly zero-extends 8-bit results in 16-bit registers.
1186 return 0 && VT1 == MVT::i8 && VT2 == MVT::i16;
1187}
1188
Eli Bendersky39e7c6e2012-12-18 18:21:29 +00001189bool MSP430TargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
1190 return isZExtFree(Val.getValueType(), VT2);
1191}
1192
Anton Korobeynikovb6321e152009-05-03 13:12:23 +00001193//===----------------------------------------------------------------------===//
1194// Other Lowering Code
1195//===----------------------------------------------------------------------===//
1196
1197MachineBasicBlock*
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001198MSP430TargetLowering::EmitShiftInstr(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00001199 MachineBasicBlock *BB) const {
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001200 MachineFunction *F = BB->getParent();
1201 MachineRegisterInfo &RI = F->getRegInfo();
1202 DebugLoc dl = MI->getDebugLoc();
Eric Christopherfbd9fba2015-01-29 23:46:42 +00001203 const TargetInstrInfo &TII = *F->getSubtarget().getInstrInfo();
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001204
1205 unsigned Opc;
1206 const TargetRegisterClass * RC;
1207 switch (MI->getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00001208 default: llvm_unreachable("Invalid shift opcode!");
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001209 case MSP430::Shl8:
1210 Opc = MSP430::SHL8r1;
Craig Topperc7242e02012-04-20 07:30:17 +00001211 RC = &MSP430::GR8RegClass;
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001212 break;
1213 case MSP430::Shl16:
1214 Opc = MSP430::SHL16r1;
Craig Topperc7242e02012-04-20 07:30:17 +00001215 RC = &MSP430::GR16RegClass;
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001216 break;
1217 case MSP430::Sra8:
1218 Opc = MSP430::SAR8r1;
Craig Topperc7242e02012-04-20 07:30:17 +00001219 RC = &MSP430::GR8RegClass;
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001220 break;
1221 case MSP430::Sra16:
1222 Opc = MSP430::SAR16r1;
Craig Topperc7242e02012-04-20 07:30:17 +00001223 RC = &MSP430::GR16RegClass;
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001224 break;
1225 case MSP430::Srl8:
1226 Opc = MSP430::SAR8r1c;
Craig Topperc7242e02012-04-20 07:30:17 +00001227 RC = &MSP430::GR8RegClass;
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001228 break;
1229 case MSP430::Srl16:
1230 Opc = MSP430::SAR16r1c;
Craig Topperc7242e02012-04-20 07:30:17 +00001231 RC = &MSP430::GR16RegClass;
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001232 break;
1233 }
1234
1235 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1236 MachineFunction::iterator I = BB;
1237 ++I;
1238
1239 // Create loop block
1240 MachineBasicBlock *LoopBB = F->CreateMachineBasicBlock(LLVM_BB);
1241 MachineBasicBlock *RemBB = F->CreateMachineBasicBlock(LLVM_BB);
1242
1243 F->insert(I, LoopBB);
1244 F->insert(I, RemBB);
1245
1246 // Update machine-CFG edges by transferring all successors of the current
1247 // block to the block containing instructions after shift.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001248 RemBB->splice(RemBB->begin(), BB, std::next(MachineBasicBlock::iterator(MI)),
Dan Gohman34396292010-07-06 20:24:04 +00001249 BB->end());
1250 RemBB->transferSuccessorsAndUpdatePHIs(BB);
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001251
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001252 // Add adges BB => LoopBB => RemBB, BB => RemBB, LoopBB => LoopBB
1253 BB->addSuccessor(LoopBB);
1254 BB->addSuccessor(RemBB);
1255 LoopBB->addSuccessor(RemBB);
1256 LoopBB->addSuccessor(LoopBB);
1257
Craig Topperc7242e02012-04-20 07:30:17 +00001258 unsigned ShiftAmtReg = RI.createVirtualRegister(&MSP430::GR8RegClass);
1259 unsigned ShiftAmtReg2 = RI.createVirtualRegister(&MSP430::GR8RegClass);
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001260 unsigned ShiftReg = RI.createVirtualRegister(RC);
1261 unsigned ShiftReg2 = RI.createVirtualRegister(RC);
1262 unsigned ShiftAmtSrcReg = MI->getOperand(2).getReg();
1263 unsigned SrcReg = MI->getOperand(1).getReg();
1264 unsigned DstReg = MI->getOperand(0).getReg();
1265
1266 // BB:
1267 // cmp 0, N
1268 // je RemBB
Anton Korobeynikovcefa7ad2010-01-15 01:29:49 +00001269 BuildMI(BB, dl, TII.get(MSP430::CMP8ri))
1270 .addReg(ShiftAmtSrcReg).addImm(0);
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001271 BuildMI(BB, dl, TII.get(MSP430::JCC))
1272 .addMBB(RemBB)
1273 .addImm(MSP430CC::COND_E);
1274
1275 // LoopBB:
1276 // ShiftReg = phi [%SrcReg, BB], [%ShiftReg2, LoopBB]
1277 // ShiftAmt = phi [%N, BB], [%ShiftAmt2, LoopBB]
1278 // ShiftReg2 = shift ShiftReg
1279 // ShiftAmt2 = ShiftAmt - 1;
1280 BuildMI(LoopBB, dl, TII.get(MSP430::PHI), ShiftReg)
1281 .addReg(SrcReg).addMBB(BB)
1282 .addReg(ShiftReg2).addMBB(LoopBB);
1283 BuildMI(LoopBB, dl, TII.get(MSP430::PHI), ShiftAmtReg)
1284 .addReg(ShiftAmtSrcReg).addMBB(BB)
1285 .addReg(ShiftAmtReg2).addMBB(LoopBB);
1286 BuildMI(LoopBB, dl, TII.get(Opc), ShiftReg2)
1287 .addReg(ShiftReg);
1288 BuildMI(LoopBB, dl, TII.get(MSP430::SUB8ri), ShiftAmtReg2)
1289 .addReg(ShiftAmtReg).addImm(1);
1290 BuildMI(LoopBB, dl, TII.get(MSP430::JCC))
1291 .addMBB(LoopBB)
1292 .addImm(MSP430CC::COND_NE);
1293
1294 // RemBB:
1295 // DestReg = phi [%SrcReg, BB], [%ShiftReg, LoopBB]
Dan Gohman34396292010-07-06 20:24:04 +00001296 BuildMI(*RemBB, RemBB->begin(), dl, TII.get(MSP430::PHI), DstReg)
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001297 .addReg(SrcReg).addMBB(BB)
1298 .addReg(ShiftReg2).addMBB(LoopBB);
1299
Dan Gohman34396292010-07-06 20:24:04 +00001300 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001301 return RemBB;
1302}
1303
1304MachineBasicBlock*
Anton Korobeynikovb6321e152009-05-03 13:12:23 +00001305MSP430TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00001306 MachineBasicBlock *BB) const {
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001307 unsigned Opc = MI->getOpcode();
1308
1309 if (Opc == MSP430::Shl8 || Opc == MSP430::Shl16 ||
1310 Opc == MSP430::Sra8 || Opc == MSP430::Sra16 ||
1311 Opc == MSP430::Srl8 || Opc == MSP430::Srl16)
Dan Gohman25c16532010-05-01 00:01:06 +00001312 return EmitShiftInstr(MI, BB);
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001313
Eric Christopherfbd9fba2015-01-29 23:46:42 +00001314 const TargetInstrInfo &TII = *BB->getParent()->getSubtarget().getInstrInfo();
Anton Korobeynikovb6321e152009-05-03 13:12:23 +00001315 DebugLoc dl = MI->getDebugLoc();
Anton Korobeynikovd8f32092009-12-12 18:55:37 +00001316
1317 assert((Opc == MSP430::Select16 || Opc == MSP430::Select8) &&
Anton Korobeynikovb6321e152009-05-03 13:12:23 +00001318 "Unexpected instr type to insert");
1319
1320 // To "insert" a SELECT instruction, we actually have to insert the diamond
1321 // control-flow pattern. The incoming instruction knows the destination vreg
1322 // to set, the condition code register to branch on, the true/false values to
1323 // select between, and a branch opcode to use.
1324 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1325 MachineFunction::iterator I = BB;
1326 ++I;
1327
1328 // thisMBB:
1329 // ...
1330 // TrueVal = ...
1331 // cmpTY ccX, r1, r2
1332 // jCC copy1MBB
1333 // fallthrough --> copy0MBB
1334 MachineBasicBlock *thisMBB = BB;
1335 MachineFunction *F = BB->getParent();
1336 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1337 MachineBasicBlock *copy1MBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikovb6321e152009-05-03 13:12:23 +00001338 F->insert(I, copy0MBB);
1339 F->insert(I, copy1MBB);
1340 // Update machine-CFG edges by transferring all successors of the current
1341 // block to the new block which will contain the Phi node for the select.
Dan Gohman34396292010-07-06 20:24:04 +00001342 copy1MBB->splice(copy1MBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001343 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00001344 copy1MBB->transferSuccessorsAndUpdatePHIs(BB);
Anton Korobeynikovb6321e152009-05-03 13:12:23 +00001345 // Next, add the true and fallthrough blocks as its successors.
1346 BB->addSuccessor(copy0MBB);
1347 BB->addSuccessor(copy1MBB);
1348
Dan Gohman34396292010-07-06 20:24:04 +00001349 BuildMI(BB, dl, TII.get(MSP430::JCC))
1350 .addMBB(copy1MBB)
1351 .addImm(MI->getOperand(3).getImm());
1352
Anton Korobeynikovb6321e152009-05-03 13:12:23 +00001353 // copy0MBB:
1354 // %FalseValue = ...
1355 // # fallthrough to copy1MBB
1356 BB = copy0MBB;
1357
1358 // Update machine-CFG edges
1359 BB->addSuccessor(copy1MBB);
1360
1361 // copy1MBB:
1362 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1363 // ...
1364 BB = copy1MBB;
Dan Gohman34396292010-07-06 20:24:04 +00001365 BuildMI(*BB, BB->begin(), dl, TII.get(MSP430::PHI),
Anton Korobeynikovb6321e152009-05-03 13:12:23 +00001366 MI->getOperand(0).getReg())
1367 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
1368 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
1369
Dan Gohman34396292010-07-06 20:24:04 +00001370 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikovb6321e152009-05-03 13:12:23 +00001371 return BB;
1372}