blob: 71abfd48e7f40c1599f24fe279906ce815933973 [file] [log] [blame]
Ulrich Weigand640192d2013-05-03 19:49:39 +00001//===-- PPCAsmParser.cpp - Parse PowerPC asm to MCInst instructions ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/PPCMCTargetDesc.h"
Ulrich Weigand96e65782013-06-20 16:23:52 +000011#include "MCTargetDesc/PPCMCExpr.h"
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +000012#include "PPCTargetStreamer.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000013#include "llvm/ADT/STLExtras.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000014#include "llvm/ADT/SmallString.h"
15#include "llvm/ADT/SmallVector.h"
16#include "llvm/ADT/StringSwitch.h"
17#include "llvm/ADT/Twine.h"
Ulrich Weigandbb686102014-07-20 23:06:03 +000018#include "llvm/MC/MCContext.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
21#include "llvm/MC/MCInstrInfo.h"
22#include "llvm/MC/MCParser/MCAsmLexer.h"
23#include "llvm/MC/MCParser/MCAsmParser.h"
24#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
25#include "llvm/MC/MCRegisterInfo.h"
26#include "llvm/MC/MCStreamer.h"
27#include "llvm/MC/MCSubtargetInfo.h"
28#include "llvm/MC/MCTargetAsmParser.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000029#include "llvm/Support/SourceMgr.h"
30#include "llvm/Support/TargetRegistry.h"
31#include "llvm/Support/raw_ostream.h"
32
33using namespace llvm;
34
35namespace {
36
37static unsigned RRegs[32] = {
38 PPC::R0, PPC::R1, PPC::R2, PPC::R3,
39 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
40 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
41 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
42 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
43 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
44 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
45 PPC::R28, PPC::R29, PPC::R30, PPC::R31
46};
47static unsigned RRegsNoR0[32] = {
48 PPC::ZERO,
49 PPC::R1, PPC::R2, PPC::R3,
50 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
51 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
52 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
53 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
54 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
55 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
56 PPC::R28, PPC::R29, PPC::R30, PPC::R31
57};
58static unsigned XRegs[32] = {
59 PPC::X0, PPC::X1, PPC::X2, PPC::X3,
60 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
61 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
62 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
63 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
64 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
65 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
66 PPC::X28, PPC::X29, PPC::X30, PPC::X31
67};
68static unsigned XRegsNoX0[32] = {
69 PPC::ZERO8,
70 PPC::X1, PPC::X2, PPC::X3,
71 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
72 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
73 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
74 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
75 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
76 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
77 PPC::X28, PPC::X29, PPC::X30, PPC::X31
78};
79static unsigned FRegs[32] = {
80 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
81 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
82 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
83 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
84 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
85 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
86 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
87 PPC::F28, PPC::F29, PPC::F30, PPC::F31
88};
89static unsigned VRegs[32] = {
90 PPC::V0, PPC::V1, PPC::V2, PPC::V3,
91 PPC::V4, PPC::V5, PPC::V6, PPC::V7,
92 PPC::V8, PPC::V9, PPC::V10, PPC::V11,
93 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
94 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
95 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
96 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
97 PPC::V28, PPC::V29, PPC::V30, PPC::V31
98};
Hal Finkel27774d92014-03-13 07:58:58 +000099static unsigned VSRegs[64] = {
100 PPC::VSL0, PPC::VSL1, PPC::VSL2, PPC::VSL3,
101 PPC::VSL4, PPC::VSL5, PPC::VSL6, PPC::VSL7,
102 PPC::VSL8, PPC::VSL9, PPC::VSL10, PPC::VSL11,
103 PPC::VSL12, PPC::VSL13, PPC::VSL14, PPC::VSL15,
104 PPC::VSL16, PPC::VSL17, PPC::VSL18, PPC::VSL19,
105 PPC::VSL20, PPC::VSL21, PPC::VSL22, PPC::VSL23,
106 PPC::VSL24, PPC::VSL25, PPC::VSL26, PPC::VSL27,
107 PPC::VSL28, PPC::VSL29, PPC::VSL30, PPC::VSL31,
108
109 PPC::VSH0, PPC::VSH1, PPC::VSH2, PPC::VSH3,
110 PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7,
111 PPC::VSH8, PPC::VSH9, PPC::VSH10, PPC::VSH11,
112 PPC::VSH12, PPC::VSH13, PPC::VSH14, PPC::VSH15,
113 PPC::VSH16, PPC::VSH17, PPC::VSH18, PPC::VSH19,
114 PPC::VSH20, PPC::VSH21, PPC::VSH22, PPC::VSH23,
115 PPC::VSH24, PPC::VSH25, PPC::VSH26, PPC::VSH27,
116 PPC::VSH28, PPC::VSH29, PPC::VSH30, PPC::VSH31
117};
Hal Finkel19be5062014-03-29 05:29:01 +0000118static unsigned VSFRegs[64] = {
119 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
120 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
121 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
122 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
123 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
124 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
125 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
126 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
127
128 PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
129 PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
130 PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
131 PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
132 PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
133 PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
134 PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
135 PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
136};
Ulrich Weigand640192d2013-05-03 19:49:39 +0000137static unsigned CRBITRegs[32] = {
138 PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN,
139 PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN,
140 PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN,
141 PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN,
142 PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN,
143 PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN,
144 PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN,
145 PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN
146};
147static unsigned CRRegs[8] = {
148 PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
149 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7
150};
151
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000152// Evaluate an expression containing condition register
153// or condition register field symbols. Returns positive
154// value on success, or -1 on error.
155static int64_t
156EvaluateCRExpr(const MCExpr *E) {
157 switch (E->getKind()) {
158 case MCExpr::Target:
159 return -1;
160
161 case MCExpr::Constant: {
162 int64_t Res = cast<MCConstantExpr>(E)->getValue();
163 return Res < 0 ? -1 : Res;
164 }
165
166 case MCExpr::SymbolRef: {
167 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
168 StringRef Name = SRE->getSymbol().getName();
169
170 if (Name == "lt") return 0;
171 if (Name == "gt") return 1;
172 if (Name == "eq") return 2;
173 if (Name == "so") return 3;
174 if (Name == "un") return 3;
175
176 if (Name == "cr0") return 0;
177 if (Name == "cr1") return 1;
178 if (Name == "cr2") return 2;
179 if (Name == "cr3") return 3;
180 if (Name == "cr4") return 4;
181 if (Name == "cr5") return 5;
182 if (Name == "cr6") return 6;
183 if (Name == "cr7") return 7;
184
185 return -1;
186 }
187
188 case MCExpr::Unary:
189 return -1;
190
191 case MCExpr::Binary: {
192 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
193 int64_t LHSVal = EvaluateCRExpr(BE->getLHS());
194 int64_t RHSVal = EvaluateCRExpr(BE->getRHS());
195 int64_t Res;
196
197 if (LHSVal < 0 || RHSVal < 0)
198 return -1;
199
200 switch (BE->getOpcode()) {
201 default: return -1;
202 case MCBinaryExpr::Add: Res = LHSVal + RHSVal; break;
203 case MCBinaryExpr::Mul: Res = LHSVal * RHSVal; break;
204 }
205
206 return Res < 0 ? -1 : Res;
207 }
208 }
209
210 llvm_unreachable("Invalid expression kind!");
211}
212
Ulrich Weigand640192d2013-05-03 19:49:39 +0000213struct PPCOperand;
214
215class PPCAsmParser : public MCTargetAsmParser {
216 MCSubtargetInfo &STI;
217 MCAsmParser &Parser;
Hal Finkel0096dbd2013-09-12 14:40:06 +0000218 const MCInstrInfo &MII;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000219 bool IsPPC64;
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000220 bool IsDarwin;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000221
222 MCAsmParser &getParser() const { return Parser; }
223 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
224
225 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
226 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
227
228 bool isPPC64() const { return IsPPC64; }
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000229 bool isDarwin() const { return IsDarwin; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000230
231 bool MatchRegisterName(const AsmToken &Tok,
232 unsigned &RegNo, int64_t &IntVal);
233
Craig Topper0d3fa922014-04-29 07:57:37 +0000234 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000235
Ulrich Weigand96e65782013-06-20 16:23:52 +0000236 const MCExpr *ExtractModifierFromExpr(const MCExpr *E,
237 PPCMCExpr::VariantKind &Variant);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +0000238 const MCExpr *FixupVariantKind(const MCExpr *E);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000239 bool ParseExpression(const MCExpr *&EVal);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000240 bool ParseDarwinExpression(const MCExpr *&EVal);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000241
David Blaikie960ea3f2014-06-08 16:18:35 +0000242 bool ParseOperand(OperandVector &Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000243
244 bool ParseDirectiveWord(unsigned Size, SMLoc L);
245 bool ParseDirectiveTC(unsigned Size, SMLoc L);
Ulrich Weigand55daa772013-07-09 10:00:34 +0000246 bool ParseDirectiveMachine(SMLoc L);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000247 bool ParseDarwinDirectiveMachine(SMLoc L);
Ulrich Weigand0daa5162014-07-20 22:56:57 +0000248 bool ParseDirectiveAbiVersion(SMLoc L);
Ulrich Weigandbb686102014-07-20 23:06:03 +0000249 bool ParseDirectiveLocalEntry(SMLoc L);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000250
251 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000252 OperandVector &Operands, MCStreamer &Out,
253 unsigned &ErrorInfo,
Craig Topper0d3fa922014-04-29 07:57:37 +0000254 bool MatchingInlineAsm) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000255
David Blaikie960ea3f2014-06-08 16:18:35 +0000256 void ProcessInstruction(MCInst &Inst, const OperandVector &Ops);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000257
Ulrich Weigand640192d2013-05-03 19:49:39 +0000258 /// @name Auto-generated Match Functions
259 /// {
260
261#define GET_ASSEMBLER_HEADER
262#include "PPCGenAsmMatcher.inc"
263
264 /// }
265
266
267public:
Joey Gouly0e76fa72013-09-12 10:28:05 +0000268 PPCAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser,
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000269 const MCInstrInfo &_MII,
270 const MCTargetOptions &Options)
Hal Finkel0096dbd2013-09-12 14:40:06 +0000271 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(_MII) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000272 // Check for 64-bit vs. 32-bit pointer mode.
273 Triple TheTriple(STI.getTargetTriple());
Bill Schmidt0a9170d2013-07-26 01:35:43 +0000274 IsPPC64 = (TheTriple.getArch() == Triple::ppc64 ||
275 TheTriple.getArch() == Triple::ppc64le);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000276 IsDarwin = TheTriple.isMacOSX();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000277 // Initialize the set of available features.
278 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
279 }
280
David Blaikie960ea3f2014-06-08 16:18:35 +0000281 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
282 SMLoc NameLoc, OperandVector &Operands) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000283
Craig Topper0d3fa922014-04-29 07:57:37 +0000284 bool ParseDirective(AsmToken DirectiveID) override;
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000285
David Blaikie960ea3f2014-06-08 16:18:35 +0000286 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topper0d3fa922014-04-29 07:57:37 +0000287 unsigned Kind) override;
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +0000288
Craig Topper0d3fa922014-04-29 07:57:37 +0000289 const MCExpr *applyModifierToExpr(const MCExpr *E,
290 MCSymbolRefExpr::VariantKind,
291 MCContext &Ctx) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000292};
293
294/// PPCOperand - Instances of this class represent a parsed PowerPC machine
295/// instruction.
296struct PPCOperand : public MCParsedAsmOperand {
297 enum KindTy {
298 Token,
299 Immediate,
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000300 ContextImmediate,
Ulrich Weigand5b427592013-07-05 12:22:36 +0000301 Expression,
302 TLSRegister
Ulrich Weigand640192d2013-05-03 19:49:39 +0000303 } Kind;
304
305 SMLoc StartLoc, EndLoc;
306 bool IsPPC64;
307
308 struct TokOp {
309 const char *Data;
310 unsigned Length;
311 };
312
313 struct ImmOp {
314 int64_t Val;
315 };
316
317 struct ExprOp {
318 const MCExpr *Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000319 int64_t CRVal; // Cached result of EvaluateCRExpr(Val)
Ulrich Weigand640192d2013-05-03 19:49:39 +0000320 };
321
Ulrich Weigand5b427592013-07-05 12:22:36 +0000322 struct TLSRegOp {
323 const MCSymbolRefExpr *Sym;
324 };
325
Ulrich Weigand640192d2013-05-03 19:49:39 +0000326 union {
327 struct TokOp Tok;
328 struct ImmOp Imm;
329 struct ExprOp Expr;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000330 struct TLSRegOp TLSReg;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000331 };
332
333 PPCOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
334public:
335 PPCOperand(const PPCOperand &o) : MCParsedAsmOperand() {
336 Kind = o.Kind;
337 StartLoc = o.StartLoc;
338 EndLoc = o.EndLoc;
339 IsPPC64 = o.IsPPC64;
340 switch (Kind) {
341 case Token:
342 Tok = o.Tok;
343 break;
344 case Immediate:
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000345 case ContextImmediate:
Ulrich Weigand640192d2013-05-03 19:49:39 +0000346 Imm = o.Imm;
347 break;
348 case Expression:
349 Expr = o.Expr;
350 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000351 case TLSRegister:
352 TLSReg = o.TLSReg;
353 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000354 }
355 }
356
357 /// getStartLoc - Get the location of the first token of this operand.
Craig Topper0d3fa922014-04-29 07:57:37 +0000358 SMLoc getStartLoc() const override { return StartLoc; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000359
360 /// getEndLoc - Get the location of the last token of this operand.
Craig Topper0d3fa922014-04-29 07:57:37 +0000361 SMLoc getEndLoc() const override { return EndLoc; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000362
363 /// isPPC64 - True if this operand is for an instruction in 64-bit mode.
364 bool isPPC64() const { return IsPPC64; }
365
366 int64_t getImm() const {
367 assert(Kind == Immediate && "Invalid access!");
368 return Imm.Val;
369 }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000370 int64_t getImmS16Context() const {
371 assert((Kind == Immediate || Kind == ContextImmediate) && "Invalid access!");
372 if (Kind == Immediate)
373 return Imm.Val;
374 return static_cast<int16_t>(Imm.Val);
375 }
376 int64_t getImmU16Context() const {
377 assert((Kind == Immediate || Kind == ContextImmediate) && "Invalid access!");
378 return Imm.Val;
379 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000380
381 const MCExpr *getExpr() const {
382 assert(Kind == Expression && "Invalid access!");
383 return Expr.Val;
384 }
385
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000386 int64_t getExprCRVal() const {
387 assert(Kind == Expression && "Invalid access!");
388 return Expr.CRVal;
389 }
390
Ulrich Weigand5b427592013-07-05 12:22:36 +0000391 const MCExpr *getTLSReg() const {
392 assert(Kind == TLSRegister && "Invalid access!");
393 return TLSReg.Sym;
394 }
395
Craig Topper0d3fa922014-04-29 07:57:37 +0000396 unsigned getReg() const override {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000397 assert(isRegNumber() && "Invalid access!");
398 return (unsigned) Imm.Val;
399 }
400
Hal Finkel27774d92014-03-13 07:58:58 +0000401 unsigned getVSReg() const {
402 assert(isVSRegNumber() && "Invalid access!");
403 return (unsigned) Imm.Val;
404 }
405
Ulrich Weigand640192d2013-05-03 19:49:39 +0000406 unsigned getCCReg() const {
407 assert(isCCRegNumber() && "Invalid access!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000408 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
409 }
410
411 unsigned getCRBit() const {
412 assert(isCRBitNumber() && "Invalid access!");
413 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000414 }
415
416 unsigned getCRBitMask() const {
417 assert(isCRBitMask() && "Invalid access!");
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000418 return 7 - countTrailingZeros<uint64_t>(Imm.Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000419 }
420
Craig Topper0d3fa922014-04-29 07:57:37 +0000421 bool isToken() const override { return Kind == Token; }
422 bool isImm() const override { return Kind == Immediate || Kind == Expression; }
Hal Finkel27774d92014-03-13 07:58:58 +0000423 bool isU2Imm() const { return Kind == Immediate && isUInt<2>(getImm()); }
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000424 bool isU4Imm() const { return Kind == Immediate && isUInt<4>(getImm()); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000425 bool isU5Imm() const { return Kind == Immediate && isUInt<5>(getImm()); }
426 bool isS5Imm() const { return Kind == Immediate && isInt<5>(getImm()); }
427 bool isU6Imm() const { return Kind == Immediate && isUInt<6>(getImm()); }
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000428 bool isU6ImmX2() const { return Kind == Immediate &&
429 isUInt<6>(getImm()) &&
430 (getImm() & 1) == 0; }
431 bool isU7ImmX4() const { return Kind == Immediate &&
432 isUInt<7>(getImm()) &&
433 (getImm() & 3) == 0; }
434 bool isU8ImmX8() const { return Kind == Immediate &&
435 isUInt<8>(getImm()) &&
436 (getImm() & 7) == 0; }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000437 bool isU16Imm() const {
438 switch (Kind) {
439 case Expression:
440 return true;
441 case Immediate:
442 case ContextImmediate:
443 return isUInt<16>(getImmU16Context());
444 default:
445 return false;
446 }
447 }
448 bool isS16Imm() const {
449 switch (Kind) {
450 case Expression:
451 return true;
452 case Immediate:
453 case ContextImmediate:
454 return isInt<16>(getImmS16Context());
455 default:
456 return false;
457 }
458 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000459 bool isS16ImmX4() const { return Kind == Expression ||
460 (Kind == Immediate && isInt<16>(getImm()) &&
461 (getImm() & 3) == 0); }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000462 bool isS17Imm() const {
463 switch (Kind) {
464 case Expression:
465 return true;
466 case Immediate:
467 case ContextImmediate:
468 return isInt<17>(getImmS16Context());
469 default:
470 return false;
471 }
472 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000473 bool isTLSReg() const { return Kind == TLSRegister; }
Joerg Sonnenbergereb9d13f2014-08-08 20:57:58 +0000474 bool isDirectBr() const {
475 if (Kind == Expression)
476 return true;
477 if (Kind != Immediate)
478 return false;
479 // Operand must be 64-bit aligned, signed 27-bit immediate.
480 if ((getImm() & 3) != 0)
481 return false;
482 if (isInt<26>(getImm()))
483 return true;
484 if (!IsPPC64) {
485 // In 32-bit mode, large 32-bit quantities wrap around.
486 if (isUInt<32>(getImm()) && isInt<26>(static_cast<int32_t>(getImm())))
487 return true;
488 }
489 return false;
490 }
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000491 bool isCondBr() const { return Kind == Expression ||
492 (Kind == Immediate && isInt<16>(getImm()) &&
493 (getImm() & 3) == 0); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000494 bool isRegNumber() const { return Kind == Immediate && isUInt<5>(getImm()); }
Hal Finkel27774d92014-03-13 07:58:58 +0000495 bool isVSRegNumber() const { return Kind == Immediate && isUInt<6>(getImm()); }
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000496 bool isCCRegNumber() const { return (Kind == Expression
497 && isUInt<3>(getExprCRVal())) ||
498 (Kind == Immediate
499 && isUInt<3>(getImm())); }
500 bool isCRBitNumber() const { return (Kind == Expression
501 && isUInt<5>(getExprCRVal())) ||
502 (Kind == Immediate
503 && isUInt<5>(getImm())); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000504 bool isCRBitMask() const { return Kind == Immediate && isUInt<8>(getImm()) &&
505 isPowerOf2_32(getImm()); }
Craig Topper0d3fa922014-04-29 07:57:37 +0000506 bool isMem() const override { return false; }
507 bool isReg() const override { return false; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000508
509 void addRegOperands(MCInst &Inst, unsigned N) const {
510 llvm_unreachable("addRegOperands");
511 }
512
513 void addRegGPRCOperands(MCInst &Inst, unsigned N) const {
514 assert(N == 1 && "Invalid number of operands!");
515 Inst.addOperand(MCOperand::CreateReg(RRegs[getReg()]));
516 }
517
518 void addRegGPRCNoR0Operands(MCInst &Inst, unsigned N) const {
519 assert(N == 1 && "Invalid number of operands!");
520 Inst.addOperand(MCOperand::CreateReg(RRegsNoR0[getReg()]));
521 }
522
523 void addRegG8RCOperands(MCInst &Inst, unsigned N) const {
524 assert(N == 1 && "Invalid number of operands!");
525 Inst.addOperand(MCOperand::CreateReg(XRegs[getReg()]));
526 }
527
528 void addRegG8RCNoX0Operands(MCInst &Inst, unsigned N) const {
529 assert(N == 1 && "Invalid number of operands!");
530 Inst.addOperand(MCOperand::CreateReg(XRegsNoX0[getReg()]));
531 }
532
533 void addRegGxRCOperands(MCInst &Inst, unsigned N) const {
534 if (isPPC64())
535 addRegG8RCOperands(Inst, N);
536 else
537 addRegGPRCOperands(Inst, N);
538 }
539
540 void addRegGxRCNoR0Operands(MCInst &Inst, unsigned N) const {
541 if (isPPC64())
542 addRegG8RCNoX0Operands(Inst, N);
543 else
544 addRegGPRCNoR0Operands(Inst, N);
545 }
546
547 void addRegF4RCOperands(MCInst &Inst, unsigned N) const {
548 assert(N == 1 && "Invalid number of operands!");
549 Inst.addOperand(MCOperand::CreateReg(FRegs[getReg()]));
550 }
551
552 void addRegF8RCOperands(MCInst &Inst, unsigned N) const {
553 assert(N == 1 && "Invalid number of operands!");
554 Inst.addOperand(MCOperand::CreateReg(FRegs[getReg()]));
555 }
556
557 void addRegVRRCOperands(MCInst &Inst, unsigned N) const {
558 assert(N == 1 && "Invalid number of operands!");
559 Inst.addOperand(MCOperand::CreateReg(VRegs[getReg()]));
560 }
561
Hal Finkel27774d92014-03-13 07:58:58 +0000562 void addRegVSRCOperands(MCInst &Inst, unsigned N) const {
563 assert(N == 1 && "Invalid number of operands!");
564 Inst.addOperand(MCOperand::CreateReg(VSRegs[getVSReg()]));
565 }
566
Hal Finkel19be5062014-03-29 05:29:01 +0000567 void addRegVSFRCOperands(MCInst &Inst, unsigned N) const {
568 assert(N == 1 && "Invalid number of operands!");
569 Inst.addOperand(MCOperand::CreateReg(VSFRegs[getVSReg()]));
570 }
571
Ulrich Weigand640192d2013-05-03 19:49:39 +0000572 void addRegCRBITRCOperands(MCInst &Inst, unsigned N) const {
573 assert(N == 1 && "Invalid number of operands!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000574 Inst.addOperand(MCOperand::CreateReg(CRBITRegs[getCRBit()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000575 }
576
577 void addRegCRRCOperands(MCInst &Inst, unsigned N) const {
578 assert(N == 1 && "Invalid number of operands!");
579 Inst.addOperand(MCOperand::CreateReg(CRRegs[getCCReg()]));
580 }
581
582 void addCRBitMaskOperands(MCInst &Inst, unsigned N) const {
583 assert(N == 1 && "Invalid number of operands!");
584 Inst.addOperand(MCOperand::CreateReg(CRRegs[getCRBitMask()]));
585 }
586
587 void addImmOperands(MCInst &Inst, unsigned N) const {
588 assert(N == 1 && "Invalid number of operands!");
589 if (Kind == Immediate)
590 Inst.addOperand(MCOperand::CreateImm(getImm()));
591 else
592 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
593 }
594
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000595 void addS16ImmOperands(MCInst &Inst, unsigned N) const {
596 assert(N == 1 && "Invalid number of operands!");
597 switch (Kind) {
598 case Immediate:
599 Inst.addOperand(MCOperand::CreateImm(getImm()));
600 break;
601 case ContextImmediate:
602 Inst.addOperand(MCOperand::CreateImm(getImmS16Context()));
603 break;
604 default:
605 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
606 break;
607 }
608 }
609
610 void addU16ImmOperands(MCInst &Inst, unsigned N) const {
611 assert(N == 1 && "Invalid number of operands!");
612 switch (Kind) {
613 case Immediate:
614 Inst.addOperand(MCOperand::CreateImm(getImm()));
615 break;
616 case ContextImmediate:
617 Inst.addOperand(MCOperand::CreateImm(getImmU16Context()));
618 break;
619 default:
620 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
621 break;
622 }
623 }
624
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000625 void addBranchTargetOperands(MCInst &Inst, unsigned N) const {
626 assert(N == 1 && "Invalid number of operands!");
627 if (Kind == Immediate)
628 Inst.addOperand(MCOperand::CreateImm(getImm() / 4));
629 else
630 Inst.addOperand(MCOperand::CreateExpr(getExpr()));
631 }
632
Ulrich Weigand5b427592013-07-05 12:22:36 +0000633 void addTLSRegOperands(MCInst &Inst, unsigned N) const {
634 assert(N == 1 && "Invalid number of operands!");
635 Inst.addOperand(MCOperand::CreateExpr(getTLSReg()));
636 }
637
Ulrich Weigand640192d2013-05-03 19:49:39 +0000638 StringRef getToken() const {
639 assert(Kind == Token && "Invalid access!");
640 return StringRef(Tok.Data, Tok.Length);
641 }
642
Craig Topper0d3fa922014-04-29 07:57:37 +0000643 void print(raw_ostream &OS) const override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000644
David Blaikie960ea3f2014-06-08 16:18:35 +0000645 static std::unique_ptr<PPCOperand> CreateToken(StringRef Str, SMLoc S,
646 bool IsPPC64) {
647 auto Op = make_unique<PPCOperand>(Token);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000648 Op->Tok.Data = Str.data();
649 Op->Tok.Length = Str.size();
650 Op->StartLoc = S;
651 Op->EndLoc = S;
652 Op->IsPPC64 = IsPPC64;
653 return Op;
654 }
655
David Blaikie960ea3f2014-06-08 16:18:35 +0000656 static std::unique_ptr<PPCOperand>
657 CreateTokenWithStringCopy(StringRef Str, SMLoc S, bool IsPPC64) {
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000658 // Allocate extra memory for the string and copy it.
David Blaikie960ea3f2014-06-08 16:18:35 +0000659 // FIXME: This is incorrect, Operands are owned by unique_ptr with a default
660 // deleter which will destroy them by simply using "delete", not correctly
661 // calling operator delete on this extra memory after calling the dtor
662 // explicitly.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000663 void *Mem = ::operator new(sizeof(PPCOperand) + Str.size());
David Blaikie960ea3f2014-06-08 16:18:35 +0000664 std::unique_ptr<PPCOperand> Op(new (Mem) PPCOperand(Token));
Benjamin Kramer769989c2014-08-15 11:05:45 +0000665 Op->Tok.Data = reinterpret_cast<const char *>(Op.get() + 1);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000666 Op->Tok.Length = Str.size();
Benjamin Kramer769989c2014-08-15 11:05:45 +0000667 std::memcpy(const_cast<char *>(Op->Tok.Data), Str.data(), Str.size());
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000668 Op->StartLoc = S;
669 Op->EndLoc = S;
670 Op->IsPPC64 = IsPPC64;
671 return Op;
672 }
673
David Blaikie960ea3f2014-06-08 16:18:35 +0000674 static std::unique_ptr<PPCOperand> CreateImm(int64_t Val, SMLoc S, SMLoc E,
675 bool IsPPC64) {
676 auto Op = make_unique<PPCOperand>(Immediate);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000677 Op->Imm.Val = Val;
678 Op->StartLoc = S;
679 Op->EndLoc = E;
680 Op->IsPPC64 = IsPPC64;
681 return Op;
682 }
683
David Blaikie960ea3f2014-06-08 16:18:35 +0000684 static std::unique_ptr<PPCOperand> CreateExpr(const MCExpr *Val, SMLoc S,
685 SMLoc E, bool IsPPC64) {
686 auto Op = make_unique<PPCOperand>(Expression);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000687 Op->Expr.Val = Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000688 Op->Expr.CRVal = EvaluateCRExpr(Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000689 Op->StartLoc = S;
690 Op->EndLoc = E;
691 Op->IsPPC64 = IsPPC64;
692 return Op;
693 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000694
David Blaikie960ea3f2014-06-08 16:18:35 +0000695 static std::unique_ptr<PPCOperand>
696 CreateTLSReg(const MCSymbolRefExpr *Sym, SMLoc S, SMLoc E, bool IsPPC64) {
697 auto Op = make_unique<PPCOperand>(TLSRegister);
Ulrich Weigand5b427592013-07-05 12:22:36 +0000698 Op->TLSReg.Sym = Sym;
699 Op->StartLoc = S;
700 Op->EndLoc = E;
701 Op->IsPPC64 = IsPPC64;
702 return Op;
703 }
704
David Blaikie960ea3f2014-06-08 16:18:35 +0000705 static std::unique_ptr<PPCOperand>
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000706 CreateContextImm(int64_t Val, SMLoc S, SMLoc E, bool IsPPC64) {
707 auto Op = make_unique<PPCOperand>(ContextImmediate);
708 Op->Imm.Val = Val;
709 Op->StartLoc = S;
710 Op->EndLoc = E;
711 Op->IsPPC64 = IsPPC64;
712 return Op;
713 }
714
715 static std::unique_ptr<PPCOperand>
David Blaikie960ea3f2014-06-08 16:18:35 +0000716 CreateFromMCExpr(const MCExpr *Val, SMLoc S, SMLoc E, bool IsPPC64) {
Ulrich Weigand5b427592013-07-05 12:22:36 +0000717 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Val))
718 return CreateImm(CE->getValue(), S, E, IsPPC64);
719
720 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(Val))
721 if (SRE->getKind() == MCSymbolRefExpr::VK_PPC_TLS)
722 return CreateTLSReg(SRE, S, E, IsPPC64);
723
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000724 if (const PPCMCExpr *TE = dyn_cast<PPCMCExpr>(Val)) {
725 int64_t Res;
726 if (TE->EvaluateAsConstant(Res))
727 return CreateContextImm(Res, S, E, IsPPC64);
728 }
729
Ulrich Weigand5b427592013-07-05 12:22:36 +0000730 return CreateExpr(Val, S, E, IsPPC64);
731 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000732};
733
734} // end anonymous namespace.
735
736void PPCOperand::print(raw_ostream &OS) const {
737 switch (Kind) {
738 case Token:
739 OS << "'" << getToken() << "'";
740 break;
741 case Immediate:
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000742 case ContextImmediate:
Ulrich Weigand640192d2013-05-03 19:49:39 +0000743 OS << getImm();
744 break;
745 case Expression:
746 getExpr()->print(OS);
747 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000748 case TLSRegister:
749 getTLSReg()->print(OS);
750 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000751 }
752}
753
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000754static void
755addNegOperand(MCInst &Inst, MCOperand &Op, MCContext &Ctx) {
756 if (Op.isImm()) {
757 Inst.addOperand(MCOperand::CreateImm(-Op.getImm()));
758 return;
759 }
760 const MCExpr *Expr = Op.getExpr();
761 if (const MCUnaryExpr *UnExpr = dyn_cast<MCUnaryExpr>(Expr)) {
762 if (UnExpr->getOpcode() == MCUnaryExpr::Minus) {
763 Inst.addOperand(MCOperand::CreateExpr(UnExpr->getSubExpr()));
764 return;
765 }
766 } else if (const MCBinaryExpr *BinExpr = dyn_cast<MCBinaryExpr>(Expr)) {
767 if (BinExpr->getOpcode() == MCBinaryExpr::Sub) {
768 const MCExpr *NE = MCBinaryExpr::CreateSub(BinExpr->getRHS(),
769 BinExpr->getLHS(), Ctx);
770 Inst.addOperand(MCOperand::CreateExpr(NE));
771 return;
772 }
773 }
774 Inst.addOperand(MCOperand::CreateExpr(MCUnaryExpr::CreateMinus(Expr, Ctx)));
775}
776
David Blaikie960ea3f2014-06-08 16:18:35 +0000777void PPCAsmParser::ProcessInstruction(MCInst &Inst,
778 const OperandVector &Operands) {
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000779 int Opcode = Inst.getOpcode();
780 switch (Opcode) {
Ulrich Weigand6ca71572013-06-24 18:08:03 +0000781 case PPC::LAx: {
782 MCInst TmpInst;
783 TmpInst.setOpcode(PPC::LA);
784 TmpInst.addOperand(Inst.getOperand(0));
785 TmpInst.addOperand(Inst.getOperand(2));
786 TmpInst.addOperand(Inst.getOperand(1));
787 Inst = TmpInst;
788 break;
789 }
Ulrich Weigand4069e242013-06-25 13:16:48 +0000790 case PPC::SUBI: {
791 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000792 TmpInst.setOpcode(PPC::ADDI);
793 TmpInst.addOperand(Inst.getOperand(0));
794 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000795 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000796 Inst = TmpInst;
797 break;
798 }
799 case PPC::SUBIS: {
800 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000801 TmpInst.setOpcode(PPC::ADDIS);
802 TmpInst.addOperand(Inst.getOperand(0));
803 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000804 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000805 Inst = TmpInst;
806 break;
807 }
808 case PPC::SUBIC: {
809 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000810 TmpInst.setOpcode(PPC::ADDIC);
811 TmpInst.addOperand(Inst.getOperand(0));
812 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000813 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000814 Inst = TmpInst;
815 break;
816 }
817 case PPC::SUBICo: {
818 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000819 TmpInst.setOpcode(PPC::ADDICo);
820 TmpInst.addOperand(Inst.getOperand(0));
821 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000822 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000823 Inst = TmpInst;
824 break;
825 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000826 case PPC::EXTLWI:
827 case PPC::EXTLWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000828 MCInst TmpInst;
829 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000830 int64_t B = Inst.getOperand(3).getImm();
831 TmpInst.setOpcode(Opcode == PPC::EXTLWI? PPC::RLWINM : PPC::RLWINMo);
832 TmpInst.addOperand(Inst.getOperand(0));
833 TmpInst.addOperand(Inst.getOperand(1));
834 TmpInst.addOperand(MCOperand::CreateImm(B));
835 TmpInst.addOperand(MCOperand::CreateImm(0));
836 TmpInst.addOperand(MCOperand::CreateImm(N - 1));
837 Inst = TmpInst;
838 break;
839 }
840 case PPC::EXTRWI:
841 case PPC::EXTRWIo: {
842 MCInst TmpInst;
843 int64_t N = Inst.getOperand(2).getImm();
844 int64_t B = Inst.getOperand(3).getImm();
845 TmpInst.setOpcode(Opcode == PPC::EXTRWI? PPC::RLWINM : PPC::RLWINMo);
846 TmpInst.addOperand(Inst.getOperand(0));
847 TmpInst.addOperand(Inst.getOperand(1));
848 TmpInst.addOperand(MCOperand::CreateImm(B + N));
849 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
850 TmpInst.addOperand(MCOperand::CreateImm(31));
851 Inst = TmpInst;
852 break;
853 }
854 case PPC::INSLWI:
855 case PPC::INSLWIo: {
856 MCInst TmpInst;
857 int64_t N = Inst.getOperand(2).getImm();
858 int64_t B = Inst.getOperand(3).getImm();
859 TmpInst.setOpcode(Opcode == PPC::INSLWI? PPC::RLWIMI : PPC::RLWIMIo);
860 TmpInst.addOperand(Inst.getOperand(0));
861 TmpInst.addOperand(Inst.getOperand(0));
862 TmpInst.addOperand(Inst.getOperand(1));
863 TmpInst.addOperand(MCOperand::CreateImm(32 - B));
864 TmpInst.addOperand(MCOperand::CreateImm(B));
865 TmpInst.addOperand(MCOperand::CreateImm((B + N) - 1));
866 Inst = TmpInst;
867 break;
868 }
869 case PPC::INSRWI:
870 case PPC::INSRWIo: {
871 MCInst TmpInst;
872 int64_t N = Inst.getOperand(2).getImm();
873 int64_t B = Inst.getOperand(3).getImm();
874 TmpInst.setOpcode(Opcode == PPC::INSRWI? PPC::RLWIMI : PPC::RLWIMIo);
875 TmpInst.addOperand(Inst.getOperand(0));
876 TmpInst.addOperand(Inst.getOperand(0));
877 TmpInst.addOperand(Inst.getOperand(1));
878 TmpInst.addOperand(MCOperand::CreateImm(32 - (B + N)));
879 TmpInst.addOperand(MCOperand::CreateImm(B));
880 TmpInst.addOperand(MCOperand::CreateImm((B + N) - 1));
881 Inst = TmpInst;
882 break;
883 }
884 case PPC::ROTRWI:
885 case PPC::ROTRWIo: {
886 MCInst TmpInst;
887 int64_t N = Inst.getOperand(2).getImm();
888 TmpInst.setOpcode(Opcode == PPC::ROTRWI? PPC::RLWINM : PPC::RLWINMo);
889 TmpInst.addOperand(Inst.getOperand(0));
890 TmpInst.addOperand(Inst.getOperand(1));
891 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
892 TmpInst.addOperand(MCOperand::CreateImm(0));
893 TmpInst.addOperand(MCOperand::CreateImm(31));
894 Inst = TmpInst;
895 break;
896 }
897 case PPC::SLWI:
898 case PPC::SLWIo: {
899 MCInst TmpInst;
900 int64_t N = Inst.getOperand(2).getImm();
901 TmpInst.setOpcode(Opcode == PPC::SLWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000902 TmpInst.addOperand(Inst.getOperand(0));
903 TmpInst.addOperand(Inst.getOperand(1));
904 TmpInst.addOperand(MCOperand::CreateImm(N));
905 TmpInst.addOperand(MCOperand::CreateImm(0));
906 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
907 Inst = TmpInst;
908 break;
909 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000910 case PPC::SRWI:
911 case PPC::SRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000912 MCInst TmpInst;
913 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000914 TmpInst.setOpcode(Opcode == PPC::SRWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000915 TmpInst.addOperand(Inst.getOperand(0));
916 TmpInst.addOperand(Inst.getOperand(1));
917 TmpInst.addOperand(MCOperand::CreateImm(32 - N));
918 TmpInst.addOperand(MCOperand::CreateImm(N));
919 TmpInst.addOperand(MCOperand::CreateImm(31));
920 Inst = TmpInst;
921 break;
922 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000923 case PPC::CLRRWI:
924 case PPC::CLRRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000925 MCInst TmpInst;
926 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000927 TmpInst.setOpcode(Opcode == PPC::CLRRWI? PPC::RLWINM : PPC::RLWINMo);
928 TmpInst.addOperand(Inst.getOperand(0));
929 TmpInst.addOperand(Inst.getOperand(1));
930 TmpInst.addOperand(MCOperand::CreateImm(0));
931 TmpInst.addOperand(MCOperand::CreateImm(0));
932 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
933 Inst = TmpInst;
934 break;
935 }
936 case PPC::CLRLSLWI:
937 case PPC::CLRLSLWIo: {
938 MCInst TmpInst;
939 int64_t B = Inst.getOperand(2).getImm();
940 int64_t N = Inst.getOperand(3).getImm();
941 TmpInst.setOpcode(Opcode == PPC::CLRLSLWI? PPC::RLWINM : PPC::RLWINMo);
942 TmpInst.addOperand(Inst.getOperand(0));
943 TmpInst.addOperand(Inst.getOperand(1));
944 TmpInst.addOperand(MCOperand::CreateImm(N));
945 TmpInst.addOperand(MCOperand::CreateImm(B - N));
946 TmpInst.addOperand(MCOperand::CreateImm(31 - N));
947 Inst = TmpInst;
948 break;
949 }
950 case PPC::EXTLDI:
951 case PPC::EXTLDIo: {
952 MCInst TmpInst;
953 int64_t N = Inst.getOperand(2).getImm();
954 int64_t B = Inst.getOperand(3).getImm();
955 TmpInst.setOpcode(Opcode == PPC::EXTLDI? PPC::RLDICR : PPC::RLDICRo);
956 TmpInst.addOperand(Inst.getOperand(0));
957 TmpInst.addOperand(Inst.getOperand(1));
958 TmpInst.addOperand(MCOperand::CreateImm(B));
959 TmpInst.addOperand(MCOperand::CreateImm(N - 1));
960 Inst = TmpInst;
961 break;
962 }
963 case PPC::EXTRDI:
964 case PPC::EXTRDIo: {
965 MCInst TmpInst;
966 int64_t N = Inst.getOperand(2).getImm();
967 int64_t B = Inst.getOperand(3).getImm();
968 TmpInst.setOpcode(Opcode == PPC::EXTRDI? PPC::RLDICL : PPC::RLDICLo);
969 TmpInst.addOperand(Inst.getOperand(0));
970 TmpInst.addOperand(Inst.getOperand(1));
971 TmpInst.addOperand(MCOperand::CreateImm(B + N));
972 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
973 Inst = TmpInst;
974 break;
975 }
976 case PPC::INSRDI:
977 case PPC::INSRDIo: {
978 MCInst TmpInst;
979 int64_t N = Inst.getOperand(2).getImm();
980 int64_t B = Inst.getOperand(3).getImm();
981 TmpInst.setOpcode(Opcode == PPC::INSRDI? PPC::RLDIMI : PPC::RLDIMIo);
982 TmpInst.addOperand(Inst.getOperand(0));
983 TmpInst.addOperand(Inst.getOperand(0));
984 TmpInst.addOperand(Inst.getOperand(1));
985 TmpInst.addOperand(MCOperand::CreateImm(64 - (B + N)));
986 TmpInst.addOperand(MCOperand::CreateImm(B));
987 Inst = TmpInst;
988 break;
989 }
990 case PPC::ROTRDI:
991 case PPC::ROTRDIo: {
992 MCInst TmpInst;
993 int64_t N = Inst.getOperand(2).getImm();
994 TmpInst.setOpcode(Opcode == PPC::ROTRDI? PPC::RLDICL : PPC::RLDICLo);
995 TmpInst.addOperand(Inst.getOperand(0));
996 TmpInst.addOperand(Inst.getOperand(1));
997 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
998 TmpInst.addOperand(MCOperand::CreateImm(0));
999 Inst = TmpInst;
1000 break;
1001 }
1002 case PPC::SLDI:
1003 case PPC::SLDIo: {
1004 MCInst TmpInst;
1005 int64_t N = Inst.getOperand(2).getImm();
1006 TmpInst.setOpcode(Opcode == PPC::SLDI? PPC::RLDICR : PPC::RLDICRo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001007 TmpInst.addOperand(Inst.getOperand(0));
1008 TmpInst.addOperand(Inst.getOperand(1));
1009 TmpInst.addOperand(MCOperand::CreateImm(N));
1010 TmpInst.addOperand(MCOperand::CreateImm(63 - N));
1011 Inst = TmpInst;
1012 break;
1013 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001014 case PPC::SRDI:
1015 case PPC::SRDIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +00001016 MCInst TmpInst;
1017 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001018 TmpInst.setOpcode(Opcode == PPC::SRDI? PPC::RLDICL : PPC::RLDICLo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001019 TmpInst.addOperand(Inst.getOperand(0));
1020 TmpInst.addOperand(Inst.getOperand(1));
1021 TmpInst.addOperand(MCOperand::CreateImm(64 - N));
1022 TmpInst.addOperand(MCOperand::CreateImm(N));
1023 Inst = TmpInst;
1024 break;
1025 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001026 case PPC::CLRRDI:
1027 case PPC::CLRRDIo: {
1028 MCInst TmpInst;
1029 int64_t N = Inst.getOperand(2).getImm();
1030 TmpInst.setOpcode(Opcode == PPC::CLRRDI? PPC::RLDICR : PPC::RLDICRo);
1031 TmpInst.addOperand(Inst.getOperand(0));
1032 TmpInst.addOperand(Inst.getOperand(1));
1033 TmpInst.addOperand(MCOperand::CreateImm(0));
1034 TmpInst.addOperand(MCOperand::CreateImm(63 - N));
1035 Inst = TmpInst;
1036 break;
1037 }
1038 case PPC::CLRLSLDI:
1039 case PPC::CLRLSLDIo: {
1040 MCInst TmpInst;
1041 int64_t B = Inst.getOperand(2).getImm();
1042 int64_t N = Inst.getOperand(3).getImm();
1043 TmpInst.setOpcode(Opcode == PPC::CLRLSLDI? PPC::RLDIC : PPC::RLDICo);
1044 TmpInst.addOperand(Inst.getOperand(0));
1045 TmpInst.addOperand(Inst.getOperand(1));
1046 TmpInst.addOperand(MCOperand::CreateImm(N));
1047 TmpInst.addOperand(MCOperand::CreateImm(B - N));
1048 Inst = TmpInst;
1049 break;
1050 }
Ulrich Weigandd8394902013-05-03 19:50:27 +00001051 }
1052}
1053
David Blaikie960ea3f2014-06-08 16:18:35 +00001054bool PPCAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
1055 OperandVector &Operands,
1056 MCStreamer &Out, unsigned &ErrorInfo,
1057 bool MatchingInlineAsm) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001058 MCInst Inst;
1059
1060 switch (MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm)) {
1061 default: break;
1062 case Match_Success:
Ulrich Weigandd8394902013-05-03 19:50:27 +00001063 // Post-process instructions (typically extended mnemonics)
1064 ProcessInstruction(Inst, Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001065 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +00001066 Out.EmitInstruction(Inst, STI);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001067 return false;
1068 case Match_MissingFeature:
1069 return Error(IDLoc, "instruction use requires an option to be enabled");
1070 case Match_MnemonicFail:
1071 return Error(IDLoc, "unrecognized instruction mnemonic");
1072 case Match_InvalidOperand: {
1073 SMLoc ErrorLoc = IDLoc;
1074 if (ErrorInfo != ~0U) {
1075 if (ErrorInfo >= Operands.size())
1076 return Error(IDLoc, "too few operands for instruction");
1077
David Blaikie960ea3f2014-06-08 16:18:35 +00001078 ErrorLoc = ((PPCOperand &)*Operands[ErrorInfo]).getStartLoc();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001079 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
1080 }
1081
1082 return Error(ErrorLoc, "invalid operand for instruction");
1083 }
1084 }
1085
1086 llvm_unreachable("Implement any new match types added!");
1087}
1088
1089bool PPCAsmParser::
1090MatchRegisterName(const AsmToken &Tok, unsigned &RegNo, int64_t &IntVal) {
1091 if (Tok.is(AsmToken::Identifier)) {
Ulrich Weigand509c2402013-05-06 11:16:57 +00001092 StringRef Name = Tok.getString();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001093
Ulrich Weigand509c2402013-05-06 11:16:57 +00001094 if (Name.equals_lower("lr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001095 RegNo = isPPC64()? PPC::LR8 : PPC::LR;
1096 IntVal = 8;
1097 return false;
Ulrich Weigand509c2402013-05-06 11:16:57 +00001098 } else if (Name.equals_lower("ctr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001099 RegNo = isPPC64()? PPC::CTR8 : PPC::CTR;
1100 IntVal = 9;
1101 return false;
Hal Finkel52727c62013-07-02 03:39:34 +00001102 } else if (Name.equals_lower("vrsave")) {
1103 RegNo = PPC::VRSAVE;
1104 IntVal = 256;
1105 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001106 } else if (Name.startswith_lower("r") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001107 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1108 RegNo = isPPC64()? XRegs[IntVal] : RRegs[IntVal];
1109 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001110 } else if (Name.startswith_lower("f") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001111 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1112 RegNo = FRegs[IntVal];
1113 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001114 } else if (Name.startswith_lower("v") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001115 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1116 RegNo = VRegs[IntVal];
1117 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001118 } else if (Name.startswith_lower("cr") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001119 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 8) {
1120 RegNo = CRRegs[IntVal];
1121 return false;
1122 }
1123 }
1124
1125 return true;
1126}
1127
1128bool PPCAsmParser::
1129ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
1130 const AsmToken &Tok = Parser.getTok();
1131 StartLoc = Tok.getLoc();
1132 EndLoc = Tok.getEndLoc();
1133 RegNo = 0;
1134 int64_t IntVal;
1135
1136 if (!MatchRegisterName(Tok, RegNo, IntVal)) {
1137 Parser.Lex(); // Eat identifier token.
1138 return false;
1139 }
1140
1141 return Error(StartLoc, "invalid register name");
1142}
1143
NAKAMURA Takumi36c17ee2013-06-25 01:14:20 +00001144/// Extract \code @l/@ha \endcode modifier from expression. Recursively scan
Ulrich Weigande67c5652013-06-21 14:42:49 +00001145/// the expression and check for VK_PPC_LO/HI/HA
Ulrich Weigand96e65782013-06-20 16:23:52 +00001146/// symbol variants. If all symbols with modifier use the same
1147/// variant, return the corresponding PPCMCExpr::VariantKind,
1148/// and a modified expression using the default symbol variant.
1149/// Otherwise, return NULL.
1150const MCExpr *PPCAsmParser::
1151ExtractModifierFromExpr(const MCExpr *E,
1152 PPCMCExpr::VariantKind &Variant) {
1153 MCContext &Context = getParser().getContext();
1154 Variant = PPCMCExpr::VK_PPC_None;
1155
1156 switch (E->getKind()) {
1157 case MCExpr::Target:
1158 case MCExpr::Constant:
Craig Topper062a2ba2014-04-25 05:30:21 +00001159 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001160
1161 case MCExpr::SymbolRef: {
1162 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1163
1164 switch (SRE->getKind()) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001165 case MCSymbolRefExpr::VK_PPC_LO:
1166 Variant = PPCMCExpr::VK_PPC_LO;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001167 break;
Ulrich Weigande67c5652013-06-21 14:42:49 +00001168 case MCSymbolRefExpr::VK_PPC_HI:
1169 Variant = PPCMCExpr::VK_PPC_HI;
1170 break;
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001171 case MCSymbolRefExpr::VK_PPC_HA:
1172 Variant = PPCMCExpr::VK_PPC_HA;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001173 break;
Ulrich Weigande9126f52013-06-21 14:43:42 +00001174 case MCSymbolRefExpr::VK_PPC_HIGHER:
1175 Variant = PPCMCExpr::VK_PPC_HIGHER;
1176 break;
1177 case MCSymbolRefExpr::VK_PPC_HIGHERA:
1178 Variant = PPCMCExpr::VK_PPC_HIGHERA;
1179 break;
1180 case MCSymbolRefExpr::VK_PPC_HIGHEST:
1181 Variant = PPCMCExpr::VK_PPC_HIGHEST;
1182 break;
1183 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1184 Variant = PPCMCExpr::VK_PPC_HIGHESTA;
1185 break;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001186 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001187 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001188 }
1189
1190 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Context);
1191 }
1192
1193 case MCExpr::Unary: {
1194 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1195 const MCExpr *Sub = ExtractModifierFromExpr(UE->getSubExpr(), Variant);
1196 if (!Sub)
Craig Topper062a2ba2014-04-25 05:30:21 +00001197 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001198 return MCUnaryExpr::Create(UE->getOpcode(), Sub, Context);
1199 }
1200
1201 case MCExpr::Binary: {
1202 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1203 PPCMCExpr::VariantKind LHSVariant, RHSVariant;
1204 const MCExpr *LHS = ExtractModifierFromExpr(BE->getLHS(), LHSVariant);
1205 const MCExpr *RHS = ExtractModifierFromExpr(BE->getRHS(), RHSVariant);
1206
1207 if (!LHS && !RHS)
Craig Topper062a2ba2014-04-25 05:30:21 +00001208 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001209
1210 if (!LHS) LHS = BE->getLHS();
1211 if (!RHS) RHS = BE->getRHS();
1212
1213 if (LHSVariant == PPCMCExpr::VK_PPC_None)
1214 Variant = RHSVariant;
1215 else if (RHSVariant == PPCMCExpr::VK_PPC_None)
1216 Variant = LHSVariant;
1217 else if (LHSVariant == RHSVariant)
1218 Variant = LHSVariant;
1219 else
Craig Topper062a2ba2014-04-25 05:30:21 +00001220 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001221
1222 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, Context);
1223 }
1224 }
1225
1226 llvm_unreachable("Invalid expression kind!");
1227}
1228
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001229/// Find all VK_TLSGD/VK_TLSLD symbol references in expression and replace
1230/// them by VK_PPC_TLSGD/VK_PPC_TLSLD. This is necessary to avoid having
1231/// _GLOBAL_OFFSET_TABLE_ created via ELFObjectWriter::RelocNeedsGOT.
1232/// FIXME: This is a hack.
1233const MCExpr *PPCAsmParser::
1234FixupVariantKind(const MCExpr *E) {
1235 MCContext &Context = getParser().getContext();
1236
1237 switch (E->getKind()) {
1238 case MCExpr::Target:
1239 case MCExpr::Constant:
1240 return E;
1241
1242 case MCExpr::SymbolRef: {
1243 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1244 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
1245
1246 switch (SRE->getKind()) {
1247 case MCSymbolRefExpr::VK_TLSGD:
1248 Variant = MCSymbolRefExpr::VK_PPC_TLSGD;
1249 break;
1250 case MCSymbolRefExpr::VK_TLSLD:
1251 Variant = MCSymbolRefExpr::VK_PPC_TLSLD;
1252 break;
1253 default:
1254 return E;
1255 }
1256 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, Context);
1257 }
1258
1259 case MCExpr::Unary: {
1260 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1261 const MCExpr *Sub = FixupVariantKind(UE->getSubExpr());
1262 if (Sub == UE->getSubExpr())
1263 return E;
1264 return MCUnaryExpr::Create(UE->getOpcode(), Sub, Context);
1265 }
1266
1267 case MCExpr::Binary: {
1268 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1269 const MCExpr *LHS = FixupVariantKind(BE->getLHS());
1270 const MCExpr *RHS = FixupVariantKind(BE->getRHS());
1271 if (LHS == BE->getLHS() && RHS == BE->getRHS())
1272 return E;
1273 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, Context);
1274 }
1275 }
1276
1277 llvm_unreachable("Invalid expression kind!");
1278}
1279
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001280/// ParseExpression. This differs from the default "parseExpression" in that
1281/// it handles modifiers.
Ulrich Weigand96e65782013-06-20 16:23:52 +00001282bool PPCAsmParser::
1283ParseExpression(const MCExpr *&EVal) {
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001284
1285 if (isDarwin())
1286 return ParseDarwinExpression(EVal);
1287
1288 // (ELF Platforms)
1289 // Handle \code @l/@ha \endcode
Ulrich Weigand96e65782013-06-20 16:23:52 +00001290 if (getParser().parseExpression(EVal))
1291 return true;
1292
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001293 EVal = FixupVariantKind(EVal);
1294
Ulrich Weigand96e65782013-06-20 16:23:52 +00001295 PPCMCExpr::VariantKind Variant;
1296 const MCExpr *E = ExtractModifierFromExpr(EVal, Variant);
1297 if (E)
Ulrich Weigand266db7f2013-07-08 20:20:51 +00001298 EVal = PPCMCExpr::Create(Variant, E, false, getParser().getContext());
Ulrich Weigand96e65782013-06-20 16:23:52 +00001299
1300 return false;
1301}
1302
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001303/// ParseDarwinExpression. (MachO Platforms)
1304/// This differs from the default "parseExpression" in that it handles detection
1305/// of the \code hi16(), ha16() and lo16() \endcode modifiers. At present,
1306/// parseExpression() doesn't recognise the modifiers when in the Darwin/MachO
1307/// syntax form so it is done here. TODO: Determine if there is merit in arranging
1308/// for this to be done at a higher level.
1309bool PPCAsmParser::
1310ParseDarwinExpression(const MCExpr *&EVal) {
1311 PPCMCExpr::VariantKind Variant = PPCMCExpr::VK_PPC_None;
1312 switch (getLexer().getKind()) {
1313 default:
1314 break;
1315 case AsmToken::Identifier:
1316 // Compiler-generated Darwin identifiers begin with L,l,_ or "; thus
1317 // something starting with any other char should be part of the
1318 // asm syntax. If handwritten asm includes an identifier like lo16,
1319 // then all bets are off - but no-one would do that, right?
1320 StringRef poss = Parser.getTok().getString();
1321 if (poss.equals_lower("lo16")) {
1322 Variant = PPCMCExpr::VK_PPC_LO;
1323 } else if (poss.equals_lower("hi16")) {
1324 Variant = PPCMCExpr::VK_PPC_HI;
1325 } else if (poss.equals_lower("ha16")) {
1326 Variant = PPCMCExpr::VK_PPC_HA;
1327 }
1328 if (Variant != PPCMCExpr::VK_PPC_None) {
1329 Parser.Lex(); // Eat the xx16
1330 if (getLexer().isNot(AsmToken::LParen))
1331 return Error(Parser.getTok().getLoc(), "expected '('");
1332 Parser.Lex(); // Eat the '('
1333 }
1334 break;
1335 }
1336
1337 if (getParser().parseExpression(EVal))
1338 return true;
1339
1340 if (Variant != PPCMCExpr::VK_PPC_None) {
1341 if (getLexer().isNot(AsmToken::RParen))
1342 return Error(Parser.getTok().getLoc(), "expected ')'");
1343 Parser.Lex(); // Eat the ')'
1344 EVal = PPCMCExpr::Create(Variant, EVal, false, getParser().getContext());
1345 }
1346 return false;
1347}
1348
1349/// ParseOperand
1350/// This handles registers in the form 'NN', '%rNN' for ELF platforms and
1351/// rNN for MachO.
David Blaikie960ea3f2014-06-08 16:18:35 +00001352bool PPCAsmParser::ParseOperand(OperandVector &Operands) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001353 SMLoc S = Parser.getTok().getLoc();
1354 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
1355 const MCExpr *EVal;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001356
1357 // Attempt to parse the next token as an immediate
1358 switch (getLexer().getKind()) {
1359 // Special handling for register names. These are interpreted
1360 // as immediates corresponding to the register number.
1361 case AsmToken::Percent:
1362 Parser.Lex(); // Eat the '%'.
1363 unsigned RegNo;
1364 int64_t IntVal;
1365 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1366 Parser.Lex(); // Eat the identifier token.
David Blaikie960ea3f2014-06-08 16:18:35 +00001367 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001368 return false;
1369 }
1370 return Error(S, "invalid register name");
1371
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001372 case AsmToken::Identifier:
1373 // Note that non-register-name identifiers from the compiler will begin
1374 // with '_', 'L'/'l' or '"'. Of course, handwritten asm could include
1375 // identifiers like r31foo - so we fall through in the event that parsing
1376 // a register name fails.
1377 if (isDarwin()) {
1378 unsigned RegNo;
1379 int64_t IntVal;
1380 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1381 Parser.Lex(); // Eat the identifier token.
David Blaikie960ea3f2014-06-08 16:18:35 +00001382 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001383 return false;
1384 }
1385 }
1386 // Fall-through to process non-register-name identifiers as expression.
Ulrich Weigand640192d2013-05-03 19:49:39 +00001387 // All other expressions
1388 case AsmToken::LParen:
1389 case AsmToken::Plus:
1390 case AsmToken::Minus:
1391 case AsmToken::Integer:
Ulrich Weigand640192d2013-05-03 19:49:39 +00001392 case AsmToken::Dot:
1393 case AsmToken::Dollar:
Roman Divackya26f9a62014-03-12 19:25:57 +00001394 case AsmToken::Exclaim:
1395 case AsmToken::Tilde:
Ulrich Weigand96e65782013-06-20 16:23:52 +00001396 if (!ParseExpression(EVal))
Ulrich Weigand640192d2013-05-03 19:49:39 +00001397 break;
1398 /* fall through */
1399 default:
1400 return Error(S, "unknown operand");
1401 }
1402
Ulrich Weigand640192d2013-05-03 19:49:39 +00001403 // Push the parsed operand into the list of operands
David Blaikie960ea3f2014-06-08 16:18:35 +00001404 Operands.push_back(PPCOperand::CreateFromMCExpr(EVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001405
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001406 // Check whether this is a TLS call expression
1407 bool TLSCall = false;
1408 if (const MCSymbolRefExpr *Ref = dyn_cast<MCSymbolRefExpr>(EVal))
1409 TLSCall = Ref->getSymbol().getName() == "__tls_get_addr";
1410
1411 if (TLSCall && getLexer().is(AsmToken::LParen)) {
1412 const MCExpr *TLSSym;
1413
1414 Parser.Lex(); // Eat the '('.
1415 S = Parser.getTok().getLoc();
1416 if (ParseExpression(TLSSym))
1417 return Error(S, "invalid TLS call expression");
1418 if (getLexer().isNot(AsmToken::RParen))
1419 return Error(Parser.getTok().getLoc(), "missing ')'");
1420 E = Parser.getTok().getLoc();
1421 Parser.Lex(); // Eat the ')'.
1422
David Blaikie960ea3f2014-06-08 16:18:35 +00001423 Operands.push_back(PPCOperand::CreateFromMCExpr(TLSSym, S, E, isPPC64()));
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001424 }
1425
1426 // Otherwise, check for D-form memory operands
1427 if (!TLSCall && getLexer().is(AsmToken::LParen)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001428 Parser.Lex(); // Eat the '('.
1429 S = Parser.getTok().getLoc();
1430
1431 int64_t IntVal;
1432 switch (getLexer().getKind()) {
1433 case AsmToken::Percent:
1434 Parser.Lex(); // Eat the '%'.
1435 unsigned RegNo;
1436 if (MatchRegisterName(Parser.getTok(), RegNo, IntVal))
1437 return Error(S, "invalid register name");
1438 Parser.Lex(); // Eat the identifier token.
1439 break;
1440
1441 case AsmToken::Integer:
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001442 if (!isDarwin()) {
1443 if (getParser().parseAbsoluteExpression(IntVal) ||
Ulrich Weigand640192d2013-05-03 19:49:39 +00001444 IntVal < 0 || IntVal > 31)
1445 return Error(S, "invalid register number");
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001446 } else {
1447 return Error(S, "unexpected integer value");
1448 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001449 break;
1450
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001451 case AsmToken::Identifier:
1452 if (isDarwin()) {
1453 unsigned RegNo;
1454 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1455 Parser.Lex(); // Eat the identifier token.
1456 break;
1457 }
1458 }
1459 // Fall-through..
1460
Ulrich Weigand640192d2013-05-03 19:49:39 +00001461 default:
1462 return Error(S, "invalid memory operand");
1463 }
1464
1465 if (getLexer().isNot(AsmToken::RParen))
1466 return Error(Parser.getTok().getLoc(), "missing ')'");
1467 E = Parser.getTok().getLoc();
1468 Parser.Lex(); // Eat the ')'.
1469
David Blaikie960ea3f2014-06-08 16:18:35 +00001470 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001471 }
1472
1473 return false;
1474}
1475
1476/// Parse an instruction mnemonic followed by its operands.
David Blaikie960ea3f2014-06-08 16:18:35 +00001477bool PPCAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
1478 SMLoc NameLoc, OperandVector &Operands) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001479 // The first operand is the token for the instruction name.
Ulrich Weigand86247b62013-06-24 16:52:04 +00001480 // If the next character is a '+' or '-', we need to add it to the
1481 // instruction name, to match what TableGen is doing.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001482 std::string NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001483 if (getLexer().is(AsmToken::Plus)) {
1484 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001485 NewOpcode = Name;
1486 NewOpcode += '+';
1487 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001488 }
1489 if (getLexer().is(AsmToken::Minus)) {
1490 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001491 NewOpcode = Name;
1492 NewOpcode += '-';
1493 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001494 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001495 // If the instruction ends in a '.', we need to create a separate
1496 // token for it, to match what TableGen is doing.
1497 size_t Dot = Name.find('.');
1498 StringRef Mnemonic = Name.slice(0, Dot);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001499 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1500 Operands.push_back(
1501 PPCOperand::CreateTokenWithStringCopy(Mnemonic, NameLoc, isPPC64()));
1502 else
1503 Operands.push_back(PPCOperand::CreateToken(Mnemonic, NameLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001504 if (Dot != StringRef::npos) {
1505 SMLoc DotLoc = SMLoc::getFromPointer(NameLoc.getPointer() + Dot);
1506 StringRef DotStr = Name.slice(Dot, StringRef::npos);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001507 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1508 Operands.push_back(
1509 PPCOperand::CreateTokenWithStringCopy(DotStr, DotLoc, isPPC64()));
1510 else
1511 Operands.push_back(PPCOperand::CreateToken(DotStr, DotLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001512 }
1513
1514 // If there are no more operands then finish
1515 if (getLexer().is(AsmToken::EndOfStatement))
1516 return false;
1517
1518 // Parse the first operand
1519 if (ParseOperand(Operands))
1520 return true;
1521
1522 while (getLexer().isNot(AsmToken::EndOfStatement) &&
1523 getLexer().is(AsmToken::Comma)) {
1524 // Consume the comma token
1525 getLexer().Lex();
1526
1527 // Parse the next operand
1528 if (ParseOperand(Operands))
1529 return true;
1530 }
1531
1532 return false;
1533}
1534
1535/// ParseDirective parses the PPC specific directives
1536bool PPCAsmParser::ParseDirective(AsmToken DirectiveID) {
1537 StringRef IDVal = DirectiveID.getIdentifier();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001538 if (!isDarwin()) {
1539 if (IDVal == ".word")
1540 return ParseDirectiveWord(2, DirectiveID.getLoc());
1541 if (IDVal == ".llong")
1542 return ParseDirectiveWord(8, DirectiveID.getLoc());
1543 if (IDVal == ".tc")
1544 return ParseDirectiveTC(isPPC64()? 8 : 4, DirectiveID.getLoc());
1545 if (IDVal == ".machine")
1546 return ParseDirectiveMachine(DirectiveID.getLoc());
Ulrich Weigand0daa5162014-07-20 22:56:57 +00001547 if (IDVal == ".abiversion")
1548 return ParseDirectiveAbiVersion(DirectiveID.getLoc());
Ulrich Weigandbb686102014-07-20 23:06:03 +00001549 if (IDVal == ".localentry")
1550 return ParseDirectiveLocalEntry(DirectiveID.getLoc());
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001551 } else {
1552 if (IDVal == ".machine")
1553 return ParseDarwinDirectiveMachine(DirectiveID.getLoc());
1554 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001555 return true;
1556}
1557
1558/// ParseDirectiveWord
1559/// ::= .word [ expression (, expression)* ]
1560bool PPCAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
1561 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1562 for (;;) {
1563 const MCExpr *Value;
1564 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001565 return false;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001566
1567 getParser().getStreamer().EmitValue(Value, Size);
1568
1569 if (getLexer().is(AsmToken::EndOfStatement))
1570 break;
1571
1572 if (getLexer().isNot(AsmToken::Comma))
1573 return Error(L, "unexpected token in directive");
1574 Parser.Lex();
1575 }
1576 }
1577
1578 Parser.Lex();
1579 return false;
1580}
1581
1582/// ParseDirectiveTC
1583/// ::= .tc [ symbol (, expression)* ]
1584bool PPCAsmParser::ParseDirectiveTC(unsigned Size, SMLoc L) {
1585 // Skip TC symbol, which is only used with XCOFF.
1586 while (getLexer().isNot(AsmToken::EndOfStatement)
1587 && getLexer().isNot(AsmToken::Comma))
1588 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001589 if (getLexer().isNot(AsmToken::Comma)) {
1590 Error(L, "unexpected token in directive");
1591 return false;
1592 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001593 Parser.Lex();
1594
1595 // Align to word size.
1596 getParser().getStreamer().EmitValueToAlignment(Size);
1597
1598 // Emit expressions.
1599 return ParseDirectiveWord(Size, L);
1600}
1601
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001602/// ParseDirectiveMachine (ELF platforms)
Ulrich Weigand55daa772013-07-09 10:00:34 +00001603/// ::= .machine [ cpu | "push" | "pop" ]
1604bool PPCAsmParser::ParseDirectiveMachine(SMLoc L) {
1605 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001606 getLexer().isNot(AsmToken::String)) {
1607 Error(L, "unexpected token in directive");
1608 return false;
1609 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001610
1611 StringRef CPU = Parser.getTok().getIdentifier();
1612 Parser.Lex();
1613
1614 // FIXME: Right now, the parser always allows any available
1615 // instruction, so the .machine directive is not useful.
1616 // Implement ".machine any" (by doing nothing) for the benefit
1617 // of existing assembler code. Likewise, we can then implement
1618 // ".machine push" and ".machine pop" as no-op.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001619 if (CPU != "any" && CPU != "push" && CPU != "pop") {
1620 Error(L, "unrecognized machine type");
1621 return false;
1622 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001623
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001624 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1625 Error(L, "unexpected token in directive");
1626 return false;
1627 }
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +00001628 PPCTargetStreamer &TStreamer =
1629 *static_cast<PPCTargetStreamer *>(
1630 getParser().getStreamer().getTargetStreamer());
1631 TStreamer.emitMachine(CPU);
Ulrich Weigand55daa772013-07-09 10:00:34 +00001632
1633 return false;
1634}
1635
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001636/// ParseDarwinDirectiveMachine (Mach-o platforms)
1637/// ::= .machine cpu-identifier
1638bool PPCAsmParser::ParseDarwinDirectiveMachine(SMLoc L) {
1639 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001640 getLexer().isNot(AsmToken::String)) {
1641 Error(L, "unexpected token in directive");
1642 return false;
1643 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001644
1645 StringRef CPU = Parser.getTok().getIdentifier();
1646 Parser.Lex();
1647
1648 // FIXME: this is only the 'default' set of cpu variants.
1649 // However we don't act on this information at present, this is simply
1650 // allowing parsing to proceed with minimal sanity checking.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001651 if (CPU != "ppc7400" && CPU != "ppc" && CPU != "ppc64") {
1652 Error(L, "unrecognized cpu type");
1653 return false;
1654 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001655
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001656 if (isPPC64() && (CPU == "ppc7400" || CPU == "ppc")) {
1657 Error(L, "wrong cpu type specified for 64bit");
1658 return false;
1659 }
1660 if (!isPPC64() && CPU == "ppc64") {
1661 Error(L, "wrong cpu type specified for 32bit");
1662 return false;
1663 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001664
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001665 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1666 Error(L, "unexpected token in directive");
1667 return false;
1668 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001669
1670 return false;
1671}
1672
Ulrich Weigand0daa5162014-07-20 22:56:57 +00001673/// ParseDirectiveAbiVersion
1674/// ::= .abiversion constant-expression
1675bool PPCAsmParser::ParseDirectiveAbiVersion(SMLoc L) {
1676 int64_t AbiVersion;
1677 if (getParser().parseAbsoluteExpression(AbiVersion)){
1678 Error(L, "expected constant expression");
1679 return false;
1680 }
1681 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1682 Error(L, "unexpected token in directive");
1683 return false;
1684 }
1685
1686 PPCTargetStreamer &TStreamer =
1687 *static_cast<PPCTargetStreamer *>(
1688 getParser().getStreamer().getTargetStreamer());
1689 TStreamer.emitAbiVersion(AbiVersion);
1690
1691 return false;
1692}
1693
Ulrich Weigandbb686102014-07-20 23:06:03 +00001694/// ParseDirectiveLocalEntry
1695/// ::= .localentry symbol, expression
1696bool PPCAsmParser::ParseDirectiveLocalEntry(SMLoc L) {
1697 StringRef Name;
1698 if (getParser().parseIdentifier(Name)) {
1699 Error(L, "expected identifier in directive");
1700 return false;
1701 }
1702 MCSymbol *Sym = getContext().GetOrCreateSymbol(Name);
1703
1704 if (getLexer().isNot(AsmToken::Comma)) {
1705 Error(L, "unexpected token in directive");
1706 return false;
1707 }
1708 Lex();
1709
1710 const MCExpr *Expr;
1711 if (getParser().parseExpression(Expr)) {
1712 Error(L, "expected expression");
1713 return false;
1714 }
1715
1716 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1717 Error(L, "unexpected token in directive");
1718 return false;
1719 }
1720
1721 PPCTargetStreamer &TStreamer =
1722 *static_cast<PPCTargetStreamer *>(
1723 getParser().getStreamer().getTargetStreamer());
1724 TStreamer.emitLocalEntry(Sym, Expr);
1725
1726 return false;
1727}
1728
1729
1730
Ulrich Weigand640192d2013-05-03 19:49:39 +00001731/// Force static initialization.
1732extern "C" void LLVMInitializePowerPCAsmParser() {
1733 RegisterMCAsmParser<PPCAsmParser> A(ThePPC32Target);
1734 RegisterMCAsmParser<PPCAsmParser> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +00001735 RegisterMCAsmParser<PPCAsmParser> C(ThePPC64LETarget);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001736}
1737
1738#define GET_REGISTER_MATCHER
1739#define GET_MATCHER_IMPLEMENTATION
1740#include "PPCGenAsmMatcher.inc"
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001741
1742// Define this matcher function after the auto-generated include so we
1743// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +00001744unsigned PPCAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001745 unsigned Kind) {
1746 // If the kind is a token for a literal immediate, check if our asm
1747 // operand matches. This is for InstAliases which have a fixed-value
1748 // immediate in the syntax.
1749 int64_t ImmVal;
1750 switch (Kind) {
1751 case MCK_0: ImmVal = 0; break;
1752 case MCK_1: ImmVal = 1; break;
Roman Divacky62cb6352013-09-12 17:50:54 +00001753 case MCK_2: ImmVal = 2; break;
1754 case MCK_3: ImmVal = 3; break;
Joerg Sonnenbergerdda8e782014-07-30 09:24:37 +00001755 case MCK_4: ImmVal = 4; break;
1756 case MCK_5: ImmVal = 5; break;
1757 case MCK_6: ImmVal = 6; break;
1758 case MCK_7: ImmVal = 7; break;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001759 default: return Match_InvalidOperand;
1760 }
1761
David Blaikie960ea3f2014-06-08 16:18:35 +00001762 PPCOperand &Op = static_cast<PPCOperand &>(AsmOp);
1763 if (Op.isImm() && Op.getImm() == ImmVal)
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001764 return Match_Success;
1765
1766 return Match_InvalidOperand;
1767}
1768
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001769const MCExpr *
1770PPCAsmParser::applyModifierToExpr(const MCExpr *E,
1771 MCSymbolRefExpr::VariantKind Variant,
1772 MCContext &Ctx) {
1773 switch (Variant) {
1774 case MCSymbolRefExpr::VK_PPC_LO:
1775 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_LO, E, false, Ctx);
1776 case MCSymbolRefExpr::VK_PPC_HI:
1777 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HI, E, false, Ctx);
1778 case MCSymbolRefExpr::VK_PPC_HA:
1779 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HA, E, false, Ctx);
1780 case MCSymbolRefExpr::VK_PPC_HIGHER:
1781 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHER, E, false, Ctx);
1782 case MCSymbolRefExpr::VK_PPC_HIGHERA:
1783 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHERA, E, false, Ctx);
1784 case MCSymbolRefExpr::VK_PPC_HIGHEST:
1785 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHEST, E, false, Ctx);
1786 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1787 return PPCMCExpr::Create(PPCMCExpr::VK_PPC_HIGHESTA, E, false, Ctx);
1788 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001789 return nullptr;
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001790 }
1791}