Matt Arsenault | 84db5d9 | 2015-07-14 17:57:36 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -mcpu=bonaire -verify-machineinstrs -mattr=+load-store-opt < %s | FileCheck -check-prefix=SI %s |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 2 | |
Matt Arsenault | cc8d3b8 | 2014-11-13 19:56:13 +0000 | [diff] [blame] | 3 | @lds = addrspace(3) global [512 x float] undef, align 4 |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 4 | |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 5 | ; SI-LABEL: @simple_write2st64_one_val_f32_0_1 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 6 | ; SI-DAG: buffer_load_dword [[VAL:v[0-9]+]] |
| 7 | ; SI-DAG: v_lshlrev_b32_e32 [[VPTR:v[0-9]+]], 2, v{{[0-9]+}} |
Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 8 | ; SI: ds_write2st64_b32 [[VPTR]], [[VAL]], [[VAL]] offset1:1 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 9 | ; SI: s_endpgm |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 10 | define void @simple_write2st64_one_val_f32_0_1(float addrspace(1)* %C, float addrspace(1)* %in) #0 { |
Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame^] | 11 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 12 | %in.gep = getelementptr float, float addrspace(1)* %in, i32 %x.i |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 13 | %val = load float, float addrspace(1)* %in.gep, align 4 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 14 | %arrayidx0 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %x.i |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 15 | store float %val, float addrspace(3)* %arrayidx0, align 4 |
| 16 | %add.x = add nsw i32 %x.i, 64 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 17 | %arrayidx1 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %add.x |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 18 | store float %val, float addrspace(3)* %arrayidx1, align 4 |
| 19 | ret void |
| 20 | } |
| 21 | |
| 22 | ; SI-LABEL: @simple_write2st64_two_val_f32_2_5 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 23 | ; SI-DAG: buffer_load_dword [[VAL0:v[0-9]+]], {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, 0 addr64{{$}} |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 24 | ; SI-DAG: buffer_load_dword [[VAL1:v[0-9]+]], {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:4 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 25 | ; SI-DAG: v_lshlrev_b32_e32 [[VPTR:v[0-9]+]], 2, v{{[0-9]+}} |
Tom Stellard | eb05c61 | 2015-02-26 17:08:43 +0000 | [diff] [blame] | 26 | ; SI: ds_write2st64_b32 [[VPTR]], [[VAL0]], [[VAL1]] offset0:2 offset1:5 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 27 | ; SI: s_endpgm |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 28 | define void @simple_write2st64_two_val_f32_2_5(float addrspace(1)* %C, float addrspace(1)* %in) #0 { |
Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame^] | 29 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 30 | %in.gep.0 = getelementptr float, float addrspace(1)* %in, i32 %x.i |
| 31 | %in.gep.1 = getelementptr float, float addrspace(1)* %in.gep.0, i32 1 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 32 | %val0 = load float, float addrspace(1)* %in.gep.0, align 4 |
| 33 | %val1 = load float, float addrspace(1)* %in.gep.1, align 4 |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 34 | %add.x.0 = add nsw i32 %x.i, 128 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 35 | %arrayidx0 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %add.x.0 |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 36 | store float %val0, float addrspace(3)* %arrayidx0, align 4 |
| 37 | %add.x.1 = add nsw i32 %x.i, 320 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 38 | %arrayidx1 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %add.x.1 |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 39 | store float %val1, float addrspace(3)* %arrayidx1, align 4 |
| 40 | ret void |
| 41 | } |
| 42 | |
| 43 | ; SI-LABEL: @simple_write2st64_two_val_max_offset_f32 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 44 | ; SI-DAG: buffer_load_dword [[VAL0:v[0-9]+]], {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, 0 addr64{{$}} |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 45 | ; SI-DAG: buffer_load_dword [[VAL1:v[0-9]+]], {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:4 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 46 | ; SI-DAG: v_lshlrev_b32_e32 [[VPTR:v[0-9]+]], 2, v{{[0-9]+}} |
Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 47 | ; SI: ds_write2st64_b32 [[VPTR]], [[VAL0]], [[VAL1]] offset1:255 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 48 | ; SI: s_endpgm |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 49 | define void @simple_write2st64_two_val_max_offset_f32(float addrspace(1)* %C, float addrspace(1)* %in, float addrspace(3)* %lds) #0 { |
Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame^] | 50 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 51 | %in.gep.0 = getelementptr float, float addrspace(1)* %in, i32 %x.i |
| 52 | %in.gep.1 = getelementptr float, float addrspace(1)* %in.gep.0, i32 1 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 53 | %val0 = load float, float addrspace(1)* %in.gep.0, align 4 |
| 54 | %val1 = load float, float addrspace(1)* %in.gep.1, align 4 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 55 | %arrayidx0 = getelementptr inbounds float, float addrspace(3)* %lds, i32 %x.i |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 56 | store float %val0, float addrspace(3)* %arrayidx0, align 4 |
| 57 | %add.x = add nsw i32 %x.i, 16320 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 58 | %arrayidx1 = getelementptr inbounds float, float addrspace(3)* %lds, i32 %add.x |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 59 | store float %val1, float addrspace(3)* %arrayidx1, align 4 |
| 60 | ret void |
| 61 | } |
| 62 | |
| 63 | ; SI-LABEL: @simple_write2st64_two_val_max_offset_f64 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 64 | ; SI-DAG: buffer_load_dwordx2 [[VAL0:v\[[0-9]+:[0-9]+\]]], {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, 0 addr64{{$}} |
Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 65 | ; SI-DAG: buffer_load_dwordx2 [[VAL1:v\[[0-9]+:[0-9]+\]]], {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, 0 addr64 offset:8 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 66 | ; SI-DAG: v_add_i32_e32 [[VPTR:v[0-9]+]], |
Tom Stellard | eb05c61 | 2015-02-26 17:08:43 +0000 | [diff] [blame] | 67 | ; SI: ds_write2st64_b64 [[VPTR]], [[VAL0]], [[VAL1]] offset0:4 offset1:127 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 68 | ; SI: s_endpgm |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 69 | define void @simple_write2st64_two_val_max_offset_f64(double addrspace(1)* %C, double addrspace(1)* %in, double addrspace(3)* %lds) #0 { |
Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame^] | 70 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 71 | %in.gep.0 = getelementptr double, double addrspace(1)* %in, i32 %x.i |
| 72 | %in.gep.1 = getelementptr double, double addrspace(1)* %in.gep.0, i32 1 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 73 | %val0 = load double, double addrspace(1)* %in.gep.0, align 8 |
| 74 | %val1 = load double, double addrspace(1)* %in.gep.1, align 8 |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 75 | %add.x.0 = add nsw i32 %x.i, 256 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 76 | %arrayidx0 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x.0 |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 77 | store double %val0, double addrspace(3)* %arrayidx0, align 8 |
| 78 | %add.x.1 = add nsw i32 %x.i, 8128 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 79 | %arrayidx1 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x.1 |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 80 | store double %val1, double addrspace(3)* %arrayidx1, align 8 |
| 81 | ret void |
| 82 | } |
| 83 | |
| 84 | ; SI-LABEL: @byte_size_only_divisible_64_write2st64_f64 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 85 | ; SI-NOT: ds_write2st64_b64 |
Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 86 | ; SI: ds_write2_b64 {{v[0-9]+}}, {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}} offset1:8 |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 87 | ; SI: s_endpgm |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 88 | define void @byte_size_only_divisible_64_write2st64_f64(double addrspace(1)* %C, double addrspace(1)* %in, double addrspace(3)* %lds) #0 { |
Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame^] | 89 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 90 | %in.gep = getelementptr double, double addrspace(1)* %in, i32 %x.i |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 91 | %val = load double, double addrspace(1)* %in.gep, align 8 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 92 | %arrayidx0 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %x.i |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 93 | store double %val, double addrspace(3)* %arrayidx0, align 8 |
| 94 | %add.x = add nsw i32 %x.i, 8 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 95 | %arrayidx1 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 96 | store double %val, double addrspace(3)* %arrayidx1, align 8 |
| 97 | ret void |
| 98 | } |
| 99 | |
| 100 | ; Function Attrs: nounwind readnone |
Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame^] | 101 | declare i32 @llvm.amdgcn.workitem.id.x() #1 |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 102 | |
| 103 | ; Function Attrs: nounwind readnone |
Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame^] | 104 | declare i32 @llvm.amdgcn.workitem.id.y() #1 |
Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 105 | |
| 106 | attributes #0 = { nounwind "less-precise-fpmad"="false" "no-frame-pointer-elim"="false" "no-infs-fp-math"="false" "no-nans-fp-math"="false" "no-realign-stack" "stack-protector-buffer-size"="8" "unsafe-fp-math"="false" "use-soft-float"="false" } |
| 107 | attributes #1 = { nounwind readnone } |
Matt Arsenault | 2aed6ca | 2015-12-19 01:46:41 +0000 | [diff] [blame] | 108 | attributes #2 = { convergent nounwind } |