blob: 52d12fcea31ed910c3d2728e7d4e528ba45d2dba [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000023#include "llvm/Analysis/TargetLibraryInfo.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000024#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
Philip Reames56a03932015-01-26 18:26:35 +000028#include "llvm/CodeGen/GCStrategy.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
David Majnemercde33032015-03-30 22:58:10 +000037#include "llvm/CodeGen/WinEHFuncInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000041#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/DerivedTypes.h"
43#include "llvm/IR/Function.h"
44#include "llvm/IR/GlobalVariable.h"
45#include "llvm/IR/InlineAsm.h"
46#include "llvm/IR/Instructions.h"
47#include "llvm/IR/IntrinsicInst.h"
48#include "llvm/IR/Intrinsics.h"
49#include "llvm/IR/LLVMContext.h"
50#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000051#include "llvm/IR/Statepoint.h"
Reid Klecknere9b89312015-01-13 00:48:10 +000052#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/CommandLine.h"
54#include "llvm/Support/Debug.h"
55#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000058#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000060#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000061#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000063#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000064#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000065#include <algorithm>
66using namespace llvm;
67
Chandler Carruth1b9dde02014-04-22 02:02:50 +000068#define DEBUG_TYPE "isel"
69
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000070/// LimitFloatPrecision - Generate low-precision inline sequences for
71/// some float libcalls (6, 8 or 12 bits).
72static unsigned LimitFloatPrecision;
73
74static cl::opt<unsigned, true>
75LimitFPPrecision("limit-float-precision",
76 cl::desc("Generate low-precision inline sequences "
77 "for some float libcalls"),
78 cl::location(LimitFloatPrecision),
79 cl::init(0));
80
Andrew Trick116efac2010-11-12 17:50:46 +000081// Limit the width of DAG chains. This is important in general to prevent
82// prevent DAG-based analysis from blowing up. For example, alias analysis and
83// load clustering may not complete in reasonable time. It is difficult to
84// recognize and avoid this situation within each individual analysis, and
85// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000086// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000087//
88// MaxParallelChains default is arbitrarily high to avoid affecting
89// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000090// sequence over this should have been converted to llvm.memcpy by the
91// frontend. It easy to induce this behavior with .ll code such as:
92// %buffer = alloca [4096 x i8]
93// %data = load [4096 x i8]* %argPtr
94// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000095static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000096
Andrew Trickef9de2a2013-05-25 02:42:55 +000097static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000098 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000099 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000100
Dan Gohman575fad32008-09-03 16:12:24 +0000101/// getCopyFromParts - Create a value that contains the specified legal parts
102/// combined into the value they represent. If the parts combine to a type
103/// larger then ValueVT then AssertOp can be used to specify whether the extra
104/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
105/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000106static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000107 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000108 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000109 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000110 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000111 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000112 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
113 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000114
Dan Gohman575fad32008-09-03 16:12:24 +0000115 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000116 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000117 SDValue Val = Parts[0];
118
119 if (NumParts > 1) {
120 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000121 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000122 unsigned PartBits = PartVT.getSizeInBits();
123 unsigned ValueBits = ValueVT.getSizeInBits();
124
125 // Assemble the power of 2 part.
126 unsigned RoundParts = NumParts & (NumParts - 1) ?
127 1 << Log2_32(NumParts) : NumParts;
128 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000129 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000130 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000131 SDValue Lo, Hi;
132
Owen Anderson117c9e82009-08-12 00:36:31 +0000133 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000134
Dan Gohman575fad32008-09-03 16:12:24 +0000135 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000136 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000137 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000138 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000139 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000140 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000141 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
142 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000143 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000144
Dan Gohman575fad32008-09-03 16:12:24 +0000145 if (TLI.isBigEndian())
146 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000147
Chris Lattner05bcb482010-08-24 23:20:40 +0000148 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000149
150 if (RoundParts < NumParts) {
151 // Assemble the trailing non-power-of-2 part.
152 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000153 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000154 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000155 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000156
157 // Combine the round and odd parts.
158 Lo = Val;
159 if (TLI.isBigEndian())
160 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000161 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000162 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
163 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000164 DAG.getConstant(Lo.getValueType().getSizeInBits(), DL,
Duncan Sands41826032009-01-31 15:50:11 +0000165 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000166 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
167 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000168 }
Eli Friedman9030c352009-05-20 06:02:09 +0000169 } else if (PartVT.isFloatingPoint()) {
170 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000171 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000172 "Unexpected split");
173 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000174 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
175 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000176 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000177 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000178 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000179 } else {
180 // FP split into integer parts (soft fp)
181 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
182 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000183 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000184 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000185 }
186 }
187
188 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000189 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000190
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000191 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000192 return Val;
193
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000194 if (PartEVT.isInteger() && ValueVT.isInteger()) {
195 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000196 // For a truncate, see if we have any information to
197 // indicate whether the truncated bits will always be
198 // zero or sign-extension.
199 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000200 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000201 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000203 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000204 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000205 }
206
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000207 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000208 // FP_ROUND's are always exact here.
209 if (ValueVT.bitsLT(Val.getValueType()))
210 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000211 DAG.getTargetConstant(1, DL, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000212
Chris Lattner05bcb482010-08-24 23:20:40 +0000213 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000214 }
215
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000216 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000217 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000218
Torok Edwinfbcc6632009-07-14 16:55:14 +0000219 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000220}
221
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000222static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
223 const Twine &ErrMsg) {
224 const Instruction *I = dyn_cast_or_null<Instruction>(V);
225 if (!V)
226 return Ctx.emitError(ErrMsg);
227
228 const char *AsmError = ", possible invalid constraint for vector type";
229 if (const CallInst *CI = dyn_cast<CallInst>(I))
230 if (isa<InlineAsm>(CI->getCalledValue()))
231 return Ctx.emitError(I, ErrMsg + AsmError);
232
233 return Ctx.emitError(I, ErrMsg);
234}
235
Bill Wendling81406f62012-09-26 04:04:19 +0000236/// getCopyFromPartsVector - Create a value that contains the specified legal
237/// parts combined into the value they represent. If the parts combine to a
238/// type larger then ValueVT then AssertOp can be used to specify whether the
239/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
240/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000241static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000242 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000243 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000244 assert(ValueVT.isVector() && "Not a vector value");
245 assert(NumParts > 0 && "No parts to assemble!");
246 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
247 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000248
Chris Lattner05bcb482010-08-24 23:20:40 +0000249 // Handle a multi-element vector.
250 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000251 EVT IntermediateVT;
252 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000253 unsigned NumIntermediates;
254 unsigned NumRegs =
255 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
256 NumIntermediates, RegisterVT);
257 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
258 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000259 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000260 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000261 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000262
Chris Lattner05bcb482010-08-24 23:20:40 +0000263 // Assemble the parts into intermediate operands.
264 SmallVector<SDValue, 8> Ops(NumIntermediates);
265 if (NumIntermediates == NumParts) {
266 // If the register was not expanded, truncate or copy the value,
267 // as appropriate.
268 for (unsigned i = 0; i != NumParts; ++i)
269 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000270 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000271 } else if (NumParts > 0) {
272 // If the intermediate type was expanded, build the intermediate
273 // operands from the parts.
274 assert(NumParts % NumIntermediates == 0 &&
275 "Must expand into a divisible number of parts!");
276 unsigned Factor = NumParts / NumIntermediates;
277 for (unsigned i = 0; i != NumIntermediates; ++i)
278 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000279 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000280 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000281
Chris Lattner05bcb482010-08-24 23:20:40 +0000282 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
283 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000284 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
285 : ISD::BUILD_VECTOR,
286 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000287 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000288
Chris Lattner05bcb482010-08-24 23:20:40 +0000289 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000290 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000293 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000294
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000295 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000296 // If the element type of the source/dest vectors are the same, but the
297 // parts vector has more elements than the value vector, then we have a
298 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
299 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000300 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
301 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000302 "Cannot narrow, it would be a lossy transformation");
303 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000304 DAG.getConstant(0, DL, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000305 }
306
Chris Lattner75ff0532010-08-25 22:49:25 +0000307 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000308 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000309 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
310
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000311 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000312 "Cannot handle this kind of promotion");
313 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000314 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000315 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
316 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000317
Chris Lattner75ff0532010-08-25 22:49:25 +0000318 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000319
Eric Christopher690030c2011-06-01 19:55:10 +0000320 // Trivial bitcast if the types are the same size and the destination
321 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000322 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000323 TLI.isTypeLegal(ValueVT))
324 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000325
Nadav Rotem083837e2011-06-12 14:49:38 +0000326 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000327 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000328 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
329 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000330 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000331 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000332
333 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000334 ValueVT.getVectorElementType() != PartEVT) {
335 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000336 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
337 DL, ValueVT.getScalarType(), Val);
338 }
339
Chris Lattner05bcb482010-08-24 23:20:40 +0000340 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
341}
342
Andrew Trickef9de2a2013-05-25 02:42:55 +0000343static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000344 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000345 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000346
Dan Gohman575fad32008-09-03 16:12:24 +0000347/// getCopyToParts - Create a series of nodes that contain the specified value
348/// split into legal parts. If the parts contain more bits than Val, then, for
349/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000350static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000351 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000352 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000353 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000354 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000355
Chris Lattner96a77eb2010-08-24 23:10:06 +0000356 // Handle the vector case separately.
357 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000358 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000359
Chris Lattner96a77eb2010-08-24 23:10:06 +0000360 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000361 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000362 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000363 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000366 return;
367
Chris Lattner96a77eb2010-08-24 23:10:06 +0000368 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000369 EVT PartEVT = PartVT;
370 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000371 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000372 Parts[0] = Val;
373 return;
374 }
375
Chris Lattner96a77eb2010-08-24 23:10:06 +0000376 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
377 // If the parts cover more bits than the value has, promote the value.
378 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
379 assert(NumParts == 1 && "Do not know what to promote to!");
380 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
381 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000382 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
383 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000384 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000385 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
386 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000387 if (PartVT == MVT::x86mmx)
388 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000389 }
390 } else if (PartBits == ValueVT.getSizeInBits()) {
391 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000392 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000393 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000394 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
395 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000396 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
397 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000398 "Unknown mismatch!");
399 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
400 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000401 if (PartVT == MVT::x86mmx)
402 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000403 }
404
405 // The value may have changed - recompute ValueVT.
406 ValueVT = Val.getValueType();
407 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
408 "Failed to tile the value with PartVT!");
409
410 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000411 if (PartEVT != ValueVT)
412 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
413 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000414
Chris Lattner96a77eb2010-08-24 23:10:06 +0000415 Parts[0] = Val;
416 return;
417 }
418
419 // Expand the value into multiple parts.
420 if (NumParts & (NumParts - 1)) {
421 // The number of parts is not a power of 2. Split off and copy the tail.
422 assert(PartVT.isInteger() && ValueVT.isInteger() &&
423 "Do not know what to expand to!");
424 unsigned RoundParts = 1 << Log2_32(NumParts);
425 unsigned RoundBits = RoundParts * PartBits;
426 unsigned OddParts = NumParts - RoundParts;
427 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000428 DAG.getIntPtrConstant(RoundBits, DL));
Bill Wendling5def8912012-09-26 06:16:18 +0000429 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000430
431 if (TLI.isBigEndian())
432 // The odd parts were reversed by getCopyToParts - unreverse them.
433 std::reverse(Parts + RoundParts, Parts + NumParts);
434
435 NumParts = RoundParts;
436 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
437 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
438 }
439
440 // The number of parts is a power of 2. Repeatedly bisect the value using
441 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000442 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000443 EVT::getIntegerVT(*DAG.getContext(),
444 ValueVT.getSizeInBits()),
445 Val);
446
447 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
448 for (unsigned i = 0; i < NumParts; i += StepSize) {
449 unsigned ThisBits = StepSize * PartBits / 2;
450 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
451 SDValue &Part0 = Parts[i];
452 SDValue &Part1 = Parts[i+StepSize/2];
453
454 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000455 ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000456 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000457 ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000458
459 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000460 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
461 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000462 }
463 }
464 }
465
466 if (TLI.isBigEndian())
467 std::reverse(Parts, Parts + OrigNumParts);
468}
469
470
471/// getCopyToPartsVector - Create a series of nodes that contain the specified
472/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000473static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000474 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000475 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000476 EVT ValueVT = Val.getValueType();
477 assert(ValueVT.isVector() && "Not a vector");
478 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000479
Chris Lattner96a77eb2010-08-24 23:10:06 +0000480 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000481 EVT PartEVT = PartVT;
482 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000483 // Nothing to do.
484 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
485 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000486 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000487 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000488 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
489 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000490 EVT ElementVT = PartVT.getVectorElementType();
491 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
492 // undef elements.
493 SmallVector<SDValue, 16> Ops;
494 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
495 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000496 ElementVT, Val, DAG.getConstant(i, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000497 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000498
Chris Lattner75ff0532010-08-25 22:49:25 +0000499 for (unsigned i = ValueVT.getVectorNumElements(),
500 e = PartVT.getVectorNumElements(); i != e; ++i)
501 Ops.push_back(DAG.getUNDEF(ElementVT));
502
Craig Topper48d114b2014-04-26 18:35:24 +0000503 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000504
505 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000506
Chris Lattner75ff0532010-08-25 22:49:25 +0000507 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
508 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000509 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000510 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000511 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000512 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000513
514 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000515 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000516 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
517 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000518 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000519 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000520 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000521 "Only trivial vector-to-scalar conversions should get here!");
522 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000523 PartVT, Val,
524 DAG.getConstant(0, DL, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000525
526 bool Smaller = ValueVT.bitsLE(PartVT);
527 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
528 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000529 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000530
Chris Lattner96a77eb2010-08-24 23:10:06 +0000531 Parts[0] = Val;
532 return;
533 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000534
Dan Gohman575fad32008-09-03 16:12:24 +0000535 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000536 EVT IntermediateVT;
537 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000538 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000539 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000540 IntermediateVT,
541 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000542 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000543
Dan Gohman575fad32008-09-03 16:12:24 +0000544 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
545 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000546 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000547
Dan Gohman575fad32008-09-03 16:12:24 +0000548 // Split the vector into intermediate operands.
549 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000550 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000551 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000552 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000553 IntermediateVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000554 DAG.getConstant(i * (NumElements / NumIntermediates), DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000555 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000556 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000557 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000558 IntermediateVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000559 DAG.getConstant(i, DL, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000560 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000561
Dan Gohman575fad32008-09-03 16:12:24 +0000562 // Split the intermediate operands into legal parts.
563 if (NumParts == NumIntermediates) {
564 // If the register was not expanded, promote or copy the value,
565 // as appropriate.
566 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000567 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000568 } else if (NumParts > 0) {
569 // If the intermediate type was expanded, split each the value into
570 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000571 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000572 assert(NumParts % NumIntermediates == 0 &&
573 "Must expand into a divisible number of parts!");
574 unsigned Factor = NumParts / NumIntermediates;
575 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000576 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000577 }
578}
579
Sanjoy Das3936a972015-05-05 23:06:54 +0000580RegsForValue::RegsForValue() {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000581
Sanjoy Das3936a972015-05-05 23:06:54 +0000582RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
583 EVT valuevt)
584 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000585
Sanjoy Das3936a972015-05-05 23:06:54 +0000586RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &tli,
587 unsigned Reg, Type *Ty) {
588 ComputeValueVTs(tli, Ty, ValueVTs);
Dan Gohman4db93c92010-05-29 17:53:24 +0000589
Sanjoy Das3936a972015-05-05 23:06:54 +0000590 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
591 EVT ValueVT = ValueVTs[Value];
592 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
593 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
594 for (unsigned i = 0; i != NumRegs; ++i)
595 Regs.push_back(Reg + i);
596 RegVTs.push_back(RegisterVT);
597 Reg += NumRegs;
598 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000599}
600
601/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
602/// this value and returns the result as a ValueVT value. This uses
603/// Chain/Flag as the input and updates them for the output Chain/Flag.
604/// If the Flag pointer is NULL, no flag is used.
605SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
606 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000607 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000608 SDValue &Chain, SDValue *Flag,
609 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000610 // A Value with type {} or [0 x %t] needs no registers.
611 if (ValueVTs.empty())
612 return SDValue();
613
Dan Gohman4db93c92010-05-29 17:53:24 +0000614 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
615
616 // Assemble the legal parts into the final values.
617 SmallVector<SDValue, 4> Values(ValueVTs.size());
618 SmallVector<SDValue, 8> Parts;
619 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
620 // Copy the legal parts from the registers.
621 EVT ValueVT = ValueVTs[Value];
622 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000623 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000624
625 Parts.resize(NumRegs);
626 for (unsigned i = 0; i != NumRegs; ++i) {
627 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000628 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000629 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
630 } else {
631 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
632 *Flag = P.getValue(2);
633 }
634
635 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000636 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000637
638 // If the source register was virtual and if we know something about it,
639 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000640 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000641 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000642 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000643
644 const FunctionLoweringInfo::LiveOutInfo *LOI =
645 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
646 if (!LOI)
647 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000648
Chris Lattnercb404362010-12-13 01:11:17 +0000649 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000650 unsigned NumSignBits = LOI->NumSignBits;
651 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000652
Quentin Colombetb51a6862013-06-18 20:14:39 +0000653 if (NumZeroBits == RegSize) {
654 // The current value is a zero.
655 // Explicitly express that as it would be easier for
656 // optimizations to kick in.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000657 Parts[i] = DAG.getConstant(0, dl, RegisterVT);
Quentin Colombetb51a6862013-06-18 20:14:39 +0000658 continue;
659 }
660
Chris Lattnercb404362010-12-13 01:11:17 +0000661 // FIXME: We capture more information than the dag can represent. For
662 // now, just use the tightest assertzext/assertsext possible.
663 bool isSExt = true;
664 EVT FromVT(MVT::Other);
665 if (NumSignBits == RegSize)
666 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
667 else if (NumZeroBits >= RegSize-1)
668 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
669 else if (NumSignBits > RegSize-8)
670 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
671 else if (NumZeroBits >= RegSize-8)
672 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
673 else if (NumSignBits > RegSize-16)
674 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
675 else if (NumZeroBits >= RegSize-16)
676 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
677 else if (NumSignBits > RegSize-32)
678 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
679 else if (NumZeroBits >= RegSize-32)
680 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
681 else
682 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000683
Chris Lattnercb404362010-12-13 01:11:17 +0000684 // Add an assertion node.
685 assert(FromVT != MVT::Other);
686 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
687 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000688 }
689
690 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000691 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000692 Part += NumRegs;
693 Parts.clear();
694 }
695
Craig Topper48d114b2014-04-26 18:35:24 +0000696 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000697}
698
699/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
700/// specified value into the registers specified by this object. This uses
701/// Chain/Flag as the input and updates them for the output Chain/Flag.
702/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000703void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000704 SDValue &Chain, SDValue *Flag, const Value *V,
705 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000706 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000707 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000708
709 // Get the list of the values's legal parts.
710 unsigned NumRegs = Regs.size();
711 SmallVector<SDValue, 8> Parts(NumRegs);
712 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
713 EVT ValueVT = ValueVTs[Value];
714 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000715 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000716
717 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
718 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000719
Chris Lattner05bcb482010-08-24 23:20:40 +0000720 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000721 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000722 Part += NumParts;
723 }
724
725 // Copy the parts into the registers.
726 SmallVector<SDValue, 8> Chains(NumRegs);
727 for (unsigned i = 0; i != NumRegs; ++i) {
728 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000729 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000730 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
731 } else {
732 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
733 *Flag = Part.getValue(1);
734 }
735
736 Chains[i] = Part.getValue(0);
737 }
738
739 if (NumRegs == 1 || Flag)
740 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
741 // flagged to it. That is the CopyToReg nodes and the user are considered
742 // a single scheduling unit. If we create a TokenFactor and return it as
743 // chain, then the TokenFactor is both a predecessor (operand) of the
744 // user as well as a successor (the TF operands are flagged to the user).
745 // c1, f1 = CopyToReg
746 // c2, f2 = CopyToReg
747 // c3 = TokenFactor c1, c2
748 // ...
749 // = op c3, ..., f2
750 Chain = Chains[NumRegs-1];
751 else
Craig Topper48d114b2014-04-26 18:35:24 +0000752 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000753}
754
755/// AddInlineAsmOperands - Add this value to the specified inlineasm node
756/// operand list. This adds the code marker and includes the number of
757/// values added into it.
758void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000759 unsigned MatchingIdx, SDLoc dl,
Dan Gohman4db93c92010-05-29 17:53:24 +0000760 SelectionDAG &DAG,
761 std::vector<SDValue> &Ops) const {
762 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
763
764 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
765 if (HasMatching)
766 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000767 else if (!Regs.empty() &&
768 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
769 // Put the register class of the virtual registers in the flag word. That
770 // way, later passes can recompute register class constraints for inline
771 // assembly as well as normal instructions.
772 // Don't do this for tied operands that can use the regclass information
773 // from the def.
774 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
775 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
776 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
777 }
778
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000779 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
Dan Gohman4db93c92010-05-29 17:53:24 +0000780 Ops.push_back(Res);
781
Reid Kleckneree088972013-12-10 18:27:32 +0000782 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000783 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
784 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000785 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000786 for (unsigned i = 0; i != NumRegs; ++i) {
787 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000788 unsigned TheReg = Regs[Reg++];
789 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
790
Reid Kleckneree088972013-12-10 18:27:32 +0000791 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000792 // If we clobbered the stack pointer, MFI should know about it.
793 assert(DAG.getMachineFunction().getFrameInfo()->
794 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000795 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000796 }
797 }
798}
Dan Gohman575fad32008-09-03 16:12:24 +0000799
Owen Andersonbb15fec2011-12-08 22:15:21 +0000800void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
801 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000802 AA = &aa;
803 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000804 LibInfo = li;
Eric Christopher8b770652015-01-26 19:03:15 +0000805 DL = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000806 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000807 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000808}
809
Dan Gohmanf5cca352010-04-14 18:24:06 +0000810/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000811/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000812/// for a new block. This doesn't clear out information about
813/// additional blocks that are needed to complete switch lowering
814/// or PHI node updating; that information is cleared out as it is
815/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000816void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000817 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000818 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000819 PendingLoads.clear();
820 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000821 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000822 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000823 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000824 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000825}
826
Devang Patel799288382011-05-23 17:44:13 +0000827/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000828/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000829/// information that is dangling in a basic block can be properly
830/// resolved in a different basic block. This allows the
831/// SelectionDAG to resolve dangling debug information attached
832/// to PHI nodes.
833void SelectionDAGBuilder::clearDanglingDebugInfo() {
834 DanglingDebugInfoMap.clear();
835}
836
Dan Gohman575fad32008-09-03 16:12:24 +0000837/// getRoot - Return the current virtual root of the Selection DAG,
838/// flushing any PendingLoad items. This must be done before emitting
839/// a store or any other node that may need to be ordered after any
840/// prior load instructions.
841///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000842SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000843 if (PendingLoads.empty())
844 return DAG.getRoot();
845
846 if (PendingLoads.size() == 1) {
847 SDValue Root = PendingLoads[0];
848 DAG.setRoot(Root);
849 PendingLoads.clear();
850 return Root;
851 }
852
853 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000854 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000855 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000856 PendingLoads.clear();
857 DAG.setRoot(Root);
858 return Root;
859}
860
861/// getControlRoot - Similar to getRoot, but instead of flushing all the
862/// PendingLoad items, flush all the PendingExports items. It is necessary
863/// to do this before emitting a terminator instruction.
864///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000865SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000866 SDValue Root = DAG.getRoot();
867
868 if (PendingExports.empty())
869 return Root;
870
871 // Turn all of the CopyToReg chains into one factored node.
872 if (Root.getOpcode() != ISD::EntryToken) {
873 unsigned i = 0, e = PendingExports.size();
874 for (; i != e; ++i) {
875 assert(PendingExports[i].getNode()->getNumOperands() > 1);
876 if (PendingExports[i].getNode()->getOperand(0) == Root)
877 break; // Don't add the root if we already indirectly depend on it.
878 }
879
880 if (i == e)
881 PendingExports.push_back(Root);
882 }
883
Andrew Trickef9de2a2013-05-25 02:42:55 +0000884 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000885 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000886 PendingExports.clear();
887 DAG.setRoot(Root);
888 return Root;
889}
890
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000891void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000892 // Set up outgoing PHI node register values before emitting the terminator.
893 if (isa<TerminatorInst>(&I))
894 HandlePHINodesInSuccessorBlocks(I.getParent());
895
Andrew Tricke2431c62013-05-25 03:08:10 +0000896 ++SDNodeOrder;
897
Andrew Trick175143b2013-05-25 02:20:36 +0000898 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000899
Dan Gohman575fad32008-09-03 16:12:24 +0000900 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000901
Dan Gohman950fe782010-04-20 15:03:56 +0000902 if (!isa<TerminatorInst>(&I) && !HasTailCall)
903 CopyToExportRegsIfNeeded(&I);
904
Craig Topperc0196b12014-04-14 00:51:57 +0000905 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000906}
907
Dan Gohmanf41ad472010-04-20 15:00:41 +0000908void SelectionDAGBuilder::visitPHI(const PHINode &) {
909 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
910}
911
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000912void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000913 // Note: this doesn't use InstVisitor, because it has to work with
914 // ConstantExpr's in addition to instructions.
915 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000916 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000917 // Build the switch statement using the Instruction.def file.
918#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000919 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000920#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000921 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000922}
Dan Gohman575fad32008-09-03 16:12:24 +0000923
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000924// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
925// generate the debug data structures now that we've seen its definition.
926void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
927 SDValue Val) {
928 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000929 if (DDI.getDI()) {
930 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000931 DebugLoc dl = DDI.getdl();
932 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000933 DILocalVariable *Variable = DI->getVariable();
934 DIExpression *Expr = DI->getExpression();
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000935 assert(Variable->isValidLocationForIntrinsic(dl) &&
936 "Expected inlined-at fields to agree");
Devang Patelb12ff592010-08-26 23:35:15 +0000937 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000938 // A dbg.value for an alloca is always indirect.
939 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000940 SDDbgValue *SDV;
941 if (Val.getNode()) {
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000942 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect,
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000943 Val)) {
944 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
945 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000946 DAG.AddDbgValue(SDV, Val.getNode(), false);
947 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000948 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +0000949 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000950 DanglingDebugInfoMap[V] = DanglingDebugInfo();
951 }
952}
953
Igor Laevsky85f7f722015-03-10 16:26:48 +0000954/// getCopyFromRegs - If there was virtual register allocated for the value V
955/// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
956SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
957 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000958 SDValue Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000959
960 if (It != FuncInfo.ValueMap.end()) {
961 unsigned InReg = It->second;
962 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg,
963 Ty);
964 SDValue Chain = DAG.getEntryNode();
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000965 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
966 resolveDanglingDebugInfo(V, Result);
Igor Laevsky85f7f722015-03-10 16:26:48 +0000967 }
968
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000969 return Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000970}
971
Nick Lewyckyf40df1d2011-09-30 22:19:53 +0000972/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000973SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +0000974 // If we already have an SDValue for this value, use it. It's important
975 // to do this first, so that we don't create a CopyFromReg if we already
976 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +0000977 SDValue &N = NodeMap[V];
978 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000979
Dan Gohmand4322232010-07-01 01:59:43 +0000980 // If there's a virtual register allocated and initialized for this
981 // value, use it.
Igor Laevsky85f7f722015-03-10 16:26:48 +0000982 SDValue copyFromReg = getCopyFromRegs(V, V->getType());
983 if (copyFromReg.getNode()) {
984 return copyFromReg;
Dan Gohmand4322232010-07-01 01:59:43 +0000985 }
986
987 // Otherwise create a new SDValue and remember it.
988 SDValue Val = getValueImpl(V);
989 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000990 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +0000991 return Val;
992}
993
Elena Demikhovsky584ce372015-04-28 07:57:37 +0000994// Return true if SDValue exists for the given Value
995bool SelectionDAGBuilder::findValue(const Value *V) const {
996 return (NodeMap.find(V) != NodeMap.end()) ||
997 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
998}
999
Dan Gohmand4322232010-07-01 01:59:43 +00001000/// getNonRegisterValue - Return an SDValue for the given Value, but
1001/// don't look in FuncInfo.ValueMap for a virtual register.
1002SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1003 // If we already have an SDValue for this value, use it.
1004 SDValue &N = NodeMap[V];
1005 if (N.getNode()) return N;
1006
1007 // Otherwise create a new SDValue and remember it.
1008 SDValue Val = getValueImpl(V);
1009 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001010 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001011 return Val;
1012}
1013
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001014/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001015/// Create an SDValue for the given value.
1016SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001017 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001018
Dan Gohman8422e572010-04-17 15:32:28 +00001019 if (const Constant *C = dyn_cast<Constant>(V)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001020 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001021
Dan Gohman8422e572010-04-17 15:32:28 +00001022 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001023 return DAG.getConstant(*CI, getCurSDLoc(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001024
Dan Gohman8422e572010-04-17 15:32:28 +00001025 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001026 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001027
Matt Arsenault19231e62013-11-16 20:24:41 +00001028 if (isa<ConstantPointerNull>(C)) {
1029 unsigned AS = V->getType()->getPointerAddressSpace();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001030 return DAG.getConstant(0, getCurSDLoc(), TLI.getPointerTy(AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001031 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001032
Dan Gohman8422e572010-04-17 15:32:28 +00001033 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001034 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001035
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001036 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001037 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001038
Dan Gohman8422e572010-04-17 15:32:28 +00001039 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001040 visit(CE->getOpcode(), *CE);
1041 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001042 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001043 return N1;
1044 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001045
Dan Gohman575fad32008-09-03 16:12:24 +00001046 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1047 SmallVector<SDValue, 4> Constants;
1048 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1049 OI != OE; ++OI) {
1050 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001051 // If the operand is an empty aggregate, there are no values.
1052 if (!Val) continue;
1053 // Add each leaf value from the operand to the Constants list
1054 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001055 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1056 Constants.push_back(SDValue(Val, i));
1057 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001058
Craig Topper64941d92014-04-27 19:20:57 +00001059 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001060 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001061
Chris Lattner00245f42012-01-24 13:41:11 +00001062 if (const ConstantDataSequential *CDS =
1063 dyn_cast<ConstantDataSequential>(C)) {
1064 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001065 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001066 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1067 // Add each leaf value from the operand to the Constants list
1068 // to form a flattened list of all the values.
1069 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1070 Ops.push_back(SDValue(Val, i));
1071 }
1072
1073 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001074 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001075 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001076 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001077 }
Dan Gohman575fad32008-09-03 16:12:24 +00001078
Duncan Sands19d0b472010-02-16 11:11:14 +00001079 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001080 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1081 "Unknown struct or array constant!");
1082
Owen Anderson53aa7a92009-08-10 22:56:29 +00001083 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001084 ComputeValueVTs(TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001085 unsigned NumElts = ValueVTs.size();
1086 if (NumElts == 0)
1087 return SDValue(); // empty struct
1088 SmallVector<SDValue, 4> Constants(NumElts);
1089 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001090 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001091 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001092 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001093 else if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001094 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001095 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001096 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001097 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001098
Craig Topper64941d92014-04-27 19:20:57 +00001099 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001100 }
1101
Dan Gohman8422e572010-04-17 15:32:28 +00001102 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001103 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001104
Chris Lattner229907c2011-07-18 04:54:35 +00001105 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001106 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001107
Dan Gohman575fad32008-09-03 16:12:24 +00001108 // Now that we know the number and type of the elements, get that number of
1109 // elements into the Ops array based on what kind of constant it is.
1110 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001111 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001112 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001113 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001114 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001115 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Eric Christopher58a24612014-10-08 09:50:54 +00001116 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001117
1118 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001119 if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001120 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001121 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001122 Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001123 Ops.assign(NumElements, Op);
1124 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001125
Dan Gohman575fad32008-09-03 16:12:24 +00001126 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001127 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001128 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001129
Dan Gohman575fad32008-09-03 16:12:24 +00001130 // If this is a static alloca, generate it as the frameindex instead of
1131 // computation.
1132 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1133 DenseMap<const AllocaInst*, int>::iterator SI =
1134 FuncInfo.StaticAllocaMap.find(AI);
1135 if (SI != FuncInfo.StaticAllocaMap.end())
Eric Christopher58a24612014-10-08 09:50:54 +00001136 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001137 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001138
Dan Gohmand4322232010-07-01 01:59:43 +00001139 // If this is an instruction which fast-isel has deferred, select it now.
1140 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001141 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Eric Christopher58a24612014-10-08 09:50:54 +00001142 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001143 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001144 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001145 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001146
Dan Gohmand4322232010-07-01 01:59:43 +00001147 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001148}
1149
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001150void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001151 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001152 SDValue Chain = getControlRoot();
1153 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001154 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001155
Dan Gohmand16aa542010-05-29 17:03:36 +00001156 if (!FuncInfo.CanLowerReturn) {
1157 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001158 const Function *F = I.getParent()->getParent();
1159
1160 // Emit a store of the return value through the virtual register.
1161 // Leave Outs empty so that LowerReturn won't try to load return
1162 // registers the usual way.
1163 SmallVector<EVT, 1> PtrValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001164 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001165 PtrValueVTs);
1166
1167 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1168 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001169
Owen Anderson53aa7a92009-08-10 22:56:29 +00001170 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001171 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00001172 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001173 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001174
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001175 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001176 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001177 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001178 RetPtr.getValueType(), RetPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001179 DAG.getIntPtrConstant(Offsets[i],
1180 getCurSDLoc()));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001181 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001182 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001183 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001184 // FIXME: better loc info would be nice.
1185 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001186 }
1187
Andrew Trickef9de2a2013-05-25 02:42:55 +00001188 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001189 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001190 } else if (I.getNumOperands() != 0) {
1191 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001192 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001193 unsigned NumValues = ValueVTs.size();
1194 if (NumValues) {
1195 SDValue RetOp = getValue(I.getOperand(0));
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001196
1197 const Function *F = I.getParent()->getParent();
1198
1199 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1200 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1201 Attribute::SExt))
1202 ExtendKind = ISD::SIGN_EXTEND;
1203 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1204 Attribute::ZExt))
1205 ExtendKind = ISD::ZERO_EXTEND;
1206
1207 LLVMContext &Context = F->getContext();
1208 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1209 Attribute::InReg);
1210
1211 for (unsigned j = 0; j != NumValues; ++j) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001212 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001213
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001214 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001215 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001216
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001217 unsigned NumParts = TLI.getNumRegisters(Context, VT);
1218 MVT PartVT = TLI.getRegisterType(Context, VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001219 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001220 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001221 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001222 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001223
1224 // 'inreg' on function refers to return value
1225 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001226 if (RetInReg)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001227 Flags.setInReg();
1228
1229 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001230 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001231 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001232 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001233 Flags.setZExt();
1234
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001235 for (unsigned i = 0; i < NumParts; ++i) {
1236 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001237 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001238 OutVals.push_back(Parts[i]);
1239 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001240 }
Dan Gohman575fad32008-09-03 16:12:24 +00001241 }
1242 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001243
1244 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001245 CallingConv::ID CallConv =
1246 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001247 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001248 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001249
1250 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001251 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001252 "LowerReturn didn't return a valid chain!");
1253
1254 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001255 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001256}
1257
Dan Gohman9478c3f2009-04-23 23:13:24 +00001258/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1259/// created for it, emit nodes to copy the value into the virtual
1260/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001261void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001262 // Skip empty types
1263 if (V->getType()->isEmptyTy())
1264 return;
1265
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001266 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1267 if (VMI != FuncInfo.ValueMap.end()) {
1268 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1269 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001270 }
1271}
1272
Dan Gohman575fad32008-09-03 16:12:24 +00001273/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1274/// the current basic block, add it to ValueMap now so that we'll get a
1275/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001276void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001277 // No need to export constants.
1278 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001279
Dan Gohman575fad32008-09-03 16:12:24 +00001280 // Already exported?
1281 if (FuncInfo.isExportedInst(V)) return;
1282
1283 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1284 CopyValueToVirtualRegister(V, Reg);
1285}
1286
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001287bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001288 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001289 // The operands of the setcc have to be in this block. We don't know
1290 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001291 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001292 // Can export from current BB.
1293 if (VI->getParent() == FromBB)
1294 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001295
Dan Gohman575fad32008-09-03 16:12:24 +00001296 // Is already exported, noop.
1297 return FuncInfo.isExportedInst(V);
1298 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001299
Dan Gohman575fad32008-09-03 16:12:24 +00001300 // If this is an argument, we can export it if the BB is the entry block or
1301 // if it is already exported.
1302 if (isa<Argument>(V)) {
1303 if (FromBB == &FromBB->getParent()->getEntryBlock())
1304 return true;
1305
1306 // Otherwise, can only export this if it is already exported.
1307 return FuncInfo.isExportedInst(V);
1308 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001309
Dan Gohman575fad32008-09-03 16:12:24 +00001310 // Otherwise, constants can always be exported.
1311 return true;
1312}
1313
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001314/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001315uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1316 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001317 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1318 if (!BPI)
1319 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001320 const BasicBlock *SrcBB = Src->getBasicBlock();
1321 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001322 return BPI->getEdgeWeight(SrcBB, DstBB);
1323}
1324
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001325void SelectionDAGBuilder::
1326addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1327 uint32_t Weight /* = 0 */) {
1328 if (!Weight)
1329 Weight = getEdgeWeight(Src, Dst);
1330 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001331}
1332
1333
Dan Gohman575fad32008-09-03 16:12:24 +00001334static bool InBlock(const Value *V, const BasicBlock *BB) {
1335 if (const Instruction *I = dyn_cast<Instruction>(V))
1336 return I->getParent() == BB;
1337 return true;
1338}
1339
Dan Gohmand01ddb52008-10-17 21:16:08 +00001340/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1341/// This function emits a branch and is used at the leaves of an OR or an
1342/// AND operator tree.
1343///
1344void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001345SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001346 MachineBasicBlock *TBB,
1347 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001348 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001349 MachineBasicBlock *SwitchBB,
1350 uint32_t TWeight,
1351 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001352 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001353
Dan Gohmand01ddb52008-10-17 21:16:08 +00001354 // If the leaf of the tree is a comparison, merge the condition into
1355 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001356 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001357 // The operands of the cmp have to be in this block. We don't know
1358 // how to export them from some other block. If this is the first block
1359 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001360 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001361 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1362 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001363 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001364 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001365 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001366 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001367 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001368 if (TM.Options.NoNaNsFPMath)
1369 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001370 } else {
Michael Ilsemanaddddc42014-12-15 18:48:43 +00001371 (void)Condition; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001372 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001373 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001374
Craig Topperc0196b12014-04-14 00:51:57 +00001375 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1376 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001377 SwitchCases.push_back(CB);
1378 return;
1379 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001380 }
1381
1382 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001383 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001384 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001385 SwitchCases.push_back(CB);
1386}
1387
Manman Ren4ece7452014-01-31 00:42:44 +00001388/// Scale down both weights to fit into uint32_t.
1389static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1390 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1391 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1392 NewTrue = NewTrue / Scale;
1393 NewFalse = NewFalse / Scale;
1394}
1395
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001396/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001397void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001398 MachineBasicBlock *TBB,
1399 MachineBasicBlock *FBB,
1400 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001401 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001402 unsigned Opc, uint32_t TWeight,
1403 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001404 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001405 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001406 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001407 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1408 BOp->getParent() != CurBB->getBasicBlock() ||
1409 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1410 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001411 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1412 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001413 return;
1414 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001415
Dan Gohman575fad32008-09-03 16:12:24 +00001416 // Create TmpBB after CurBB.
1417 MachineFunction::iterator BBI = CurBB;
1418 MachineFunction &MF = DAG.getMachineFunction();
1419 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1420 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001421
Dan Gohman575fad32008-09-03 16:12:24 +00001422 if (Opc == Instruction::Or) {
1423 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001424 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001425 // jmp_if_X TBB
1426 // jmp TmpBB
1427 // TmpBB:
1428 // jmp_if_Y TBB
1429 // jmp FBB
1430 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001431
Manman Ren4ece7452014-01-31 00:42:44 +00001432 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1433 // The requirement is that
1434 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1435 // = TrueProb for orignal BB.
1436 // Assuming the orignal weights are A and B, one choice is to set BB1's
1437 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1438 // assumes that
1439 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1440 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1441 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001442
Manman Ren4ece7452014-01-31 00:42:44 +00001443 uint64_t NewTrueWeight = TWeight;
1444 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1445 ScaleWeights(NewTrueWeight, NewFalseWeight);
1446 // Emit the LHS condition.
1447 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1448 NewTrueWeight, NewFalseWeight);
1449
1450 NewTrueWeight = TWeight;
1451 NewFalseWeight = 2 * (uint64_t)FWeight;
1452 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001453 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001454 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1455 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001456 } else {
1457 assert(Opc == Instruction::And && "Unknown merge op!");
1458 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001459 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001460 // jmp_if_X TmpBB
1461 // jmp FBB
1462 // TmpBB:
1463 // jmp_if_Y TBB
1464 // jmp FBB
1465 //
1466 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001467
Manman Ren4ece7452014-01-31 00:42:44 +00001468 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1469 // The requirement is that
1470 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1471 // = FalseProb for orignal BB.
1472 // Assuming the orignal weights are A and B, one choice is to set BB1's
1473 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1474 // assumes that
1475 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001476
Manman Ren4ece7452014-01-31 00:42:44 +00001477 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1478 uint64_t NewFalseWeight = FWeight;
1479 ScaleWeights(NewTrueWeight, NewFalseWeight);
1480 // Emit the LHS condition.
1481 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1482 NewTrueWeight, NewFalseWeight);
1483
1484 NewTrueWeight = 2 * (uint64_t)TWeight;
1485 NewFalseWeight = FWeight;
1486 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001487 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001488 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1489 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001490 }
1491}
1492
1493/// If the set of cases should be emitted as a series of branches, return true.
1494/// If we should emit this as a bunch of and/or'd together conditions, return
1495/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001496bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001497SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001498 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001499
Dan Gohman575fad32008-09-03 16:12:24 +00001500 // If this is two comparisons of the same values or'd or and'd together, they
1501 // will get folded into a single comparison, so don't emit two blocks.
1502 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1503 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1504 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1505 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1506 return false;
1507 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001508
Chris Lattner1eea3b02010-01-02 00:00:03 +00001509 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1510 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1511 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1512 Cases[0].CC == Cases[1].CC &&
1513 isa<Constant>(Cases[0].CmpRHS) &&
1514 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1515 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1516 return false;
1517 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1518 return false;
1519 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001520
Dan Gohman575fad32008-09-03 16:12:24 +00001521 return true;
1522}
1523
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001524void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001525 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001526
Dan Gohman575fad32008-09-03 16:12:24 +00001527 // Update machine-CFG edges.
1528 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1529
Dan Gohman575fad32008-09-03 16:12:24 +00001530 if (I.isUnconditional()) {
1531 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001532 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001533
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001534 // If this is not a fall-through branch or optimizations are switched off,
1535 // emit the branch.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001536 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001537 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001538 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001539 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001540
Dan Gohman575fad32008-09-03 16:12:24 +00001541 return;
1542 }
1543
1544 // If this condition is one of the special cases we handle, do special stuff
1545 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001546 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001547 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1548
1549 // If this is a series of conditions that are or'd or and'd together, emit
1550 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001551 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001552 // For example, instead of something like:
1553 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001554 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001555 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001556 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001557 // or C, F
1558 // jnz foo
1559 // Emit:
1560 // cmp A, B
1561 // je foo
1562 // cmp D, E
1563 // jle foo
1564 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001565 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001566 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001567 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1568 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001569 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001570 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1571 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001572 // If the compares in later blocks need to use values not currently
1573 // exported from this block, export them now. This block should always
1574 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001575 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001576
Dan Gohman575fad32008-09-03 16:12:24 +00001577 // Allow some cases to be rejected.
1578 if (ShouldEmitAsBranches(SwitchCases)) {
1579 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1580 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1581 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1582 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001583
Dan Gohman575fad32008-09-03 16:12:24 +00001584 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001585 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001586 SwitchCases.erase(SwitchCases.begin());
1587 return;
1588 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001589
Dan Gohman575fad32008-09-03 16:12:24 +00001590 // Okay, we decided not to do this, remove any inserted MBB's and clear
1591 // SwitchCases.
1592 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001593 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001594
Dan Gohman575fad32008-09-03 16:12:24 +00001595 SwitchCases.clear();
1596 }
1597 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001598
Dan Gohman575fad32008-09-03 16:12:24 +00001599 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001600 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001601 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001602
Dan Gohman575fad32008-09-03 16:12:24 +00001603 // Use visitSwitchCase to actually insert the fast branch sequence for this
1604 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001605 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001606}
1607
1608/// visitSwitchCase - Emits the necessary code to represent a single node in
1609/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001610void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1611 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001612 SDValue Cond;
1613 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001614 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001615
1616 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001617 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001618 // Fold "(X == true)" to X and "(X == false)" to !X to
1619 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001620 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001621 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001622 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001623 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001624 CB.CC == ISD::SETEQ) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001625 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001626 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001627 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001628 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001629 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001630 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001631
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001632 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
Hans Wennborg78325432015-03-19 16:42:21 +00001633 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001634
1635 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001636 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001637
Bob Wilsone4077362013-09-09 19:14:35 +00001638 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001639 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001640 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001641 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001642 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001643 VT, CmpOp, DAG.getConstant(Low, dl, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001644 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001645 DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
Dan Gohman575fad32008-09-03 16:12:24 +00001646 }
1647 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001648
Dan Gohman575fad32008-09-03 16:12:24 +00001649 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001650 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001651 // TrueBB and FalseBB are always different unless the incoming IR is
1652 // degenerate. This only happens when running llc on weird IR.
1653 if (CB.TrueBB != CB.FalseBB)
1654 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001655
Dan Gohman575fad32008-09-03 16:12:24 +00001656 // If the lhs block is the next block, invert the condition so that we can
1657 // fall through to the lhs instead of the rhs block.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001658 if (CB.TrueBB == NextBlock(SwitchBB)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001659 std::swap(CB.TrueBB, CB.FalseBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001660 SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001661 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001662 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001663
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001664 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001665 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001666 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001667
Evan Cheng79687dd2010-09-23 06:51:55 +00001668 // Insert the false branch. Do this even if it's a fall through branch,
1669 // this makes it easier to do DAG optimizations which require inverting
1670 // the branch condition.
1671 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1672 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001673
1674 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001675}
1676
1677/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001678void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001679 // Emit the code for the jump table
1680 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopher58a24612014-10-08 09:50:54 +00001681 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001682 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001683 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001684 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001685 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001686 MVT::Other, Index.getValue(1),
1687 Table, Index);
1688 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001689}
1690
1691/// visitJumpTableHeader - This function emits necessary code to produce index
1692/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001693void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001694 JumpTableHeader &JTH,
1695 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001696 SDLoc dl = getCurSDLoc();
1697
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001698 // Subtract the lowest switch case value from the value being switched on and
1699 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001700 // difference between smallest and largest cases.
1701 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001702 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001703 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1704 DAG.getConstant(JTH.First, dl, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001705
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001706 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001707 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001708 // can be used as an index into the jump table in a subsequent basic block.
1709 // This value may be smaller or larger than the target's pointer type, and
1710 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001711 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001712 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001713
Eric Christopher58a24612014-10-08 09:50:54 +00001714 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001715 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
Dale Johannesen3a09f552009-02-03 23:04:43 +00001716 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001717 JT.Reg = JumpTableReg;
1718
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001719 // Emit the range check for the jump table, and branch to the default block
1720 // for the switch statement if the value being switched on exceeds the largest
1721 // case in the switch.
Eric Christopher58a24612014-10-08 09:50:54 +00001722 SDValue CMP =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001723 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
1724 Sub.getValueType()),
1725 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT),
1726 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001727
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001728 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001729 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001730 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001731
Hans Wennborgb4db1422015-03-19 20:41:48 +00001732 // Avoid emitting unnecessary branches to the next block.
1733 if (JT.MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001734 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001735 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001736
Bill Wendlingc6b47342009-12-21 23:47:40 +00001737 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001738}
1739
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001740/// Codegen a new tail for a stack protector check ParentMBB which has had its
1741/// tail spliced into a stack protector check success bb.
1742///
1743/// For a high level explanation of how this fits into the stack protector
1744/// generation see the comment on the declaration of class
1745/// StackProtectorDescriptor.
1746void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1747 MachineBasicBlock *ParentBB) {
1748
1749 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001750 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1751 EVT PtrTy = TLI.getPointerTy();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001752
1753 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1754 int FI = MFI->getStackProtectorIndex();
1755
1756 const Value *IRGuard = SPD.getGuard();
1757 SDValue GuardPtr = getValue(IRGuard);
1758 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1759
1760 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00001761 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001762
1763 SDValue Guard;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001764 SDLoc dl = getCurSDLoc();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001765
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001766 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1767 // guard value from the virtual register holding the value. Otherwise, emit a
1768 // volatile load to retrieve the stack guard value.
1769 unsigned GuardReg = SPD.getGuardReg();
1770
Eric Christopher58a24612014-10-08 09:50:54 +00001771 if (GuardReg && TLI.useLoadStackGuardNode())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001772 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), dl, GuardReg,
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001773 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001774 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001775 Guard = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001776 GuardPtr, MachinePointerInfo(IRGuard, 0),
1777 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001778
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001779 SDValue StackSlot = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001780 StackSlotPtr,
1781 MachinePointerInfo::getFixedStack(FI),
1782 true, false, false, Align);
1783
1784 // Perform the comparison via a subtract/getsetcc.
1785 EVT VT = Guard.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001786 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001787
Eric Christopher58a24612014-10-08 09:50:54 +00001788 SDValue Cmp =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001789 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
Eric Christopher58a24612014-10-08 09:50:54 +00001790 Sub.getValueType()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001791 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001792
1793 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1794 // branch to failure MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001795 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001796 MVT::Other, StackSlot.getOperand(0),
1797 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1798 // Otherwise branch to success MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001799 SDValue Br = DAG.getNode(ISD::BR, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001800 MVT::Other, BrCond,
1801 DAG.getBasicBlock(SPD.getSuccessMBB()));
1802
1803 DAG.setRoot(Br);
1804}
1805
1806/// Codegen the failure basic block for a stack protector check.
1807///
1808/// A failure stack protector machine basic block consists simply of a call to
1809/// __stack_chk_fail().
1810///
1811/// For a high level explanation of how this fits into the stack protector
1812/// generation see the comment on the declaration of class
1813/// StackProtectorDescriptor.
1814void
1815SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001816 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1817 SDValue Chain =
1818 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1819 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001820 DAG.setRoot(Chain);
1821}
1822
Dan Gohman575fad32008-09-03 16:12:24 +00001823/// visitBitTestHeader - This function emits necessary code to produce value
1824/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001825void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1826 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001827 SDLoc dl = getCurSDLoc();
1828
Dan Gohman575fad32008-09-03 16:12:24 +00001829 // Subtract the minimum value
1830 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001831 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001832 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1833 DAG.getConstant(B.First, dl, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001834
1835 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001836 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1837 SDValue RangeCmp =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001838 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
1839 Sub.getValueType()),
1840 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001841
Evan Chengac730dd2011-01-06 01:02:44 +00001842 // Determine the type of the test operands.
1843 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001844 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001845 UsePtrType = true;
1846 else {
1847 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001848 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001849 // Switch table case range are encoded into series of masks.
1850 // Just use pointer type, it's guaranteed to fit.
1851 UsePtrType = true;
1852 break;
1853 }
1854 }
1855 if (UsePtrType) {
Eric Christopher58a24612014-10-08 09:50:54 +00001856 VT = TLI.getPointerTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001857 Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001858 }
Dan Gohman575fad32008-09-03 16:12:24 +00001859
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001860 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001861 B.Reg = FuncInfo.CreateReg(B.RegVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001862 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001863
Dan Gohman575fad32008-09-03 16:12:24 +00001864 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1865
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001866 addSuccessorWithWeight(SwitchBB, B.Default);
1867 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001868
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001869 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001870 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001871 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001872
Hans Wennborgb4db1422015-03-19 20:41:48 +00001873 // Avoid emitting unnecessary branches to the next block.
1874 if (MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001875 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001876 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001877
Bill Wendlingc6b47342009-12-21 23:47:40 +00001878 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001879}
1880
1881/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001882void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1883 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001884 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001885 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001886 BitTestCase &B,
1887 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001888 SDLoc dl = getCurSDLoc();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001889 MVT VT = BB.RegVT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001890 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001891 SDValue Cmp;
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001892 unsigned PopCount = countPopulation(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001893 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001894 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001895 // Testing for a single bit; just compare the shift count with what it
1896 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001897 Cmp = DAG.getSetCC(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001898 dl, TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1899 DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001900 } else if (PopCount == BB.Range) {
1901 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001902 Cmp = DAG.getSetCC(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001903 dl, TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1904 DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001905 } else {
1906 // Make desired shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001907 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
1908 DAG.getConstant(1, dl, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001909
Dan Gohman0695e092010-06-24 02:06:24 +00001910 // Emit bit tests and jumps
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001911 SDValue AndOp = DAG.getNode(ISD::AND, dl,
1912 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
1913 Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp,
1914 DAG.getConstant(0, dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001915 }
Dan Gohman575fad32008-09-03 16:12:24 +00001916
Manman Rencf104462012-08-24 18:14:27 +00001917 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1918 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1919 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1920 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001921
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001922 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001923 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001924 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001925
Hans Wennborgb4db1422015-03-19 20:41:48 +00001926 // Avoid emitting unnecessary branches to the next block.
1927 if (NextMBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001928 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001929 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001930
Bill Wendlingc6b47342009-12-21 23:47:40 +00001931 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001932}
1933
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001934void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001935 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001936
Dan Gohman575fad32008-09-03 16:12:24 +00001937 // Retrieve successors.
1938 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1939 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1940
Gabor Greif08a4c282009-01-15 11:10:44 +00001941 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00001942 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00001943 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00001944 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00001945 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001946 switch (Fn->getIntrinsicID()) {
1947 default:
1948 llvm_unreachable("Cannot invoke this intrinsic");
1949 case Intrinsic::donothing:
1950 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
1951 break;
1952 case Intrinsic::experimental_patchpoint_void:
1953 case Intrinsic::experimental_patchpoint_i64:
1954 visitPatchpoint(&I, LandingPad);
1955 break;
Igor Laevsky85f7f722015-03-10 16:26:48 +00001956 case Intrinsic::experimental_gc_statepoint:
1957 LowerStatepoint(ImmutableStatepoint(&I), LandingPad);
1958 break;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001959 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00001960 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00001961 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001962
1963 // If the value of the invoke is used outside of its defining block, make it
1964 // available as a virtual register.
Igor Laevsky85f7f722015-03-10 16:26:48 +00001965 // We already took care of the exported value for the statepoint instruction
1966 // during call to the LowerStatepoint.
1967 if (!isStatepoint(I)) {
1968 CopyToExportRegsIfNeeded(&I);
1969 }
Dan Gohman575fad32008-09-03 16:12:24 +00001970
1971 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00001972 addSuccessorWithWeight(InvokeMBB, Return);
1973 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001974
1975 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001976 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00001977 MVT::Other, getControlRoot(),
1978 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00001979}
1980
Bill Wendlingf891bf82011-07-31 06:30:59 +00001981void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1982 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1983}
1984
Bill Wendling247fd3b2011-08-17 21:56:44 +00001985void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1986 assert(FuncInfo.MBB->isLandingPad() &&
1987 "Call to landingpad not in landing pad!");
1988
1989 MachineBasicBlock *MBB = FuncInfo.MBB;
1990 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1991 AddLandingPadInfo(LP, MMI, MBB);
1992
Bill Wendling05d6f2f2012-02-13 23:47:16 +00001993 // If there aren't registers to copy the values into (e.g., during SjLj
1994 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00001995 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1996 if (TLI.getExceptionPointerRegister() == 0 &&
1997 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00001998 return;
1999
Bill Wendling247fd3b2011-08-17 21:56:44 +00002000 SmallVector<EVT, 2> ValueVTs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002001 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002002 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002003 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002004
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002005 // Get the two live-in registers as SDValues. The physregs have already been
2006 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002007 SDValue Ops[2];
Reid Kleckner0a57f652015-01-14 01:05:27 +00002008 if (FuncInfo.ExceptionPointerVirtReg) {
2009 Ops[0] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002010 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Reid Kleckner0a57f652015-01-14 01:05:27 +00002011 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002012 dl, ValueVTs[0]);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002013 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002014 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy());
Reid Kleckner0a57f652015-01-14 01:05:27 +00002015 }
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002016 Ops[1] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002017 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Eric Christopher58a24612014-10-08 09:50:54 +00002018 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002019 dl, ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002020
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002021 // Merge into one.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002022 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002023 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002024 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002025}
2026
Reid Kleckner0a57f652015-01-14 01:05:27 +00002027unsigned
2028SelectionDAGBuilder::visitLandingPadClauseBB(GlobalValue *ClauseGV,
2029 MachineBasicBlock *LPadBB) {
2030 SDValue Chain = getControlRoot();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002031 SDLoc dl = getCurSDLoc();
Reid Kleckner0a57f652015-01-14 01:05:27 +00002032
2033 // Get the typeid that we will dispatch on later.
2034 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2035 const TargetRegisterClass *RC = TLI.getRegClassFor(TLI.getPointerTy());
2036 unsigned VReg = FuncInfo.MF->getRegInfo().createVirtualRegister(RC);
2037 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(ClauseGV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002038 SDValue Sel = DAG.getConstant(TypeID, dl, TLI.getPointerTy());
2039 Chain = DAG.getCopyToReg(Chain, dl, VReg, Sel);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002040
2041 // Branch to the main landing pad block.
2042 MachineBasicBlock *ClauseMBB = FuncInfo.MBB;
2043 ClauseMBB->addSuccessor(LPadBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002044 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, Chain,
Reid Kleckner0a57f652015-01-14 01:05:27 +00002045 DAG.getBasicBlock(LPadBB)));
2046 return VReg;
2047}
2048
Hans Wennborg0867b152015-04-23 16:45:24 +00002049void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) {
2050#ifndef NDEBUG
2051 for (const CaseCluster &CC : Clusters)
2052 assert(CC.Low == CC.High && "Input clusters must be single-case");
2053#endif
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002054
Hans Wennborg0867b152015-04-23 16:45:24 +00002055 std::sort(Clusters.begin(), Clusters.end(),
2056 [](const CaseCluster &a, const CaseCluster &b) {
2057 return a.Low->getValue().slt(b.Low->getValue());
Aaron Ballman0be238c2015-04-23 13:41:59 +00002058 });
2059
Hans Wennborg0867b152015-04-23 16:45:24 +00002060 // Merge adjacent clusters with the same destination.
2061 const unsigned N = Clusters.size();
2062 unsigned DstIndex = 0;
2063 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) {
2064 CaseCluster &CC = Clusters[SrcIndex];
2065 const ConstantInt *CaseVal = CC.Low;
2066 MachineBasicBlock *Succ = CC.MBB;
Aaron Ballman0be238c2015-04-23 13:41:59 +00002067
Hans Wennborg0867b152015-04-23 16:45:24 +00002068 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ &&
2069 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) {
Aaron Ballman0be238c2015-04-23 13:41:59 +00002070 // If this case has the same successor and is a neighbour, merge it into
2071 // the previous cluster.
Hans Wennborg0867b152015-04-23 16:45:24 +00002072 Clusters[DstIndex - 1].High = CaseVal;
2073 Clusters[DstIndex - 1].Weight += CC.Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00002074 assert(Clusters[DstIndex - 1].Weight >= CC.Weight && "Weight overflow!");
Aaron Ballman0be238c2015-04-23 13:41:59 +00002075 } else {
Hans Wennborg0867b152015-04-23 16:45:24 +00002076 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex],
2077 sizeof(Clusters[SrcIndex]));
Aaron Ballman0be238c2015-04-23 13:41:59 +00002078 }
Aaron Ballman0be238c2015-04-23 13:41:59 +00002079 }
Hans Wennborg0867b152015-04-23 16:45:24 +00002080 Clusters.resize(DstIndex);
Dan Gohman575fad32008-09-03 16:12:24 +00002081}
2082
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002083void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2084 MachineBasicBlock *Last) {
2085 // Update JTCases.
2086 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2087 if (JTCases[i].first.HeaderBB == First)
2088 JTCases[i].first.HeaderBB = Last;
2089
2090 // Update BitTestCases.
2091 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2092 if (BitTestCases[i].Parent == First)
2093 BitTestCases[i].Parent = Last;
2094}
2095
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002096void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002097 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002098
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002099 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002100 SmallSet<BasicBlock*, 32> Done;
2101 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2102 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002103 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002104 if (!Inserted)
2105 continue;
2106
2107 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002108 addSuccessorWithWeight(IndirectBrMBB, Succ);
2109 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002110
Andrew Trickef9de2a2013-05-25 02:42:55 +00002111 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002112 MVT::Other, getControlRoot(),
2113 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002114}
Dan Gohman575fad32008-09-03 16:12:24 +00002115
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002116void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2117 if (DAG.getTarget().Options.TrapUnreachable)
2118 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2119}
2120
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002121void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002122 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002123 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002124 if (isa<Constant>(I.getOperand(0)) &&
2125 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2126 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002127 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002128 Op2.getValueType(), Op2));
2129 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002130 }
Bill Wendling443d0722009-12-21 22:30:11 +00002131
Dan Gohmana5b96452009-06-04 22:49:04 +00002132 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002133}
2134
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002135void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002136 SDValue Op1 = getValue(I.getOperand(0));
2137 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002138
2139 bool nuw = false;
2140 bool nsw = false;
2141 bool exact = false;
2142 if (const OverflowingBinaryOperator *OFBinOp =
2143 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2144 nuw = OFBinOp->hasNoUnsignedWrap();
2145 nsw = OFBinOp->hasNoSignedWrap();
2146 }
2147 if (const PossiblyExactOperator *ExactOp =
2148 dyn_cast<const PossiblyExactOperator>(&I))
2149 exact = ExactOp->isExact();
2150
2151 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
NAKAMURA Takumid7c0be92015-05-06 14:03:12 +00002152 Op1, Op2, nuw, nsw, exact);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002153 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002154}
2155
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002156void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002157 SDValue Op1 = getValue(I.getOperand(0));
2158 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002159
Eric Christopher58a24612014-10-08 09:50:54 +00002160 EVT ShiftTy =
2161 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002162
Chris Lattner2a720d92011-02-13 09:02:52 +00002163 // Coerce the shift amount to the right type if we can.
2164 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002165 unsigned ShiftSize = ShiftTy.getSizeInBits();
2166 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002167 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002168
Dan Gohman0e8d1992009-04-09 03:51:29 +00002169 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002170 if (ShiftSize > Op2Size)
2171 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002172
Dan Gohman0e8d1992009-04-09 03:51:29 +00002173 // If the operand is larger than the shift count type but the shift
2174 // count type has enough bits to represent any shift value, truncate
2175 // it now. This is a common case and it exposes the truncate to
2176 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002177 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2178 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2179 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002180 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002181 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002182 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002183 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002184
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002185 bool nuw = false;
2186 bool nsw = false;
2187 bool exact = false;
2188
2189 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2190
2191 if (const OverflowingBinaryOperator *OFBinOp =
2192 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2193 nuw = OFBinOp->hasNoUnsignedWrap();
2194 nsw = OFBinOp->hasNoSignedWrap();
2195 }
2196 if (const PossiblyExactOperator *ExactOp =
2197 dyn_cast<const PossiblyExactOperator>(&I))
2198 exact = ExactOp->isExact();
2199 }
2200
2201 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
NAKAMURA Takumid7c0be92015-05-06 14:03:12 +00002202 nuw, nsw, exact);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002203 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002204}
2205
Benjamin Kramer9960a252011-07-08 10:31:30 +00002206void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002207 SDValue Op1 = getValue(I.getOperand(0));
2208 SDValue Op2 = getValue(I.getOperand(1));
2209
2210 // Turn exact SDivs into multiplications.
2211 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2212 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002213 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2214 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002215 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopher58a24612014-10-08 09:50:54 +00002216 setValue(&I, DAG.getTargetLoweringInfo()
2217 .BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002218 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002219 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002220 Op1, Op2));
2221}
2222
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002223void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002224 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002225 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002226 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002227 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002228 predicate = ICmpInst::Predicate(IC->getPredicate());
2229 SDValue Op1 = getValue(I.getOperand(0));
2230 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002231 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002232
Eric Christopher58a24612014-10-08 09:50:54 +00002233 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002234 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002235}
2236
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002237void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002238 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002239 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002240 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002241 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002242 predicate = FCmpInst::Predicate(FC->getPredicate());
2243 SDValue Op1 = getValue(I.getOperand(0));
2244 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002245 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002246 if (TM.Options.NoNaNsFPMath)
2247 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopher58a24612014-10-08 09:50:54 +00002248 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002249 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002250}
2251
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002252void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002253 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002254 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002255 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002256 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002257
Bill Wendling443d0722009-12-21 22:30:11 +00002258 SmallVector<SDValue, 4> Values(NumValues);
2259 SDValue Cond = getValue(I.getOperand(0));
2260 SDValue TrueVal = getValue(I.getOperand(1));
2261 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002262 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2263 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002264
Bill Wendling954cb182010-01-28 21:51:40 +00002265 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002266 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002267 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002268 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002269 SDValue(TrueVal.getNode(),
2270 TrueVal.getResNo() + i),
2271 SDValue(FalseVal.getNode(),
2272 FalseVal.getResNo() + i));
2273
Andrew Trickef9de2a2013-05-25 02:42:55 +00002274 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002275 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002276}
Dan Gohman575fad32008-09-03 16:12:24 +00002277
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002278void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002279 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2280 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002281 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002282 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002283}
2284
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002285void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002286 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2287 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2288 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002289 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002290 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002291}
2292
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002293void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002294 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2295 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2296 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002297 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002298 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002299}
2300
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002301void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002302 // FPTrunc is never a no-op cast, no need to check
2303 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002304 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002305 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2306 EVT DestVT = TLI.getValueType(I.getType());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002307 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
2308 DAG.getTargetConstant(0, dl, TLI.getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002309}
2310
Stephen Lin6d715e82013-07-06 21:44:25 +00002311void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002312 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002313 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002314 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002315 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002316}
2317
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002318void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002319 // FPToUI is never a no-op cast, no need to check
2320 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002321 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002322 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002323}
2324
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002325void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002326 // FPToSI is never a no-op cast, no need to check
2327 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002328 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002329 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002330}
2331
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002332void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002333 // UIToFP is never a no-op cast, no need to check
2334 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002335 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002336 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002337}
2338
Stephen Lin6d715e82013-07-06 21:44:25 +00002339void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002340 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002341 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002342 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002343 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002344}
2345
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002346void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002347 // What to do depends on the size of the integer and the size of the pointer.
2348 // We can either truncate, zero extend, or no-op, accordingly.
2349 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002350 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002351 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002352}
2353
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002354void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002355 // What to do depends on the size of the integer and the size of the pointer.
2356 // We can either truncate, zero extend, or no-op, accordingly.
2357 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002358 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002359 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002360}
2361
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002362void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002363 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002364 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002365 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002366
Bill Wendling443d0722009-12-21 22:30:11 +00002367 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002368 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002369 if (DestVT != N.getValueType())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002370 setValue(&I, DAG.getNode(ISD::BITCAST, dl,
Bill Wendling954cb182010-01-28 21:51:40 +00002371 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002372 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2373 // might fold any kind of constant expression to an integer constant and that
2374 // is not what we are looking for. Only regcognize a bitcast of a genuine
2375 // constant integer as an opaque constant.
2376 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002377 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002378 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00002379 else
Bill Wendling443d0722009-12-21 22:30:11 +00002380 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00002381}
2382
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002383void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
2384 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2385 const Value *SV = I.getOperand(0);
2386 SDValue N = getValue(SV);
Eric Christopher58a24612014-10-08 09:50:54 +00002387 EVT DestVT = TLI.getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002388
2389 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
2390 unsigned DestAS = I.getType()->getPointerAddressSpace();
2391
2392 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
2393 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
2394
2395 setValue(&I, N);
2396}
2397
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002398void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002399 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002400 SDValue InVec = getValue(I.getOperand(0));
2401 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00002402 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
2403 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00002404 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
2405 TLI.getValueType(I.getType()), InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002406}
2407
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002408void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002409 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002410 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00002411 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
2412 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00002413 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
2414 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002415}
2416
Craig Topperf726e152012-01-04 09:23:09 +00002417// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00002418// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00002419// specified sequential range [L, L+Pos). or is undef.
2420static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00002421 unsigned Pos, unsigned Size, int Low) {
2422 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00002423 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002424 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00002425 return true;
2426}
2427
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002428void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00002429 SDValue Src1 = getValue(I.getOperand(0));
2430 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00002431
Chris Lattnercf129702012-01-26 02:51:13 +00002432 SmallVector<int, 8> Mask;
2433 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2434 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002435
Eric Christopher58a24612014-10-08 09:50:54 +00002436 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2437 EVT VT = TLI.getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00002438 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00002439 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00002440
Mon P Wang7a824742008-11-16 05:06:27 +00002441 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002442 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002443 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002444 return;
2445 }
2446
2447 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00002448 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2449 // Mask is longer than the source vectors and is a multiple of the source
2450 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00002451 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00002452 if (SrcNumElts*2 == MaskNumElts) {
2453 // First check for Src1 in low and Src2 in high
2454 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2455 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2456 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002457 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002458 VT, Src1, Src2));
2459 return;
2460 }
2461 // Then check for Src2 in low and Src1 in high
2462 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2463 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2464 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002465 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002466 VT, Src2, Src1));
2467 return;
2468 }
Mon P Wang25f01062008-11-10 04:46:22 +00002469 }
2470
Mon P Wang7a824742008-11-16 05:06:27 +00002471 // Pad both vectors with undefs to make them the same length as the mask.
2472 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002473 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2474 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00002475 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002476
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002477 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2478 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00002479 MOps1[0] = Src1;
2480 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002481
2482 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002483 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002484 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002485 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00002486
Mon P Wang25f01062008-11-10 04:46:22 +00002487 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002488 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002489 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002490 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002491 if (Idx >= (int)SrcNumElts)
2492 Idx -= SrcNumElts - MaskNumElts;
2493 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00002494 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002495
Andrew Trickef9de2a2013-05-25 02:42:55 +00002496 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002497 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002498 return;
2499 }
2500
Mon P Wang7a824742008-11-16 05:06:27 +00002501 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00002502 // Analyze the access pattern of the vector to see if we can extract
2503 // two subvectors and do the shuffle. The analysis is done by calculating
2504 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00002505 int MinRange[2] = { static_cast<int>(SrcNumElts),
2506 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00002507 int MaxRange[2] = {-1, -1};
2508
Nate Begeman5f829d82009-04-29 05:20:52 +00002509 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002510 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00002511 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002512 if (Idx < 0)
2513 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002514
Nate Begeman5f829d82009-04-29 05:20:52 +00002515 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002516 Input = 1;
2517 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00002518 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002519 if (Idx > MaxRange[Input])
2520 MaxRange[Input] = Idx;
2521 if (Idx < MinRange[Input])
2522 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00002523 }
Mon P Wang25f01062008-11-10 04:46:22 +00002524
Mon P Wang7a824742008-11-16 05:06:27 +00002525 // Check if the access is smaller than the vector size and can we find
2526 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00002527 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2528 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00002529 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00002530 for (unsigned Input = 0; Input < 2; ++Input) {
2531 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002532 RangeUse[Input] = 0; // Unused
2533 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00002534 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00002535 }
Craig Topperc8e2d912012-04-08 17:53:33 +00002536
2537 // Find a good start index that is a multiple of the mask length. Then
2538 // see if the rest of the elements are in range.
2539 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2540 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2541 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2542 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00002543 }
2544
Bill Wendlingdff54ef2009-08-21 18:16:06 +00002545 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00002546 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00002547 return;
2548 }
Craig Topper6148fe62012-04-08 23:15:04 +00002549 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002550 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00002551 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00002552 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002553 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00002554 Src = DAG.getUNDEF(VT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002555 else {
2556 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002557 Src = DAG.getNode(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002558 ISD::EXTRACT_SUBVECTOR, dl, VT, Src,
2559 DAG.getConstant(StartIdx[Input], dl, TLI.getVectorIdxTy()));
2560 }
Mon P Wang25f01062008-11-10 04:46:22 +00002561 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002562
Mon P Wang7a824742008-11-16 05:06:27 +00002563 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002564 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002565 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002566 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002567 if (Idx >= 0) {
2568 if (Idx < (int)SrcNumElts)
2569 Idx -= StartIdx[0];
2570 else
2571 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2572 }
2573 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00002574 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002575
Andrew Trickef9de2a2013-05-25 02:42:55 +00002576 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002577 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00002578 return;
Mon P Wang25f01062008-11-10 04:46:22 +00002579 }
2580 }
2581
Mon P Wang7a824742008-11-16 05:06:27 +00002582 // We can't use either concat vectors or extract subvectors so fall back to
2583 // replacing the shuffle with extract and build vector.
2584 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002585 EVT EltVT = VT.getVectorElementType();
Eric Christopher58a24612014-10-08 09:50:54 +00002586 EVT IdxVT = TLI.getVectorIdxTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002587 SDLoc dl = getCurSDLoc();
Mon P Wang25f01062008-11-10 04:46:22 +00002588 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00002589 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002590 int Idx = Mask[i];
2591 SDValue Res;
2592
2593 if (Idx < 0) {
2594 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002595 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002596 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2597 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002598
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002599 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2600 EltVT, Src, DAG.getConstant(Idx, dl, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00002601 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00002602
2603 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00002604 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002605
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002606 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00002607}
2608
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002609void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002610 const Value *Op0 = I.getOperand(0);
2611 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00002612 Type *AggTy = I.getType();
2613 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002614 bool IntoUndef = isa<UndefValue>(Op0);
2615 bool FromUndef = isa<UndefValue>(Op1);
2616
Jay Foad57aa6362011-07-13 10:26:04 +00002617 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002618
Eric Christopher58a24612014-10-08 09:50:54 +00002619 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002620 SmallVector<EVT, 4> AggValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002621 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002622 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002623 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002624
2625 unsigned NumAggValues = AggValueVTs.size();
2626 unsigned NumValValues = ValValueVTs.size();
2627 SmallVector<SDValue, 4> Values(NumAggValues);
2628
Peter Collingbourne97572632014-09-20 00:10:47 +00002629 // Ignore an insertvalue that produces an empty object
2630 if (!NumAggValues) {
2631 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2632 return;
2633 }
2634
Dan Gohman575fad32008-09-03 16:12:24 +00002635 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00002636 unsigned i = 0;
2637 // Copy the beginning value(s) from the original aggregate.
2638 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002639 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002640 SDValue(Agg.getNode(), Agg.getResNo() + i);
2641 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002642 if (NumValValues) {
2643 SDValue Val = getValue(Op1);
2644 for (; i != LinearIndex + NumValValues; ++i)
2645 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2646 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2647 }
Dan Gohman575fad32008-09-03 16:12:24 +00002648 // Copy remaining value(s) from the original aggregate.
2649 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002650 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002651 SDValue(Agg.getNode(), Agg.getResNo() + i);
2652
Andrew Trickef9de2a2013-05-25 02:42:55 +00002653 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002654 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002655}
2656
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002657void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002658 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00002659 Type *AggTy = Op0->getType();
2660 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002661 bool OutOfUndef = isa<UndefValue>(Op0);
2662
Jay Foad57aa6362011-07-13 10:26:04 +00002663 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002664
Eric Christopher58a24612014-10-08 09:50:54 +00002665 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002666 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002667 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002668
2669 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002670
2671 // Ignore a extractvalue that produces an empty object
2672 if (!NumValValues) {
2673 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2674 return;
2675 }
2676
Dan Gohman575fad32008-09-03 16:12:24 +00002677 SmallVector<SDValue, 4> Values(NumValValues);
2678
2679 SDValue Agg = getValue(Op0);
2680 // Copy out the selected value(s).
2681 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2682 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00002683 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00002684 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00002685 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00002686
Andrew Trickef9de2a2013-05-25 02:42:55 +00002687 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002688 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002689}
2690
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002691void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00002692 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00002693 // Note that the pointer operand may be a vector of pointers. Take the scalar
2694 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00002695 Type *Ty = Op0->getType()->getScalarType();
2696 unsigned AS = Ty->getPointerAddressSpace();
2697 SDValue N = getValue(Op0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002698 SDLoc dl = getCurSDLoc();
Dan Gohman575fad32008-09-03 16:12:24 +00002699
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002700 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00002701 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002702 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00002703 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00002704 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002705 if (Field) {
2706 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00002707 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002708 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
2709 DAG.getConstant(Offset, dl, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002710 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002711
Dan Gohman575fad32008-09-03 16:12:24 +00002712 Ty = StTy->getElementType(Field);
2713 } else {
2714 Ty = cast<SequentialType>(Ty)->getElementType();
Reid Kleckner016c6b22015-03-11 23:36:10 +00002715 MVT PtrTy = DAG.getTargetLoweringInfo().getPointerTy(AS);
2716 unsigned PtrSize = PtrTy.getSizeInBits();
2717 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00002718
2719 // If this is a constant subscript, handle it quickly.
Reid Kleckner016c6b22015-03-11 23:36:10 +00002720 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
2721 if (CI->isZero())
2722 continue;
2723 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002724 SDValue OffsVal = DAG.getConstant(Offs, dl, PtrTy);
2725 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00002726 continue;
2727 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002728
Dan Gohman575fad32008-09-03 16:12:24 +00002729 // N = N + Idx * ElementSize;
Dan Gohman575fad32008-09-03 16:12:24 +00002730 SDValue IdxN = getValue(Idx);
2731
2732 // If the index is smaller or larger than intptr_t, truncate or extend
2733 // it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002734 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00002735
2736 // If this is a multiply by a power of two, turn it into a shl
2737 // immediately. This is a very common case.
2738 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00002739 if (ElementSize.isPowerOf2()) {
2740 unsigned Amt = ElementSize.logBase2();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002741 IdxN = DAG.getNode(ISD::SHL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002742 N.getValueType(), IdxN,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002743 DAG.getConstant(Amt, dl, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002744 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002745 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType());
2746 IdxN = DAG.getNode(ISD::MUL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002747 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00002748 }
2749 }
2750
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002751 N = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002752 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00002753 }
2754 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002755
Dan Gohman575fad32008-09-03 16:12:24 +00002756 setValue(&I, N);
2757}
2758
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002759void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002760 // If this is a fixed sized alloca in the entry block of the function,
2761 // allocate it statically on the stack.
2762 if (FuncInfo.StaticAllocaMap.count(&I))
2763 return; // getValue will auto-populate this.
2764
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002765 SDLoc dl = getCurSDLoc();
Chris Lattner229907c2011-07-18 04:54:35 +00002766 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00002767 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2768 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00002769 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00002770 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
2771 I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00002772
2773 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002774
Eric Christopher58a24612014-10-08 09:50:54 +00002775 EVT IntPtr = TLI.getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00002776 if (AllocSize.getValueType() != IntPtr)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002777 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00002778
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002779 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00002780 AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002781 DAG.getConstant(TySize, dl, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002782
Dan Gohman575fad32008-09-03 16:12:24 +00002783 // Handle alignment. If the requested alignment is less than or equal to
2784 // the stack alignment, ignore it. If the size is greater than or equal to
2785 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00002786 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00002787 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00002788 if (Align <= StackAlign)
2789 Align = 0;
2790
2791 // Round the size of the allocation up to the stack alignment size
2792 // by add SA-1 to the size.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002793 AllocSize = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002794 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002795 DAG.getIntPtrConstant(StackAlign - 1, dl));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002796
Dan Gohman575fad32008-09-03 16:12:24 +00002797 // Mask out the low bits for alignment purposes.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002798 AllocSize = DAG.getNode(ISD::AND, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002799 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002800 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1),
2801 dl));
Dan Gohman575fad32008-09-03 16:12:24 +00002802
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002803 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) };
Owen Anderson9f944592009-08-11 20:47:22 +00002804 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002805 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00002806 setValue(&I, DSA);
2807 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002808
Hans Wennborgacb842d2014-03-05 02:43:26 +00002809 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00002810}
2811
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002812void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002813 if (I.isAtomic())
2814 return visitAtomicLoad(I);
2815
Dan Gohman575fad32008-09-03 16:12:24 +00002816 const Value *SV = I.getOperand(0);
2817 SDValue Ptr = getValue(SV);
2818
Chris Lattner229907c2011-07-18 04:54:35 +00002819 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00002820
Dan Gohman575fad32008-09-03 16:12:24 +00002821 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002822 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
2823 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002824 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00002825
2826 AAMDNodes AAInfo;
2827 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002828 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00002829
Eric Christopher58a24612014-10-08 09:50:54 +00002830 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002831 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002832 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00002833 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002834 unsigned NumValues = ValueVTs.size();
2835 if (NumValues == 0)
2836 return;
2837
2838 SDValue Root;
2839 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00002840 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00002841 // Serialize volatile loads with other side effects.
2842 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00002843 else if (AA->pointsToConstantMemory(
Hal Finkelcc39b672014-07-24 12:16:19 +00002844 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00002845 // Do not serialize (non-volatile) loads of constant memory with anything.
2846 Root = DAG.getEntryNode();
2847 ConstantMemory = true;
2848 } else {
2849 // Do not serialize non-volatile loads against each other.
2850 Root = DAG.getRoot();
2851 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002852
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002853 SDLoc dl = getCurSDLoc();
2854
Richard Sandiford9afe6132013-12-10 10:36:34 +00002855 if (isVolatile)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002856 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00002857
Dan Gohman575fad32008-09-03 16:12:24 +00002858 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00002859 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
2860 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002861 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00002862 unsigned ChainI = 0;
2863 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2864 // Serializing loads here may result in excessive register pressure, and
2865 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
2866 // could recover a bit by hoisting nodes upward in the chain by recognizing
2867 // they are side-effect free or do not alias. The optimizer should really
2868 // avoid this case by converting large object/array copies to llvm.memcpy
2869 // (MaxParallelChains should always remain as failsafe).
2870 if (ChainI == MaxParallelChains) {
2871 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002872 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002873 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00002874 Root = Chain;
2875 ChainI = 0;
2876 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002877 SDValue A = DAG.getNode(ISD::ADD, dl,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002878 PtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002879 DAG.getConstant(Offsets[i], dl, PtrVT));
2880 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00002881 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00002882 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00002883 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002884
Dan Gohman575fad32008-09-03 16:12:24 +00002885 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00002886 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002887 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002888
Dan Gohman575fad32008-09-03 16:12:24 +00002889 if (!ConstantMemory) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002890 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002891 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00002892 if (isVolatile)
2893 DAG.setRoot(Chain);
2894 else
2895 PendingLoads.push_back(Chain);
2896 }
2897
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002898 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002899 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002900}
Dan Gohman575fad32008-09-03 16:12:24 +00002901
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002902void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002903 if (I.isAtomic())
2904 return visitAtomicStore(I);
2905
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002906 const Value *SrcV = I.getOperand(0);
2907 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002908
Owen Anderson53aa7a92009-08-10 22:56:29 +00002909 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002910 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00002911 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(),
Eric Christopherd9134482014-08-04 21:25:23 +00002912 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002913 unsigned NumValues = ValueVTs.size();
2914 if (NumValues == 0)
2915 return;
2916
2917 // Get the lowered operands. Note that we do this after
2918 // checking if NumResults is zero, because with zero results
2919 // the operands won't have values in the map.
2920 SDValue Src = getValue(SrcV);
2921 SDValue Ptr = getValue(PtrV);
2922
2923 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00002924 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
2925 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002926 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00002927 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002928 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002929 unsigned Alignment = I.getAlignment();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002930 SDLoc dl = getCurSDLoc();
Hal Finkelcc39b672014-07-24 12:16:19 +00002931
2932 AAMDNodes AAInfo;
2933 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002934
Andrew Trick116efac2010-11-12 17:50:46 +00002935 unsigned ChainI = 0;
2936 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2937 // See visitLoad comments.
2938 if (ChainI == MaxParallelChains) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002939 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002940 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00002941 Root = Chain;
2942 ChainI = 0;
2943 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002944 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr,
2945 DAG.getConstant(Offsets[i], dl, PtrVT));
2946 SDValue St = DAG.getStore(Root, dl,
Andrew Trick116efac2010-11-12 17:50:46 +00002947 SDValue(Src.getNode(), Src.getResNo() + i),
2948 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00002949 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00002950 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002951 }
2952
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002953 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002954 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00002955 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00002956}
2957
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002958void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
2959 SDLoc sdl = getCurSDLoc();
2960
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00002961 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask)
2962 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002963 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00002964 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002965 SDValue Mask = getValue(I.getArgOperand(3));
2966 EVT VT = Src0.getValueType();
2967 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
2968 if (!Alignment)
2969 Alignment = DAG.getEVTAlignment(VT);
2970
2971 AAMDNodes AAInfo;
2972 I.getAAMetadata(AAInfo);
2973
2974 MachineMemOperand *MMO =
2975 DAG.getMachineFunction().
2976 getMachineMemOperand(MachinePointerInfo(PtrOperand),
2977 MachineMemOperand::MOStore, VT.getStoreSize(),
2978 Alignment, AAInfo);
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00002979 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
2980 MMO, false);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002981 DAG.setRoot(StoreNode);
2982 setValue(&I, StoreNode);
2983}
2984
Elena Demikhovsky584ce372015-04-28 07:57:37 +00002985// Gather/scatter receive a vector of pointers.
2986// This vector of pointers may be represented as a base pointer + vector of
2987// indices, it depends on GEP and instruction preceeding GEP
2988// that calculates indices
2989static bool getUniformBase(Value *& Ptr, SDValue& Base, SDValue& Index,
2990 SelectionDAGBuilder* SDB) {
2991
2992 assert (Ptr->getType()->isVectorTy() && "Uexpected pointer type");
2993 GetElementPtrInst *Gep = dyn_cast<GetElementPtrInst>(Ptr);
2994 if (!Gep || Gep->getNumOperands() > 2)
2995 return false;
2996 ShuffleVectorInst *ShuffleInst =
2997 dyn_cast<ShuffleVectorInst>(Gep->getPointerOperand());
2998 if (!ShuffleInst || !ShuffleInst->getMask()->isNullValue() ||
2999 cast<Instruction>(ShuffleInst->getOperand(0))->getOpcode() !=
3000 Instruction::InsertElement)
3001 return false;
3002
3003 Ptr = cast<InsertElementInst>(ShuffleInst->getOperand(0))->getOperand(1);
3004
3005 SelectionDAG& DAG = SDB->DAG;
3006 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3007 // Check is the Ptr is inside current basic block
3008 // If not, look for the shuffle instruction
3009 if (SDB->findValue(Ptr))
3010 Base = SDB->getValue(Ptr);
3011 else if (SDB->findValue(ShuffleInst)) {
3012 SDValue ShuffleNode = SDB->getValue(ShuffleInst);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003013 SDLoc sdl = ShuffleNode;
3014 Base = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, sdl,
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003015 ShuffleNode.getValueType().getScalarType(), ShuffleNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003016 DAG.getConstant(0, sdl, TLI.getVectorIdxTy()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003017 SDB->setValue(Ptr, Base);
3018 }
3019 else
3020 return false;
3021
3022 Value *IndexVal = Gep->getOperand(1);
3023 if (SDB->findValue(IndexVal)) {
3024 Index = SDB->getValue(IndexVal);
3025
3026 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) {
3027 IndexVal = Sext->getOperand(0);
3028 if (SDB->findValue(IndexVal))
3029 Index = SDB->getValue(IndexVal);
3030 }
3031 return true;
3032 }
3033 return false;
3034}
3035
3036void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
3037 SDLoc sdl = getCurSDLoc();
3038
3039 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask)
3040 Value *Ptr = I.getArgOperand(1);
3041 SDValue Src0 = getValue(I.getArgOperand(0));
3042 SDValue Mask = getValue(I.getArgOperand(3));
3043 EVT VT = Src0.getValueType();
3044 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3045 if (!Alignment)
3046 Alignment = DAG.getEVTAlignment(VT);
3047 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3048
3049 AAMDNodes AAInfo;
3050 I.getAAMetadata(AAInfo);
3051
3052 SDValue Base;
3053 SDValue Index;
3054 Value *BasePtr = Ptr;
3055 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3056
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003057 Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003058 MachineMemOperand *MMO = DAG.getMachineFunction().
3059 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
3060 MachineMemOperand::MOStore, VT.getStoreSize(),
3061 Alignment, AAInfo);
3062 if (!UniformBase) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003063 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003064 Index = getValue(Ptr);
3065 }
3066 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index };
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003067 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
3068 Ops, MMO);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003069 DAG.setRoot(Scatter);
3070 setValue(&I, Scatter);
3071}
3072
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003073void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3074 SDLoc sdl = getCurSDLoc();
3075
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003076 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003077 Value *PtrOperand = I.getArgOperand(0);
3078 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003079 SDValue Src0 = getValue(I.getArgOperand(3));
3080 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003081
3082 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3083 EVT VT = TLI.getValueType(I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003084 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003085 if (!Alignment)
3086 Alignment = DAG.getEVTAlignment(VT);
3087
3088 AAMDNodes AAInfo;
3089 I.getAAMetadata(AAInfo);
3090 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3091
3092 SDValue InChain = DAG.getRoot();
3093 if (AA->pointsToConstantMemory(
3094 AliasAnalysis::Location(PtrOperand,
3095 AA->getTypeStoreSize(I.getType()),
3096 AAInfo))) {
3097 // Do not serialize (non-volatile) loads of constant memory with anything.
3098 InChain = DAG.getEntryNode();
3099 }
3100
3101 MachineMemOperand *MMO =
3102 DAG.getMachineFunction().
3103 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3104 MachineMemOperand::MOLoad, VT.getStoreSize(),
3105 Alignment, AAInfo, Ranges);
3106
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003107 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3108 ISD::NON_EXTLOAD);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003109 SDValue OutChain = Load.getValue(1);
3110 DAG.setRoot(OutChain);
3111 setValue(&I, Load);
3112}
3113
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003114void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
3115 SDLoc sdl = getCurSDLoc();
3116
3117 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
3118 Value *Ptr = I.getArgOperand(0);
3119 SDValue Src0 = getValue(I.getArgOperand(3));
3120 SDValue Mask = getValue(I.getArgOperand(2));
3121
3122 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3123 EVT VT = TLI.getValueType(I.getType());
3124 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
3125 if (!Alignment)
3126 Alignment = DAG.getEVTAlignment(VT);
3127
3128 AAMDNodes AAInfo;
3129 I.getAAMetadata(AAInfo);
3130 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3131
3132 SDValue Root = DAG.getRoot();
3133 SDValue Base;
3134 SDValue Index;
3135 Value *BasePtr = Ptr;
3136 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3137 bool ConstantMemory = false;
3138 if (UniformBase && AA->pointsToConstantMemory(
3139 AliasAnalysis::Location(BasePtr,
3140 AA->getTypeStoreSize(I.getType()),
3141 AAInfo))) {
3142 // Do not serialize (non-volatile) loads of constant memory with anything.
3143 Root = DAG.getEntryNode();
3144 ConstantMemory = true;
3145 }
3146
3147 MachineMemOperand *MMO =
3148 DAG.getMachineFunction().
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003149 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr),
3150 MachineMemOperand::MOLoad, VT.getStoreSize(),
3151 Alignment, AAInfo, Ranges);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003152
3153 if (!UniformBase) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003154 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003155 Index = getValue(Ptr);
3156 }
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003157 SDValue Ops[] = { Root, Src0, Mask, Base, Index };
3158 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
3159 Ops, MMO);
3160
3161 SDValue OutChain = Gather.getValue(1);
3162 if (!ConstantMemory)
3163 PendingLoads.push_back(OutChain);
3164 setValue(&I, Gather);
3165}
3166
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003167void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003168 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003169 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3170 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003171 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003172
3173 SDValue InChain = getRoot();
3174
Tim Northover420a2162014-06-13 14:24:07 +00003175 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3176 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3177 SDValue L = DAG.getAtomicCmpSwap(
3178 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3179 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3180 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003181 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003182
Tim Northover420a2162014-06-13 14:24:07 +00003183 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003184
Eli Friedmanadec5872011-07-29 03:05:32 +00003185 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003186 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003187}
3188
3189void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003190 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003191 ISD::NodeType NT;
3192 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003193 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003194 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3195 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3196 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3197 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3198 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3199 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3200 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3201 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3202 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3203 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3204 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3205 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003206 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003207 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003208
3209 SDValue InChain = getRoot();
3210
Robin Morissete2de06b2014-10-16 20:34:57 +00003211 SDValue L =
3212 DAG.getAtomic(NT, dl,
3213 getValue(I.getValOperand()).getSimpleValueType(),
3214 InChain,
3215 getValue(I.getPointerOperand()),
3216 getValue(I.getValOperand()),
3217 I.getPointerOperand(),
3218 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003219
3220 SDValue OutChain = L.getValue(1);
3221
Eli Friedmanadec5872011-07-29 03:05:32 +00003222 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003223 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003224}
3225
Eli Friedmanfee02c62011-07-25 23:16:38 +00003226void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003227 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003228 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003229 SDValue Ops[3];
3230 Ops[0] = getRoot();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003231 Ops[1] = DAG.getConstant(I.getOrdering(), dl, TLI.getPointerTy());
3232 Ops[2] = DAG.getConstant(I.getSynchScope(), dl, TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003233 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003234}
3235
Eli Friedman342e8df2011-08-24 20:50:09 +00003236void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003237 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003238 AtomicOrdering Order = I.getOrdering();
3239 SynchronizationScope Scope = I.getSynchScope();
3240
3241 SDValue InChain = getRoot();
3242
Eric Christopher58a24612014-10-08 09:50:54 +00003243 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3244 EVT VT = TLI.getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003245
Evan Chenga72b9702013-02-06 02:06:33 +00003246 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003247 report_fatal_error("Cannot generate unaligned atomic load");
3248
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003249 MachineMemOperand *MMO =
3250 DAG.getMachineFunction().
3251 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3252 MachineMemOperand::MOVolatile |
3253 MachineMemOperand::MOLoad,
3254 VT.getStoreSize(),
3255 I.getAlignment() ? I.getAlignment() :
3256 DAG.getEVTAlignment(VT));
3257
Eric Christopher58a24612014-10-08 09:50:54 +00003258 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003259 SDValue L =
3260 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3261 getValue(I.getPointerOperand()), MMO,
3262 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003263
3264 SDValue OutChain = L.getValue(1);
3265
Eli Friedman342e8df2011-08-24 20:50:09 +00003266 setValue(&I, L);
3267 DAG.setRoot(OutChain);
3268}
3269
3270void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003271 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003272
3273 AtomicOrdering Order = I.getOrdering();
3274 SynchronizationScope Scope = I.getSynchScope();
3275
3276 SDValue InChain = getRoot();
3277
Eric Christopher58a24612014-10-08 09:50:54 +00003278 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3279 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003280
Evan Chenga72b9702013-02-06 02:06:33 +00003281 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003282 report_fatal_error("Cannot generate unaligned atomic store");
3283
Robin Morissete2de06b2014-10-16 20:34:57 +00003284 SDValue OutChain =
3285 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3286 InChain,
3287 getValue(I.getPointerOperand()),
3288 getValue(I.getValueOperand()),
3289 I.getPointerOperand(), I.getAlignment(),
3290 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003291
3292 DAG.setRoot(OutChain);
3293}
3294
Dan Gohman575fad32008-09-03 16:12:24 +00003295/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3296/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003297void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003298 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003299 bool HasChain = !I.doesNotAccessMemory();
3300 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3301
3302 // Build the operand list.
3303 SmallVector<SDValue, 8> Ops;
3304 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3305 if (OnlyLoad) {
3306 // We don't need to serialize loads against other loads.
3307 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003308 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003309 Ops.push_back(getRoot());
3310 }
3311 }
Mon P Wang769134b2008-11-01 20:24:53 +00003312
3313 // Info is set by getTgtMemInstrinsic
3314 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003315 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3316 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003317
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003318 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003319 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3320 Info.opc == ISD::INTRINSIC_W_CHAIN)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003321 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
3322 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003323
3324 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003325 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3326 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003327 Ops.push_back(Op);
3328 }
3329
Owen Anderson53aa7a92009-08-10 22:56:29 +00003330 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003331 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003332
Dan Gohman575fad32008-09-03 16:12:24 +00003333 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003334 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003335
Craig Topperabb4ac72014-04-16 06:10:51 +00003336 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003337
3338 // Create the node.
3339 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003340 if (IsTgtIntrinsic) {
3341 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003342 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003343 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003344 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003345 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003346 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003347 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003348 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003349 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003350 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003351 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003352 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003353 }
3354
Dan Gohman575fad32008-09-03 16:12:24 +00003355 if (HasChain) {
3356 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3357 if (OnlyLoad)
3358 PendingLoads.push_back(Chain);
3359 else
3360 DAG.setRoot(Chain);
3361 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003362
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003363 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003364 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00003365 EVT VT = TLI.getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003366 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003367 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003368
Dan Gohman575fad32008-09-03 16:12:24 +00003369 setValue(&I, Result);
3370 }
3371}
3372
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003373/// GetSignificand - Get the significand and build it into a floating-point
3374/// number with exponent of 1:
3375///
3376/// Op = (Op & 0x007fffff) | 0x3f800000;
3377///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003378/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003379static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003380GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003381 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003382 DAG.getConstant(0x007fffff, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003383 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003384 DAG.getConstant(0x3f800000, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003385 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003386}
3387
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003388/// GetExponent - Get the exponent:
3389///
Bill Wendling23959162009-01-20 21:17:57 +00003390/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003391///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003392/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003393static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003394GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003395 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003396 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003397 DAG.getConstant(0x7f800000, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003398 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003399 DAG.getConstant(23, dl, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003400 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003401 DAG.getConstant(127, dl, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003402 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003403}
3404
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003405/// getF32Constant - Get 32-bit floating point constant.
3406static SDValue
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003407getF32Constant(SelectionDAG &DAG, unsigned Flt, SDLoc dl) {
3408 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), dl,
Tim Northover29178a32013-01-22 09:46:31 +00003409 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003410}
3411
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003412static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl,
3413 SelectionDAG &DAG) {
3414 // IntegerPartOfX = ((int32_t)(t0);
3415 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
3416
3417 // FractionalPartOfX = t0 - (float)IntegerPartOfX;
3418 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3419 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
3420
3421 // IntegerPartOfX <<= 23;
3422 IntegerPartOfX = DAG.getNode(
3423 ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003424 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy()));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003425
3426 SDValue TwoToFractionalPartOfX;
3427 if (LimitFloatPrecision <= 6) {
3428 // For floating-point precision of 6:
3429 //
3430 // TwoToFractionalPartOfX =
3431 // 0.997535578f +
3432 // (0.735607626f + 0.252464424f * x) * x;
3433 //
3434 // error 0.0144103317, which is 6 bits
3435 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003436 getF32Constant(DAG, 0x3e814304, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003437 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003438 getF32Constant(DAG, 0x3f3c50c8, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003439 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3440 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003441 getF32Constant(DAG, 0x3f7f5e7e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003442 } else if (LimitFloatPrecision <= 12) {
3443 // For floating-point precision of 12:
3444 //
3445 // TwoToFractionalPartOfX =
3446 // 0.999892986f +
3447 // (0.696457318f +
3448 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3449 //
3450 // error 0.000107046256, which is 13 to 14 bits
3451 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003452 getF32Constant(DAG, 0x3da235e3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003453 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003454 getF32Constant(DAG, 0x3e65b8f3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003455 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3456 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003457 getF32Constant(DAG, 0x3f324b07, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003458 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3459 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003460 getF32Constant(DAG, 0x3f7ff8fd, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003461 } else { // LimitFloatPrecision <= 18
3462 // For floating-point precision of 18:
3463 //
3464 // TwoToFractionalPartOfX =
3465 // 0.999999982f +
3466 // (0.693148872f +
3467 // (0.240227044f +
3468 // (0.554906021e-1f +
3469 // (0.961591928e-2f +
3470 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3471 // error 2.47208000*10^(-7), which is better than 18 bits
3472 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003473 getF32Constant(DAG, 0x3924b03e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003474 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003475 getF32Constant(DAG, 0x3ab24b87, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003476 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3477 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003478 getF32Constant(DAG, 0x3c1d8c17, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003479 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3480 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003481 getF32Constant(DAG, 0x3d634a1d, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003482 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3483 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003484 getF32Constant(DAG, 0x3e75fe14, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003485 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3486 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003487 getF32Constant(DAG, 0x3f317234, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003488 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3489 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003490 getF32Constant(DAG, 0x3f800000, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003491 }
3492
3493 // Add the exponent into the result in integer domain.
3494 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
3495 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3496 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
3497}
3498
Craig Topperd2638c12012-11-24 18:52:06 +00003499/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003500/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003501static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003502 const TargetLowering &TLI) {
3503 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003504 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003505
3506 // Put the exponent in the right bit position for later addition to the
3507 // final result:
3508 //
3509 // #define LOG2OFe 1.4426950f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003510 // t0 = Op * LOG2OFe
Owen Anderson9f944592009-08-11 20:47:22 +00003511 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003512 getF32Constant(DAG, 0x3fb8aa3b, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003513 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling48217d82008-09-09 22:13:54 +00003514 }
3515
Craig Topperd2638c12012-11-24 18:52:06 +00003516 // No special expansion.
3517 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003518}
3519
Craig Topperbef254a2012-11-23 18:38:31 +00003520/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003521/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003522static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003523 const TargetLowering &TLI) {
3524 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003525 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003526 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003527
3528 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003529 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003530 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003531 getF32Constant(DAG, 0x3f317218, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003532
3533 // Get the significand and build it into a floating-point number with
3534 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003535 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003536
Craig Topper3669de42012-11-16 19:08:44 +00003537 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003538 if (LimitFloatPrecision <= 6) {
3539 // For floating-point precision of 6:
3540 //
3541 // LogofMantissa =
3542 // -1.1609546f +
3543 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003544 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003545 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003546 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003547 getF32Constant(DAG, 0xbe74c456, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003548 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003549 getF32Constant(DAG, 0x3fb3a2b1, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003550 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003551 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003552 getF32Constant(DAG, 0x3f949a29, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003553 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003554 // For floating-point precision of 12:
3555 //
3556 // LogOfMantissa =
3557 // -1.7417939f +
3558 // (2.8212026f +
3559 // (-1.4699568f +
3560 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3561 //
3562 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003563 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003564 getF32Constant(DAG, 0xbd67b6d6, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003565 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003566 getF32Constant(DAG, 0x3ee4f4b8, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003567 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3568 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003569 getF32Constant(DAG, 0x3fbc278b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003570 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3571 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003572 getF32Constant(DAG, 0x40348e95, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003573 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003574 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003575 getF32Constant(DAG, 0x3fdef31a, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003576 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00003577 // For floating-point precision of 18:
3578 //
3579 // LogOfMantissa =
3580 // -2.1072184f +
3581 // (4.2372794f +
3582 // (-3.7029485f +
3583 // (2.2781945f +
3584 // (-0.87823314f +
3585 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3586 //
3587 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003588 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003589 getF32Constant(DAG, 0xbc91e5ac, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003590 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003591 getF32Constant(DAG, 0x3e4350aa, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003592 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3593 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003594 getF32Constant(DAG, 0x3f60d3e3, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003595 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3596 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003597 getF32Constant(DAG, 0x4011cdf0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003598 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3599 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003600 getF32Constant(DAG, 0x406cfd1c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003601 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3602 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003603 getF32Constant(DAG, 0x408797cb, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003604 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003605 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003606 getF32Constant(DAG, 0x4006dcab, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003607 }
Craig Topper3669de42012-11-16 19:08:44 +00003608
Craig Topperbef254a2012-11-23 18:38:31 +00003609 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003610 }
3611
Craig Topperbef254a2012-11-23 18:38:31 +00003612 // No special expansion.
3613 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003614}
3615
Craig Topperbef254a2012-11-23 18:38:31 +00003616/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003617/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003618static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003619 const TargetLowering &TLI) {
3620 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003621 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003622 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003623
Bill Wendlinged3bb782008-09-09 20:39:27 +00003624 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003625 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003626
Bill Wendling48416782008-09-09 00:28:24 +00003627 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003628 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003629 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003630
Bill Wendling48416782008-09-09 00:28:24 +00003631 // Different possible minimax approximations of significand in
3632 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00003633 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003634 if (LimitFloatPrecision <= 6) {
3635 // For floating-point precision of 6:
3636 //
3637 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3638 //
3639 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003640 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003641 getF32Constant(DAG, 0xbeb08fe0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003642 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003643 getF32Constant(DAG, 0x40019463, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003644 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003645 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003646 getF32Constant(DAG, 0x3fd6633d, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003647 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003648 // For floating-point precision of 12:
3649 //
3650 // Log2ofMantissa =
3651 // -2.51285454f +
3652 // (4.07009056f +
3653 // (-2.12067489f +
3654 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003655 //
Bill Wendling48416782008-09-09 00:28:24 +00003656 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003657 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003658 getF32Constant(DAG, 0xbda7262e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003659 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003660 getF32Constant(DAG, 0x3f25280b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003661 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3662 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003663 getF32Constant(DAG, 0x4007b923, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003664 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3665 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003666 getF32Constant(DAG, 0x40823e2f, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003667 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003668 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003669 getF32Constant(DAG, 0x4020d29c, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003670 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00003671 // For floating-point precision of 18:
3672 //
3673 // Log2ofMantissa =
3674 // -3.0400495f +
3675 // (6.1129976f +
3676 // (-5.3420409f +
3677 // (3.2865683f +
3678 // (-1.2669343f +
3679 // (0.27515199f -
3680 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3681 //
3682 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003683 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003684 getF32Constant(DAG, 0xbcd2769e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003685 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003686 getF32Constant(DAG, 0x3e8ce0b9, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003687 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3688 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003689 getF32Constant(DAG, 0x3fa22ae7, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003690 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3691 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003692 getF32Constant(DAG, 0x40525723, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003693 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3694 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003695 getF32Constant(DAG, 0x40aaf200, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003696 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3697 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003698 getF32Constant(DAG, 0x40c39dad, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003699 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003700 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003701 getF32Constant(DAG, 0x4042902c, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003702 }
Craig Topper3669de42012-11-16 19:08:44 +00003703
Craig Topperbef254a2012-11-23 18:38:31 +00003704 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00003705 }
Bill Wendling48416782008-09-09 00:28:24 +00003706
Craig Topperbef254a2012-11-23 18:38:31 +00003707 // No special expansion.
3708 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003709}
3710
Craig Topperbef254a2012-11-23 18:38:31 +00003711/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003712/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003713static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003714 const TargetLowering &TLI) {
3715 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003716 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003717 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003718
Bill Wendlinged3bb782008-09-09 20:39:27 +00003719 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003720 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003721 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003722 getF32Constant(DAG, 0x3e9a209a, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003723
3724 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003725 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003726 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00003727
Craig Topper3669de42012-11-16 19:08:44 +00003728 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003729 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003730 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003731 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003732 // Log10ofMantissa =
3733 // -0.50419619f +
3734 // (0.60948995f - 0.10380950f * x) * x;
3735 //
3736 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003737 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003738 getF32Constant(DAG, 0xbdd49a13, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003739 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003740 getF32Constant(DAG, 0x3f1c0789, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003741 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003742 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003743 getF32Constant(DAG, 0x3f011300, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003744 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003745 // For floating-point precision of 12:
3746 //
3747 // Log10ofMantissa =
3748 // -0.64831180f +
3749 // (0.91751397f +
3750 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3751 //
3752 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003753 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003754 getF32Constant(DAG, 0x3d431f31, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003755 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003756 getF32Constant(DAG, 0x3ea21fb2, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003757 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3758 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003759 getF32Constant(DAG, 0x3f6ae232, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003760 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00003761 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003762 getF32Constant(DAG, 0x3f25f7c3, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003763 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003764 // For floating-point precision of 18:
3765 //
3766 // Log10ofMantissa =
3767 // -0.84299375f +
3768 // (1.5327582f +
3769 // (-1.0688956f +
3770 // (0.49102474f +
3771 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3772 //
3773 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003774 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003775 getF32Constant(DAG, 0x3c5d51ce, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003776 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003777 getF32Constant(DAG, 0x3e00685a, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003778 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3779 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003780 getF32Constant(DAG, 0x3efb6798, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003781 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3782 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003783 getF32Constant(DAG, 0x3f88d192, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003784 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3785 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003786 getF32Constant(DAG, 0x3fc4316c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003787 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00003788 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003789 getF32Constant(DAG, 0x3f57ce70, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003790 }
Craig Topper3669de42012-11-16 19:08:44 +00003791
Craig Topperbef254a2012-11-23 18:38:31 +00003792 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00003793 }
Bill Wendling48416782008-09-09 00:28:24 +00003794
Craig Topperbef254a2012-11-23 18:38:31 +00003795 // No special expansion.
3796 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003797}
3798
Craig Topperd2638c12012-11-24 18:52:06 +00003799/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00003800/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003801static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003802 const TargetLowering &TLI) {
3803 if (Op.getValueType() == MVT::f32 &&
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003804 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
3805 return getLimitedPrecisionExp2(Op, dl, DAG);
Bill Wendlingab6676a2008-09-09 22:39:21 +00003806
Craig Topperd2638c12012-11-24 18:52:06 +00003807 // No special expansion.
3808 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00003809}
3810
Bill Wendling648930b2008-09-10 00:20:20 +00003811/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3812/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003813static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00003814 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00003815 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00003816 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00003817 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00003818 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
3819 APFloat Ten(10.0f);
3820 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00003821 }
3822 }
3823
Craig Topper268b6222012-11-25 00:48:58 +00003824 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00003825 // Put the exponent in the right bit position for later addition to the
3826 // final result:
3827 //
3828 // #define LOG2OF10 3.3219281f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003829 // t0 = Op * LOG2OF10;
Craig Topper79bd2052012-11-25 08:08:58 +00003830 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003831 getF32Constant(DAG, 0x40549a78, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003832 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling648930b2008-09-10 00:20:20 +00003833 }
3834
Craig Topper79bd2052012-11-25 08:08:58 +00003835 // No special expansion.
3836 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00003837}
3838
Chris Lattner39f18e52010-01-01 03:32:16 +00003839
3840/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003841static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00003842 SelectionDAG &DAG) {
3843 // If RHS is a constant, we can expand this out to a multiplication tree,
3844 // otherwise we end up lowering to a call to __powidf2 (for example). When
3845 // optimizing for size, we only want to do this if the expansion would produce
3846 // a small number of multiplies, otherwise we do the full expansion.
3847 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3848 // Get the exponent as a positive value.
3849 unsigned Val = RHSC->getSExtValue();
3850 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003851
Chris Lattner39f18e52010-01-01 03:32:16 +00003852 // powi(x, 0) -> 1.0
3853 if (Val == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003854 return DAG.getConstantFP(1.0, DL, LHS.getValueType());
Chris Lattner39f18e52010-01-01 03:32:16 +00003855
Dan Gohman913c9982010-04-15 04:33:49 +00003856 const Function *F = DAG.getMachineFunction().getFunction();
Duncan P. N. Exon Smith70eb9c52015-02-14 01:44:41 +00003857 if (!F->hasFnAttribute(Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00003858 // If optimizing for size, don't insert too many multiplies. This
3859 // inserts up to 5 multiplies.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00003860 countPopulation(Val) + Log2_32(Val) < 7) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003861 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003862 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00003863 // powi(x,15) generates one more multiply than it should), but this has
3864 // the benefit of being both really simple and much better than a libcall.
3865 SDValue Res; // Logically starts equal to 1.0
3866 SDValue CurSquare = LHS;
3867 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003868 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003869 if (Res.getNode())
3870 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3871 else
3872 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003873 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003874
Chris Lattner39f18e52010-01-01 03:32:16 +00003875 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3876 CurSquare, CurSquare);
3877 Val >>= 1;
3878 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003879
Chris Lattner39f18e52010-01-01 03:32:16 +00003880 // If the original was negative, invert the result, producing 1/(x*x*x).
3881 if (RHSC->getSExtValue() < 0)
3882 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003883 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
Chris Lattner39f18e52010-01-01 03:32:16 +00003884 return Res;
3885 }
3886 }
3887
3888 // Otherwise, expand to a libcall.
3889 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3890}
3891
Devang Patel8e60ff12011-05-16 21:24:05 +00003892// getTruncatedArgReg - Find underlying register used for an truncated
3893// argument.
3894static unsigned getTruncatedArgReg(const SDValue &N) {
3895 if (N.getOpcode() != ISD::TRUNCATE)
3896 return 0;
3897
3898 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00003899 if (Ext.getOpcode() == ISD::AssertZext ||
3900 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00003901 const SDValue &CFR = Ext.getOperand(0);
3902 if (CFR.getOpcode() == ISD::CopyFromReg)
3903 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00003904 if (CFR.getOpcode() == ISD::TRUNCATE)
3905 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00003906 }
3907 return 0;
3908}
3909
Evan Cheng6e822452010-04-28 23:08:54 +00003910/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3911/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3912/// At the end of instruction selection, they will be inserted to the entry BB.
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00003913bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00003914 const Value *V, DILocalVariable *Variable, DIExpression *Expr,
3915 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00003916 const Argument *Arg = dyn_cast<Argument>(V);
3917 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00003918 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00003919
Devang Patel03955532010-04-29 20:40:36 +00003920 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00003921 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00003922
Devang Patela46953d2010-04-29 18:50:36 +00003923 // Ignore inlined function arguments here.
Duncan P. N. Exon Smith745a5db2015-04-13 21:38:48 +00003924 //
3925 // FIXME: Should we be checking DL->inlinedAt() to determine this?
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00003926 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00003927 return false;
3928
David Blaikie0252265b2013-06-16 20:34:15 +00003929 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00003930 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00003931 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
3932 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00003933
David Blaikie0252265b2013-06-16 20:34:15 +00003934 if (!Op && N.getNode()) {
3935 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00003936 if (N.getOpcode() == ISD::CopyFromReg)
3937 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
3938 else
3939 Reg = getTruncatedArgReg(N);
3940 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00003941 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3942 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3943 if (PR)
3944 Reg = PR;
3945 }
David Blaikie0252265b2013-06-16 20:34:15 +00003946 if (Reg)
3947 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00003948 }
3949
David Blaikie0252265b2013-06-16 20:34:15 +00003950 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00003951 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00003952 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00003953 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00003954 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00003955 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003956
David Blaikie0252265b2013-06-16 20:34:15 +00003957 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00003958 // Check if frame index is available.
3959 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00003960 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00003961 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
3962 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00003963
David Blaikie0252265b2013-06-16 20:34:15 +00003964 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00003965 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00003966
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00003967 assert(Variable->isValidLocationForIntrinsic(DL) &&
3968 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +00003969 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00003970 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00003971 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
3972 Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00003973 else
3974 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00003975 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +00003976 .addOperand(*Op)
3977 .addImm(Offset)
3978 .addMetadata(Variable)
3979 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00003980
Evan Cheng5fb45a22010-04-29 01:40:30 +00003981 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00003982}
Chris Lattner39f18e52010-01-01 03:32:16 +00003983
Douglas Gregor6739a892010-05-11 06:17:44 +00003984// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00003985#if defined(_MSC_VER) && defined(setjmp) && \
3986 !defined(setjmp_undefined_for_msvc)
3987# pragma push_macro("setjmp")
3988# undef setjmp
3989# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00003990#endif
3991
Dan Gohman575fad32008-09-03 16:12:24 +00003992/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3993/// we want to emit this as a call to a named external function, return the name
3994/// otherwise lower it and return null.
3995const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003996SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00003997 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003998 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003999 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004000 SDValue Res;
4001
Dan Gohman575fad32008-09-03 16:12:24 +00004002 switch (Intrinsic) {
4003 default:
4004 // By default, turn this into a target intrinsic node.
4005 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004006 return nullptr;
4007 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4008 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4009 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004010 case Intrinsic::returnaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004011 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004012 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004013 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004014 case Intrinsic::frameaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004015 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004016 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004017 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004018 case Intrinsic::read_register: {
4019 Value *Reg = I.getArgOperand(0);
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004020 SDValue RegName =
4021 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Eric Christopher58a24612014-10-08 09:50:54 +00004022 EVT VT = TLI.getValueType(I.getType());
Renato Golinc7aea402014-05-06 16:51:25 +00004023 setValue(&I, DAG.getNode(ISD::READ_REGISTER, sdl, VT, RegName));
4024 return nullptr;
4025 }
4026 case Intrinsic::write_register: {
4027 Value *Reg = I.getArgOperand(0);
4028 Value *RegValue = I.getArgOperand(1);
4029 SDValue Chain = getValue(RegValue).getOperand(0);
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004030 SDValue RegName =
4031 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Renato Golinc7aea402014-05-06 16:51:25 +00004032 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4033 RegName, getValue(RegValue)));
4034 return nullptr;
4035 }
Dan Gohman575fad32008-09-03 16:12:24 +00004036 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004037 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004038 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004039 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004040 case Intrinsic::memcpy: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004041 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004042 // Assert for address < 256 since we support only user defined address
4043 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004044 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004045 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004046 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004047 < 256 &&
4048 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004049 SDValue Op1 = getValue(I.getArgOperand(0));
4050 SDValue Op2 = getValue(I.getArgOperand(1));
4051 SDValue Op3 = getValue(I.getArgOperand(2));
4052 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004053 if (!Align)
4054 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004055 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004056 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4057 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4058 false, isTC,
4059 MachinePointerInfo(I.getArgOperand(0)),
4060 MachinePointerInfo(I.getArgOperand(1)));
4061 updateDAGForMaybeTailCall(MC);
Craig Topperc0196b12014-04-14 00:51:57 +00004062 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004063 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004064 case Intrinsic::memset: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004065 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004066 // Assert for address < 256 since we support only user defined address
4067 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004068 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004069 < 256 &&
4070 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004071 SDValue Op1 = getValue(I.getArgOperand(0));
4072 SDValue Op2 = getValue(I.getArgOperand(1));
4073 SDValue Op3 = getValue(I.getArgOperand(2));
4074 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004075 if (!Align)
4076 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004077 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004078 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4079 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4080 isTC, MachinePointerInfo(I.getArgOperand(0)));
4081 updateDAGForMaybeTailCall(MS);
Craig Topperc0196b12014-04-14 00:51:57 +00004082 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004083 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004084 case Intrinsic::memmove: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004085 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004086 // Assert for address < 256 since we support only user defined address
4087 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004088 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004089 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004090 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004091 < 256 &&
4092 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004093 SDValue Op1 = getValue(I.getArgOperand(0));
4094 SDValue Op2 = getValue(I.getArgOperand(1));
4095 SDValue Op3 = getValue(I.getArgOperand(2));
4096 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004097 if (!Align)
4098 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004099 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004100 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4101 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4102 isTC, MachinePointerInfo(I.getArgOperand(0)),
4103 MachinePointerInfo(I.getArgOperand(1)));
4104 updateDAGForMaybeTailCall(MM);
Craig Topperc0196b12014-04-14 00:51:57 +00004105 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004106 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004107 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004108 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004109 DILocalVariable *Variable = DI.getVariable();
4110 DIExpression *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004111 const Value *Address = DI.getAddress();
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004112 assert(Variable && "Missing variable");
4113 if (!Address) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004114 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004115 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004116 }
Dale Johannesene0983522010-04-26 20:06:49 +00004117
Devang Patel3bffd522010-09-02 21:29:42 +00004118 // Check if address has undef value.
4119 if (isa<UndefValue>(Address) ||
4120 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004121 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004122 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004123 }
4124
Dale Johannesene0983522010-04-26 20:06:49 +00004125 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004126 if (!N.getNode() && isa<Argument>(Address))
4127 // Check unused arguments map.
4128 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004129 SDDbgValue *SDV;
4130 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004131 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4132 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004133 // Parameters are handled specially.
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00004134 bool isParameter = Variable->getTag() == dwarf::DW_TAG_arg_variable ||
4135 isa<Argument>(Address);
Eric Christopherda970542012-02-24 01:59:08 +00004136
Devang Patel98d3edf2010-09-02 21:02:27 +00004137 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4138
Dale Johannesene0983522010-04-26 20:06:49 +00004139 if (isParameter && !AI) {
4140 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4141 if (FINode)
4142 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004143 SDV = DAG.getFrameIndexDbgValue(
4144 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004145 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004146 // Address is an argument, so try to emit its dbg value using
4147 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004148 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
4149 N);
Craig Topperc0196b12014-04-14 00:51:57 +00004150 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004151 }
Dale Johannesene0983522010-04-26 20:06:49 +00004152 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004153 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004154 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004155 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004156 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004157 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004158 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4159 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004160 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004161 }
Dale Johannesene0983522010-04-26 20:06:49 +00004162 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4163 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004164 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004165 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004166 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004167 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004168 // If variable is pinned by a alloca in dominating bb then
4169 // use StaticAllocaMap.
4170 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004171 if (AI->getParent() != DI.getParent()) {
4172 DenseMap<const AllocaInst*, int>::iterator SI =
4173 FuncInfo.StaticAllocaMap.find(AI);
4174 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004175 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004176 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004177 DAG.AddDbgValue(SDV, nullptr, false);
4178 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004179 }
Devang Patelda25de82010-09-15 14:48:53 +00004180 }
4181 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004182 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004183 }
Dale Johannesene0983522010-04-26 20:06:49 +00004184 }
Craig Topperc0196b12014-04-14 00:51:57 +00004185 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004186 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004187 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004188 const DbgValueInst &DI = cast<DbgValueInst>(I);
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004189 assert(DI.getVariable() && "Missing variable");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004190
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004191 DILocalVariable *Variable = DI.getVariable();
4192 DIExpression *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004193 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004194 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004195 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004196 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004197
Dale Johannesene0983522010-04-26 20:06:49 +00004198 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004199 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004200 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4201 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004202 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004203 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004204 // Do not use getValue() in here; we don't want to generate code at
4205 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004206 SDValue N = NodeMap[V];
4207 if (!N.getNode() && isa<Argument>(V))
4208 // Check unused arguments map.
4209 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004210 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004211 // A dbg.value for an alloca is always indirect.
4212 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004213 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004214 IsIndirect, N)) {
4215 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4216 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004217 DAG.AddDbgValue(SDV, N.getNode(), false);
4218 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004219 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004220 // Do not call getValue(V) yet, as we don't want to generate code.
4221 // Remember it for later.
4222 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4223 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004224 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004225 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004226 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004227 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004228 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004229 }
4230
4231 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004232 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004233 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004234 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004235 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004236 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004237 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4238 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004239 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004240 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004241 DenseMap<const AllocaInst*, int>::iterator SI =
4242 FuncInfo.StaticAllocaMap.find(AI);
4243 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004244 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004245 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004246 }
Dan Gohman575fad32008-09-03 16:12:24 +00004247
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004248 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004249 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004250 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004251 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004252 Res = DAG.getConstant(TypeID, sdl, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004253 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004254 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004255 }
4256
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004257 case Intrinsic::eh_return_i32:
4258 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004259 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004260 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004261 MVT::Other,
4262 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004263 getValue(I.getArgOperand(0)),
4264 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004265 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004266 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004267 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004268 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004269 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004270 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004271 TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004272 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004273 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004274 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004275 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004276 CfaArg);
Eric Christopher58a24612014-10-08 09:50:54 +00004277 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004278 DAG.getConstant(0, sdl, TLI.getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004279 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004280 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004281 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004282 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004283 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004284 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004285 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004286 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004287 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004288
Chris Lattnerfb964e52010-04-05 06:19:28 +00004289 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004290 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004291 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004292 case Intrinsic::eh_sjlj_functioncontext: {
4293 // Get and store the index of the function context.
4294 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004295 AllocaInst *FnCtx =
4296 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004297 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4298 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004299 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004300 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004301 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004302 SDValue Ops[2];
4303 Ops[0] = getRoot();
4304 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004305 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004306 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004307 setValue(&I, Op.getValue(0));
4308 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004309 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004310 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004311 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004312 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004313 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004314 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004315 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004316
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004317 case Intrinsic::masked_gather:
4318 visitMaskedGather(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004319 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004320 case Intrinsic::masked_load:
4321 visitMaskedLoad(I);
4322 return nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004323 case Intrinsic::masked_scatter:
4324 visitMaskedScatter(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004325 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004326 case Intrinsic::masked_store:
4327 visitMaskedStore(I);
4328 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004329 case Intrinsic::x86_mmx_pslli_w:
4330 case Intrinsic::x86_mmx_pslli_d:
4331 case Intrinsic::x86_mmx_pslli_q:
4332 case Intrinsic::x86_mmx_psrli_w:
4333 case Intrinsic::x86_mmx_psrli_d:
4334 case Intrinsic::x86_mmx_psrli_q:
4335 case Intrinsic::x86_mmx_psrai_w:
4336 case Intrinsic::x86_mmx_psrai_d: {
4337 SDValue ShAmt = getValue(I.getArgOperand(1));
4338 if (isa<ConstantSDNode>(ShAmt)) {
4339 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004340 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004341 }
4342 unsigned NewIntrinsic = 0;
4343 EVT ShAmtVT = MVT::v2i32;
4344 switch (Intrinsic) {
4345 case Intrinsic::x86_mmx_pslli_w:
4346 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4347 break;
4348 case Intrinsic::x86_mmx_pslli_d:
4349 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4350 break;
4351 case Intrinsic::x86_mmx_pslli_q:
4352 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4353 break;
4354 case Intrinsic::x86_mmx_psrli_w:
4355 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4356 break;
4357 case Intrinsic::x86_mmx_psrli_d:
4358 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4359 break;
4360 case Intrinsic::x86_mmx_psrli_q:
4361 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4362 break;
4363 case Intrinsic::x86_mmx_psrai_w:
4364 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4365 break;
4366 case Intrinsic::x86_mmx_psrai_d:
4367 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4368 break;
4369 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4370 }
4371
4372 // The vector shift intrinsics with scalars uses 32b shift amounts but
4373 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4374 // to be zero.
4375 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004376 SDValue ShOps[2];
4377 ShOps[0] = ShAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004378 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004379 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Eric Christopher58a24612014-10-08 09:50:54 +00004380 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004381 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4382 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004383 DAG.getConstant(NewIntrinsic, sdl, MVT::i32),
Dale Johannesendd224d22010-09-30 23:57:10 +00004384 getValue(I.getArgOperand(0)), ShAmt);
4385 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004386 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004387 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004388 case Intrinsic::convertff:
4389 case Intrinsic::convertfsi:
4390 case Intrinsic::convertfui:
4391 case Intrinsic::convertsif:
4392 case Intrinsic::convertuif:
4393 case Intrinsic::convertss:
4394 case Intrinsic::convertsu:
4395 case Intrinsic::convertus:
4396 case Intrinsic::convertuu: {
4397 ISD::CvtCode Code = ISD::CVT_INVALID;
4398 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004399 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004400 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4401 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4402 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4403 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4404 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4405 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4406 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4407 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4408 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4409 }
Eric Christopher58a24612014-10-08 09:50:54 +00004410 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004411 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004412 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004413 DAG.getValueType(DestVT),
4414 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004415 getValue(I.getArgOperand(1)),
4416 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004417 Code);
4418 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004419 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00004420 }
Dan Gohman575fad32008-09-03 16:12:24 +00004421 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004422 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004423 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00004424 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004425 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00004426 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004427 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004428 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00004429 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004430 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004431 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00004432 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004433 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004434 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00004435 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004436 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004437 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00004438 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004439 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004440 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004441 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00004442 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004443 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004444 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00004445 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00004446 case Intrinsic::sin:
4447 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00004448 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00004449 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00004450 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00004451 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00004452 case Intrinsic::nearbyint:
4453 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00004454 unsigned Opcode;
4455 switch (Intrinsic) {
4456 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4457 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4458 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4459 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4460 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4461 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4462 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4463 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4464 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4465 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00004466 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00004467 }
4468
Andrew Trickef9de2a2013-05-25 02:42:55 +00004469 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00004470 getValue(I.getArgOperand(0)).getValueType(),
4471 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004472 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004473 }
Matt Arsenault7c936902014-10-21 23:01:01 +00004474 case Intrinsic::minnum:
4475 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
4476 getValue(I.getArgOperand(0)).getValueType(),
4477 getValue(I.getArgOperand(0)),
4478 getValue(I.getArgOperand(1))));
4479 return nullptr;
4480 case Intrinsic::maxnum:
4481 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
4482 getValue(I.getArgOperand(0)).getValueType(),
4483 getValue(I.getArgOperand(0)),
4484 getValue(I.getArgOperand(1))));
4485 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00004486 case Intrinsic::copysign:
4487 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
4488 getValue(I.getArgOperand(0)).getValueType(),
4489 getValue(I.getArgOperand(0)),
4490 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004491 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004492 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004493 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004494 getValue(I.getArgOperand(0)).getValueType(),
4495 getValue(I.getArgOperand(0)),
4496 getValue(I.getArgOperand(1)),
4497 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00004498 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004499 case Intrinsic::fmuladd: {
Eric Christopher58a24612014-10-08 09:50:54 +00004500 EVT VT = TLI.getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00004501 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00004502 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004503 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004504 getValue(I.getArgOperand(0)).getValueType(),
4505 getValue(I.getArgOperand(0)),
4506 getValue(I.getArgOperand(1)),
4507 getValue(I.getArgOperand(2))));
4508 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004509 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004510 getValue(I.getArgOperand(0)).getValueType(),
4511 getValue(I.getArgOperand(0)),
4512 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004513 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004514 getValue(I.getArgOperand(0)).getValueType(),
4515 Mul,
4516 getValue(I.getArgOperand(2)));
4517 setValue(&I, Add);
4518 }
Craig Topperc0196b12014-04-14 00:51:57 +00004519 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004520 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004521 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00004522 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
4523 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
4524 getValue(I.getArgOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004525 DAG.getTargetConstant(0, sdl,
4526 MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00004527 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004528 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00004529 setValue(&I,
Eric Christopher58a24612014-10-08 09:50:54 +00004530 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()),
Tim Northoverf7a02c12014-07-21 09:13:56 +00004531 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
4532 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00004533 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004534 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004535 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004536 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00004537 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004538 }
4539 case Intrinsic::readcyclecounter: {
4540 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004541 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004542 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004543 setValue(&I, Res);
4544 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004545 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004546 }
Dan Gohman575fad32008-09-03 16:12:24 +00004547 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004548 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00004549 getValue(I.getArgOperand(0)).getValueType(),
4550 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004551 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004552 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004553 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004554 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004555 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004556 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004557 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004558 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004559 }
4560 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004561 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004562 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004563 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004564 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004565 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004566 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004567 }
4568 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004569 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004570 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004571 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004572 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004573 }
4574 case Intrinsic::stacksave: {
4575 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004576 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004577 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004578 setValue(&I, Res);
4579 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004580 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004581 }
4582 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004583 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004584 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00004585 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004586 }
Bill Wendling13020d22008-11-18 11:01:33 +00004587 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00004588 // Emit code into the DAG to store the stack guard onto the stack.
4589 MachineFunction &MF = DAG.getMachineFunction();
4590 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher58a24612014-10-08 09:50:54 +00004591 EVT PtrTy = TLI.getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004592 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004593 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
4594 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00004595
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004596 // See if Ptr is a bitcast. If it is, look through it and see if we can get
4597 // global variable __stack_chk_guard.
4598 if (!GV)
4599 if (const Operator *BC = dyn_cast<Operator>(Ptr))
4600 if (BC->getOpcode() == Instruction::BitCast)
4601 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
4602
Eric Christopher58a24612014-10-08 09:50:54 +00004603 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004604 // Emit a LOAD_STACK_GUARD node.
4605 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
4606 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004607 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004608 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
4609 unsigned Flags = MachineMemOperand::MOLoad |
4610 MachineMemOperand::MOInvariant;
4611 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
4612 PtrTy.getSizeInBits() / 8,
4613 DAG.getEVTAlignment(PtrTy));
4614 Node->setMemRefs(MemRefs, MemRefs + 1);
4615
4616 // Copy the guard value to a virtual register so that it can be
4617 // retrieved in the epilogue.
4618 Src = SDValue(Node, 0);
4619 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00004620 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004621 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
4622
4623 SPDescriptor.setGuardReg(Reg);
4624 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
4625 } else {
4626 Src = getValue(I.getArgOperand(0)); // The guard's value.
4627 }
4628
Gabor Greifeba0be72010-06-25 09:38:13 +00004629 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00004630
Bill Wendlingeb4268d2008-11-07 01:23:58 +00004631 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00004632 MFI->setStackProtectorIndex(FI);
4633
4634 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4635
4636 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004637 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00004638 MachinePointerInfo::getFixedStack(FI),
4639 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004640 setValue(&I, Res);
4641 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004642 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00004643 }
Eric Christopher7a50b282009-10-27 00:52:25 +00004644 case Intrinsic::objectsize: {
4645 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00004646 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00004647
4648 assert(CI && "Non-constant type in __builtin_object_size?");
4649
Gabor Greifeba0be72010-06-25 09:38:13 +00004650 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00004651 EVT Ty = Arg.getValueType();
4652
Dan Gohmanf1d83042010-06-18 14:22:04 +00004653 if (CI->isZero())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004654 Res = DAG.getConstant(-1ULL, sdl, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00004655 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004656 Res = DAG.getConstant(0, sdl, Ty);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004657
4658 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004659 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00004660 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00004661 case Intrinsic::annotation:
4662 case Intrinsic::ptr_annotation:
4663 // Drop the intrinsic, but forward the value
4664 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004665 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00004666 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00004667 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00004668 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00004669 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004670
4671 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004672 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00004673
4674 SDValue Ops[6];
4675 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004676 Ops[1] = getValue(I.getArgOperand(0));
4677 Ops[2] = getValue(I.getArgOperand(1));
4678 Ops[3] = getValue(I.getArgOperand(2));
4679 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00004680 Ops[5] = DAG.getSrcValue(F);
4681
Craig Topper48d114b2014-04-26 18:35:24 +00004682 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00004683
Duncan Sandsa0984362011-09-06 13:37:06 +00004684 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004685 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00004686 }
4687 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004688 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004689 TLI.getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00004690 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004691 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004692 }
Dan Gohman575fad32008-09-03 16:12:24 +00004693 case Intrinsic::gcroot:
4694 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00004695 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00004696 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004697
Dan Gohman575fad32008-09-03 16:12:24 +00004698 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4699 GFI->addStackRoot(FI->getIndex(), TypeMap);
4700 }
Craig Topperc0196b12014-04-14 00:51:57 +00004701 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004702 case Intrinsic::gcread:
4703 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00004704 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00004705 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004706 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00004707 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004708
4709 case Intrinsic::expect: {
4710 // Just replace __builtin_expect(exp, c) with EXP.
4711 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004712 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004713 }
4714
Shuxin Yangcdde0592012-10-19 20:11:16 +00004715 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00004716 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004717 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00004718 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00004719 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00004720 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00004721 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00004722 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004723 }
4724 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004725
4726 TargetLowering::CallLoweringInfo CLI(DAG);
4727 CLI.setDebugLoc(sdl).setChain(getRoot())
4728 .setCallee(CallingConv::C, I.getType(),
Eric Christopher58a24612014-10-08 09:50:54 +00004729 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00004730 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004731
Eric Christopher58a24612014-10-08 09:50:54 +00004732 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00004733 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00004734 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004735 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00004736
Bill Wendling5eee7442008-11-21 02:38:44 +00004737 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004738 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004739 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004740 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004741 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00004742 case Intrinsic::smul_with_overflow: {
4743 ISD::NodeType Op;
4744 switch (Intrinsic) {
4745 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4746 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
4747 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
4748 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
4749 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
4750 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
4751 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
4752 }
4753 SDValue Op1 = getValue(I.getArgOperand(0));
4754 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00004755
Craig Topperbc680062012-04-11 04:34:11 +00004756 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004757 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00004758 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00004759 }
Dan Gohman575fad32008-09-03 16:12:24 +00004760 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004761 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00004762 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00004763 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004764 Ops[1] = getValue(I.getArgOperand(0));
4765 Ops[2] = getValue(I.getArgOperand(1));
4766 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004767 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004768 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00004769 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00004770 EVT::getIntegerVT(*Context, 8),
4771 MachinePointerInfo(I.getArgOperand(0)),
4772 0, /* align */
4773 false, /* volatile */
4774 rw==0, /* read */
4775 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00004776 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004777 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00004778 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00004779 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00004780 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00004781 // Stack coloring is not enabled in O0, discard region information.
4782 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00004783 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004784
Nadav Rotemd753a952012-09-10 08:43:23 +00004785 SmallVector<Value *, 4> Allocas;
Mehdi Aminia28d91d2015-03-10 02:37:25 +00004786 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00004787
Craig Toppere1c1d362013-07-03 05:11:49 +00004788 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
4789 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00004790 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
4791
4792 // Could not find an Alloca.
4793 if (!LifetimeObject)
4794 continue;
4795
Pete Cooper230332f2014-10-17 22:59:33 +00004796 // First check that the Alloca is static, otherwise it won't have a
4797 // valid frame index.
4798 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
4799 if (SI == FuncInfo.StaticAllocaMap.end())
4800 return nullptr;
4801
4802 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00004803
4804 SDValue Ops[2];
4805 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00004806 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00004807 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
4808
Craig Topper48d114b2014-04-26 18:35:24 +00004809 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00004810 DAG.setRoot(Res);
4811 }
Craig Topperc0196b12014-04-14 00:51:57 +00004812 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004813 }
4814 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004815 // Discard region information.
Eric Christopher58a24612014-10-08 09:50:54 +00004816 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00004817 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00004818 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004819 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00004820 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004821 case Intrinsic::stackprotectorcheck: {
4822 // Do not actually emit anything for this basic block. Instead we initialize
4823 // the stack protector descriptor and export the guard variable so we can
4824 // access it in FinishBasicBlock.
4825 const BasicBlock *BB = I.getParent();
4826 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
4827 ExportFromCurrentBlock(SPDescriptor.getGuard());
4828
4829 // Flush our exports since we are going to process a terminator.
4830 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00004831 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004832 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00004833 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00004834 return TLI.getClearCacheBuiltinName();
David Majnemercde33032015-03-30 22:58:10 +00004835 case Intrinsic::eh_actions:
4836 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
4837 return nullptr;
Nuno Lopesec9653b2012-06-28 22:30:12 +00004838 case Intrinsic::donothing:
4839 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00004840 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004841 case Intrinsic::experimental_stackmap: {
4842 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00004843 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004844 }
4845 case Intrinsic::experimental_patchpoint_void:
4846 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00004847 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00004848 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004849 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00004850 case Intrinsic::experimental_gc_statepoint: {
4851 visitStatepoint(I);
4852 return nullptr;
4853 }
4854 case Intrinsic::experimental_gc_result_int:
4855 case Intrinsic::experimental_gc_result_float:
Ramkumar Ramachandra75a4f352015-01-22 20:14:38 +00004856 case Intrinsic::experimental_gc_result_ptr:
4857 case Intrinsic::experimental_gc_result: {
Philip Reames1a1bdb22014-12-02 18:50:36 +00004858 visitGCResult(I);
4859 return nullptr;
4860 }
4861 case Intrinsic::experimental_gc_relocate: {
4862 visitGCRelocate(I);
4863 return nullptr;
4864 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00004865 case Intrinsic::instrprof_increment:
4866 llvm_unreachable("instrprof failed to lower an increment");
Reid Klecknere9b89312015-01-13 00:48:10 +00004867
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004868 case Intrinsic::frameescape: {
Reid Klecknere9b89312015-01-13 00:48:10 +00004869 MachineFunction &MF = DAG.getMachineFunction();
4870 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
4871
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004872 // Directly emit some FRAME_ALLOC machine instrs. Label assignment emission
4873 // is the same on all targets.
4874 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
Reid Klecknerb4019412015-04-06 18:50:38 +00004875 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
4876 if (isa<ConstantPointerNull>(Arg))
4877 continue; // Skip null pointers. They represent a hole in index space.
4878 AllocaInst *Slot = cast<AllocaInst>(Arg);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004879 assert(FuncInfo.StaticAllocaMap.count(Slot) &&
4880 "can only escape static allocas");
4881 int FI = FuncInfo.StaticAllocaMap[Slot];
4882 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00004883 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
4884 GlobalValue::getRealLinkageName(MF.getName()), Idx);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004885 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
4886 TII->get(TargetOpcode::FRAME_ALLOC))
4887 .addSym(FrameAllocSym)
4888 .addFrameIndex(FI);
4889 }
Reid Klecknere9b89312015-01-13 00:48:10 +00004890
4891 return nullptr;
4892 }
4893
Reid Kleckner3542ace2015-01-13 01:51:34 +00004894 case Intrinsic::framerecover: {
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004895 // i8* @llvm.framerecover(i8* %fn, i8* %fp, i32 %idx)
Reid Klecknere9b89312015-01-13 00:48:10 +00004896 MachineFunction &MF = DAG.getMachineFunction();
4897 MVT PtrVT = TLI.getPointerTy(0);
4898
4899 // Get the symbol that defines the frame offset.
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004900 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
4901 auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
4902 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX));
Reid Klecknere9b89312015-01-13 00:48:10 +00004903 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00004904 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
4905 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal);
Reid Klecknere9b89312015-01-13 00:48:10 +00004906
4907 // Create a TargetExternalSymbol for the label to avoid any target lowering
4908 // that would make this PC relative.
4909 StringRef Name = FrameAllocSym->getName();
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004910 assert(Name.data()[Name.size()] == '\0' && "not null terminated");
Reid Klecknere9b89312015-01-13 00:48:10 +00004911 SDValue OffsetSym = DAG.getTargetExternalSymbol(Name.data(), PtrVT);
4912 SDValue OffsetVal =
Reid Kleckner3542ace2015-01-13 01:51:34 +00004913 DAG.getNode(ISD::FRAME_ALLOC_RECOVER, sdl, PtrVT, OffsetSym);
Reid Klecknere9b89312015-01-13 00:48:10 +00004914
4915 // Add the offset to the FP.
4916 Value *FP = I.getArgOperand(1);
4917 SDValue FPVal = getValue(FP);
4918 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
4919 setValue(&I, Add);
4920
4921 return nullptr;
4922 }
Andrew Kaylor78b53db2015-02-10 19:52:43 +00004923 case Intrinsic::eh_begincatch:
4924 case Intrinsic::eh_endcatch:
4925 llvm_unreachable("begin/end catch intrinsics not lowered in codegen");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00004926 case Intrinsic::eh_exceptioncode: {
4927 unsigned Reg = TLI.getExceptionPointerRegister();
4928 assert(Reg && "cannot get exception code on this platform");
4929 MVT PtrVT = TLI.getPointerTy();
4930 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
4931 unsigned VReg = FuncInfo.MBB->addLiveIn(Reg, PtrRC);
4932 SDValue N =
4933 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
4934 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
4935 setValue(&I, N);
4936 return nullptr;
4937 }
Dan Gohman575fad32008-09-03 16:12:24 +00004938 }
4939}
4940
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00004941std::pair<SDValue, SDValue>
4942SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
4943 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004944 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00004945 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004946
Chris Lattnerfb964e52010-04-05 06:19:28 +00004947 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00004948 // Insert a label before the invoke call to mark the try range. This can be
4949 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00004950 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00004951
Jim Grosbach54c05302010-01-28 01:45:32 +00004952 // For SjLj, keep track of which landing pads go with which invokes
4953 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00004954 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00004955 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004956 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00004957 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00004958
Jim Grosbach54c05302010-01-28 01:45:32 +00004959 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00004960 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00004961 }
4962
Dan Gohman575fad32008-09-03 16:12:24 +00004963 // Both PendingLoads and PendingExports must be flushed here;
4964 // this call might not return.
4965 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004966 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00004967
4968 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00004969 }
Eric Christopher2b214e72015-01-27 01:01:36 +00004970 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4971 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004972
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00004973 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004974 "Non-null chain expected with non-tail call!");
4975 assert((Result.second.getNode() || !Result.first.getNode()) &&
4976 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00004977
Evan Cheng8d68ebd2011-04-01 19:42:22 +00004978 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00004979 // As a special case, a null chain means that a tail call has been emitted
4980 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004981 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00004982
4983 // Since there's no actual continuation from this block, nothing can be
4984 // relying on us setting vregs for them.
4985 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00004986 } else {
4987 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00004988 }
Dan Gohman575fad32008-09-03 16:12:24 +00004989
Chris Lattnerfb964e52010-04-05 06:19:28 +00004990 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00004991 // Insert a label at the end of the invoke call to mark the try range. This
4992 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00004993 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004994 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00004995
4996 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00004997 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00004998 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00004999
5000 return Result;
5001}
5002
5003void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5004 bool isTailCall,
5005 MachineBasicBlock *LandingPad) {
5006 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5007 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5008 Type *RetTy = FTy->getReturnType();
5009
5010 TargetLowering::ArgListTy Args;
5011 TargetLowering::ArgListEntry Entry;
5012 Args.reserve(CS.arg_size());
5013
5014 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5015 i != e; ++i) {
5016 const Value *V = *i;
5017
5018 // Skip empty types
5019 if (V->getType()->isEmptyTy())
5020 continue;
5021
5022 SDValue ArgNode = getValue(V);
5023 Entry.Node = ArgNode; Entry.Ty = V->getType();
5024
5025 // Skip the first return-type Attribute to get to params.
5026 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5027 Args.push_back(Entry);
Ahmed Bougachafaf80652015-03-27 20:35:49 +00005028
5029 // If we have an explicit sret argument that is an Instruction, (i.e., it
5030 // might point to function-local memory), we can't meaningfully tail-call.
5031 if (Entry.isSRet && isa<Instruction>(V))
5032 isTailCall = false;
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005033 }
5034
5035 // Check if target-independent constraints permit a tail call here.
5036 // Target-dependent constraints are checked within TLI->LowerCallTo.
5037 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5038 isTailCall = false;
5039
5040 TargetLowering::CallLoweringInfo CLI(DAG);
5041 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5042 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5043 .setTailCall(isTailCall);
5044 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5045
5046 if (Result.first.getNode())
5047 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005048}
5049
Chris Lattner1a32ede2009-12-24 00:37:38 +00005050/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5051/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005052static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005053 for (const User *U : V->users()) {
5054 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005055 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005056 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005057 if (C->isNullValue())
5058 continue;
5059 // Unknown instruction.
5060 return false;
5061 }
5062 return true;
5063}
5064
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005065static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005066 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005067 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005068
Chris Lattner1a32ede2009-12-24 00:37:38 +00005069 // Check to see if this load can be trivially constant folded, e.g. if the
5070 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005071 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005072 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005073 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005074 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005075
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005076 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
5077 const_cast<Constant *>(LoadInput), *Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005078 return Builder.getValue(LoadCst);
5079 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005080
Chris Lattner1a32ede2009-12-24 00:37:38 +00005081 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5082 // still constant memory, the input chain can be the entry node.
5083 SDValue Root;
5084 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005085
Chris Lattner1a32ede2009-12-24 00:37:38 +00005086 // Do not serialize (non-volatile) loads of constant memory with anything.
5087 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5088 Root = Builder.DAG.getEntryNode();
5089 ConstantMemory = true;
5090 } else {
5091 // Do not serialize non-volatile loads against each other.
5092 Root = Builder.DAG.getRoot();
5093 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005094
Chris Lattner1a32ede2009-12-24 00:37:38 +00005095 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005096 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005097 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005098 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005099 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005100 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005101
Chris Lattner1a32ede2009-12-24 00:37:38 +00005102 if (!ConstantMemory)
5103 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5104 return LoadVal;
5105}
5106
Richard Sandiforde3827752013-08-16 10:55:47 +00005107/// processIntegerCallValue - Record the value for an instruction that
5108/// produces an integer result, converting the type where necessary.
5109void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5110 SDValue Value,
5111 bool IsSigned) {
Eric Christopher58a24612014-10-08 09:50:54 +00005112 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005113 if (IsSigned)
5114 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5115 else
5116 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5117 setValue(&I, Value);
5118}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005119
5120/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5121/// If so, return true and lower it, otherwise return false and it will be
5122/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005123bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005124 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005125 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005126 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005127
Gabor Greifeba0be72010-06-25 09:38:13 +00005128 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005129 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005130 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005131 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005132 return false;
5133
Richard Sandiforde3827752013-08-16 10:55:47 +00005134 const Value *Size = I.getArgOperand(2);
5135 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5136 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopher58a24612014-10-08 09:50:54 +00005137 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005138 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
Richard Sandiford564681c2013-08-12 10:28:10 +00005139 return true;
5140 }
5141
Richard Sandiford564681c2013-08-12 10:28:10 +00005142 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5143 std::pair<SDValue, SDValue> Res =
5144 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005145 getValue(LHS), getValue(RHS), getValue(Size),
5146 MachinePointerInfo(LHS),
5147 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005148 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005149 processIntegerCallValue(I, Res.first, true);
5150 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005151 return true;
5152 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005153
Chris Lattner1a32ede2009-12-24 00:37:38 +00005154 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5155 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005156 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005157 bool ActuallyDoIt = true;
5158 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005159 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005160 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005161 default:
5162 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005163 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005164 ActuallyDoIt = false;
5165 break;
5166 case 2:
5167 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005168 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005169 break;
5170 case 4:
5171 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005172 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005173 break;
5174 case 8:
5175 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005176 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005177 break;
5178 /*
5179 case 16:
5180 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005181 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005182 LoadTy = VectorType::get(LoadTy, 4);
5183 break;
5184 */
5185 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005186
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005187 // This turns into unaligned loads. We only do this if the target natively
5188 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5189 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005190
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005191 // Require that we can find a legal MVT, and only do this if the target
5192 // supports unaligned loads of that type. Expanding into byte loads would
5193 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005194 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005195 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005196 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5197 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005198 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5199 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005200 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005201 if (!TLI.isTypeLegal(LoadVT) ||
5202 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5203 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005204 ActuallyDoIt = false;
5205 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005206
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005207 if (ActuallyDoIt) {
5208 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5209 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005210
Andrew Trickef9de2a2013-05-25 02:42:55 +00005211 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005212 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005213 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005214 return true;
5215 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005216 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005217
5218
Chris Lattner1a32ede2009-12-24 00:37:38 +00005219 return false;
5220}
5221
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005222/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5223/// form. If so, return true and lower it, otherwise return false and it
5224/// will be lowered like a normal call.
5225bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5226 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5227 if (I.getNumArgOperands() != 3)
5228 return false;
5229
5230 const Value *Src = I.getArgOperand(0);
5231 const Value *Char = I.getArgOperand(1);
5232 const Value *Length = I.getArgOperand(2);
5233 if (!Src->getType()->isPointerTy() ||
5234 !Char->getType()->isIntegerTy() ||
5235 !Length->getType()->isIntegerTy() ||
5236 !I.getType()->isPointerTy())
5237 return false;
5238
5239 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5240 std::pair<SDValue, SDValue> Res =
5241 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5242 getValue(Src), getValue(Char), getValue(Length),
5243 MachinePointerInfo(Src));
5244 if (Res.first.getNode()) {
5245 setValue(&I, Res.first);
5246 PendingLoads.push_back(Res.second);
5247 return true;
5248 }
5249
5250 return false;
5251}
5252
Richard Sandifordbb83a502013-08-16 11:29:37 +00005253/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5254/// optimized form. If so, return true and lower it, otherwise return false
5255/// and it will be lowered like a normal call.
5256bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5257 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5258 if (I.getNumArgOperands() != 2)
5259 return false;
5260
5261 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5262 if (!Arg0->getType()->isPointerTy() ||
5263 !Arg1->getType()->isPointerTy() ||
5264 !I.getType()->isPointerTy())
5265 return false;
5266
5267 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5268 std::pair<SDValue, SDValue> Res =
5269 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5270 getValue(Arg0), getValue(Arg1),
5271 MachinePointerInfo(Arg0),
5272 MachinePointerInfo(Arg1), isStpcpy);
5273 if (Res.first.getNode()) {
5274 setValue(&I, Res.first);
5275 DAG.setRoot(Res.second);
5276 return true;
5277 }
5278
5279 return false;
5280}
5281
Richard Sandifordca232712013-08-16 11:21:54 +00005282/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5283/// If so, return true and lower it, otherwise return false and it will be
5284/// lowered like a normal call.
5285bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5286 // Verify that the prototype makes sense. int strcmp(void*,void*)
5287 if (I.getNumArgOperands() != 2)
5288 return false;
5289
5290 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5291 if (!Arg0->getType()->isPointerTy() ||
5292 !Arg1->getType()->isPointerTy() ||
5293 !I.getType()->isIntegerTy())
5294 return false;
5295
5296 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5297 std::pair<SDValue, SDValue> Res =
5298 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5299 getValue(Arg0), getValue(Arg1),
5300 MachinePointerInfo(Arg0),
5301 MachinePointerInfo(Arg1));
5302 if (Res.first.getNode()) {
5303 processIntegerCallValue(I, Res.first, true);
5304 PendingLoads.push_back(Res.second);
5305 return true;
5306 }
5307
5308 return false;
5309}
5310
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005311/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5312/// form. If so, return true and lower it, otherwise return false and it
5313/// will be lowered like a normal call.
5314bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5315 // Verify that the prototype makes sense. size_t strlen(char *)
5316 if (I.getNumArgOperands() != 1)
5317 return false;
5318
5319 const Value *Arg0 = I.getArgOperand(0);
5320 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5321 return false;
5322
5323 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5324 std::pair<SDValue, SDValue> Res =
5325 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5326 getValue(Arg0), MachinePointerInfo(Arg0));
5327 if (Res.first.getNode()) {
5328 processIntegerCallValue(I, Res.first, false);
5329 PendingLoads.push_back(Res.second);
5330 return true;
5331 }
5332
5333 return false;
5334}
5335
5336/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5337/// form. If so, return true and lower it, otherwise return false and it
5338/// will be lowered like a normal call.
5339bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5340 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5341 if (I.getNumArgOperands() != 2)
5342 return false;
5343
5344 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5345 if (!Arg0->getType()->isPointerTy() ||
5346 !Arg1->getType()->isIntegerTy() ||
5347 !I.getType()->isIntegerTy())
5348 return false;
5349
5350 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5351 std::pair<SDValue, SDValue> Res =
5352 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5353 getValue(Arg0), getValue(Arg1),
5354 MachinePointerInfo(Arg0));
5355 if (Res.first.getNode()) {
5356 processIntegerCallValue(I, Res.first, false);
5357 PendingLoads.push_back(Res.second);
5358 return true;
5359 }
5360
5361 return false;
5362}
5363
Bob Wilson874886c2012-08-03 23:29:17 +00005364/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5365/// operation (as expected), translate it to an SDNode with the specified opcode
5366/// and return true.
5367bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5368 unsigned Opcode) {
5369 // Sanity check that it really is a unary floating-point call.
5370 if (I.getNumArgOperands() != 1 ||
5371 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5372 I.getType() != I.getArgOperand(0)->getType() ||
5373 !I.onlyReadsMemory())
5374 return false;
5375
5376 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005377 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005378 return true;
5379}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005380
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005381/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00005382/// operation (as expected), translate it to an SDNode with the specified opcode
5383/// and return true.
5384bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
5385 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005386 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00005387 if (I.getNumArgOperands() != 2 ||
5388 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5389 I.getType() != I.getArgOperand(0)->getType() ||
5390 I.getType() != I.getArgOperand(1)->getType() ||
5391 !I.onlyReadsMemory())
5392 return false;
5393
5394 SDValue Tmp0 = getValue(I.getArgOperand(0));
5395 SDValue Tmp1 = getValue(I.getArgOperand(1));
5396 EVT VT = Tmp0.getValueType();
5397 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
5398 return true;
5399}
5400
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005401void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005402 // Handle inline assembly differently.
5403 if (isa<InlineAsm>(I.getCalledValue())) {
5404 visitInlineAsm(&I);
5405 return;
5406 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005407
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005408 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005409 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005410
Craig Topperc0196b12014-04-14 00:51:57 +00005411 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005412 if (Function *F = I.getCalledFunction()) {
5413 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005414 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005415 if (unsigned IID = II->getIntrinsicID(F)) {
5416 RenameFn = visitIntrinsicCall(I, IID);
5417 if (!RenameFn)
5418 return;
5419 }
5420 }
Dan Gohman575fad32008-09-03 16:12:24 +00005421 if (unsigned IID = F->getIntrinsicID()) {
5422 RenameFn = visitIntrinsicCall(I, IID);
5423 if (!RenameFn)
5424 return;
5425 }
5426 }
5427
5428 // Check for well-known libc/libm calls. If the function is internal, it
5429 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005430 LibFunc::Func Func;
5431 if (!F->hasLocalLinkage() && F->hasName() &&
5432 LibInfo->getLibFunc(F->getName(), Func) &&
5433 LibInfo->hasOptimizedCodeGen(Func)) {
5434 switch (Func) {
5435 default: break;
5436 case LibFunc::copysign:
5437 case LibFunc::copysignf:
5438 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005439 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005440 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5441 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005442 I.getType() == I.getArgOperand(1)->getType() &&
5443 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005444 SDValue LHS = getValue(I.getArgOperand(0));
5445 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005446 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005447 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005448 return;
5449 }
Bob Wilson871701c2012-08-03 21:26:24 +00005450 break;
5451 case LibFunc::fabs:
5452 case LibFunc::fabsf:
5453 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005454 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005455 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005456 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00005457 case LibFunc::fmin:
5458 case LibFunc::fminf:
5459 case LibFunc::fminl:
5460 if (visitBinaryFloatCall(I, ISD::FMINNUM))
5461 return;
5462 break;
5463 case LibFunc::fmax:
5464 case LibFunc::fmaxf:
5465 case LibFunc::fmaxl:
5466 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
5467 return;
5468 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005469 case LibFunc::sin:
5470 case LibFunc::sinf:
5471 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005472 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005473 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005474 break;
5475 case LibFunc::cos:
5476 case LibFunc::cosf:
5477 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005478 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005479 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005480 break;
5481 case LibFunc::sqrt:
5482 case LibFunc::sqrtf:
5483 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005484 case LibFunc::sqrt_finite:
5485 case LibFunc::sqrtf_finite:
5486 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005487 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005488 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005489 break;
5490 case LibFunc::floor:
5491 case LibFunc::floorf:
5492 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005493 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005494 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005495 break;
5496 case LibFunc::nearbyint:
5497 case LibFunc::nearbyintf:
5498 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005499 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005500 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005501 break;
5502 case LibFunc::ceil:
5503 case LibFunc::ceilf:
5504 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005505 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005506 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005507 break;
5508 case LibFunc::rint:
5509 case LibFunc::rintf:
5510 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005511 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005512 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005513 break;
Hal Finkel171817e2013-08-07 22:49:12 +00005514 case LibFunc::round:
5515 case LibFunc::roundf:
5516 case LibFunc::roundl:
5517 if (visitUnaryFloatCall(I, ISD::FROUND))
5518 return;
5519 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005520 case LibFunc::trunc:
5521 case LibFunc::truncf:
5522 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00005523 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005524 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005525 break;
5526 case LibFunc::log2:
5527 case LibFunc::log2f:
5528 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005529 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005530 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005531 break;
5532 case LibFunc::exp2:
5533 case LibFunc::exp2f:
5534 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005535 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005536 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005537 break;
5538 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00005539 if (visitMemCmpCall(I))
5540 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005541 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005542 case LibFunc::memchr:
5543 if (visitMemChrCall(I))
5544 return;
5545 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00005546 case LibFunc::strcpy:
5547 if (visitStrCpyCall(I, false))
5548 return;
5549 break;
5550 case LibFunc::stpcpy:
5551 if (visitStrCpyCall(I, true))
5552 return;
5553 break;
Richard Sandifordca232712013-08-16 11:21:54 +00005554 case LibFunc::strcmp:
5555 if (visitStrCmpCall(I))
5556 return;
5557 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005558 case LibFunc::strlen:
5559 if (visitStrLenCall(I))
5560 return;
5561 break;
5562 case LibFunc::strnlen:
5563 if (visitStrNLenCall(I))
5564 return;
5565 break;
Dan Gohman575fad32008-09-03 16:12:24 +00005566 }
5567 }
Dan Gohman575fad32008-09-03 16:12:24 +00005568 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005569
Dan Gohman575fad32008-09-03 16:12:24 +00005570 SDValue Callee;
5571 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00005572 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005573 else
Eric Christopher58a24612014-10-08 09:50:54 +00005574 Callee = DAG.getExternalSymbol(RenameFn,
5575 DAG.getTargetLoweringInfo().getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00005576
Bill Wendling0602f392009-12-23 01:28:19 +00005577 // Check if we can potentially perform a tail call. More detailed checking is
5578 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00005579 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00005580}
5581
Benjamin Kramer355ce072011-03-26 16:35:10 +00005582namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00005583
Dan Gohman575fad32008-09-03 16:12:24 +00005584/// AsmOperandInfo - This contains information for each constraint that we are
5585/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00005586class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00005587public:
Dan Gohman575fad32008-09-03 16:12:24 +00005588 /// CallOperand - If this is the result output operand or a clobber
5589 /// this is null, otherwise it is the incoming operand to the CallInst.
5590 /// This gets modified as the asm is processed.
5591 SDValue CallOperand;
5592
5593 /// AssignedRegs - If this is a register or register class operand, this
5594 /// contains the set of register corresponding to the operand.
5595 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005596
John Thompson1094c802010-09-13 18:15:37 +00005597 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00005598 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00005599 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005600
Owen Anderson53aa7a92009-08-10 22:56:29 +00005601 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00005602 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00005603 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005604 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00005605 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00005606 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00005607 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005608
Chris Lattner3b1833c2008-10-17 17:05:25 +00005609 if (isa<BasicBlock>(CallOperandVal))
5610 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005611
Chris Lattner229907c2011-07-18 04:54:35 +00005612 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005613
Eric Christopher44804282011-05-09 20:04:43 +00005614 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00005615 // If this is an indirect operand, the operand is a pointer to the
5616 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005617 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00005618 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005619 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00005620 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005621 OpTy = PtrTy->getElementType();
5622 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005623
Eric Christopher44804282011-05-09 20:04:43 +00005624 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00005625 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00005626 if (STy->getNumElements() == 1)
5627 OpTy = STy->getElementType(0);
5628
Chris Lattner3b1833c2008-10-17 17:05:25 +00005629 // If OpTy is not a single value, it may be a struct/union that we
5630 // can tile with integers.
5631 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00005632 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005633 switch (BitSize) {
5634 default: break;
5635 case 1:
5636 case 8:
5637 case 16:
5638 case 32:
5639 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00005640 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00005641 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005642 break;
5643 }
5644 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005645
Chris Lattner3b1833c2008-10-17 17:05:25 +00005646 return TLI.getValueType(OpTy, true);
5647 }
Dan Gohman575fad32008-09-03 16:12:24 +00005648};
Dan Gohman4db93c92010-05-29 17:53:24 +00005649
John Thompsone8360b72010-10-29 17:29:13 +00005650typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5651
Benjamin Kramer355ce072011-03-26 16:35:10 +00005652} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00005653
Dan Gohman575fad32008-09-03 16:12:24 +00005654/// GetRegistersForValue - Assign registers (virtual or physical) for the
5655/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00005656/// register allocator to handle the assignment process. However, if the asm
5657/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00005658/// allocation. This produces generally horrible, but correct, code.
5659///
5660/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00005661///
Benjamin Kramer355ce072011-03-26 16:35:10 +00005662static void GetRegistersForValue(SelectionDAG &DAG,
5663 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005664 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00005665 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005666 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00005667
Dan Gohman575fad32008-09-03 16:12:24 +00005668 MachineFunction &MF = DAG.getMachineFunction();
5669 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005670
Dan Gohman575fad32008-09-03 16:12:24 +00005671 // If this is a constraint for a single physreg, or a constraint for a
5672 // register class, find it.
Eric Christopher11e4df72015-02-26 22:38:43 +00005673 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
5674 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(),
5675 OpInfo.ConstraintCode,
5676 OpInfo.ConstraintVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005677
5678 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00005679 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00005680 // If this is a FP input in an integer register (or visa versa) insert a bit
5681 // cast of the input value. More generally, handle any case where the input
5682 // value disagrees with the register class we plan to stick this in.
5683 if (OpInfo.Type == InlineAsm::isInput &&
5684 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005685 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00005686 // types are identical size, use a bitcast to convert (e.g. two differing
5687 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005688 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00005689 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005690 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005691 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005692 OpInfo.ConstraintVT = RegVT;
5693 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5694 // If the input is a FP value and we want it in FP registers, do a
5695 // bitcast to the corresponding integer type. This turns an f64 value
5696 // into i64, which can be passed with two i32 values on a 32-bit
5697 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005698 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00005699 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005700 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005701 OpInfo.ConstraintVT = RegVT;
5702 }
5703 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005704
Owen Anderson117c9e82009-08-12 00:36:31 +00005705 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005706 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005707
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005708 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00005709 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005710
5711 // If this is a constraint for a specific physical register, like {r17},
5712 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005713 if (unsigned AssignedReg = PhysReg.first) {
5714 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00005715 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00005716 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005717
Dan Gohman575fad32008-09-03 16:12:24 +00005718 // Get the actual register value type. This is important, because the user
5719 // may have asked for (e.g.) the AX register in i32 type. We need to
5720 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005721 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005722
Dan Gohman575fad32008-09-03 16:12:24 +00005723 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005724 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00005725
5726 // If this is an expanded reference, add the rest of the regs to Regs.
5727 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005728 TargetRegisterClass::iterator I = RC->begin();
5729 for (; *I != AssignedReg; ++I)
5730 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005731
Dan Gohman575fad32008-09-03 16:12:24 +00005732 // Already added the first reg.
5733 --NumRegs; ++I;
5734 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005735 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00005736 Regs.push_back(*I);
5737 }
5738 }
Bill Wendlingac087582009-12-22 01:25:10 +00005739
Dan Gohmand16aa542010-05-29 17:03:36 +00005740 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005741 return;
5742 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005743
Dan Gohman575fad32008-09-03 16:12:24 +00005744 // Otherwise, if this was a reference to an LLVM register class, create vregs
5745 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00005746 if (const TargetRegisterClass *RC = PhysReg.second) {
5747 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00005748 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00005749 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005750
Evan Cheng968c3b02009-03-23 08:01:15 +00005751 // Create the appropriate number of virtual registers.
5752 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5753 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00005754 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005755
Dan Gohmand16aa542010-05-29 17:03:36 +00005756 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00005757 return;
Dan Gohman575fad32008-09-03 16:12:24 +00005758 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005759
Dan Gohman575fad32008-09-03 16:12:24 +00005760 // Otherwise, we couldn't allocate enough registers for this.
5761}
5762
Dan Gohman575fad32008-09-03 16:12:24 +00005763/// visitInlineAsm - Handle a call to an InlineAsm object.
5764///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005765void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5766 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005767
5768 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00005769 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005770
Eric Christopher58a24612014-10-08 09:50:54 +00005771 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eric Christopher11e4df72015-02-26 22:38:43 +00005772 TargetLowering::AsmOperandInfoVector TargetConstraints =
5773 TLI.ParseConstraints(DAG.getSubtarget().getRegisterInfo(), CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00005774
John Thompson1094c802010-09-13 18:15:37 +00005775 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005776
Dan Gohman575fad32008-09-03 16:12:24 +00005777 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5778 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00005779 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5780 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00005781 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005782
Patrik Hagglundf9934612012-12-19 15:19:11 +00005783 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00005784
5785 // Compute the value type for each operand.
5786 switch (OpInfo.Type) {
5787 case InlineAsm::isOutput:
5788 // Indirect outputs just consume an argument.
5789 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005790 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005791 break;
5792 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005793
Dan Gohman575fad32008-09-03 16:12:24 +00005794 // The return value of the call is this value. As such, there is no
5795 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00005796 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00005797 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00005798 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00005799 } else {
5800 assert(ResNo == 0 && "Asm only has one result!");
Eric Christopher58a24612014-10-08 09:50:54 +00005801 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00005802 }
5803 ++ResNo;
5804 break;
5805 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005806 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005807 break;
5808 case InlineAsm::isClobber:
5809 // Nothing to do.
5810 break;
5811 }
5812
5813 // If this is an input or an indirect output, process the call argument.
5814 // BasicBlocks are labels, currently appearing only in asm's.
5815 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005816 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005817 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005818 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00005819 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00005820 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005821
Eric Christopher58a24612014-10-08 09:50:54 +00005822 OpVT =
5823 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00005824 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005825
Dan Gohman575fad32008-09-03 16:12:24 +00005826 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005827
John Thompson1094c802010-09-13 18:15:37 +00005828 // Indirect operand accesses access memory.
5829 if (OpInfo.isIndirect)
5830 hasMemory = true;
5831 else {
5832 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005833 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00005834 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00005835 if (CType == TargetLowering::C_Memory) {
5836 hasMemory = true;
5837 break;
5838 }
5839 }
5840 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00005841 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005842
John Thompson1094c802010-09-13 18:15:37 +00005843 SDValue Chain, Flag;
5844
5845 // We won't need to flush pending loads if this asm doesn't touch
5846 // memory and is nonvolatile.
5847 if (hasMemory || IA->hasSideEffects())
5848 Chain = getRoot();
5849 else
5850 Chain = DAG.getRoot();
5851
Chris Lattner160e8ab2008-10-18 18:49:30 +00005852 // Second pass over the constraints: compute which constraint option to use
5853 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00005854 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00005855 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005856
John Thompson8118ef82010-09-24 22:24:05 +00005857 // If this is an output operand with a matching input operand, look up the
5858 // matching input. If their types mismatch, e.g. one is an integer, the
5859 // other is floating point, or their sizes are different, flag it as an
5860 // error.
5861 if (OpInfo.hasMatchingInput()) {
5862 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005863
John Thompson8118ef82010-09-24 22:24:05 +00005864 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00005865 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
5866 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
5867 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
5868 OpInfo.ConstraintVT);
5869 std::pair<unsigned, const TargetRegisterClass *> InputRC =
5870 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
5871 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00005872 if ((OpInfo.ConstraintVT.isInteger() !=
5873 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00005874 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00005875 report_fatal_error("Unsupported asm: input constraint"
5876 " with a matching output constraint of"
5877 " incompatible type!");
5878 }
5879 Input.ConstraintVT = OpInfo.ConstraintVT;
5880 }
5881 }
5882
Dan Gohman575fad32008-09-03 16:12:24 +00005883 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00005884 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00005885
Eric Christopher0cb6fd92013-01-11 18:12:39 +00005886 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5887 OpInfo.Type == InlineAsm::isClobber)
5888 continue;
5889
Dan Gohman575fad32008-09-03 16:12:24 +00005890 // If this is a memory input, and if the operand is not indirect, do what we
5891 // need to to provide an address for the memory input.
5892 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5893 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005894 assert((OpInfo.isMultipleAlternative ||
5895 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00005896 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005897
Dan Gohman575fad32008-09-03 16:12:24 +00005898 // Memory operands really want the address of the value. If we don't have
5899 // an indirect input, put it in the constpool if we can, otherwise spill
5900 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00005901 // TODO: This isn't quite right. We need to handle these according to
5902 // the addressing mode that the constraint wants. Also, this may take
5903 // an additional register for the computation and we don't want that
5904 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00005905
Dan Gohman575fad32008-09-03 16:12:24 +00005906 // If the operand is a float, integer, or vector constant, spill to a
5907 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005908 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00005909 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00005910 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005911 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Eric Christopher58a24612014-10-08 09:50:54 +00005912 TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00005913 } else {
5914 // Otherwise, create a stack slot and emit a store to it before the
5915 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00005916 Type *Ty = OpVal->getType();
Eric Christopher58a24612014-10-08 09:50:54 +00005917 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
5918 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00005919 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00005920 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Eric Christopher58a24612014-10-08 09:50:54 +00005921 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005922 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00005923 OpInfo.CallOperand, StackSlot,
5924 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00005925 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00005926 OpInfo.CallOperand = StackSlot;
5927 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005928
Dan Gohman575fad32008-09-03 16:12:24 +00005929 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00005930 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00005931
Dan Gohman575fad32008-09-03 16:12:24 +00005932 // It is now an indirect operand.
5933 OpInfo.isIndirect = true;
5934 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005935
Dan Gohman575fad32008-09-03 16:12:24 +00005936 // If this constraint is for a specific register, allocate it before
5937 // anything else.
5938 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00005939 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00005940 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005941
Dan Gohman575fad32008-09-03 16:12:24 +00005942 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00005943 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00005944 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5945 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005946
Dan Gohman575fad32008-09-03 16:12:24 +00005947 // C_Register operands have already been allocated, Other/Memory don't need
5948 // to be.
5949 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00005950 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005951 }
5952
Dan Gohman575fad32008-09-03 16:12:24 +00005953 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5954 std::vector<SDValue> AsmNodeOperands;
5955 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5956 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00005957 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Eric Christopher58a24612014-10-08 09:50:54 +00005958 TLI.getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005959
Chris Lattner3b9f02a2010-04-07 05:20:54 +00005960 // If we have a !srcloc metadata node associated with it, we want to attach
5961 // this to the ultimately generated inline asm machineinstr. To do this, we
5962 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00005963 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00005964 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005965
Chad Rosier9e1274f2012-10-30 19:11:54 +00005966 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
5967 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00005968 unsigned ExtraInfo = 0;
5969 if (IA->hasSideEffects())
5970 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5971 if (IA->isAlignStack())
5972 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00005973 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00005974 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00005975
5976 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
5977 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5978 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
5979
5980 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00005981 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00005982
Chad Rosier86f60502012-10-30 20:01:12 +00005983 // Ideally, we would only check against memory constraints. However, the
5984 // meaning of an other constraint can be target-specific and we can't easily
5985 // reason about it. Therefore, be conservative and set MayLoad/MayStore
5986 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00005987 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
5988 OpInfo.ConstraintType == TargetLowering::C_Other) {
5989 if (OpInfo.Type == InlineAsm::isInput)
5990 ExtraInfo |= InlineAsm::Extra_MayLoad;
5991 else if (OpInfo.Type == InlineAsm::isOutput)
5992 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00005993 else if (OpInfo.Type == InlineAsm::isClobber)
5994 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00005995 }
5996 }
5997
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005998 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo, getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00005999 TLI.getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006000
Dan Gohman575fad32008-09-03 16:12:24 +00006001 // Loop over all of the inputs, copying the operand values into the
6002 // appropriate registers and processing the output regs.
6003 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006004
Dan Gohman575fad32008-09-03 16:12:24 +00006005 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6006 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006007
Dan Gohman575fad32008-09-03 16:12:24 +00006008 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6009 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6010
6011 switch (OpInfo.Type) {
6012 case InlineAsm::isOutput: {
6013 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6014 OpInfo.ConstraintType != TargetLowering::C_Register) {
6015 // Memory output, or 'other' output (e.g. 'X' constraint).
6016 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6017
Daniel Sanders60f1db02015-03-13 12:45:09 +00006018 unsigned ConstraintID =
6019 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6020 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6021 "Failed to convert memory constraint code to constraint id.");
6022
Dan Gohman575fad32008-09-03 16:12:24 +00006023 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006024 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006025 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006026 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
6027 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006028 AsmNodeOperands.push_back(OpInfo.CallOperand);
6029 break;
6030 }
6031
6032 // Otherwise, this is a register or register class output.
6033
6034 // Copy the output from the appropriate register. Find a register that
6035 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006036 if (OpInfo.AssignedRegs.Regs.empty()) {
6037 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006038 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006039 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006040 Twine(OpInfo.ConstraintCode) + "'");
6041 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006042 }
Dan Gohman575fad32008-09-03 16:12:24 +00006043
6044 // If this is an indirect operand, store through the pointer after the
6045 // asm.
6046 if (OpInfo.isIndirect) {
6047 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6048 OpInfo.CallOperandVal));
6049 } else {
6050 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006051 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006052 // Concatenate this output onto the outputs list.
6053 RetValRegs.append(OpInfo.AssignedRegs);
6054 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006055
Dan Gohman575fad32008-09-03 16:12:24 +00006056 // Add information to the INLINEASM node to know that this register is
6057 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006058 OpInfo.AssignedRegs
6059 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6060 ? InlineAsm::Kind_RegDefEarlyClobber
6061 : InlineAsm::Kind_RegDef,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006062 false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006063 break;
6064 }
6065 case InlineAsm::isInput: {
6066 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006067
Chris Lattner860df6e2008-10-17 16:47:46 +00006068 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006069 // If this is required to match an output register we have already set,
6070 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006071 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006072
Dan Gohman575fad32008-09-03 16:12:24 +00006073 // Scan until we find the definition we already emitted of this operand.
6074 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006075 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006076 for (; OperandNo; --OperandNo) {
6077 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006078 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006079 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006080 assert((InlineAsm::isRegDefKind(OpFlag) ||
6081 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6082 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006083 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006084 }
6085
Evan Cheng2e559232009-03-20 18:03:34 +00006086 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006087 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006088 if (InlineAsm::isRegDefKind(OpFlag) ||
6089 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006090 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006091 if (OpInfo.isIndirect) {
6092 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006093 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006094 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6095 " don't know how to handle tied "
6096 "indirect register inputs");
6097 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006098 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006099
Dan Gohman575fad32008-09-03 16:12:24 +00006100 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006101 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006102 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006103 MatchedRegs.RegVTs.push_back(RegVT);
6104 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006105 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006106 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006107 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006108 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6109 else {
6110 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006111 Ctx.emitError(CS.getInstruction(),
6112 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006113 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006114 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006115 }
6116 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006117 SDLoc dl = getCurSDLoc();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006118 // Use the produced MatchedRegs object to
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006119 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006120 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006121 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006122 true, OpInfo.getMatchedOperand(), dl,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006123 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006124 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006125 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006126
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006127 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6128 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6129 "Unexpected number of operands");
6130 // Add information to the INLINEASM node to know about this input.
6131 // See InlineAsm.h isUseOperandTiedToDef.
Daniel Sanders60f1db02015-03-13 12:45:09 +00006132 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006133 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6134 OpInfo.getMatchedOperand());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006135 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag, getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006136 TLI.getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006137 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6138 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006139 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006140
Dale Johannesencaca5482010-07-13 20:17:05 +00006141 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006142 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6143 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006144 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006145
Dale Johannesencaca5482010-07-13 20:17:05 +00006146 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006147 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006148 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006149 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006150 if (Ops.empty()) {
6151 LLVMContext &Ctx = *DAG.getContext();
6152 Ctx.emitError(CS.getInstruction(),
6153 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006154 Twine(OpInfo.ConstraintCode) + "'");
6155 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006156 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006157
Dan Gohman575fad32008-09-03 16:12:24 +00006158 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006159 unsigned ResOpType =
6160 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006161 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006162 getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006163 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006164 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6165 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006166 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006167
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006168 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006169 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Eric Christopher58a24612014-10-08 09:50:54 +00006170 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006171 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006172
Daniel Sanders60f1db02015-03-13 12:45:09 +00006173 unsigned ConstraintID =
6174 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6175 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6176 "Failed to convert memory constraint code to constraint id.");
6177
Dan Gohman575fad32008-09-03 16:12:24 +00006178 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006179 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006180 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006181 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
6182 getCurSDLoc(),
6183 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006184 AsmNodeOperands.push_back(InOperandVal);
6185 break;
6186 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006187
Dan Gohman575fad32008-09-03 16:12:24 +00006188 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6189 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6190 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006191
6192 // TODO: Support this.
6193 if (OpInfo.isIndirect) {
6194 LLVMContext &Ctx = *DAG.getContext();
6195 Ctx.emitError(CS.getInstruction(),
6196 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006197 "for constraint '" +
6198 Twine(OpInfo.ConstraintCode) + "'");
6199 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006200 }
Dan Gohman575fad32008-09-03 16:12:24 +00006201
6202 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006203 if (OpInfo.AssignedRegs.Regs.empty()) {
6204 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006205 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006206 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006207 Twine(OpInfo.ConstraintCode) + "'");
6208 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006209 }
Dan Gohman575fad32008-09-03 16:12:24 +00006210
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006211 SDLoc dl = getCurSDLoc();
6212
6213 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006214 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006215
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006216 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006217 dl, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006218 break;
6219 }
6220 case InlineAsm::isClobber: {
6221 // Add the clobbered value to the operand list, so that the register
6222 // allocator is aware that the physreg got clobbered.
6223 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006224 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006225 false, 0, getCurSDLoc(), DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006226 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006227 break;
6228 }
6229 }
6230 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006231
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006232 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006233 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006234 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006235
Andrew Trickef9de2a2013-05-25 02:42:55 +00006236 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006237 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006238 Flag = Chain.getValue(1);
6239
6240 // If this asm returns a register value, copy the result from that register
6241 // and set it as the value of the call.
6242 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006243 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006244 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006245
Chris Lattner160e8ab2008-10-18 18:49:30 +00006246 // FIXME: Why don't we do this for inline asms with MRVs?
6247 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Eric Christopher58a24612014-10-08 09:50:54 +00006248 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006249
Chris Lattner160e8ab2008-10-18 18:49:30 +00006250 // If any of the results of the inline asm is a vector, it may have the
6251 // wrong width/num elts. This can happen for register classes that can
6252 // contain multiple different value types. The preg or vreg allocated may
6253 // not have the same VT as was expected. Convert it to the right type
6254 // with bit_convert.
6255 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006256 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006257 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006258
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006259 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006260 ResultType.isInteger() && Val.getValueType().isInteger()) {
6261 // If a result value was tied to an input value, the computed result may
6262 // have a wider width than the expected result. Extract the relevant
6263 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006264 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006265 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006266
Chris Lattner160e8ab2008-10-18 18:49:30 +00006267 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006268 }
Dan Gohman6de25562008-10-18 01:03:45 +00006269
Dan Gohman575fad32008-09-03 16:12:24 +00006270 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006271 // Don't need to use this as a chain in this case.
6272 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6273 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006274 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006275
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006276 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006277
Dan Gohman575fad32008-09-03 16:12:24 +00006278 // Process indirect outputs, first output all of the flagged copies out of
6279 // physregs.
6280 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6281 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006282 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006283 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006284 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006285 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6286 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006287
Dan Gohman575fad32008-09-03 16:12:24 +00006288 // Emit the non-flagged stores from the physregs.
6289 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006290 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006291 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006292 StoresToEmit[i].first,
6293 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006294 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006295 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006296 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006297 }
6298
Dan Gohman575fad32008-09-03 16:12:24 +00006299 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006300 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006301
Dan Gohman575fad32008-09-03 16:12:24 +00006302 DAG.setRoot(Chain);
6303}
6304
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006305void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006306 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006307 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006308 getValue(I.getArgOperand(0)),
6309 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006310}
6311
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006312void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006313 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6314 const DataLayout &DL = *TLI.getDataLayout();
6315 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006316 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006317 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006318 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006319 setValue(&I, V);
6320 DAG.setRoot(V.getValue(1));
6321}
6322
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006323void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006324 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006325 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006326 getValue(I.getArgOperand(0)),
6327 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006328}
6329
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006330void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006331 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006332 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006333 getValue(I.getArgOperand(0)),
6334 getValue(I.getArgOperand(1)),
6335 DAG.getSrcValue(I.getArgOperand(0)),
6336 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006337}
6338
Andrew Trick74f4c742013-10-31 17:18:24 +00006339/// \brief Lower an argument list according to the target calling convention.
6340///
6341/// \return A tuple of <return-value, token-chain>
6342///
6343/// This is a helper for lowering intrinsics that follow a target calling
6344/// convention or require stack pointer adjustment. Only a subset of the
6345/// intrinsic's operands need to participate in the calling convention.
6346std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006347SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006348 unsigned NumArgs, SDValue Callee,
Sanjoy Das84153c42015-05-05 23:06:52 +00006349 Type *ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006350 MachineBasicBlock *LandingPad,
6351 bool IsPatchPoint) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006352 TargetLowering::ArgListTy Args;
6353 Args.reserve(NumArgs);
6354
6355 // Populate the argument list.
6356 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006357 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6358 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006359 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006360
6361 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6362
6363 TargetLowering::ArgListEntry Entry;
6364 Entry.Node = getValue(V);
6365 Entry.Ty = V->getType();
6366 Entry.setAttributes(&CS, AttrI);
6367 Args.push_back(Entry);
6368 }
6369
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006370 TargetLowering::CallLoweringInfo CLI(DAG);
6371 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Sanjoy Das84153c42015-05-05 23:06:52 +00006372 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args), NumArgs)
Hal Finkel0ad96c82015-01-13 17:48:04 +00006373 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint);
Andrew Trick74f4c742013-10-31 17:18:24 +00006374
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006375 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00006376}
6377
Andrew Trick4a1abb72013-11-22 19:07:36 +00006378/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6379/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006380///
6381/// Constants are converted to TargetConstants purely as an optimization to
6382/// avoid constant materialization and register allocation.
6383///
6384/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6385/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6386/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6387/// address materialization and register allocation, but may also be required
6388/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6389/// alloca in the entry block, then the runtime may assume that the alloca's
6390/// StackMap location can be read immediately after compilation and that the
6391/// location is valid at any point during execution (this is similar to the
6392/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6393/// only available in a register, then the runtime would need to trap when
6394/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006395static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006396 SDLoc DL, SmallVectorImpl<SDValue> &Ops,
Andrew Trick4a1abb72013-11-22 19:07:36 +00006397 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006398 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
6399 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006400 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6401 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006402 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006403 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006404 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006405 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6406 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6407 Ops.push_back(
6408 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006409 } else
6410 Ops.push_back(OpVal);
6411 }
6412}
6413
Andrew Trick74f4c742013-10-31 17:18:24 +00006414/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6415void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6416 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6417 // [live variables...])
6418
6419 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6420
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006421 SDValue Chain, InFlag, Callee, NullPtr;
6422 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006423
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006424 SDLoc DL = getCurSDLoc();
6425 Callee = getValue(CI.getCalledValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006426 NullPtr = DAG.getIntPtrConstant(0, DL, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006427
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006428 // The stackmap intrinsic only records the live variables (the arguemnts
6429 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6430 // intrinsic, this won't be lowered to a function call. This means we don't
6431 // have to worry about calling conventions and target specific lowering code.
6432 // Instead we perform the call lowering right here.
6433 //
6434 // chain, flag = CALLSEQ_START(chain, 0)
6435 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6436 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6437 //
6438 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6439 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006440
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006441 // Add the <id> and <numBytes> constants.
6442 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6443 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006444 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006445 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6446 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006447 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
6448 MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006449
Andrew Trick74f4c742013-10-31 17:18:24 +00006450 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006451 addStackMapLiveVars(&CI, 2, DL, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006452
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006453 // We are not pushing any register mask info here on the operands list,
6454 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006455
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006456 // Push the chain and the glue flag.
6457 Ops.push_back(Chain);
6458 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006459
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006460 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006461 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006462 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6463 Chain = SDValue(SM, 0);
6464 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006465
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006466 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006467
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006468 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006469
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006470 // Set the root to the target-lowered call chain.
6471 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006472
6473 // Inform the Frame Information that we have a stackmap in this function.
6474 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006475}
6476
6477/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006478void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
6479 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006480 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006481 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006482 // i8* <target>,
6483 // i32 <numArgs>,
6484 // [Args...],
6485 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006486
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006487 CallingConv::ID CC = CS.getCallingConv();
6488 bool IsAnyRegCC = CC == CallingConv::AnyReg;
6489 bool HasDef = !CS->getType()->isVoidTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006490 SDLoc dl = getCurSDLoc();
Lang Hames65613a62015-04-22 06:02:31 +00006491 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
6492
6493 // Handle immediate and symbolic callees.
6494 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006495 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
Lang Hames65613a62015-04-22 06:02:31 +00006496 /*isTarget=*/true);
6497 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
6498 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
6499 SDLoc(SymbolicCallee),
6500 SymbolicCallee->getValueType(0));
Andrew Trick74f4c742013-10-31 17:18:24 +00006501
6502 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006503 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006504 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006505
6506 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006507 // Intrinsics include all meta-operands up to but not including CC.
6508 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006509 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006510 "Not enough arguments provided to the patchpoint intrinsic");
6511
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006512 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006513 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Sanjoy Das84153c42015-05-05 23:06:52 +00006514 Type *ReturnTy =
6515 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Andrew Trick74f4c742013-10-31 17:18:24 +00006516 std::pair<SDValue, SDValue> Result =
Sanjoy Das84153c42015-05-05 23:06:52 +00006517 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006518 LandingPad, true);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006519
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006520 SDNode *CallEnd = Result.second.getNode();
6521 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006522 CallEnd = CallEnd->getOperand(0).getNode();
6523
Andrew Trick74f4c742013-10-31 17:18:24 +00006524 /// Get a call instruction from the call sequence chain.
6525 /// Tail calls are not allowed.
6526 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6527 "Expected a callseq node.");
6528 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006529 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00006530
6531 // Replace the target specific call node with the patchable intrinsic.
6532 SmallVector<SDValue, 8> Ops;
6533
Andrew Tricka2428e02013-11-22 19:07:33 +00006534 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006535 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006536 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006537 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006538 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006539 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006540 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
6541 MVT::i32));
Andrew Tricka2428e02013-11-22 19:07:33 +00006542
Lang Hames65613a62015-04-22 06:02:31 +00006543 // Add the callee.
6544 Ops.push_back(Callee);
Andrew Trick74f4c742013-10-31 17:18:24 +00006545
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006546 // Adjust <numArgs> to account for any arguments that have been passed on the
6547 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00006548 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006549 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
6550 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006551 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006552
6553 // Add the calling convention
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006554 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006555
6556 // Add the arguments we omitted previously. The register allocator should
6557 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006558 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00006559 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006560 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00006561
Andrew Tricka2428e02013-11-22 19:07:33 +00006562 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006563 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00006564 Ops.append(Call->op_begin() + 2, e);
Andrew Trick74f4c742013-10-31 17:18:24 +00006565
6566 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006567 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006568
6569 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006570 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006571 Ops.push_back(*(Call->op_end()-2));
6572 else
6573 Ops.push_back(*(Call->op_end()-1));
6574
6575 // Push the chain (this is originally the first operand of the call, but
6576 // becomes now the last or second to last operand).
6577 Ops.push_back(*(Call->op_begin()));
6578
6579 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006580 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006581 Ops.push_back(*(Call->op_end()-1));
6582
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006583 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006584 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006585 // Create the return types based on the intrinsic definition
6586 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6587 SmallVector<EVT, 3> ValueVTs;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006588 ComputeValueVTs(TLI, CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006589 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00006590
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006591 // There is always a chain and a glue type at the end
6592 ValueVTs.push_back(MVT::Other);
6593 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00006594 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006595 } else
6596 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6597
6598 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00006599 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006600 dl, NodeTys, Ops);
Andrew Trick6664df12013-11-05 22:44:04 +00006601
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006602 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006603 if (HasDef) {
6604 if (IsAnyRegCC)
6605 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006606 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006607 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006608 }
Andrew Trick6664df12013-11-05 22:44:04 +00006609
6610 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006611 // call sequence. Furthermore the location of the chain and glue can change
6612 // when the AnyReg calling convention is used and the intrinsic returns a
6613 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006614 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006615 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
6616 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
6617 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
6618 } else
6619 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00006620 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006621
6622 // Inform the Frame Information that we have a patchpoint in this function.
6623 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00006624}
6625
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006626/// Returns an AttributeSet representing the attributes applied to the return
6627/// value of the given call.
6628static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
6629 SmallVector<Attribute::AttrKind, 2> Attrs;
6630 if (CLI.RetSExt)
6631 Attrs.push_back(Attribute::SExt);
6632 if (CLI.RetZExt)
6633 Attrs.push_back(Attribute::ZExt);
6634 if (CLI.IsInReg)
6635 Attrs.push_back(Attribute::InReg);
6636
6637 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
6638 Attrs);
6639}
6640
Dan Gohman575fad32008-09-03 16:12:24 +00006641/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006642/// implementation, which just calls LowerCall.
6643/// FIXME: When all targets are
6644/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00006645std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00006646TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00006647 // Handle the incoming return values from the call.
6648 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006649 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00006650 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006651 SmallVector<uint64_t, 4> Offsets;
6652 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
6653
6654 SmallVector<ISD::OutputArg, 4> Outs;
6655 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
6656
6657 bool CanLowerReturn =
6658 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
6659 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
6660
6661 SDValue DemoteStackSlot;
6662 int DemoteStackIdx = -100;
6663 if (!CanLowerReturn) {
6664 // FIXME: equivalent assert?
6665 // assert(!CS.hasInAllocaArgument() &&
6666 // "sret demotion is incompatible with inalloca");
6667 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
6668 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
6669 MachineFunction &MF = CLI.DAG.getMachineFunction();
6670 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
6671 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
6672
6673 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
6674 ArgListEntry Entry;
6675 Entry.Node = DemoteStackSlot;
6676 Entry.Ty = StackSlotPtrType;
6677 Entry.isSExt = false;
6678 Entry.isZExt = false;
6679 Entry.isInReg = false;
6680 Entry.isSRet = true;
6681 Entry.isNest = false;
6682 Entry.isByVal = false;
6683 Entry.isReturned = false;
6684 Entry.Alignment = Align;
6685 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
6686 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
Ahmed Bougachae2bd5d32015-03-27 20:28:30 +00006687
6688 // sret demotion isn't compatible with tail-calls, since the sret argument
6689 // points into the callers stack frame.
6690 CLI.IsTailCall = false;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006691 } else {
6692 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6693 EVT VT = RetTys[I];
6694 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6695 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6696 for (unsigned i = 0; i != NumRegs; ++i) {
6697 ISD::InputArg MyFlags;
6698 MyFlags.VT = RegisterVT;
6699 MyFlags.ArgVT = VT;
6700 MyFlags.Used = CLI.IsReturnValueUsed;
6701 if (CLI.RetSExt)
6702 MyFlags.Flags.setSExt();
6703 if (CLI.RetZExt)
6704 MyFlags.Flags.setZExt();
6705 if (CLI.IsInReg)
6706 MyFlags.Flags.setInReg();
6707 CLI.Ins.push_back(MyFlags);
6708 }
Stephen Lin699808c2013-04-30 22:49:28 +00006709 }
6710 }
6711
Dan Gohman575fad32008-09-03 16:12:24 +00006712 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006713 CLI.Outs.clear();
6714 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00006715 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00006716 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006717 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00006718 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00006719 Type *FinalType = Args[i].Ty;
6720 if (Args[i].isByVal)
6721 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
6722 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
6723 FinalType, CLI.CallConv, CLI.IsVarArg);
6724 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
6725 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006726 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00006727 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00006728 SDValue Op = SDValue(Args[i].Node.getNode(),
6729 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00006730 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00006731 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006732
6733 if (Args[i].isZExt)
6734 Flags.setZExt();
6735 if (Args[i].isSExt)
6736 Flags.setSExt();
6737 if (Args[i].isInReg)
6738 Flags.setInReg();
6739 if (Args[i].isSRet)
6740 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006741 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00006742 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006743 if (Args[i].isInAlloca) {
6744 Flags.setInAlloca();
6745 // Set the byval flag for CCAssignFn callbacks that don't know about
6746 // inalloca. This way we can know how many bytes we should've allocated
6747 // and how many bytes a callee cleanup function will pop. If we port
6748 // inalloca to more targets, we'll have to add custom inalloca handling
6749 // in the various CC lowering callbacks.
6750 Flags.setByVal();
6751 }
6752 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00006753 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6754 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006755 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00006756 // For ByVal, alignment should come from FE. BE will guess if this
6757 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00006758 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00006759 if (Args[i].Alignment)
6760 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00006761 else
6762 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006763 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00006764 }
6765 if (Args[i].isNest)
6766 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00006767 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00006768 Flags.setInConsecutiveRegs();
Dan Gohman575fad32008-09-03 16:12:24 +00006769 Flags.setOrigAlign(OriginalAlignment);
6770
Patrik Hagglundbad545c2012-12-19 11:48:16 +00006771 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006772 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00006773 SmallVector<SDValue, 4> Parts(NumParts);
6774 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6775
6776 if (Args[i].isSExt)
6777 ExtendKind = ISD::SIGN_EXTEND;
6778 else if (Args[i].isZExt)
6779 ExtendKind = ISD::ZERO_EXTEND;
6780
Stephen Lin699808c2013-04-30 22:49:28 +00006781 // Conservatively only handle 'returned' on non-vectors for now
6782 if (Args[i].isReturned && !Op.getValueType().isVector()) {
6783 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
6784 "unexpected use of 'returned'");
6785 // Before passing 'returned' to the target lowering code, ensure that
6786 // either the register MVT and the actual EVT are the same size or that
6787 // the return value and argument are extended in the same way; in these
6788 // cases it's safe to pass the argument register value unchanged as the
6789 // return register value (although it's at the target's option whether
6790 // to do so)
6791 // TODO: allow code generation to take advantage of partially preserved
6792 // registers rather than clobbering the entire register when the
6793 // parameter extension method is not compatible with the return
6794 // extension method
6795 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
6796 (ExtendKind != ISD::ANY_EXTEND &&
6797 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
6798 Flags.setReturned();
6799 }
6800
Craig Topperc0196b12014-04-14 00:51:57 +00006801 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
6802 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00006803
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006804 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00006805 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00006806 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00006807 i < CLI.NumFixedArgs,
6808 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006809 if (NumParts > 1 && j == 0)
6810 MyFlags.Flags.setSplit();
6811 else if (j != 0)
6812 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00006813
Justin Holewinskiaa583972012-05-25 16:35:28 +00006814 CLI.Outs.push_back(MyFlags);
6815 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00006816 }
Tim Northovere95c5b32015-02-24 17:22:34 +00006817
6818 if (NeedsRegBlock && Value == NumValues - 1)
6819 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
Dan Gohman575fad32008-09-03 16:12:24 +00006820 }
6821 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006822
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006823 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00006824 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00006825
6826 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006827 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00006828 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006829 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006830 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006831 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006832 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006833
6834 // For a tail call, the return value is merely live-out and there aren't
6835 // any nodes in the DAG representing it. Return a special value to
6836 // indicate that a tail call has been emitted and no more Instructions
6837 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006838 if (CLI.IsTailCall) {
6839 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006840 return std::make_pair(SDValue(), SDValue());
6841 }
6842
Justin Holewinskiaa583972012-05-25 16:35:28 +00006843 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00006844 assert(InVals[i].getNode() &&
6845 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006846 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00006847 "LowerCall emitted a value with the wrong type!");
6848 });
6849
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006850 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006851 if (!CanLowerReturn) {
6852 // The instruction result is the result of loading from the
6853 // hidden sret parameter.
6854 SmallVector<EVT, 1> PVTs;
6855 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006856
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006857 ComputeValueVTs(*this, PtrRetTy, PVTs);
6858 assert(PVTs.size() == 1 && "Pointers should fit in one register");
6859 EVT PtrVT = PVTs[0];
6860
6861 unsigned NumValues = RetTys.size();
6862 ReturnValues.resize(NumValues);
6863 SmallVector<SDValue, 4> Chains(NumValues);
6864
6865 for (unsigned i = 0; i < NumValues; ++i) {
6866 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006867 CLI.DAG.getConstant(Offsets[i], CLI.DL,
6868 PtrVT));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006869 SDValue L = CLI.DAG.getLoad(
6870 RetTys[i], CLI.DL, CLI.Chain, Add,
6871 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
6872 false, false, 1);
6873 ReturnValues[i] = L;
6874 Chains[i] = L.getValue(1);
6875 }
6876
6877 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
6878 } else {
6879 // Collect the legal value parts into potentially illegal values
6880 // that correspond to the original function's return values.
6881 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6882 if (CLI.RetSExt)
6883 AssertOp = ISD::AssertSext;
6884 else if (CLI.RetZExt)
6885 AssertOp = ISD::AssertZext;
6886 unsigned CurReg = 0;
6887 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6888 EVT VT = RetTys[I];
6889 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6890 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6891
6892 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
6893 NumRegs, RegisterVT, VT, nullptr,
6894 AssertOp));
6895 CurReg += NumRegs;
6896 }
6897
6898 // For a function returning void, there is no return value. We can't create
6899 // such a node, so we just return a null return value in that case. In
6900 // that case, nothing will actually look at the value.
6901 if (ReturnValues.empty())
6902 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006903 }
6904
Justin Holewinskiaa583972012-05-25 16:35:28 +00006905 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00006906 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006907 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00006908}
6909
Duncan Sandsbe7e4142009-01-21 09:00:29 +00006910void TargetLowering::LowerOperationWrapper(SDNode *N,
6911 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006912 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00006913 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00006914 if (Res.getNode())
6915 Results.push_back(Res);
6916}
6917
Dan Gohman21cea8a2010-04-17 15:26:15 +00006918SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006919 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00006920}
6921
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006922void
6923SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00006924 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00006925 assert((Op.getOpcode() != ISD::CopyFromReg ||
6926 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6927 "Copy from a reg to the same reg!");
6928 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6929
Eric Christopher58a24612014-10-08 09:50:54 +00006930 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6931 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006932 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00006933
6934 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
6935 FuncInfo.PreferredExtendType.end())
6936 ? ISD::ANY_EXTEND
6937 : FuncInfo.PreferredExtendType[V];
6938 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00006939 PendingExports.push_back(Chain);
6940}
6941
6942#include "llvm/CodeGen/SelectionDAGISel.h"
6943
Eli Friedman441a01a2011-05-05 16:53:34 +00006944/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6945/// entry block, return true. This includes arguments used by switches, since
6946/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00006947static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00006948 // With FastISel active, we may be splitting blocks, so force creation
6949 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00006950 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00006951 return A->use_empty();
6952
6953 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00006954 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00006955 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6956 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00006957
Eli Friedman441a01a2011-05-05 16:53:34 +00006958 return true;
6959}
6960
Eli Bendersky33ebf832013-02-28 23:09:18 +00006961void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00006962 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006963 SDLoc dl = SDB->getCurSDLoc();
Rafael Espindola5f57f462014-02-21 18:34:28 +00006964 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00006965 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00006966
Dan Gohmand16aa542010-05-29 17:03:36 +00006967 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00006968 // Put in an sret pointer parameter before all the other parameters.
6969 SmallVector<EVT, 1> ValueVTs;
Eric Christopherb17140d2014-10-08 07:32:17 +00006970 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00006971
6972 // NOTE: Assuming that a pointer will never break down to more than one VT
6973 // or one register.
6974 ISD::ArgFlagsTy Flags;
6975 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00006976 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Andrew Trick05938a52015-02-16 18:10:47 +00006977 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
6978 ISD::InputArg::NoArgIndex, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00006979 Ins.push_back(RetArg);
6980 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00006981
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006982 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006983 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006984 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006985 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006986 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00006987 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006988 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00006989 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00006990 Type *FinalType = I->getType();
6991 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
6992 FinalType = cast<PointerType>(FinalType)->getElementType();
6993 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
6994 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006995 for (unsigned Value = 0, NumValues = ValueVTs.size();
6996 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006997 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00006998 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006999 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007000 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007001
Bill Wendling94dcaf82012-12-30 12:45:13 +00007002 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007003 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007004 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007005 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007006 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007007 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007008 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007009 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007010 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007011 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007012 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7013 Flags.setInAlloca();
7014 // Set the byval flag for CCAssignFn callbacks that don't know about
7015 // inalloca. This way we can know how many bytes we should've allocated
7016 // and how many bytes a callee cleanup function will pop. If we port
7017 // inalloca to more targets, we'll have to add custom inalloca handling
7018 // in the various CC lowering callbacks.
7019 Flags.setByVal();
7020 }
7021 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007022 PointerType *Ty = cast<PointerType>(I->getType());
7023 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007024 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007025 // For ByVal, alignment should be passed from FE. BE will guess if
7026 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007027 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007028 if (F.getParamAlignment(Idx))
7029 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007030 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007031 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007032 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007033 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007034 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007035 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007036 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007037 Flags.setInConsecutiveRegs();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007038 Flags.setOrigAlign(OriginalAlignment);
7039
Bill Wendlingf7719082013-06-06 00:43:09 +00007040 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7041 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007042 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007043 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7044 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007045 if (NumRegs > 1 && i == 0)
7046 MyFlags.Flags.setSplit();
7047 // if it isn't first piece, alignment must be 1
7048 else if (i > 0)
7049 MyFlags.Flags.setOrigAlign(1);
7050 Ins.push_back(MyFlags);
7051 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007052 if (NeedsRegBlock && Value == NumValues - 1)
7053 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007054 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007055 }
7056 }
7057
7058 // Call the target to set up the argument values.
7059 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007060 SDValue NewRoot = TLI->LowerFormalArguments(
7061 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007062
7063 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007064 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007065 "LowerFormalArguments didn't return a valid chain!");
7066 assert(InVals.size() == Ins.size() &&
7067 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007068 DEBUG({
7069 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7070 assert(InVals[i].getNode() &&
7071 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007072 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007073 "LowerFormalArguments emitted a value with the wrong type!");
7074 }
7075 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007076
Dan Gohman695d8112009-08-06 15:37:27 +00007077 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007078 DAG.setRoot(NewRoot);
7079
7080 // Set up the argument values.
7081 unsigned i = 0;
7082 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007083 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007084 // Create a virtual register for the sret pointer, and put in a copy
7085 // from the sret argument into it.
7086 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007087 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007088 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007089 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007090 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007091 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007092 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007093
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007094 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007095 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007096 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007097 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007098 NewRoot =
7099 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007100 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007101
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007102 // i indexes lowered arguments. Bump it past the hidden sret argument.
7103 // Idx indexes LLVM arguments. Don't touch it.
7104 ++i;
7105 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007106
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007107 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007108 ++I, ++Idx) {
7109 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007110 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007111 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007112 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007113
7114 // If this argument is unused then remember its value. It is used to generate
7115 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007116 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007117 SDB->setUnusedArgValue(I, InVals[i]);
7118
Adrian Prantl9c930592013-05-16 23:44:12 +00007119 // Also remember any frame index for use in FastISel.
7120 if (FrameIndexSDNode *FI =
7121 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7122 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7123 }
7124
Eli Friedman441a01a2011-05-05 16:53:34 +00007125 for (unsigned Val = 0; Val != NumValues; ++Val) {
7126 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007127 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7128 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007129
7130 if (!I->use_empty()) {
7131 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007132 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007133 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007134 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007135 AssertOp = ISD::AssertZext;
7136
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007137 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007138 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007139 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007140 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007141
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007142 i += NumParts;
7143 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007144
Eli Friedman441a01a2011-05-05 16:53:34 +00007145 // We don't need to do anything else for unused arguments.
7146 if (ArgValues.empty())
7147 continue;
7148
Devang Patel9d904e12011-09-08 22:59:09 +00007149 // Note down frame index.
7150 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007151 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007152 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007153
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007154 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007155 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007156
Eli Friedman441a01a2011-05-05 16:53:34 +00007157 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007158 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007159 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007160 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7161 if (FrameIndexSDNode *FI =
7162 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7163 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7164 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007165
Eli Friedman441a01a2011-05-05 16:53:34 +00007166 // If this argument is live outside of the entry block, insert a copy from
7167 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007168 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007169 // If we can, though, try to skip creating an unnecessary vreg.
7170 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007171 // general. It's also subtly incompatible with the hacks FastISel
7172 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007173 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7174 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7175 FuncInfo->ValueMap[I] = Reg;
7176 continue;
7177 }
7178 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007179 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007180 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007181 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007182 }
Dan Gohman575fad32008-09-03 16:12:24 +00007183 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007184
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007185 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007186
7187 // Finally, if the target has anything special to do, allow it to do so.
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007188 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007189}
7190
7191/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7192/// ensure constants are generated when needed. Remember the virtual registers
7193/// that need to be added to the Machine PHI nodes as input. We cannot just
7194/// directly add them, because expansion might result in multiple MBB's for one
7195/// BB. As such, the start of the BB might correspond to a different MBB than
7196/// the end.
7197///
7198void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007199SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007200 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007201
7202 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7203
Hans Wennborg5b646572015-03-19 00:57:51 +00007204 // Check PHI nodes in successors that expect a value to be available from this
7205 // block.
Dan Gohman575fad32008-09-03 16:12:24 +00007206 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007207 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007208 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007209 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007210
Dan Gohman575fad32008-09-03 16:12:24 +00007211 // If this terminator has multiple identical successors (common for
7212 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007213 if (!SuccsHandled.insert(SuccMBB).second)
7214 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007215
Dan Gohman575fad32008-09-03 16:12:24 +00007216 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007217
7218 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7219 // nodes and Machine PHI nodes, but the incoming operands have not been
7220 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007221 for (BasicBlock::const_iterator I = SuccBB->begin();
7222 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007223 // Ignore dead phi's.
7224 if (PN->use_empty()) continue;
7225
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007226 // Skip empty types
7227 if (PN->getType()->isEmptyTy())
7228 continue;
7229
Dan Gohman575fad32008-09-03 16:12:24 +00007230 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007231 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007232
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007233 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007234 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007235 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007236 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007237 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007238 }
7239 Reg = RegOut;
7240 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007241 DenseMap<const Value *, unsigned>::iterator I =
7242 FuncInfo.ValueMap.find(PHIOp);
7243 if (I != FuncInfo.ValueMap.end())
7244 Reg = I->second;
7245 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007246 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007247 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007248 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007249 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007250 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007251 }
7252 }
7253
7254 // Remember that this register needs to added to the machine PHI node as
7255 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007256 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007257 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7258 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007259 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007260 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007261 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007262 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007263 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007264 Reg += NumRegisters;
7265 }
7266 }
7267 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007268
Dan Gohmanc594eab2010-04-22 20:46:50 +00007269 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007270}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007271
7272/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7273/// is 0.
7274MachineBasicBlock *
7275SelectionDAGBuilder::StackProtectorDescriptor::
7276AddSuccessorMBB(const BasicBlock *BB,
7277 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007278 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007279 MachineBasicBlock *SuccMBB) {
7280 // If SuccBB has not been created yet, create it.
7281 if (!SuccMBB) {
7282 MachineFunction *MF = ParentMBB->getParent();
7283 MachineFunction::iterator BBI = ParentMBB;
7284 SuccMBB = MF->CreateMachineBasicBlock(BB);
7285 MF->insert(++BBI, SuccMBB);
7286 }
7287 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007288 ParentMBB->addSuccessor(
7289 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007290 return SuccMBB;
7291}
Hans Wennborgb4db1422015-03-19 20:41:48 +00007292
7293MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
7294 MachineFunction::iterator I = MBB;
7295 if (++I == FuncInfo.MF->end())
7296 return nullptr;
7297 return I;
7298}
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00007299
7300/// During lowering new call nodes can be created (such as memset, etc.).
7301/// Those will become new roots of the current DAG, but complications arise
7302/// when they are tail calls. In such cases, the call lowering will update
7303/// the root, but the builder still needs to know that a tail call has been
7304/// lowered in order to avoid generating an additional return.
7305void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
7306 // If the node is null, we do have a tail call.
7307 if (MaybeTC.getNode() != nullptr)
7308 DAG.setRoot(MaybeTC);
7309 else
7310 HasTailCall = true;
7311}
7312
Hans Wennborg0867b152015-04-23 16:45:24 +00007313bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters,
7314 unsigned *TotalCases, unsigned First,
7315 unsigned Last) {
7316 assert(Last >= First);
7317 assert(TotalCases[Last] >= TotalCases[First]);
7318
7319 APInt LowCase = Clusters[First].Low->getValue();
7320 APInt HighCase = Clusters[Last].High->getValue();
7321 assert(LowCase.getBitWidth() == HighCase.getBitWidth());
7322
7323 // FIXME: A range of consecutive cases has 100% density, but only requires one
7324 // comparison to lower. We should discriminate against such consecutive ranges
7325 // in jump tables.
7326
7327 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100);
7328 uint64_t Range = Diff + 1;
7329
7330 uint64_t NumCases =
7331 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]);
7332
7333 assert(NumCases < UINT64_MAX / 100);
7334 assert(Range >= NumCases);
7335
7336 return NumCases * 100 >= Range * MinJumpTableDensity;
7337}
7338
7339static inline bool areJTsAllowed(const TargetLowering &TLI) {
7340 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
7341 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
7342}
7343
7344bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters,
7345 unsigned First, unsigned Last,
7346 const SwitchInst *SI,
7347 MachineBasicBlock *DefaultMBB,
7348 CaseCluster &JTCluster) {
7349 assert(First <= Last);
7350
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007351 uint32_t Weight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007352 unsigned NumCmps = 0;
7353 std::vector<MachineBasicBlock*> Table;
7354 DenseMap<MachineBasicBlock*, uint32_t> JTWeights;
7355 for (unsigned I = First; I <= Last; ++I) {
7356 assert(Clusters[I].Kind == CC_Range);
7357 Weight += Clusters[I].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007358 assert(Weight >= Clusters[I].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007359 APInt Low = Clusters[I].Low->getValue();
7360 APInt High = Clusters[I].High->getValue();
7361 NumCmps += (Low == High) ? 1 : 2;
7362 if (I != First) {
7363 // Fill the gap between this and the previous cluster.
7364 APInt PreviousHigh = Clusters[I - 1].High->getValue();
7365 assert(PreviousHigh.slt(Low));
7366 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1;
7367 for (uint64_t J = 0; J < Gap; J++)
7368 Table.push_back(DefaultMBB);
7369 }
Hans Wennborgec679a82015-04-24 16:53:55 +00007370 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1;
7371 for (uint64_t J = 0; J < ClusterSize; ++J)
Hans Wennborg0867b152015-04-23 16:45:24 +00007372 Table.push_back(Clusters[I].MBB);
7373 JTWeights[Clusters[I].MBB] += Clusters[I].Weight;
7374 }
7375
7376 unsigned NumDests = JTWeights.size();
7377 if (isSuitableForBitTests(NumDests, NumCmps,
7378 Clusters[First].Low->getValue(),
7379 Clusters[Last].High->getValue())) {
7380 // Clusters[First..Last] should be lowered as bit tests instead.
7381 return false;
7382 }
7383
7384 // Create the MBB that will load from and jump through the table.
7385 // Note: We create it here, but it's not inserted into the function yet.
7386 MachineFunction *CurMF = FuncInfo.MF;
7387 MachineBasicBlock *JumpTableMBB =
7388 CurMF->CreateMachineBasicBlock(SI->getParent());
7389
7390 // Add successors. Note: use table order for determinism.
7391 SmallPtrSet<MachineBasicBlock *, 8> Done;
7392 for (MachineBasicBlock *Succ : Table) {
7393 if (Done.count(Succ))
7394 continue;
7395 addSuccessorWithWeight(JumpTableMBB, Succ, JTWeights[Succ]);
7396 Done.insert(Succ);
7397 }
7398
7399 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7400 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding())
7401 ->createJumpTableIndex(Table);
7402
7403 // Set up the jump table info.
7404 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr);
7405 JumpTableHeader JTH(Clusters[First].Low->getValue(),
7406 Clusters[Last].High->getValue(), SI->getCondition(),
7407 nullptr, false);
7408 JTCases.push_back(JumpTableBlock(JTH, JT));
7409
7410 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High,
7411 JTCases.size() - 1, Weight);
7412 return true;
7413}
7414
7415void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters,
7416 const SwitchInst *SI,
7417 MachineBasicBlock *DefaultMBB) {
7418#ifndef NDEBUG
7419 // Clusters must be non-empty, sorted, and only contain Range clusters.
7420 assert(!Clusters.empty());
7421 for (CaseCluster &C : Clusters)
7422 assert(C.Kind == CC_Range);
7423 for (unsigned i = 1, e = Clusters.size(); i < e; ++i)
7424 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue()));
7425#endif
7426
7427 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7428 if (!areJTsAllowed(TLI))
7429 return;
7430
7431 const int64_t N = Clusters.size();
7432 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries();
7433
7434 // Split Clusters into minimum number of dense partitions. The algorithm uses
7435 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code
7436 // for the Case Statement'" (1994), but builds the MinPartitions array in
7437 // reverse order to make it easier to reconstruct the partitions in ascending
7438 // order. In the choice between two optimal partitionings, it picks the one
7439 // which yields more jump tables.
7440
7441 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7442 SmallVector<unsigned, 8> MinPartitions(N);
7443 // LastElement[i] is the last element of the partition starting at i.
7444 SmallVector<unsigned, 8> LastElement(N);
7445 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1].
7446 SmallVector<unsigned, 8> NumTables(N);
7447 // TotalCases[i]: Total nbr of cases in Clusters[0..i].
7448 SmallVector<unsigned, 8> TotalCases(N);
7449
7450 for (unsigned i = 0; i < N; ++i) {
7451 APInt Hi = Clusters[i].High->getValue();
7452 APInt Lo = Clusters[i].Low->getValue();
7453 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1;
7454 if (i != 0)
7455 TotalCases[i] += TotalCases[i - 1];
7456 }
7457
7458 // Base case: There is only one way to partition Clusters[N-1].
7459 MinPartitions[N - 1] = 1;
7460 LastElement[N - 1] = N - 1;
7461 assert(MinJumpTableSize > 1);
7462 NumTables[N - 1] = 0;
7463
7464 // Note: loop indexes are signed to avoid underflow.
7465 for (int64_t i = N - 2; i >= 0; i--) {
7466 // Find optimal partitioning of Clusters[i..N-1].
7467 // Baseline: Put Clusters[i] into a partition on its own.
7468 MinPartitions[i] = MinPartitions[i + 1] + 1;
7469 LastElement[i] = i;
7470 NumTables[i] = NumTables[i + 1];
7471
7472 // Search for a solution that results in fewer partitions.
7473 for (int64_t j = N - 1; j > i; j--) {
7474 // Try building a partition from Clusters[i..j].
7475 if (isDense(Clusters, &TotalCases[0], i, j)) {
7476 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7477 bool IsTable = j - i + 1 >= MinJumpTableSize;
7478 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]);
7479
7480 // If this j leads to fewer partitions, or same number of partitions
7481 // with more lookup tables, it is a better partitioning.
7482 if (NumPartitions < MinPartitions[i] ||
7483 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) {
7484 MinPartitions[i] = NumPartitions;
7485 LastElement[i] = j;
7486 NumTables[i] = Tables;
7487 }
7488 }
7489 }
7490 }
7491
7492 // Iterate over the partitions, replacing some with jump tables in-place.
7493 unsigned DstIndex = 0;
7494 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7495 Last = LastElement[First];
7496 assert(Last >= First);
7497 assert(DstIndex <= First);
7498 unsigned NumClusters = Last - First + 1;
7499
7500 CaseCluster JTCluster;
7501 if (NumClusters >= MinJumpTableSize &&
7502 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) {
7503 Clusters[DstIndex++] = JTCluster;
7504 } else {
7505 for (unsigned I = First; I <= Last; ++I)
7506 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
7507 }
7508 }
7509 Clusters.resize(DstIndex);
7510}
7511
7512bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) {
7513 // FIXME: Using the pointer type doesn't seem ideal.
7514 uint64_t BW = DAG.getTargetLoweringInfo().getPointerTy().getSizeInBits();
7515 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1;
7516 return Range <= BW;
7517}
7518
7519bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests,
7520 unsigned NumCmps,
7521 const APInt &Low,
7522 const APInt &High) {
7523 // FIXME: I don't think NumCmps is the correct metric: a single case and a
7524 // range of cases both require only one branch to lower. Just looking at the
7525 // number of clusters and destinations should be enough to decide whether to
7526 // build bit tests.
7527
7528 // To lower a range with bit tests, the range must fit the bitwidth of a
7529 // machine word.
7530 if (!rangeFitsInWord(Low, High))
7531 return false;
7532
7533 // Decide whether it's profitable to lower this range with bit tests. Each
7534 // destination requires a bit test and branch, and there is an overall range
7535 // check branch. For a small number of clusters, separate comparisons might be
7536 // cheaper, and for many destinations, splitting the range might be better.
7537 return (NumDests == 1 && NumCmps >= 3) ||
7538 (NumDests == 2 && NumCmps >= 5) ||
7539 (NumDests == 3 && NumCmps >= 6);
7540}
7541
7542bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters,
7543 unsigned First, unsigned Last,
7544 const SwitchInst *SI,
7545 CaseCluster &BTCluster) {
7546 assert(First <= Last);
7547 if (First == Last)
7548 return false;
7549
7550 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7551 unsigned NumCmps = 0;
7552 for (int64_t I = First; I <= Last; ++I) {
7553 assert(Clusters[I].Kind == CC_Range);
7554 Dests.set(Clusters[I].MBB->getNumber());
7555 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2;
7556 }
7557 unsigned NumDests = Dests.count();
7558
7559 APInt Low = Clusters[First].Low->getValue();
7560 APInt High = Clusters[Last].High->getValue();
7561 assert(Low.slt(High));
7562
7563 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High))
7564 return false;
7565
7566 APInt LowBound;
7567 APInt CmpRange;
7568
7569 const int BitWidth =
7570 DAG.getTargetLoweringInfo().getPointerTy().getSizeInBits();
7571 assert((High - Low + 1).sle(BitWidth) && "Case range must fit in bit mask!");
7572
7573 if (Low.isNonNegative() && High.slt(BitWidth)) {
7574 // Optimize the case where all the case values fit in a
7575 // word without having to subtract minValue. In this case,
7576 // we can optimize away the subtraction.
7577 LowBound = APInt::getNullValue(Low.getBitWidth());
7578 CmpRange = High;
7579 } else {
7580 LowBound = Low;
7581 CmpRange = High - Low;
7582 }
7583
7584 CaseBitsVector CBV;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007585 uint32_t TotalWeight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007586 for (unsigned i = First; i <= Last; ++i) {
7587 // Find the CaseBits for this destination.
7588 unsigned j;
7589 for (j = 0; j < CBV.size(); ++j)
7590 if (CBV[j].BB == Clusters[i].MBB)
7591 break;
7592 if (j == CBV.size())
7593 CBV.push_back(CaseBits(0, Clusters[i].MBB, 0, 0));
7594 CaseBits *CB = &CBV[j];
7595
7596 // Update Mask, Bits and ExtraWeight.
7597 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue();
7598 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue();
7599 for (uint64_t j = Lo; j <= Hi; ++j) {
7600 CB->Mask |= 1ULL << j;
7601 CB->Bits++;
7602 }
7603 CB->ExtraWeight += Clusters[i].Weight;
7604 TotalWeight += Clusters[i].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007605 assert(TotalWeight >= Clusters[i].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007606 }
7607
7608 BitTestInfo BTI;
7609 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) {
Hans Wennborgba6d2562015-04-27 20:21:17 +00007610 // Sort by weight first, number of bits second.
7611 if (a.ExtraWeight != b.ExtraWeight)
7612 return a.ExtraWeight > b.ExtraWeight;
Hans Wennborg0867b152015-04-23 16:45:24 +00007613 return a.Bits > b.Bits;
7614 });
7615
7616 for (auto &CB : CBV) {
7617 MachineBasicBlock *BitTestBB =
7618 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent());
7619 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraWeight));
7620 }
7621 BitTestCases.push_back(BitTestBlock(LowBound, CmpRange, SI->getCondition(),
7622 -1U, MVT::Other, false, nullptr,
7623 nullptr, std::move(BTI)));
7624
7625 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High,
7626 BitTestCases.size() - 1, TotalWeight);
7627 return true;
7628}
7629
7630void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters,
7631 const SwitchInst *SI) {
7632// Partition Clusters into as few subsets as possible, where each subset has a
7633// range that fits in a machine word and has <= 3 unique destinations.
7634
7635#ifndef NDEBUG
7636 // Clusters must be sorted and contain Range or JumpTable clusters.
7637 assert(!Clusters.empty());
7638 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable);
7639 for (const CaseCluster &C : Clusters)
7640 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable);
7641 for (unsigned i = 1; i < Clusters.size(); ++i)
7642 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue()));
7643#endif
7644
7645 // If target does not have legal shift left, do not emit bit tests at all.
7646 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7647 EVT PTy = TLI.getPointerTy();
7648 if (!TLI.isOperationLegal(ISD::SHL, PTy))
7649 return;
7650
7651 int BitWidth = PTy.getSizeInBits();
7652 const int64_t N = Clusters.size();
7653
7654 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7655 SmallVector<unsigned, 8> MinPartitions(N);
7656 // LastElement[i] is the last element of the partition starting at i.
7657 SmallVector<unsigned, 8> LastElement(N);
7658
7659 // FIXME: This might not be the best algorithm for finding bit test clusters.
7660
7661 // Base case: There is only one way to partition Clusters[N-1].
7662 MinPartitions[N - 1] = 1;
7663 LastElement[N - 1] = N - 1;
7664
7665 // Note: loop indexes are signed to avoid underflow.
7666 for (int64_t i = N - 2; i >= 0; --i) {
7667 // Find optimal partitioning of Clusters[i..N-1].
7668 // Baseline: Put Clusters[i] into a partition on its own.
7669 MinPartitions[i] = MinPartitions[i + 1] + 1;
7670 LastElement[i] = i;
7671
7672 // Search for a solution that results in fewer partitions.
7673 // Note: the search is limited by BitWidth, reducing time complexity.
7674 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) {
7675 // Try building a partition from Clusters[i..j].
7676
7677 // Check the range.
7678 if (!rangeFitsInWord(Clusters[i].Low->getValue(),
7679 Clusters[j].High->getValue()))
7680 continue;
7681
7682 // Check nbr of destinations and cluster types.
7683 // FIXME: This works, but doesn't seem very efficient.
7684 bool RangesOnly = true;
7685 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7686 for (int64_t k = i; k <= j; k++) {
7687 if (Clusters[k].Kind != CC_Range) {
7688 RangesOnly = false;
7689 break;
7690 }
7691 Dests.set(Clusters[k].MBB->getNumber());
7692 }
7693 if (!RangesOnly || Dests.count() > 3)
7694 break;
7695
7696 // Check if it's a better partition.
7697 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7698 if (NumPartitions < MinPartitions[i]) {
7699 // Found a better partition.
7700 MinPartitions[i] = NumPartitions;
7701 LastElement[i] = j;
7702 }
7703 }
7704 }
7705
7706 // Iterate over the partitions, replacing with bit-test clusters in-place.
7707 unsigned DstIndex = 0;
7708 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7709 Last = LastElement[First];
7710 assert(First <= Last);
7711 assert(DstIndex <= First);
7712
7713 CaseCluster BitTestCluster;
7714 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) {
7715 Clusters[DstIndex++] = BitTestCluster;
7716 } else {
7717 for (unsigned I = First; I <= Last; ++I)
7718 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
7719 }
7720 }
7721 Clusters.resize(DstIndex);
7722}
7723
7724void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
7725 MachineBasicBlock *SwitchMBB,
7726 MachineBasicBlock *DefaultMBB) {
7727 MachineFunction *CurMF = FuncInfo.MF;
7728 MachineBasicBlock *NextMBB = nullptr;
7729 MachineFunction::iterator BBI = W.MBB;
7730 if (++BBI != FuncInfo.MF->end())
7731 NextMBB = BBI;
7732
7733 unsigned Size = W.LastCluster - W.FirstCluster + 1;
7734
7735 BranchProbabilityInfo *BPI = FuncInfo.BPI;
7736
7737 if (Size == 2 && W.MBB == SwitchMBB) {
7738 // If any two of the cases has the same destination, and if one value
7739 // is the same as the other, but has one bit unset that the other has set,
7740 // use bit manipulation to do two compares at once. For example:
7741 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
7742 // TODO: This could be extended to merge any 2 cases in switches with 3
7743 // cases.
7744 // TODO: Handle cases where W.CaseBB != SwitchBB.
7745 CaseCluster &Small = *W.FirstCluster;
7746 CaseCluster &Big = *W.LastCluster;
7747
7748 if (Small.Low == Small.High && Big.Low == Big.High &&
7749 Small.MBB == Big.MBB) {
7750 const APInt &SmallValue = Small.Low->getValue();
7751 const APInt &BigValue = Big.Low->getValue();
7752
7753 // Check that there is only one bit different.
7754 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
7755 (SmallValue | BigValue) == BigValue) {
7756 // Isolate the common bit.
7757 APInt CommonBit = BigValue & ~SmallValue;
7758 assert((SmallValue | CommonBit) == BigValue &&
7759 CommonBit.countPopulation() == 1 && "Not a common bit?");
7760
7761 SDValue CondLHS = getValue(Cond);
7762 EVT VT = CondLHS.getValueType();
7763 SDLoc DL = getCurSDLoc();
7764
7765 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007766 DAG.getConstant(CommonBit, DL, VT));
Hans Wennborg0867b152015-04-23 16:45:24 +00007767 SDValue Cond = DAG.getSetCC(DL, MVT::i1, Or,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007768 DAG.getConstant(BigValue, DL, VT),
7769 ISD::SETEQ);
Hans Wennborg0867b152015-04-23 16:45:24 +00007770
7771 // Update successor info.
7772 // Both Small and Big will jump to Small.BB, so we sum up the weights.
7773 addSuccessorWithWeight(SwitchMBB, Small.MBB, Small.Weight + Big.Weight);
7774 addSuccessorWithWeight(
7775 SwitchMBB, DefaultMBB,
7776 // The default destination is the first successor in IR.
7777 BPI ? BPI->getEdgeWeight(SwitchMBB->getBasicBlock(), (unsigned)0)
7778 : 0);
7779
7780 // Insert the true branch.
7781 SDValue BrCond =
7782 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
7783 DAG.getBasicBlock(Small.MBB));
7784 // Insert the false branch.
7785 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
7786 DAG.getBasicBlock(DefaultMBB));
7787
7788 DAG.setRoot(BrCond);
7789 return;
7790 }
7791 }
7792 }
7793
7794 if (TM.getOptLevel() != CodeGenOpt::None) {
7795 // Order cases by weight so the most likely case will be checked first.
7796 std::sort(W.FirstCluster, W.LastCluster + 1,
7797 [](const CaseCluster &a, const CaseCluster &b) {
7798 return a.Weight > b.Weight;
7799 });
7800
Hans Wennborg67c03752015-04-27 23:35:22 +00007801 // Rearrange the case blocks so that the last one falls through if possible
7802 // without without changing the order of weights.
Hans Wennborg0867b152015-04-23 16:45:24 +00007803 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
7804 --I;
Hans Wennborg67c03752015-04-27 23:35:22 +00007805 if (I->Weight > W.LastCluster->Weight)
7806 break;
Hans Wennborg0867b152015-04-23 16:45:24 +00007807 if (I->Kind == CC_Range && I->MBB == NextMBB) {
7808 std::swap(*I, *W.LastCluster);
7809 break;
7810 }
7811 }
7812 }
7813
7814 // Compute total weight.
7815 uint32_t UnhandledWeights = 0;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007816 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007817 UnhandledWeights += I->Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007818 assert(UnhandledWeights >= I->Weight && "Weight overflow!");
7819 }
Hans Wennborg0867b152015-04-23 16:45:24 +00007820
7821 MachineBasicBlock *CurMBB = W.MBB;
7822 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
7823 MachineBasicBlock *Fallthrough;
7824 if (I == W.LastCluster) {
7825 // For the last cluster, fall through to the default destination.
7826 Fallthrough = DefaultMBB;
7827 } else {
7828 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
7829 CurMF->insert(BBI, Fallthrough);
7830 // Put Cond in a virtual register to make it available from the new blocks.
7831 ExportFromCurrentBlock(Cond);
7832 }
7833
7834 switch (I->Kind) {
7835 case CC_JumpTable: {
7836 // FIXME: Optimize away range check based on pivot comparisons.
7837 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first;
7838 JumpTable *JT = &JTCases[I->JTCasesIndex].second;
7839
7840 // The jump block hasn't been inserted yet; insert it here.
7841 MachineBasicBlock *JumpMBB = JT->MBB;
7842 CurMF->insert(BBI, JumpMBB);
7843 addSuccessorWithWeight(CurMBB, Fallthrough);
7844 addSuccessorWithWeight(CurMBB, JumpMBB);
7845
7846 // The jump table header will be inserted in our current block, do the
7847 // range check, and fall through to our fallthrough block.
7848 JTH->HeaderBB = CurMBB;
7849 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
7850
7851 // If we're in the right place, emit the jump table header right now.
7852 if (CurMBB == SwitchMBB) {
7853 visitJumpTableHeader(*JT, *JTH, SwitchMBB);
7854 JTH->Emitted = true;
7855 }
7856 break;
7857 }
7858 case CC_BitTests: {
7859 // FIXME: Optimize away range check based on pivot comparisons.
7860 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex];
7861
7862 // The bit test blocks haven't been inserted yet; insert them here.
7863 for (BitTestCase &BTC : BTB->Cases)
7864 CurMF->insert(BBI, BTC.ThisBB);
7865
7866 // Fill in fields of the BitTestBlock.
7867 BTB->Parent = CurMBB;
7868 BTB->Default = Fallthrough;
7869
7870 // If we're in the right place, emit the bit test header header right now.
7871 if (CurMBB ==SwitchMBB) {
7872 visitBitTestHeader(*BTB, SwitchMBB);
7873 BTB->Emitted = true;
7874 }
7875 break;
7876 }
7877 case CC_Range: {
7878 const Value *RHS, *LHS, *MHS;
7879 ISD::CondCode CC;
7880 if (I->Low == I->High) {
7881 // Check Cond == I->Low.
7882 CC = ISD::SETEQ;
7883 LHS = Cond;
7884 RHS=I->Low;
7885 MHS = nullptr;
7886 } else {
7887 // Check I->Low <= Cond <= I->High.
7888 CC = ISD::SETLE;
7889 LHS = I->Low;
7890 MHS = Cond;
7891 RHS = I->High;
7892 }
7893
7894 // The false weight is the sum of all unhandled cases.
7895 UnhandledWeights -= I->Weight;
7896 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Weight,
7897 UnhandledWeights);
7898
7899 if (CurMBB == SwitchMBB)
7900 visitSwitchCase(CB, SwitchMBB);
7901 else
7902 SwitchCases.push_back(CB);
7903
7904 break;
7905 }
7906 }
7907 CurMBB = Fallthrough;
7908 }
7909}
7910
7911void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
7912 const SwitchWorkListItem &W,
7913 Value *Cond,
7914 MachineBasicBlock *SwitchMBB) {
7915 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
7916 "Clusters not sorted?");
7917
Daniel Jasper0366cd22015-04-30 08:51:13 +00007918 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007919
Hans Wennborg4b828d32015-04-30 00:57:37 +00007920 // Balance the tree based on branch weights to create a near-optimal (in terms
7921 // of search time given key frequency) binary search tree. See e.g. Kurt
7922 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
7923 CaseClusterIt LastLeft = W.FirstCluster;
7924 CaseClusterIt FirstRight = W.LastCluster;
7925 uint32_t LeftWeight = LastLeft->Weight;
7926 uint32_t RightWeight = FirstRight->Weight;
Hans Wennborg0867b152015-04-23 16:45:24 +00007927
Hans Wennborg4b828d32015-04-30 00:57:37 +00007928 // Move LastLeft and FirstRight towards each other from opposite directions to
7929 // find a partitioning of the clusters which balances the weight on both
Hans Wennborg44faaa72015-05-07 15:47:15 +00007930 // sides. If LeftWeight and RightWeight are equal, alternate which side is
7931 // taken to ensure 0-weight nodes are distributed evenly.
7932 unsigned I = 0;
Hans Wennborg4b828d32015-04-30 00:57:37 +00007933 while (LastLeft + 1 < FirstRight) {
Hans Wennborg44faaa72015-05-07 15:47:15 +00007934 if (LeftWeight < RightWeight || (LeftWeight == RightWeight && (I & 1)))
Hans Wennborg4b828d32015-04-30 00:57:37 +00007935 LeftWeight += (++LastLeft)->Weight;
7936 else
7937 RightWeight += (--FirstRight)->Weight;
Hans Wennborg44faaa72015-05-07 15:47:15 +00007938 I++;
Hans Wennborg4b828d32015-04-30 00:57:37 +00007939 }
7940 assert(LastLeft + 1 == FirstRight);
7941 assert(LastLeft >= W.FirstCluster);
7942 assert(FirstRight <= W.LastCluster);
7943
7944 // Use the first element on the right as pivot since we will make less-than
7945 // comparisons against it.
7946 CaseClusterIt PivotCluster = FirstRight;
7947 assert(PivotCluster > W.FirstCluster);
7948 assert(PivotCluster <= W.LastCluster);
7949
Hans Wennborg0867b152015-04-23 16:45:24 +00007950 CaseClusterIt FirstLeft = W.FirstCluster;
Hans Wennborg0867b152015-04-23 16:45:24 +00007951 CaseClusterIt LastRight = W.LastCluster;
Hans Wennborg4b828d32015-04-30 00:57:37 +00007952
Hans Wennborg0867b152015-04-23 16:45:24 +00007953 const ConstantInt *Pivot = PivotCluster->Low;
7954
7955 // New blocks will be inserted immediately after the current one.
7956 MachineFunction::iterator BBI = W.MBB;
7957 ++BBI;
7958
7959 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
7960 // we can branch to its destination directly if it's squeezed exactly in
7961 // between the known lower bound and Pivot - 1.
7962 MachineBasicBlock *LeftMBB;
7963 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
7964 FirstLeft->Low == W.GE &&
7965 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
7966 LeftMBB = FirstLeft->MBB;
7967 } else {
7968 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
7969 FuncInfo.MF->insert(BBI, LeftMBB);
7970 WorkList.push_back({LeftMBB, FirstLeft, LastLeft, W.GE, Pivot});
7971 // Put Cond in a virtual register to make it available from the new blocks.
7972 ExportFromCurrentBlock(Cond);
7973 }
7974
7975 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
7976 // single cluster, RHS.Low == Pivot, and we can branch to its destination
7977 // directly if RHS.High equals the current upper bound.
7978 MachineBasicBlock *RightMBB;
7979 if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
7980 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
7981 RightMBB = FirstRight->MBB;
7982 } else {
7983 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
7984 FuncInfo.MF->insert(BBI, RightMBB);
7985 WorkList.push_back({RightMBB, FirstRight, LastRight, Pivot, W.LT});
7986 // Put Cond in a virtual register to make it available from the new blocks.
7987 ExportFromCurrentBlock(Cond);
7988 }
7989
7990 // Create the CaseBlock record that will be used to lower the branch.
Hans Wennborg4b828d32015-04-30 00:57:37 +00007991 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
7992 LeftWeight, RightWeight);
Hans Wennborg0867b152015-04-23 16:45:24 +00007993
7994 if (W.MBB == SwitchMBB)
7995 visitSwitchCase(CB, SwitchMBB);
7996 else
7997 SwitchCases.push_back(CB);
7998}
7999
8000void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
8001 // Extract cases from the switch.
8002 BranchProbabilityInfo *BPI = FuncInfo.BPI;
8003 CaseClusterVector Clusters;
8004 Clusters.reserve(SI.getNumCases());
8005 for (auto I : SI.cases()) {
8006 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
8007 const ConstantInt *CaseVal = I.getCaseValue();
Hans Wennborg44faaa72015-05-07 15:47:15 +00008008 uint32_t Weight =
8009 BPI ? BPI->getEdgeWeight(SI.getParent(), I.getSuccessorIndex()) : 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00008010 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Weight));
8011 }
8012
8013 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
8014
8015 if (TM.getOptLevel() != CodeGenOpt::None) {
8016 // Cluster adjacent cases with the same destination.
8017 sortAndRangeify(Clusters);
8018
8019 // Replace an unreachable default with the most popular destination.
8020 // FIXME: Exploit unreachable default more aggressively.
8021 bool UnreachableDefault =
8022 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg());
8023 if (UnreachableDefault && !Clusters.empty()) {
8024 DenseMap<const BasicBlock *, unsigned> Popularity;
8025 unsigned MaxPop = 0;
8026 const BasicBlock *MaxBB = nullptr;
8027 for (auto I : SI.cases()) {
8028 const BasicBlock *BB = I.getCaseSuccessor();
8029 if (++Popularity[BB] > MaxPop) {
8030 MaxPop = Popularity[BB];
8031 MaxBB = BB;
8032 }
8033 }
8034 // Set new default.
8035 assert(MaxPop > 0 && MaxBB);
8036 DefaultMBB = FuncInfo.MBBMap[MaxBB];
8037
8038 // Remove cases that were pointing to the destination that is now the
8039 // default.
8040 CaseClusterVector New;
8041 New.reserve(Clusters.size());
8042 for (CaseCluster &CC : Clusters) {
8043 if (CC.MBB != DefaultMBB)
8044 New.push_back(CC);
8045 }
8046 Clusters = std::move(New);
8047 }
8048 }
8049
8050 // If there is only the default destination, jump there directly.
8051 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
8052 if (Clusters.empty()) {
8053 SwitchMBB->addSuccessor(DefaultMBB);
8054 if (DefaultMBB != NextBlock(SwitchMBB)) {
8055 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
8056 getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
8057 }
8058 return;
8059 }
8060
8061 if (TM.getOptLevel() != CodeGenOpt::None) {
8062 findJumpTables(Clusters, &SI, DefaultMBB);
8063 findBitTestClusters(Clusters, &SI);
8064 }
8065
8066
8067 DEBUG({
8068 dbgs() << "Case clusters: ";
8069 for (const CaseCluster &C : Clusters) {
8070 if (C.Kind == CC_JumpTable) dbgs() << "JT:";
8071 if (C.Kind == CC_BitTests) dbgs() << "BT:";
8072
8073 C.Low->getValue().print(dbgs(), true);
8074 if (C.Low != C.High) {
8075 dbgs() << '-';
8076 C.High->getValue().print(dbgs(), true);
8077 }
8078 dbgs() << ' ';
8079 }
8080 dbgs() << '\n';
8081 });
8082
8083 assert(!Clusters.empty());
8084 SwitchWorkList WorkList;
8085 CaseClusterIt First = Clusters.begin();
8086 CaseClusterIt Last = Clusters.end() - 1;
8087 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr});
8088
8089 while (!WorkList.empty()) {
8090 SwitchWorkListItem W = WorkList.back();
8091 WorkList.pop_back();
8092 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
8093
8094 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) {
8095 // For optimized builds, lower large range as a balanced binary tree.
8096 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
8097 continue;
8098 }
8099
8100 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
8101 }
8102}