blob: e81bb77dbdfc2b5137dfdb088c5ff0ea76f963e8 [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattnera2907782009-10-19 19:56:26 +000014#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000015#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000017#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000018#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000020#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000021#include "llvm/MC/MCRegisterInfo.h"
Craig Topperdaf2e3f2015-12-25 22:10:01 +000022#include "llvm/MC/MCSubtargetInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000023#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000024using namespace llvm;
25
Chandler Carruth84e68b22014-04-22 02:41:26 +000026#define DEBUG_TYPE "asm-printer"
27
Sjoerd Meijer9da258d2016-06-03 13:19:43 +000028#define PRINT_ALIAS_INSTR
Chris Lattnera2907782009-10-19 19:56:26 +000029#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000030
Owen Andersone33c95d2011-08-11 18:41:59 +000031/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
32///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000033/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000034static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000035 // lsr #32 and asr #32 exist, but should be encoded as a 0.
36 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
37
Owen Andersone33c95d2011-08-11 18:41:59 +000038 if (imm == 0)
39 return 32;
40 return imm;
41}
42
Tim Northover0c97e762012-09-22 11:18:12 +000043/// Prints the shift value with an immediate value.
44static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Akira Hatanakacfa1f612015-03-27 23:24:22 +000045 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000046 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
47 return;
48 O << ", ";
49
Akira Hatanakacfa1f612015-03-27 23:24:22 +000050 assert(!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
Tim Northover0c97e762012-09-22 11:18:12 +000051 O << getShiftOpcStr(ShOpc);
52
Kevin Enderbydccdac62012-10-23 22:52:52 +000053 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000054 O << " ";
55 if (UseMarkup)
56 O << "<imm:";
57 O << "#" << translateShiftImm(ShImm);
58 if (UseMarkup)
59 O << ">";
60 }
Tim Northover0c97e762012-09-22 11:18:12 +000061}
James Molloy4c493e82011-09-07 17:24:38 +000062
Akira Hatanakacfa1f612015-03-27 23:24:22 +000063ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI, const MCInstrInfo &MII,
Eric Christopher7099d512015-03-30 21:52:28 +000064 const MCRegisterInfo &MRI)
Akira Hatanakaee974752015-03-27 23:41:42 +000065 : MCInstPrinter(MAI, MII, MRI) {}
James Molloy4c493e82011-09-07 17:24:38 +000066
Rafael Espindolad6860522011-06-02 02:34:55 +000067void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Akira Hatanakacfa1f612015-03-27 23:24:22 +000068 OS << markup("<reg:") << getRegisterName(RegNo) << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000069}
Chris Lattnerf20f7982010-10-28 21:37:33 +000070
Owen Andersona0c3b972011-09-15 23:38:46 +000071void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
Akira Hatanakab46d0232015-03-27 20:36:02 +000072 StringRef Annot, const MCSubtargetInfo &STI) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000073 unsigned Opcode = MI->getOpcode();
74
Akira Hatanakacfa1f612015-03-27 23:24:22 +000075 switch (Opcode) {
Richard Bartona661b442013-10-18 14:41:50 +000076
Johnny Chen8f3004c2010-03-17 17:52:21 +000077 // Check for MOVs and print canonical forms, instead.
Richard Bartona661b442013-10-18 14:41:50 +000078 case ARM::MOVsr: {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +000079 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +000080 const MCOperand &Dst = MI->getOperand(0);
81 const MCOperand &MO1 = MI->getOperand(1);
82 const MCOperand &MO2 = MI->getOperand(2);
83 const MCOperand &MO3 = MI->getOperand(3);
84
85 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Akira Hatanakaee974752015-03-27 23:41:42 +000086 printSBitModifierOperand(MI, 6, STI, O);
87 printPredicateOperand(MI, 4, STI, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +000088
Kevin Enderby62183c42012-10-22 22:31:46 +000089 O << '\t';
90 printRegName(O, Dst.getReg());
91 O << ", ";
92 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +000093
Kevin Enderby62183c42012-10-22 22:31:46 +000094 O << ", ";
95 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +000096 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +000097 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +000098 return;
99 }
100
Richard Bartona661b442013-10-18 14:41:50 +0000101 case ARM::MOVsi: {
Owen Anderson04912702011-07-21 23:38:37 +0000102 // FIXME: Thumb variants?
103 const MCOperand &Dst = MI->getOperand(0);
104 const MCOperand &MO1 = MI->getOperand(1);
105 const MCOperand &MO2 = MI->getOperand(2);
106
107 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
Akira Hatanakaee974752015-03-27 23:41:42 +0000108 printSBitModifierOperand(MI, 5, STI, O);
109 printPredicateOperand(MI, 3, STI, O);
Owen Anderson04912702011-07-21 23:38:37 +0000110
Kevin Enderby62183c42012-10-22 22:31:46 +0000111 O << '\t';
112 printRegName(O, Dst.getReg());
113 O << ", ";
114 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000115
Owen Andersond1814792011-09-15 18:36:29 +0000116 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000117 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000118 return;
Owen Andersond1814792011-09-15 18:36:29 +0000119 }
Owen Anderson04912702011-07-21 23:38:37 +0000120
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000121 O << ", " << markup("<imm:") << "#"
122 << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())) << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000123 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000124 return;
125 }
126
Johnny Chen8f3004c2010-03-17 17:52:21 +0000127 // A8.6.123 PUSH
Richard Bartona661b442013-10-18 14:41:50 +0000128 case ARM::STMDB_UPD:
129 case ARM::t2STMDB_UPD:
130 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
131 // Should only print PUSH if there are at least two registers in the list.
132 O << '\t' << "push";
Akira Hatanakaee974752015-03-27 23:41:42 +0000133 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000134 if (Opcode == ARM::t2STMDB_UPD)
135 O << ".w";
136 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000137 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000138 printAnnotation(O, Annot);
139 return;
140 } else
141 break;
142
143 case ARM::STR_PRE_IMM:
144 if (MI->getOperand(2).getReg() == ARM::SP &&
145 MI->getOperand(3).getImm() == -4) {
146 O << '\t' << "push";
Akira Hatanakaee974752015-03-27 23:41:42 +0000147 printPredicateOperand(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000148 O << "\t{";
149 printRegName(O, MI->getOperand(1).getReg());
150 O << "}";
151 printAnnotation(O, Annot);
152 return;
153 } else
154 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000155
156 // A8.6.122 POP
Richard Bartona661b442013-10-18 14:41:50 +0000157 case ARM::LDMIA_UPD:
158 case ARM::t2LDMIA_UPD:
159 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
160 // Should only print POP if there are at least two registers in the list.
161 O << '\t' << "pop";
Akira Hatanakaee974752015-03-27 23:41:42 +0000162 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000163 if (Opcode == ARM::t2LDMIA_UPD)
164 O << ".w";
165 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000166 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000167 printAnnotation(O, Annot);
168 return;
169 } else
170 break;
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000171
Richard Bartona661b442013-10-18 14:41:50 +0000172 case ARM::LDR_POST_IMM:
173 if (MI->getOperand(2).getReg() == ARM::SP &&
174 MI->getOperand(4).getImm() == 4) {
175 O << '\t' << "pop";
Akira Hatanakaee974752015-03-27 23:41:42 +0000176 printPredicateOperand(MI, 5, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000177 O << "\t{";
178 printRegName(O, MI->getOperand(0).getReg());
179 O << "}";
180 printAnnotation(O, Annot);
181 return;
182 } else
183 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000184
185 // A8.6.355 VPUSH
Richard Bartona661b442013-10-18 14:41:50 +0000186 case ARM::VSTMSDB_UPD:
187 case ARM::VSTMDDB_UPD:
188 if (MI->getOperand(0).getReg() == ARM::SP) {
189 O << '\t' << "vpush";
Akira Hatanakaee974752015-03-27 23:41:42 +0000190 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000191 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000192 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000193 printAnnotation(O, Annot);
194 return;
195 } else
196 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000197
198 // A8.6.354 VPOP
Richard Bartona661b442013-10-18 14:41:50 +0000199 case ARM::VLDMSIA_UPD:
200 case ARM::VLDMDIA_UPD:
201 if (MI->getOperand(0).getReg() == ARM::SP) {
202 O << '\t' << "vpop";
Akira Hatanakaee974752015-03-27 23:41:42 +0000203 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000204 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000205 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000206 printAnnotation(O, Annot);
207 return;
208 } else
209 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000210
Richard Bartona661b442013-10-18 14:41:50 +0000211 case ARM::tLDMIA: {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000212 bool Writeback = true;
213 unsigned BaseReg = MI->getOperand(0).getReg();
214 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
215 if (MI->getOperand(i).getReg() == BaseReg)
216 Writeback = false;
217 }
218
Jim Grosbache364ad52011-08-23 17:41:15 +0000219 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000220
Akira Hatanakaee974752015-03-27 23:41:42 +0000221 printPredicateOperand(MI, 1, STI, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000222 O << '\t';
223 printRegName(O, BaseReg);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000224 if (Writeback)
225 O << "!";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000226 O << ", ";
Akira Hatanakaee974752015-03-27 23:41:42 +0000227 printRegisterList(MI, 3, STI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000228 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000229 return;
230 }
231
Weiming Zhao8f56f882012-11-16 21:55:34 +0000232 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
233 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
234 // a single GPRPair reg operand is used in the .td file to replace the two
235 // GPRs. However, when decoding them, the two GRPs cannot be automatically
236 // expressed as a GPRPair, so we have to manually merge them.
237 // FIXME: We would really like to be able to tablegen'erate this.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000238 case ARM::LDREXD:
239 case ARM::STREXD:
240 case ARM::LDAEXD:
241 case ARM::STLEXD: {
242 const MCRegisterClass &MRC = MRI.getRegClass(ARM::GPRRegClassID);
Joey Goulye6d165c2013-08-27 17:38:16 +0000243 bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD;
Weiming Zhao8f56f882012-11-16 21:55:34 +0000244 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
245 if (MRC.contains(Reg)) {
246 MCInst NewMI;
247 MCOperand NewReg;
248 NewMI.setOpcode(Opcode);
249
250 if (isStore)
251 NewMI.addOperand(MI->getOperand(0));
Jim Grosbache9119e42015-05-13 18:37:00 +0000252 NewReg = MCOperand::createReg(MRI.getMatchingSuperReg(
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000253 Reg, ARM::gsub_0, &MRI.getRegClass(ARM::GPRPairRegClassID)));
Weiming Zhao8f56f882012-11-16 21:55:34 +0000254 NewMI.addOperand(NewReg);
255
256 // Copy the rest operands into NewMI.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000257 for (unsigned i = isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
Weiming Zhao8f56f882012-11-16 21:55:34 +0000258 NewMI.addOperand(MI->getOperand(i));
Akira Hatanakaee974752015-03-27 23:41:42 +0000259 printInstruction(&NewMI, STI, O);
Weiming Zhao8f56f882012-11-16 21:55:34 +0000260 return;
261 }
Charlie Turner4d88ae22014-12-01 08:33:28 +0000262 break;
263 }
Weiming Zhao8f56f882012-11-16 21:55:34 +0000264 }
265
Sjoerd Meijer9da258d2016-06-03 13:19:43 +0000266 if (!printAliasInstr(MI, STI, O))
267 printInstruction(MI, STI, O);
268
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000269 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000270}
Chris Lattnera2907782009-10-19 19:56:26 +0000271
Chris Lattner93e3ef62009-10-19 20:59:55 +0000272void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Akira Hatanakaee974752015-03-27 23:41:42 +0000273 const MCSubtargetInfo &STI, raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000274 const MCOperand &Op = MI->getOperand(OpNo);
275 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000276 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000277 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000278 } else if (Op.isImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000279 O << markup("<imm:") << '#' << formatImm(Op.getImm()) << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000280 } else {
281 assert(Op.isExpr() && "unknown operand kind in printOperand");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000282 const MCExpr *Expr = Op.getExpr();
283 switch (Expr->getKind()) {
284 case MCExpr::Binary:
Matt Arsenault8b643552015-06-09 00:31:39 +0000285 O << '#';
286 Expr->print(O, &MAI);
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000287 break;
288 case MCExpr::Constant: {
289 // If a symbolic branch target was added as a constant expression then
290 // print that address in hex. And only print 32 unsigned bits for the
291 // address.
292 const MCConstantExpr *Constant = cast<MCConstantExpr>(Expr);
293 int64_t TargetAddress;
Jim Grosbach13760bd2015-05-30 01:25:56 +0000294 if (!Constant->evaluateAsAbsolute(TargetAddress)) {
Matt Arsenault8b643552015-06-09 00:31:39 +0000295 O << '#';
296 Expr->print(O, &MAI);
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000297 } else {
298 O << "0x";
299 O.write_hex(static_cast<uint32_t>(TargetAddress));
300 }
301 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000302 }
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000303 default:
304 // FIXME: Should we always treat this as if it is a constant literal and
305 // prefix it with '#'?
Matt Arsenault8b643552015-06-09 00:31:39 +0000306 Expr->print(O, &MAI);
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000307 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000308 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000309 }
310}
Chris Lattner89d47202009-10-19 21:21:39 +0000311
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000312void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000313 const MCSubtargetInfo &STI,
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000314 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000315 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000316 if (MO1.isExpr()) {
Matt Arsenault8b643552015-06-09 00:31:39 +0000317 MO1.getExpr()->print(O, &MAI);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000318 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000319 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000320
321 O << markup("<mem:") << "[pc, ";
322
323 int32_t OffImm = (int32_t)MO1.getImm();
324 bool isSub = OffImm < 0;
325
326 // Special value for #-0. All others are normal.
327 if (OffImm == INT32_MIN)
328 OffImm = 0;
329 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000330 O << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">");
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000331 } else {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000332 O << markup("<imm:") << "#" << formatImm(OffImm) << markup(">");
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000333 }
334 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000335}
336
Chris Lattner2f69ed82009-10-20 00:40:56 +0000337// so_reg is a 4-operand unit corresponding to register forms of the A5.1
338// "Addressing Mode 1 - Data-processing operands" forms. This includes:
339// REG 0 0 - e.g. R5
340// REG REG 0,SH_OPC - e.g. R5, ROR R3
341// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000342void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000343 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000344 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000345 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000346 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
347 const MCOperand &MO3 = MI->getOperand(OpNum + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000348
Kevin Enderby62183c42012-10-22 22:31:46 +0000349 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000350
Chris Lattner2f69ed82009-10-20 00:40:56 +0000351 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000352 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
353 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000354 if (ShOpc == ARM_AM::rrx)
355 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000356
Kevin Enderby62183c42012-10-22 22:31:46 +0000357 O << ' ';
358 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000359 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000360}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000361
Owen Anderson04912702011-07-21 23:38:37 +0000362void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000363 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000364 raw_ostream &O) {
Owen Anderson04912702011-07-21 23:38:37 +0000365 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000366 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Owen Anderson04912702011-07-21 23:38:37 +0000367
Kevin Enderby62183c42012-10-22 22:31:46 +0000368 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000369
370 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000371 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000372 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000373}
374
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000375//===--------------------------------------------------------------------===//
376// Addressing Mode #2
377//===--------------------------------------------------------------------===//
378
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000379void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000380 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000381 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000382 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000383 const MCOperand &MO2 = MI->getOperand(Op + 1);
384 const MCOperand &MO3 = MI->getOperand(Op + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000385
Kevin Enderbydccdac62012-10-23 22:52:52 +0000386 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000387 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000388
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000389 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000390 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000391 O << ", " << markup("<imm:") << "#"
Kevin Enderbydccdac62012-10-23 22:52:52 +0000392 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000393 << ARM_AM::getAM2Offset(MO3.getImm()) << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000394 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000395 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000396 return;
397 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000398
Kevin Enderby62183c42012-10-22 22:31:46 +0000399 O << ", ";
400 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
401 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000402
Tim Northover0c97e762012-09-22 11:18:12 +0000403 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000404 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000405 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000406}
Chris Lattneref2979b2009-10-19 22:09:23 +0000407
Jim Grosbach05541f42011-09-19 22:21:13 +0000408void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000409 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000410 raw_ostream &O) {
Jim Grosbach05541f42011-09-19 22:21:13 +0000411 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000412 const MCOperand &MO2 = MI->getOperand(Op + 1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000413 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000414 printRegName(O, MO1.getReg());
415 O << ", ";
416 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000417 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000418}
419
420void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000421 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000422 raw_ostream &O) {
Jim Grosbach05541f42011-09-19 22:21:13 +0000423 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000424 const MCOperand &MO2 = MI->getOperand(Op + 1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000425 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000426 printRegName(O, MO1.getReg());
427 O << ", ";
428 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000429 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000430}
431
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000432void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000433 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000434 raw_ostream &O) {
435 const MCOperand &MO1 = MI->getOperand(Op);
436
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000437 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +0000438 printOperand(MI, Op, STI, O);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000439 return;
440 }
441
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000442#ifndef NDEBUG
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000443 const MCOperand &MO3 = MI->getOperand(Op + 2);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000444 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000445 assert(IdxMode != ARMII::IndexModePost && "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000446#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000447
Akira Hatanakaee974752015-03-27 23:41:42 +0000448 printAM2PreOrOffsetIndexOp(MI, Op, STI, O);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000449}
450
Chris Lattner60d51312009-10-20 06:15:28 +0000451void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000452 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000453 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000454 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000455 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000456 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000457
Chris Lattner60d51312009-10-20 06:15:28 +0000458 if (!MO1.getReg()) {
459 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000460 O << markup("<imm:") << '#'
461 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000462 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000463 return;
464 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000465
Kevin Enderby62183c42012-10-22 22:31:46 +0000466 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
467 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000468
Tim Northover0c97e762012-09-22 11:18:12 +0000469 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000470 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000471}
472
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000473//===--------------------------------------------------------------------===//
474// Addressing Mode #3
475//===--------------------------------------------------------------------===//
476
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000477void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000478 raw_ostream &O,
479 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000480 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000481 const MCOperand &MO2 = MI->getOperand(Op + 1);
482 const MCOperand &MO3 = MI->getOperand(Op + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000483
Kevin Enderbydccdac62012-10-23 22:52:52 +0000484 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000485 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000486
Chris Lattner60d51312009-10-20 06:15:28 +0000487 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000488 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000489 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000490 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000491 return;
492 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000493
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000494 // If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000495 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
496 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000497
Quentin Colombetc3132202013-04-12 18:47:25 +0000498 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000499 O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(op) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000500 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000501 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000502 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000503}
504
Quentin Colombetc3132202013-04-12 18:47:25 +0000505template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000506void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000507 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000508 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000509 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000510 if (!MO1.isReg()) { // For label symbolic references.
Akira Hatanakaee974752015-03-27 23:41:42 +0000511 printOperand(MI, Op, STI, O);
Jim Grosbach8648c102011-12-19 23:06:24 +0000512 return;
513 }
514
NAKAMURA Takumic62436c2014-10-06 23:48:04 +0000515 assert(ARM_AM::getAM3IdxMode(MI->getOperand(Op + 2).getImm()) !=
516 ARMII::IndexModePost &&
Tim Northoverea964f52014-10-06 17:26:36 +0000517 "unexpected idxmode");
Quentin Colombetc3132202013-04-12 18:47:25 +0000518 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000519}
520
Chris Lattner60d51312009-10-20 06:15:28 +0000521void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000522 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000523 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000524 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000525 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000526 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000527
Chris Lattner60d51312009-10-20 06:15:28 +0000528 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000529 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
530 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000531 return;
532 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000533
Chris Lattner60d51312009-10-20 06:15:28 +0000534 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000535 O << markup("<imm:") << '#'
536 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000537 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000538}
539
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000540void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000541 const MCSubtargetInfo &STI,
Jim Grosbachd3595712011-08-03 23:50:40 +0000542 raw_ostream &O) {
543 const MCOperand &MO = MI->getOperand(OpNum);
544 unsigned Imm = MO.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000545 O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000546 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000547}
548
Jim Grosbachbafce842011-08-05 15:48:21 +0000549void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000550 const MCSubtargetInfo &STI,
Jim Grosbachbafce842011-08-05 15:48:21 +0000551 raw_ostream &O) {
552 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000553 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbachbafce842011-08-05 15:48:21 +0000554
Kevin Enderby62183c42012-10-22 22:31:46 +0000555 O << (MO2.getImm() ? "" : "-");
556 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000557}
558
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000559void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000560 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000561 raw_ostream &O) {
Owen Andersonce519032011-08-04 18:24:14 +0000562 const MCOperand &MO = MI->getOperand(OpNum);
563 unsigned Imm = MO.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000564 O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000565 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000566}
567
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000568void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000569 const MCSubtargetInfo &STI,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000570 raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000571 ARM_AM::AMSubMode Mode =
572 ARM_AM::getAM4SubMode(MI->getOperand(OpNum).getImm());
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000573 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000574}
575
Quentin Colombetc3132202013-04-12 18:47:25 +0000576template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000577void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000578 const MCSubtargetInfo &STI,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000579 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000580 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000581 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000582
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000583 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +0000584 printOperand(MI, OpNum, STI, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000585 return;
586 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000587
Kevin Enderbydccdac62012-10-23 22:52:52 +0000588 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000589 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000590
Owen Anderson967674d2011-08-29 19:36:44 +0000591 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
Andrew Kaylor51fcf0f2015-03-25 21:33:24 +0000592 ARM_AM::AddrOpc Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000593 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000594 O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(Op)
595 << ImmOffs * 4 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000596 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000597 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000598}
599
Oliver Stannard65b85382016-01-25 10:26:26 +0000600template <bool AlwaysPrintImm0>
601void ARMInstPrinter::printAddrMode5FP16Operand(const MCInst *MI, unsigned OpNum,
602 const MCSubtargetInfo &STI,
603 raw_ostream &O) {
604 const MCOperand &MO1 = MI->getOperand(OpNum);
605 const MCOperand &MO2 = MI->getOperand(OpNum+1);
606
607 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
608 printOperand(MI, OpNum, STI, O);
609 return;
610 }
611
612 O << markup("<mem:") << "[";
613 printRegName(O, MO1.getReg());
614
615 unsigned ImmOffs = ARM_AM::getAM5FP16Offset(MO2.getImm());
616 unsigned Op = ARM_AM::getAM5FP16Op(MO2.getImm());
617 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
618 O << ", "
619 << markup("<imm:")
620 << "#"
621 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5FP16Op(MO2.getImm()))
622 << ImmOffs * 2
623 << markup(">");
624 }
625 O << "]" << markup(">");
626}
627
Chris Lattner76c564b2010-04-04 04:47:45 +0000628void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000629 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000630 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000631 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000632 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000633
Kevin Enderbydccdac62012-10-23 22:52:52 +0000634 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000635 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000636 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000637 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000638 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000639 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000640}
641
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000642void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000643 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000644 raw_ostream &O) {
645 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000646 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000647 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000648 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000649}
650
Bob Wilsonae08a732010-03-20 22:13:40 +0000651void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000652 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000653 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000654 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000655 const MCOperand &MO = MI->getOperand(OpNum);
656 if (MO.getReg() == 0)
657 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000658 else {
659 O << ", ";
660 printRegName(O, MO.getReg());
661 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000662}
663
Bob Wilsonadd513112010-08-11 23:10:46 +0000664void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
665 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000666 const MCSubtargetInfo &STI,
Bob Wilsonadd513112010-08-11 23:10:46 +0000667 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000668 const MCOperand &MO = MI->getOperand(OpNum);
669 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000670 int32_t lsb = countTrailingZeros(v);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000671 int32_t width = (32 - countLeadingZeros(v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000672 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000673 O << markup("<imm:") << '#' << lsb << markup(">") << ", " << markup("<imm:")
674 << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000675}
Chris Lattner60d51312009-10-20 06:15:28 +0000676
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000677void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000678 const MCSubtargetInfo &STI,
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000679 raw_ostream &O) {
680 unsigned val = MI->getOperand(OpNum).getImm();
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000681 O << ARM_MB::MemBOptToString(val, STI.getFeatureBits()[ARM::HasV8Ops]);
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000682}
683
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000684void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000685 const MCSubtargetInfo &STI,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000686 raw_ostream &O) {
687 unsigned val = MI->getOperand(OpNum).getImm();
688 O << ARM_ISB::InstSyncBOptToString(val);
689}
690
Bob Wilson481d7a92010-08-16 18:27:34 +0000691void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000692 const MCSubtargetInfo &STI,
Bob Wilsonadd513112010-08-11 23:10:46 +0000693 raw_ostream &O) {
694 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000695 bool isASR = (ShiftOp & (1 << 5)) != 0;
696 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000697 if (isASR) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000698 O << ", asr " << markup("<imm:") << "#" << (Amt == 0 ? 32 : Amt)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000699 << markup(">");
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000700 } else if (Amt) {
701 O << ", lsl " << markup("<imm:") << "#" << Amt << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000702 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000703}
704
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000705void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000706 const MCSubtargetInfo &STI,
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000707 raw_ostream &O) {
708 unsigned Imm = MI->getOperand(OpNum).getImm();
709 if (Imm == 0)
710 return;
711 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000712 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000713}
714
715void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000716 const MCSubtargetInfo &STI,
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000717 raw_ostream &O) {
718 unsigned Imm = MI->getOperand(OpNum).getImm();
719 // A shift amount of 32 is encoded as 0.
720 if (Imm == 0)
721 Imm = 32;
722 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000723 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000724}
725
Chris Lattner76c564b2010-04-04 04:47:45 +0000726void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000727 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000728 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000729 O << "{";
Peter Collingbourne6679fc12015-06-05 18:01:28 +0000730 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
731 if (i != OpNum)
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000732 O << ", ";
Peter Collingbourne6679fc12015-06-05 18:01:28 +0000733 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000734 }
735 O << "}";
736}
Chris Lattneradd57492009-10-19 22:23:04 +0000737
Weiming Zhao8f56f882012-11-16 21:55:34 +0000738void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000739 const MCSubtargetInfo &STI,
Weiming Zhao8f56f882012-11-16 21:55:34 +0000740 raw_ostream &O) {
741 unsigned Reg = MI->getOperand(OpNum).getReg();
742 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
743 O << ", ";
744 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
745}
746
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000747void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000748 const MCSubtargetInfo &STI,
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000749 raw_ostream &O) {
750 const MCOperand &Op = MI->getOperand(OpNum);
751 if (Op.getImm())
752 O << "be";
753 else
754 O << "le";
755}
756
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000757void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000758 const MCSubtargetInfo &STI, raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000759 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000760 O << ARM_PROC::IModToString(Op.getImm());
761}
762
763void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000764 const MCSubtargetInfo &STI, raw_ostream &O) {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000765 const MCOperand &Op = MI->getOperand(OpNum);
766 unsigned IFlags = Op.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000767 for (int i = 2; i >= 0; --i)
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000768 if (IFlags & (1 << i))
769 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000770
771 if (IFlags == 0)
772 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000773}
774
Chris Lattner76c564b2010-04-04 04:47:45 +0000775void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000776 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000777 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000778 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000779 unsigned SpecRegRBit = Op.getImm() >> 4;
780 unsigned Mask = Op.getImm() & 0xf;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000781 const FeatureBitset &FeatureBits = STI.getFeatureBits();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000782
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000783 if (FeatureBits[ARM::FeatureMClass]) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000784 unsigned SYSm = Op.getImm();
785 unsigned Opcode = MI->getOpcode();
Renato Golin92c816c2014-09-01 11:25:07 +0000786
787 // For writes, handle extended mask bits if the DSP extension is present.
Artyom Skrobovcf296442015-09-24 17:31:16 +0000788 if (Opcode == ARM::t2MSR_M && FeatureBits[ARM::FeatureDSP]) {
Renato Golin92c816c2014-09-01 11:25:07 +0000789 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000790 case 0x400:
791 O << "apsr_g";
792 return;
793 case 0xc00:
794 O << "apsr_nzcvqg";
795 return;
796 case 0x401:
797 O << "iapsr_g";
798 return;
799 case 0xc01:
800 O << "iapsr_nzcvqg";
801 return;
802 case 0x402:
803 O << "eapsr_g";
804 return;
805 case 0xc02:
806 O << "eapsr_nzcvqg";
807 return;
808 case 0x403:
809 O << "xpsr_g";
810 return;
811 case 0xc03:
812 O << "xpsr_nzcvqg";
813 return;
Renato Golin92c816c2014-09-01 11:25:07 +0000814 }
815 }
816
817 // Handle the basic 8-bit mask.
818 SYSm &= 0xff;
819
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000820 if (Opcode == ARM::t2MSR_M && FeatureBits [ARM::HasV7Ops]) {
Renato Golin92c816c2014-09-01 11:25:07 +0000821 // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an
822 // alias for MSR APSR_nzcvq.
823 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000824 case 0:
825 O << "apsr_nzcvq";
826 return;
827 case 1:
828 O << "iapsr_nzcvq";
829 return;
830 case 2:
831 O << "eapsr_nzcvq";
832 return;
833 case 3:
834 O << "xpsr_nzcvq";
835 return;
Renato Golin92c816c2014-09-01 11:25:07 +0000836 }
837 }
838
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000839 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000840 default:
841 llvm_unreachable("Unexpected mask value!");
842 case 0:
843 O << "apsr";
844 return;
845 case 1:
846 O << "iapsr";
847 return;
848 case 2:
849 O << "eapsr";
850 return;
851 case 3:
852 O << "xpsr";
853 return;
854 case 5:
855 O << "ipsr";
856 return;
857 case 6:
858 O << "epsr";
859 return;
860 case 7:
861 O << "iepsr";
862 return;
863 case 8:
864 O << "msp";
865 return;
866 case 9:
867 O << "psp";
868 return;
869 case 16:
870 O << "primask";
871 return;
872 case 17:
873 O << "basepri";
874 return;
875 case 18:
876 O << "basepri_max";
877 return;
878 case 19:
879 O << "faultmask";
880 return;
881 case 20:
882 O << "control";
883 return;
Bradley Smithf277c8a2016-01-25 11:25:36 +0000884 case 10:
885 O << "msplim";
886 return;
887 case 11:
888 O << "psplim";
889 return;
890 case 0x88:
891 O << "msp_ns";
892 return;
893 case 0x89:
894 O << "psp_ns";
895 return;
896 case 0x8a:
897 O << "msplim_ns";
898 return;
899 case 0x8b:
900 O << "psplim_ns";
901 return;
902 case 0x90:
903 O << "primask_ns";
904 return;
905 case 0x91:
906 O << "basepri_ns";
907 return;
908 case 0x92:
909 O << "basepri_max_ns";
910 return;
911 case 0x93:
912 O << "faultmask_ns";
913 return;
914 case 0x94:
915 O << "control_ns";
916 return;
917 case 0x98:
918 O << "sp_ns";
919 return;
James Molloy21efa7d2011-09-28 14:21:38 +0000920 }
921 }
922
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000923 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
924 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
925 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
926 O << "APSR_";
927 switch (Mask) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000928 default:
929 llvm_unreachable("Unexpected mask value!");
930 case 4:
931 O << "g";
932 return;
933 case 8:
934 O << "nzcvq";
935 return;
936 case 12:
937 O << "nzcvqg";
938 return;
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000939 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000940 }
941
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000942 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000943 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000944 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000945 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000946
Johnny Chen8f3004c2010-03-17 17:52:21 +0000947 if (Mask) {
948 O << '_';
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000949 if (Mask & 8)
950 O << 'f';
951 if (Mask & 4)
952 O << 's';
953 if (Mask & 2)
954 O << 'x';
955 if (Mask & 1)
956 O << 'c';
Johnny Chen8f3004c2010-03-17 17:52:21 +0000957 }
958}
959
Tim Northoveree843ef2014-08-15 10:47:12 +0000960void ARMInstPrinter::printBankedRegOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000961 const MCSubtargetInfo &STI,
Tim Northoveree843ef2014-08-15 10:47:12 +0000962 raw_ostream &O) {
963 uint32_t Banked = MI->getOperand(OpNum).getImm();
964 uint32_t R = (Banked & 0x20) >> 5;
965 uint32_t SysM = Banked & 0x1f;
966
967 // Nothing much we can do about this, the encodings are specified in B9.2.3 of
968 // the ARM ARM v7C, and are all over the shop.
969 if (R) {
970 O << "SPSR_";
971
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000972 switch (SysM) {
973 case 0x0e:
974 O << "fiq";
975 return;
976 case 0x10:
977 O << "irq";
978 return;
979 case 0x12:
980 O << "svc";
981 return;
982 case 0x14:
983 O << "abt";
984 return;
985 case 0x16:
986 O << "und";
987 return;
988 case 0x1c:
989 O << "mon";
990 return;
991 case 0x1e:
992 O << "hyp";
993 return;
994 default:
995 llvm_unreachable("Invalid banked SPSR register");
Tim Northoveree843ef2014-08-15 10:47:12 +0000996 }
997 }
998
999 assert(!R && "should have dealt with SPSR regs");
1000 const char *RegNames[] = {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001001 "r8_usr", "r9_usr", "r10_usr", "r11_usr", "r12_usr", "sp_usr", "lr_usr",
1002 "", "r8_fiq", "r9_fiq", "r10_fiq", "r11_fiq", "r12_fiq", "sp_fiq",
1003 "lr_fiq", "", "lr_irq", "sp_irq", "lr_svc", "sp_svc", "lr_abt",
1004 "sp_abt", "lr_und", "sp_und", "", "", "", "",
1005 "lr_mon", "sp_mon", "elr_hyp", "sp_hyp"};
Tim Northoveree843ef2014-08-15 10:47:12 +00001006 const char *Name = RegNames[SysM];
1007 assert(Name[0] && "invalid banked register operand");
1008
1009 O << Name;
1010}
1011
Chris Lattner76c564b2010-04-04 04:47:45 +00001012void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001013 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001014 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +00001015 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +00001016 // Handle the undefined 15 CC value here for printing so we don't abort().
1017 if ((unsigned)CC == 15)
1018 O << "<und>";
1019 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +00001020 O << ARMCondCodeToString(CC);
1021}
1022
Jim Grosbach29cad6c2010-09-14 22:27:15 +00001023void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001024 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001025 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001026 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +00001027 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
1028 O << ARMCondCodeToString(CC);
1029}
1030
Chris Lattner76c564b2010-04-04 04:47:45 +00001031void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001032 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001033 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +00001034 if (MI->getOperand(OpNum).getReg()) {
1035 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
1036 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +00001037 O << 's';
1038 }
1039}
1040
Chris Lattner76c564b2010-04-04 04:47:45 +00001041void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001042 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001043 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +00001044 O << MI->getOperand(OpNum).getImm();
1045}
1046
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001047void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001048 const MCSubtargetInfo &STI,
Jim Grosbach69664112011-10-12 16:34:37 +00001049 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001050 O << "p" << MI->getOperand(OpNum).getImm();
1051}
1052
1053void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001054 const MCSubtargetInfo &STI,
Jim Grosbach69664112011-10-12 16:34:37 +00001055 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001056 O << "c" << MI->getOperand(OpNum).getImm();
1057}
1058
Jim Grosbach48399582011-10-12 17:34:41 +00001059void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001060 const MCSubtargetInfo &STI,
Jim Grosbach48399582011-10-12 17:34:41 +00001061 raw_ostream &O) {
1062 O << "{" << MI->getOperand(OpNum).getImm() << "}";
1063}
1064
Chris Lattner76c564b2010-04-04 04:47:45 +00001065void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001066 const MCSubtargetInfo &STI, raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +00001067 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +00001068}
Evan Chengb1852592009-11-19 06:57:41 +00001069
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001070template <unsigned scale>
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001071void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001072 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001073 raw_ostream &O) {
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001074 const MCOperand &MO = MI->getOperand(OpNum);
1075
1076 if (MO.isExpr()) {
Matt Arsenault8b643552015-06-09 00:31:39 +00001077 MO.getExpr()->print(O, &MAI);
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001078 return;
1079 }
1080
Mihai Popad36cbaa2013-07-03 09:21:44 +00001081 int32_t OffImm = (int32_t)MO.getImm() << scale;
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001082
Kevin Enderbydccdac62012-10-23 22:52:52 +00001083 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001084 if (OffImm == INT32_MIN)
1085 O << "#-0";
1086 else if (OffImm < 0)
1087 O << "#-" << -OffImm;
1088 else
1089 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001090 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001091}
1092
Chris Lattner76c564b2010-04-04 04:47:45 +00001093void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001094 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001095 raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001096 O << markup("<imm:") << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001097 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +00001098}
1099
1100void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001101 const MCSubtargetInfo &STI,
Jim Grosbach46dd4132011-08-17 21:51:27 +00001102 raw_ostream &O) {
1103 unsigned Imm = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001104 O << markup("<imm:") << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +00001105 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +00001106}
Johnny Chen8f3004c2010-03-17 17:52:21 +00001107
Chris Lattner76c564b2010-04-04 04:47:45 +00001108void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001109 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001110 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001111 // (3 - the number of trailing zeros) is the number of then / else.
1112 unsigned Mask = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001113 unsigned Firstcond = MI->getOperand(OpNum - 1).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +00001114 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001115 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001116 assert(NumTZ <= 3 && "Invalid IT mask!");
1117 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
1118 bool T = ((Mask >> Pos) & 1) == CondBit0;
1119 if (T)
1120 O << 't';
1121 else
1122 O << 'e';
1123 }
1124}
1125
Chris Lattner76c564b2010-04-04 04:47:45 +00001126void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001127 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001128 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001129 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +00001130 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001131
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001132 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +00001133 printOperand(MI, Op, STI, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001134 return;
1135 }
1136
Kevin Enderbydccdac62012-10-23 22:52:52 +00001137 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001138 printRegName(O, MO1.getReg());
1139 if (unsigned RegNum = MO2.getReg()) {
1140 O << ", ";
1141 printRegName(O, RegNum);
1142 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001143 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +00001144}
1145
1146void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
Akira Hatanakaee974752015-03-27 23:41:42 +00001147 unsigned Op,
1148 const MCSubtargetInfo &STI,
1149 raw_ostream &O,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001150 unsigned Scale) {
1151 const MCOperand &MO1 = MI->getOperand(Op);
1152 const MCOperand &MO2 = MI->getOperand(Op + 1);
1153
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001154 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +00001155 printOperand(MI, Op, STI, O);
Bill Wendling092a7bd2010-12-14 03:36:38 +00001156 return;
1157 }
1158
Kevin Enderbydccdac62012-10-23 22:52:52 +00001159 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001160 printRegName(O, MO1.getReg());
1161 if (unsigned ImmOffs = MO2.getImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001162 O << ", " << markup("<imm:") << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001163 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001164 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001165 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001166}
1167
Bill Wendling092a7bd2010-12-14 03:36:38 +00001168void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
1169 unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001170 const MCSubtargetInfo &STI,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001171 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001172 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001173}
1174
Bill Wendling092a7bd2010-12-14 03:36:38 +00001175void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1176 unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001177 const MCSubtargetInfo &STI,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001178 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001179 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001180}
1181
Bill Wendling092a7bd2010-12-14 03:36:38 +00001182void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1183 unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001184 const MCSubtargetInfo &STI,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001185 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001186 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001187}
1188
Chris Lattner76c564b2010-04-04 04:47:45 +00001189void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001190 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001191 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001192 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001193}
1194
Johnny Chen8f3004c2010-03-17 17:52:21 +00001195// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1196// register with shift forms.
1197// REG 0 0 - e.g. R5
1198// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001199void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001200 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001201 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001202 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001203 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001204
1205 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001206 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001207
1208 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001209 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001210 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001211 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001212}
1213
Quentin Colombetc3132202013-04-12 18:47:25 +00001214template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001215void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001216 const MCSubtargetInfo &STI,
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001217 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001218 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001219 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001220
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001221 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +00001222 printOperand(MI, OpNum, STI, O);
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001223 return;
1224 }
1225
Kevin Enderbydccdac62012-10-23 22:52:52 +00001226 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001227 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001228
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001229 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001230 bool isSub = OffImm < 0;
1231 // Special value for #-0. All others are normal.
1232 if (OffImm == INT32_MIN)
1233 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001234 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001235 O << ", " << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">");
1236 } else if (AlwaysPrintImm0 || OffImm > 0) {
1237 O << ", " << markup("<imm:") << "#" << formatImm(OffImm) << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001238 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001239 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001240}
1241
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001242template <bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001243void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001244 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001245 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001246 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001247 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001248 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001249
Kevin Enderbydccdac62012-10-23 22:52:52 +00001250 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001251 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001252
1253 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001254 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001255 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001256 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001257 OffImm = 0;
1258 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001259 O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001260 } else if (AlwaysPrintImm0 || OffImm > 0) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001261 O << ", " << markup("<imm:") << "#" << OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001262 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001263 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001264}
1265
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001266template <bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001267void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001268 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001269 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001270 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001271 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001272 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001273
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001274 if (!MO1.isReg()) { // For label symbolic references.
Akira Hatanakaee974752015-03-27 23:41:42 +00001275 printOperand(MI, OpNum, STI, O);
Jim Grosbach8648c102011-12-19 23:06:24 +00001276 return;
1277 }
1278
Kevin Enderbydccdac62012-10-23 22:52:52 +00001279 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001280 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001281
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001282 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001283 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001284
1285 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1286
Johnny Chen8f3004c2010-03-17 17:52:21 +00001287 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001288 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001289 OffImm = 0;
1290 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001291 O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001292 } else if (AlwaysPrintImm0 || OffImm > 0) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001293 O << ", " << markup("<imm:") << "#" << OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001294 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001295 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001296}
1297
Akira Hatanakaee974752015-03-27 23:41:42 +00001298void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(
1299 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1300 raw_ostream &O) {
Jim Grosbacha05627e2011-09-09 18:37:27 +00001301 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001302 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbacha05627e2011-09-09 18:37:27 +00001303
Kevin Enderbydccdac62012-10-23 22:52:52 +00001304 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001305 printRegName(O, MO1.getReg());
1306 if (MO2.getImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001307 O << ", " << markup("<imm:") << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001308 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001309 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001310 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001311}
1312
Akira Hatanakaee974752015-03-27 23:41:42 +00001313void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(
1314 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1315 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001316 const MCOperand &MO1 = MI->getOperand(OpNum);
1317 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001318 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001319 if (OffImm == INT32_MIN)
1320 O << "#-0";
1321 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001322 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001323 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001324 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001325 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001326}
1327
Akira Hatanakaee974752015-03-27 23:41:42 +00001328void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(
1329 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1330 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001331 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001332 int32_t OffImm = (int32_t)MO1.getImm();
1333
1334 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1335
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001336 O << ", " << markup("<imm:");
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001337 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001338 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001339 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001340 O << "#-" << -OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001341 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001342 O << "#" << OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001343 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001344}
1345
1346void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001347 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001348 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001349 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001350 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001351 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
1352 const MCOperand &MO3 = MI->getOperand(OpNum + 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001353
Kevin Enderbydccdac62012-10-23 22:52:52 +00001354 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001355 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001356
1357 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001358 O << ", ";
1359 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001360
1361 unsigned ShAmt = MO3.getImm();
1362 if (ShAmt) {
1363 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001364 O << ", lsl " << markup("<imm:") << "#" << ShAmt << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001365 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001366 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001367}
1368
Jim Grosbachefc761a2011-09-30 00:50:06 +00001369void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001370 const MCSubtargetInfo &STI,
Jim Grosbachefc761a2011-09-30 00:50:06 +00001371 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001372 const MCOperand &MO = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001373 O << markup("<imm:") << '#' << ARM_AM::getFPImmFloat(MO.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +00001374 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001375}
1376
Bob Wilson6eae5202010-06-11 21:34:50 +00001377void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001378 const MCSubtargetInfo &STI,
Bob Wilson6eae5202010-06-11 21:34:50 +00001379 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001380 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1381 unsigned EltBits;
1382 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001383 O << markup("<imm:") << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001384 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001385 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001386}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001387
Jim Grosbach475c6db2011-07-25 23:09:14 +00001388void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001389 const MCSubtargetInfo &STI,
Jim Grosbach475c6db2011-07-25 23:09:14 +00001390 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001391 unsigned Imm = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001392 O << markup("<imm:") << "#" << formatImm(Imm + 1) << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001393}
Jim Grosbachd2659132011-07-26 21:28:43 +00001394
1395void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001396 const MCSubtargetInfo &STI,
Jim Grosbachd2659132011-07-26 21:28:43 +00001397 raw_ostream &O) {
1398 unsigned Imm = MI->getOperand(OpNum).getImm();
1399 if (Imm == 0)
1400 return;
Benjamin Kramera44b37e2015-04-25 17:25:13 +00001401 assert(Imm <= 3 && "illegal ror immediate!");
1402 O << ", ror " << markup("<imm:") << "#" << 8 * Imm << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001403}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001404
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001405void ARMInstPrinter::printModImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001406 const MCSubtargetInfo &STI,
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001407 raw_ostream &O) {
1408 MCOperand Op = MI->getOperand(OpNum);
1409
1410 // Support for fixups (MCFixup)
1411 if (Op.isExpr())
Akira Hatanakaee974752015-03-27 23:41:42 +00001412 return printOperand(MI, OpNum, STI, O);
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001413
1414 unsigned Bits = Op.getImm() & 0xFF;
1415 unsigned Rot = (Op.getImm() & 0xF00) >> 7;
1416
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001417 bool PrintUnsigned = false;
1418 switch (MI->getOpcode()) {
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001419 case ARM::MOVi:
1420 // Movs to PC should be treated unsigned
1421 PrintUnsigned = (MI->getOperand(OpNum - 1).getReg() == ARM::PC);
1422 break;
1423 case ARM::MSRi:
1424 // Movs to special registers should be treated unsigned
1425 PrintUnsigned = true;
1426 break;
1427 }
1428
1429 int32_t Rotated = ARM_AM::rotr32(Bits, Rot);
1430 if (ARM_AM::getSOImmVal(Rotated) == Op.getImm()) {
1431 // #rot has the least possible value
1432 O << "#" << markup("<imm:");
1433 if (PrintUnsigned)
1434 O << static_cast<uint32_t>(Rotated);
1435 else
1436 O << Rotated;
1437 O << markup(">");
1438 return;
1439 }
1440
1441 // Explicit #bits, #rot implied
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001442 O << "#" << markup("<imm:") << Bits << markup(">") << ", #" << markup("<imm:")
1443 << Rot << markup(">");
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001444}
1445
Jim Grosbachea231912011-12-22 22:19:05 +00001446void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001447 const MCSubtargetInfo &STI, raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001448 O << markup("<imm:") << "#" << 16 - MI->getOperand(OpNum).getImm()
Kevin Enderbydccdac62012-10-23 22:52:52 +00001449 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001450}
1451
1452void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001453 const MCSubtargetInfo &STI, raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001454 O << markup("<imm:") << "#" << 32 - MI->getOperand(OpNum).getImm()
Kevin Enderbydccdac62012-10-23 22:52:52 +00001455 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001456}
1457
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001458void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001459 const MCSubtargetInfo &STI,
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001460 raw_ostream &O) {
1461 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1462}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001463
1464void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001465 const MCSubtargetInfo &STI,
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001466 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001467 O << "{";
1468 printRegName(O, MI->getOperand(OpNum).getReg());
1469 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001470}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001471
Jim Grosbach13a292c2012-03-06 22:01:44 +00001472void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001473 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001474 raw_ostream &O) {
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001475 unsigned Reg = MI->getOperand(OpNum).getReg();
1476 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1477 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001478 O << "{";
1479 printRegName(O, Reg0);
1480 O << ", ";
1481 printRegName(O, Reg1);
1482 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001483}
1484
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001485void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001486 const MCSubtargetInfo &STI,
Jim Grosbach13a292c2012-03-06 22:01:44 +00001487 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001488 unsigned Reg = MI->getOperand(OpNum).getReg();
1489 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1490 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001491 O << "{";
1492 printRegName(O, Reg0);
1493 O << ", ";
1494 printRegName(O, Reg1);
1495 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001496}
1497
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001498void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001499 const MCSubtargetInfo &STI,
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001500 raw_ostream &O) {
1501 // Normally, it's not safe to use register enum values directly with
1502 // addition to get the next register, but for VFP registers, the
1503 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001504 O << "{";
1505 printRegName(O, MI->getOperand(OpNum).getReg());
1506 O << ", ";
1507 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1508 O << ", ";
1509 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1510 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001511}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001512
1513void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001514 const MCSubtargetInfo &STI,
Jim Grosbach846bcff2011-10-21 20:35:01 +00001515 raw_ostream &O) {
1516 // Normally, it's not safe to use register enum values directly with
1517 // addition to get the next register, but for VFP registers, the
1518 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001519 O << "{";
1520 printRegName(O, MI->getOperand(OpNum).getReg());
1521 O << ", ";
1522 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1523 O << ", ";
1524 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1525 O << ", ";
1526 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1527 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001528}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001529
1530void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1531 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001532 const MCSubtargetInfo &STI,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001533 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001534 O << "{";
1535 printRegName(O, MI->getOperand(OpNum).getReg());
1536 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001537}
1538
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001539void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1540 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001541 const MCSubtargetInfo &STI,
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001542 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001543 unsigned Reg = MI->getOperand(OpNum).getReg();
1544 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1545 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001546 O << "{";
1547 printRegName(O, Reg0);
1548 O << "[], ";
1549 printRegName(O, Reg1);
1550 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001551}
Jim Grosbach8d246182011-12-14 19:35:22 +00001552
Jim Grosbachb78403c2012-01-24 23:47:04 +00001553void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1554 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001555 const MCSubtargetInfo &STI,
Jim Grosbachb78403c2012-01-24 23:47:04 +00001556 raw_ostream &O) {
1557 // Normally, it's not safe to use register enum values directly with
1558 // addition to get the next register, but for VFP registers, the
1559 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001560 O << "{";
1561 printRegName(O, MI->getOperand(OpNum).getReg());
1562 O << "[], ";
1563 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1564 O << "[], ";
1565 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1566 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001567}
1568
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001569void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001570 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001571 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001572 raw_ostream &O) {
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001573 // Normally, it's not safe to use register enum values directly with
1574 // addition to get the next register, but for VFP registers, the
1575 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001576 O << "{";
1577 printRegName(O, MI->getOperand(OpNum).getReg());
1578 O << "[], ";
1579 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1580 O << "[], ";
1581 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1582 O << "[], ";
1583 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1584 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001585}
1586
Akira Hatanakaee974752015-03-27 23:41:42 +00001587void ARMInstPrinter::printVectorListTwoSpacedAllLanes(
1588 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1589 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001590 unsigned Reg = MI->getOperand(OpNum).getReg();
1591 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1592 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001593 O << "{";
1594 printRegName(O, Reg0);
1595 O << "[], ";
1596 printRegName(O, Reg1);
1597 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001598}
1599
Akira Hatanakaee974752015-03-27 23:41:42 +00001600void ARMInstPrinter::printVectorListThreeSpacedAllLanes(
1601 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1602 raw_ostream &O) {
Jim Grosbachb78403c2012-01-24 23:47:04 +00001603 // Normally, it's not safe to use register enum values directly with
1604 // addition to get the next register, but for VFP registers, the
1605 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001606 O << "{";
1607 printRegName(O, MI->getOperand(OpNum).getReg());
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001608 O << "[], ";
Kevin Enderby62183c42012-10-22 22:31:46 +00001609 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1610 O << "[], ";
1611 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1612 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001613}
1614
Akira Hatanakaee974752015-03-27 23:41:42 +00001615void ARMInstPrinter::printVectorListFourSpacedAllLanes(
1616 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1617 raw_ostream &O) {
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001618 // Normally, it's not safe to use register enum values directly with
1619 // addition to get the next register, but for VFP registers, the
1620 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001621 O << "{";
1622 printRegName(O, MI->getOperand(OpNum).getReg());
1623 O << "[], ";
1624 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1625 O << "[], ";
1626 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1627 O << "[], ";
1628 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1629 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001630}
1631
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001632void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1633 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001634 const MCSubtargetInfo &STI,
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001635 raw_ostream &O) {
1636 // Normally, it's not safe to use register enum values directly with
1637 // addition to get the next register, but for VFP registers, the
1638 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001639 O << "{";
1640 printRegName(O, MI->getOperand(OpNum).getReg());
1641 O << ", ";
1642 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1643 O << ", ";
1644 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1645 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001646}
Jim Grosbached561fc2012-01-24 00:43:17 +00001647
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001648void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001649 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001650 raw_ostream &O) {
Jim Grosbached561fc2012-01-24 00:43:17 +00001651 // Normally, it's not safe to use register enum values directly with
1652 // addition to get the next register, but for VFP registers, the
1653 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001654 O << "{";
1655 printRegName(O, MI->getOperand(OpNum).getReg());
1656 O << ", ";
1657 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1658 O << ", ";
1659 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1660 O << ", ";
1661 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1662 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001663}