blob: 88e2f16d3fd3bbd4a0f6436aa8ff52f59a0c7481 [file] [log] [blame]
Alex Lorenz345c1442015-06-15 23:52:35 +00001//===- MIRPrinter.cpp - MIR serialization format printer ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the class that prints out the LLVM IR and machine
11// functions using the MIR serialization format.
12//
13//===----------------------------------------------------------------------===//
14
David Blaikie3f833ed2017-11-08 01:01:31 +000015#include "llvm/CodeGen/MIRPrinter.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000016#include "llvm/ADT/DenseMap.h"
17#include "llvm/ADT/None.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000018#include "llvm/ADT/STLExtras.h"
Tim Northoverd28d3cc2016-09-12 11:20:10 +000019#include "llvm/ADT/SmallBitVector.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000020#include "llvm/ADT/SmallPtrSet.h"
21#include "llvm/ADT/SmallVector.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000022#include "llvm/ADT/StringRef.h"
23#include "llvm/ADT/Twine.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000024#include "llvm/CodeGen/GlobalISel/RegisterBank.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000025#include "llvm/CodeGen/MIRYamlMapping.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000026#include "llvm/CodeGen/MachineBasicBlock.h"
Alex Lorenzab980492015-07-20 20:51:18 +000027#include "llvm/CodeGen/MachineConstantPool.h"
Alex Lorenz60541c12015-07-09 19:55:27 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000029#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000030#include "llvm/CodeGen/MachineInstr.h"
31#include "llvm/CodeGen/MachineJumpTableInfo.h"
Alex Lorenz4af7e612015-08-03 23:08:19 +000032#include "llvm/CodeGen/MachineMemOperand.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000033#include "llvm/CodeGen/MachineOperand.h"
Alex Lorenz54565cf2015-06-24 19:56:10 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000036#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000037#include "llvm/CodeGen/TargetRegisterInfo.h"
38#include "llvm/CodeGen/TargetSubtargetInfo.h"
Alex Lorenz4f093bf2015-06-19 17:43:07 +000039#include "llvm/IR/BasicBlock.h"
Alex Lorenzdeb53492015-07-28 17:28:03 +000040#include "llvm/IR/Constants.h"
Reid Kleckner28865802016-04-14 18:29:59 +000041#include "llvm/IR/DebugInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000042#include "llvm/IR/DebugLoc.h"
43#include "llvm/IR/Function.h"
44#include "llvm/IR/GlobalValue.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000045#include "llvm/IR/IRPrintingPasses.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000046#include "llvm/IR/InstrTypes.h"
Quentin Colombetfab1cfe2016-04-08 16:26:22 +000047#include "llvm/IR/Instructions.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000048#include "llvm/IR/Intrinsics.h"
Alex Lorenz345c1442015-06-15 23:52:35 +000049#include "llvm/IR/Module.h"
Alex Lorenz900b5cb2015-07-07 23:27:53 +000050#include "llvm/IR/ModuleSlotTracker.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000051#include "llvm/IR/Value.h"
52#include "llvm/MC/LaneBitmask.h"
Chandler Carruth75ca6be2018-08-16 23:11:05 +000053#include "llvm/MC/MCContext.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000054#include "llvm/MC/MCDwarf.h"
Alex Lorenzf22ca8a2015-08-21 21:12:44 +000055#include "llvm/MC/MCSymbol.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000056#include "llvm/Support/AtomicOrdering.h"
57#include "llvm/Support/BranchProbability.h"
58#include "llvm/Support/Casting.h"
59#include "llvm/Support/CommandLine.h"
60#include "llvm/Support/ErrorHandling.h"
Geoff Berryb51774a2016-11-18 19:37:24 +000061#include "llvm/Support/Format.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000062#include "llvm/Support/LowLevelTypeImpl.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000063#include "llvm/Support/YAMLTraits.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000064#include "llvm/Support/raw_ostream.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000065#include "llvm/Target/TargetIntrinsicInfo.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000066#include "llvm/Target/TargetMachine.h"
Eugene Zelenkofb69e662017-06-06 22:22:41 +000067#include <algorithm>
68#include <cassert>
69#include <cinttypes>
70#include <cstdint>
71#include <iterator>
72#include <string>
73#include <utility>
74#include <vector>
Alex Lorenz345c1442015-06-15 23:52:35 +000075
76using namespace llvm;
77
Zachary Turner8065f0b2017-12-01 00:53:10 +000078static cl::opt<bool> SimplifyMIR(
79 "simplify-mir", cl::Hidden,
Matthias Braun89401142017-05-05 21:09:30 +000080 cl::desc("Leave out unnecessary information when printing MIR"));
81
Alex Lorenz345c1442015-06-15 23:52:35 +000082namespace {
83
Alex Lorenz7feaf7c2015-07-16 23:37:45 +000084/// This structure describes how to print out stack object references.
85struct FrameIndexOperand {
86 std::string Name;
87 unsigned ID;
88 bool IsFixed;
89
90 FrameIndexOperand(StringRef Name, unsigned ID, bool IsFixed)
91 : Name(Name.str()), ID(ID), IsFixed(IsFixed) {}
92
93 /// Return an ordinary stack object reference.
94 static FrameIndexOperand create(StringRef Name, unsigned ID) {
95 return FrameIndexOperand(Name, ID, /*IsFixed=*/false);
96 }
97
98 /// Return a fixed stack object reference.
99 static FrameIndexOperand createFixed(unsigned ID) {
100 return FrameIndexOperand("", ID, /*IsFixed=*/true);
101 }
102};
103
Alex Lorenz618b2832015-07-30 16:54:38 +0000104} // end anonymous namespace
105
106namespace llvm {
107
Alex Lorenz345c1442015-06-15 23:52:35 +0000108/// This class prints out the machine functions using the MIR serialization
109/// format.
110class MIRPrinter {
111 raw_ostream &OS;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000112 DenseMap<const uint32_t *, unsigned> RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000113 /// Maps from stack object indices to operand indices which will be used when
114 /// printing frame index machine operands.
115 DenseMap<int, FrameIndexOperand> StackObjectOperandMapping;
Alex Lorenz345c1442015-06-15 23:52:35 +0000116
117public:
118 MIRPrinter(raw_ostream &OS) : OS(OS) {}
119
120 void print(const MachineFunction &MF);
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000121
Alex Lorenz28148ba2015-07-09 22:23:13 +0000122 void convert(yaml::MachineFunction &MF, const MachineRegisterInfo &RegInfo,
123 const TargetRegisterInfo *TRI);
Alex Lorenza6f9a372015-07-29 21:09:09 +0000124 void convert(ModuleSlotTracker &MST, yaml::MachineFrameInfo &YamlMFI,
125 const MachineFrameInfo &MFI);
Alex Lorenzab980492015-07-20 20:51:18 +0000126 void convert(yaml::MachineFunction &MF,
127 const MachineConstantPool &ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000128 void convert(ModuleSlotTracker &MST, yaml::MachineJumpTable &YamlJTI,
129 const MachineJumpTableInfo &JTI);
Matthias Braunef331ef2016-11-30 23:48:50 +0000130 void convertStackObjects(yaml::MachineFunction &YMF,
131 const MachineFunction &MF, ModuleSlotTracker &MST);
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000132
133private:
134 void initRegisterMaskIds(const MachineFunction &MF);
Alex Lorenz345c1442015-06-15 23:52:35 +0000135};
136
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000137/// This class prints out the machine instructions using the MIR serialization
138/// format.
139class MIPrinter {
140 raw_ostream &OS;
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000141 ModuleSlotTracker &MST;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000142 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000143 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping;
Konstantin Zhuravlyovbb80d3e2017-07-11 22:23:00 +0000144 /// Synchronization scope names registered with LLVMContext.
145 SmallVector<StringRef, 8> SSNs;
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000146
Matthias Braun89401142017-05-05 21:09:30 +0000147 bool canPredictBranchProbabilities(const MachineBasicBlock &MBB) const;
148 bool canPredictSuccessors(const MachineBasicBlock &MBB) const;
149
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000150public:
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000151 MIPrinter(raw_ostream &OS, ModuleSlotTracker &MST,
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000152 const DenseMap<const uint32_t *, unsigned> &RegisterMaskIds,
153 const DenseMap<int, FrameIndexOperand> &StackObjectOperandMapping)
154 : OS(OS), MST(MST), RegisterMaskIds(RegisterMaskIds),
155 StackObjectOperandMapping(StackObjectOperandMapping) {}
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000156
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000157 void print(const MachineBasicBlock &MBB);
158
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000159 void print(const MachineInstr &MI);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000160 void printStackObjectReference(int FrameIndex);
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000161 void print(const MachineInstr &MI, unsigned OpIdx,
162 const TargetRegisterInfo *TRI, bool ShouldPrintRegisterTies,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000163 LLT TypeToPrint, bool PrintDef = true);
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000164};
165
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000166} // end namespace llvm
Alex Lorenz345c1442015-06-15 23:52:35 +0000167
168namespace llvm {
169namespace yaml {
170
171/// This struct serializes the LLVM IR module.
172template <> struct BlockScalarTraits<Module> {
173 static void output(const Module &Mod, void *Ctxt, raw_ostream &OS) {
174 Mod.print(OS, nullptr);
175 }
Eugene Zelenkofb69e662017-06-06 22:22:41 +0000176
Alex Lorenz345c1442015-06-15 23:52:35 +0000177 static StringRef input(StringRef Str, void *Ctxt, Module &Mod) {
178 llvm_unreachable("LLVM Module is supposed to be parsed separately");
179 return "";
180 }
181};
182
183} // end namespace yaml
184} // end namespace llvm
185
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000186static void printRegMIR(unsigned Reg, yaml::StringValue &Dest,
187 const TargetRegisterInfo *TRI) {
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000188 raw_string_ostream OS(Dest.Value);
Francis Visoiu Mistrihc71cced2017-11-30 16:12:24 +0000189 OS << printReg(Reg, TRI);
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000190}
191
Alex Lorenz345c1442015-06-15 23:52:35 +0000192void MIRPrinter::print(const MachineFunction &MF) {
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000193 initRegisterMaskIds(MF);
194
Alex Lorenz345c1442015-06-15 23:52:35 +0000195 yaml::MachineFunction YamlMF;
196 YamlMF.Name = MF.getName();
Alex Lorenz5b5f9752015-06-16 00:10:47 +0000197 YamlMF.Alignment = MF.getAlignment();
198 YamlMF.ExposesReturnsTwice = MF.exposesReturnsTwice();
Derek Schuffad154c82016-03-28 17:05:30 +0000199
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000200 YamlMF.Legalized = MF.getProperties().hasProperty(
201 MachineFunctionProperties::Property::Legalized);
Ahmed Bougacha24712652016-08-02 16:17:10 +0000202 YamlMF.RegBankSelected = MF.getProperties().hasProperty(
203 MachineFunctionProperties::Property::RegBankSelected);
Ahmed Bougachab109d512016-08-02 16:49:19 +0000204 YamlMF.Selected = MF.getProperties().hasProperty(
205 MachineFunctionProperties::Property::Selected);
Roman Tereshin3054ece2018-02-28 17:55:45 +0000206 YamlMF.FailedISel = MF.getProperties().hasProperty(
207 MachineFunctionProperties::Property::FailedISel);
Ahmed Bougacha0d7b0cb2016-08-02 15:10:25 +0000208
Alex Lorenz28148ba2015-07-09 22:23:13 +0000209 convert(YamlMF, MF.getRegInfo(), MF.getSubtarget().getRegisterInfo());
Matthias Braunf1caa282017-12-15 22:22:58 +0000210 ModuleSlotTracker MST(MF.getFunction().getParent());
211 MST.incorporateFunction(MF.getFunction());
Matthias Braun941a7052016-07-28 18:40:00 +0000212 convert(MST, YamlMF.FrameInfo, MF.getFrameInfo());
Matthias Braunef331ef2016-11-30 23:48:50 +0000213 convertStackObjects(YamlMF, MF, MST);
Alex Lorenzab980492015-07-20 20:51:18 +0000214 if (const auto *ConstantPool = MF.getConstantPool())
215 convert(YamlMF, *ConstantPool);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000216 if (const auto *JumpTableInfo = MF.getJumpTableInfo())
217 convert(MST, YamlMF.JumpTableInfo, *JumpTableInfo);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000218 raw_string_ostream StrOS(YamlMF.Body.Value.Value);
219 bool IsNewlineNeeded = false;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000220 for (const auto &MBB : MF) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000221 if (IsNewlineNeeded)
222 StrOS << "\n";
223 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
224 .print(MBB);
225 IsNewlineNeeded = true;
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000226 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000227 StrOS.flush();
Alex Lorenz345c1442015-06-15 23:52:35 +0000228 yaml::Output Out(OS);
Vivek Pandya56d87ef2017-06-06 08:16:19 +0000229 if (!SimplifyMIR)
230 Out.setWriteDefaultValues(true);
Alex Lorenz345c1442015-06-15 23:52:35 +0000231 Out << YamlMF;
232}
233
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000234static void printCustomRegMask(const uint32_t *RegMask, raw_ostream &OS,
235 const TargetRegisterInfo *TRI) {
236 assert(RegMask && "Can't print an empty register mask");
237 OS << StringRef("CustomRegMask(");
238
239 bool IsRegInRegMaskFound = false;
240 for (int I = 0, E = TRI->getNumRegs(); I < E; I++) {
241 // Check whether the register is asserted in regmask.
242 if (RegMask[I / 32] & (1u << (I % 32))) {
243 if (IsRegInRegMaskFound)
244 OS << ',';
Francis Visoiu Mistrihc71cced2017-11-30 16:12:24 +0000245 OS << printReg(I, TRI);
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000246 IsRegInRegMaskFound = true;
247 }
248 }
249
250 OS << ')';
251}
252
Justin Bogner6c452832017-10-24 18:04:54 +0000253static void printRegClassOrBank(unsigned Reg, yaml::StringValue &Dest,
254 const MachineRegisterInfo &RegInfo,
255 const TargetRegisterInfo *TRI) {
256 raw_string_ostream OS(Dest.Value);
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000257 OS << printRegClassOrBank(Reg, RegInfo, TRI);
Justin Bogner6c452832017-10-24 18:04:54 +0000258}
259
Francis Visoiu Mistrih57fcd342018-04-25 18:58:06 +0000260template <typename T>
261static void
262printStackObjectDbgInfo(const MachineFunction::VariableDbgInfo &DebugVar,
263 T &Object, ModuleSlotTracker &MST) {
264 std::array<std::string *, 3> Outputs{{&Object.DebugVar.Value,
265 &Object.DebugExpr.Value,
266 &Object.DebugLoc.Value}};
267 std::array<const Metadata *, 3> Metas{{DebugVar.Var,
268 DebugVar.Expr,
269 DebugVar.Loc}};
270 for (unsigned i = 0; i < 3; ++i) {
271 raw_string_ostream StrOS(*Outputs[i]);
272 Metas[i]->printAsOperand(StrOS, MST);
273 }
274}
Justin Bogner6c452832017-10-24 18:04:54 +0000275
Alex Lorenz54565cf2015-06-24 19:56:10 +0000276void MIRPrinter::convert(yaml::MachineFunction &MF,
Alex Lorenz28148ba2015-07-09 22:23:13 +0000277 const MachineRegisterInfo &RegInfo,
278 const TargetRegisterInfo *TRI) {
Alex Lorenz54565cf2015-06-24 19:56:10 +0000279 MF.TracksRegLiveness = RegInfo.tracksLiveness();
Alex Lorenz28148ba2015-07-09 22:23:13 +0000280
281 // Print the virtual register definitions.
282 for (unsigned I = 0, E = RegInfo.getNumVirtRegs(); I < E; ++I) {
283 unsigned Reg = TargetRegisterInfo::index2VirtReg(I);
284 yaml::VirtualRegisterDefinition VReg;
285 VReg.ID = I;
Puyan Lotfi399b46c2018-03-30 18:15:54 +0000286 if (RegInfo.getVRegName(Reg) != "")
287 continue;
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000288 ::printRegClassOrBank(Reg, VReg.Class, RegInfo, TRI);
Alex Lorenzab4cbcf2015-07-24 20:35:40 +0000289 unsigned PreferredReg = RegInfo.getSimpleHint(Reg);
290 if (PreferredReg)
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000291 printRegMIR(PreferredReg, VReg.PreferredRegister, TRI);
Alex Lorenz28148ba2015-07-09 22:23:13 +0000292 MF.VirtualRegisters.push_back(VReg);
293 }
Alex Lorenz12045a42015-07-27 17:42:45 +0000294
295 // Print the live ins.
Krzysztof Parzyszek72518ea2017-10-16 19:08:41 +0000296 for (std::pair<unsigned, unsigned> LI : RegInfo.liveins()) {
Alex Lorenz12045a42015-07-27 17:42:45 +0000297 yaml::MachineFunctionLiveIn LiveIn;
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000298 printRegMIR(LI.first, LiveIn.Register, TRI);
Krzysztof Parzyszek72518ea2017-10-16 19:08:41 +0000299 if (LI.second)
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000300 printRegMIR(LI.second, LiveIn.VirtualRegister, TRI);
Alex Lorenz12045a42015-07-27 17:42:45 +0000301 MF.LiveIns.push_back(LiveIn);
302 }
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000303
304 // Prints the callee saved registers.
305 if (RegInfo.isUpdatedCSRsInitialized()) {
306 const MCPhysReg *CalleeSavedRegs = RegInfo.getCalleeSavedRegs();
307 std::vector<yaml::FlowStringValue> CalleeSavedRegisters;
308 for (const MCPhysReg *I = CalleeSavedRegs; *I; ++I) {
Alex Lorenzc4838082015-08-11 00:32:49 +0000309 yaml::FlowStringValue Reg;
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000310 printRegMIR(*I, Reg, TRI);
Alex Lorenzc4838082015-08-11 00:32:49 +0000311 CalleeSavedRegisters.push_back(Reg);
312 }
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000313 MF.CalleeSavedRegisters = CalleeSavedRegisters;
Alex Lorenzc4838082015-08-11 00:32:49 +0000314 }
Alex Lorenz54565cf2015-06-24 19:56:10 +0000315}
316
Alex Lorenza6f9a372015-07-29 21:09:09 +0000317void MIRPrinter::convert(ModuleSlotTracker &MST,
318 yaml::MachineFrameInfo &YamlMFI,
Alex Lorenz60541c12015-07-09 19:55:27 +0000319 const MachineFrameInfo &MFI) {
320 YamlMFI.IsFrameAddressTaken = MFI.isFrameAddressTaken();
321 YamlMFI.IsReturnAddressTaken = MFI.isReturnAddressTaken();
322 YamlMFI.HasStackMap = MFI.hasStackMap();
323 YamlMFI.HasPatchPoint = MFI.hasPatchPoint();
324 YamlMFI.StackSize = MFI.getStackSize();
325 YamlMFI.OffsetAdjustment = MFI.getOffsetAdjustment();
326 YamlMFI.MaxAlignment = MFI.getMaxAlignment();
327 YamlMFI.AdjustsStack = MFI.adjustsStack();
328 YamlMFI.HasCalls = MFI.hasCalls();
Matthias Braunab9438c2017-05-01 22:32:25 +0000329 YamlMFI.MaxCallFrameSize = MFI.isMaxCallFrameSizeComputed()
330 ? MFI.getMaxCallFrameSize() : ~0u;
Reid Kleckner9ea2c012018-10-01 21:59:45 +0000331 YamlMFI.CVBytesOfCalleeSavedRegisters =
332 MFI.getCVBytesOfCalleeSavedRegisters();
Alex Lorenz60541c12015-07-09 19:55:27 +0000333 YamlMFI.HasOpaqueSPAdjustment = MFI.hasOpaqueSPAdjustment();
334 YamlMFI.HasVAStart = MFI.hasVAStart();
335 YamlMFI.HasMustTailInVarArgFunc = MFI.hasMustTailInVarArgFunc();
Francis Visoiu Mistrih537d7ee2018-04-06 08:56:25 +0000336 YamlMFI.LocalFrameSize = MFI.getLocalFrameSize();
Alex Lorenza6f9a372015-07-29 21:09:09 +0000337 if (MFI.getSavePoint()) {
338 raw_string_ostream StrOS(YamlMFI.SavePoint.Value);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000339 StrOS << printMBBReference(*MFI.getSavePoint());
Alex Lorenza6f9a372015-07-29 21:09:09 +0000340 }
341 if (MFI.getRestorePoint()) {
342 raw_string_ostream StrOS(YamlMFI.RestorePoint.Value);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000343 StrOS << printMBBReference(*MFI.getRestorePoint());
Alex Lorenza6f9a372015-07-29 21:09:09 +0000344 }
Alex Lorenz60541c12015-07-09 19:55:27 +0000345}
346
Matthias Braunef331ef2016-11-30 23:48:50 +0000347void MIRPrinter::convertStackObjects(yaml::MachineFunction &YMF,
348 const MachineFunction &MF,
349 ModuleSlotTracker &MST) {
350 const MachineFrameInfo &MFI = MF.getFrameInfo();
351 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Alex Lorenzde491f02015-07-13 18:07:26 +0000352 // Process fixed stack objects.
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000353 unsigned ID = 0;
Alex Lorenzde491f02015-07-13 18:07:26 +0000354 for (int I = MFI.getObjectIndexBegin(); I < 0; ++I) {
355 if (MFI.isDeadObjectIndex(I))
356 continue;
357
358 yaml::FixedMachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000359 YamlObject.ID = ID;
Alex Lorenzde491f02015-07-13 18:07:26 +0000360 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
361 ? yaml::FixedMachineStackObject::SpillSlot
362 : yaml::FixedMachineStackObject::DefaultType;
363 YamlObject.Offset = MFI.getObjectOffset(I);
364 YamlObject.Size = MFI.getObjectSize(I);
365 YamlObject.Alignment = MFI.getObjectAlignment(I);
Matt Arsenaultdb782732017-07-20 21:03:45 +0000366 YamlObject.StackID = MFI.getStackID(I);
Alex Lorenzde491f02015-07-13 18:07:26 +0000367 YamlObject.IsImmutable = MFI.isImmutableObjectIndex(I);
368 YamlObject.IsAliased = MFI.isAliasedObjectIndex(I);
Matthias Braunef331ef2016-11-30 23:48:50 +0000369 YMF.FixedStackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000370 StackObjectOperandMapping.insert(
371 std::make_pair(I, FrameIndexOperand::createFixed(ID++)));
Alex Lorenzde491f02015-07-13 18:07:26 +0000372 }
373
374 // Process ordinary stack objects.
375 ID = 0;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000376 for (int I = 0, E = MFI.getObjectIndexEnd(); I < E; ++I) {
377 if (MFI.isDeadObjectIndex(I))
378 continue;
379
380 yaml::MachineStackObject YamlObject;
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000381 YamlObject.ID = ID;
Alex Lorenz37643a02015-07-15 22:14:49 +0000382 if (const auto *Alloca = MFI.getObjectAllocation(I))
383 YamlObject.Name.Value =
384 Alloca->hasName() ? Alloca->getName() : "<unnamed alloca>";
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000385 YamlObject.Type = MFI.isSpillSlotObjectIndex(I)
386 ? yaml::MachineStackObject::SpillSlot
Alex Lorenz418f3ec2015-07-14 00:26:26 +0000387 : MFI.isVariableSizedObjectIndex(I)
388 ? yaml::MachineStackObject::VariableSized
389 : yaml::MachineStackObject::DefaultType;
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000390 YamlObject.Offset = MFI.getObjectOffset(I);
391 YamlObject.Size = MFI.getObjectSize(I);
392 YamlObject.Alignment = MFI.getObjectAlignment(I);
Matt Arsenaultdb782732017-07-20 21:03:45 +0000393 YamlObject.StackID = MFI.getStackID(I);
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000394
Matthias Braunef331ef2016-11-30 23:48:50 +0000395 YMF.StackObjects.push_back(YamlObject);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000396 StackObjectOperandMapping.insert(std::make_pair(
397 I, FrameIndexOperand::create(YamlObject.Name.Value, ID++)));
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000398 }
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000399
400 for (const auto &CSInfo : MFI.getCalleeSavedInfo()) {
401 yaml::StringValue Reg;
Francis Visoiu Mistrih9d419d32017-11-28 12:42:37 +0000402 printRegMIR(CSInfo.getReg(), Reg, TRI);
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000403 auto StackObjectInfo = StackObjectOperandMapping.find(CSInfo.getFrameIdx());
404 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
405 "Invalid stack object index");
406 const FrameIndexOperand &StackObject = StackObjectInfo->second;
Matthias Braun5c3e8a42017-09-28 18:52:14 +0000407 if (StackObject.IsFixed) {
Matthias Braunef331ef2016-11-30 23:48:50 +0000408 YMF.FixedStackObjects[StackObject.ID].CalleeSavedRegister = Reg;
Matthias Braun5c3e8a42017-09-28 18:52:14 +0000409 YMF.FixedStackObjects[StackObject.ID].CalleeSavedRestored =
410 CSInfo.isRestored();
411 } else {
Matthias Braunef331ef2016-11-30 23:48:50 +0000412 YMF.StackObjects[StackObject.ID].CalleeSavedRegister = Reg;
Matthias Braun5c3e8a42017-09-28 18:52:14 +0000413 YMF.StackObjects[StackObject.ID].CalleeSavedRestored =
414 CSInfo.isRestored();
415 }
Alex Lorenz1bb48de2015-07-24 22:22:50 +0000416 }
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000417 for (unsigned I = 0, E = MFI.getLocalFrameObjectCount(); I < E; ++I) {
418 auto LocalObject = MFI.getLocalFrameObjectMap(I);
419 auto StackObjectInfo = StackObjectOperandMapping.find(LocalObject.first);
420 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
421 "Invalid stack object index");
422 const FrameIndexOperand &StackObject = StackObjectInfo->second;
423 assert(!StackObject.IsFixed && "Expected a locally mapped stack object");
Matthias Braunef331ef2016-11-30 23:48:50 +0000424 YMF.StackObjects[StackObject.ID].LocalOffset = LocalObject.second;
Alex Lorenza56ba6a2015-08-17 22:17:42 +0000425 }
Alex Lorenza314d812015-08-18 22:26:26 +0000426
427 // Print the stack object references in the frame information class after
428 // converting the stack objects.
429 if (MFI.hasStackProtectorIndex()) {
Matthias Braunef331ef2016-11-30 23:48:50 +0000430 raw_string_ostream StrOS(YMF.FrameInfo.StackProtector.Value);
Alex Lorenza314d812015-08-18 22:26:26 +0000431 MIPrinter(StrOS, MST, RegisterMaskIds, StackObjectOperandMapping)
432 .printStackObjectReference(MFI.getStackProtectorIndex());
433 }
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000434
435 // Print the debug variable information.
Matthias Braunef331ef2016-11-30 23:48:50 +0000436 for (const MachineFunction::VariableDbgInfo &DebugVar :
437 MF.getVariableDbgInfo()) {
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000438 auto StackObjectInfo = StackObjectOperandMapping.find(DebugVar.Slot);
439 assert(StackObjectInfo != StackObjectOperandMapping.end() &&
440 "Invalid stack object index");
441 const FrameIndexOperand &StackObject = StackObjectInfo->second;
Francis Visoiu Mistrih57fcd342018-04-25 18:58:06 +0000442 if (StackObject.IsFixed) {
443 auto &Object = YMF.FixedStackObjects[StackObject.ID];
444 printStackObjectDbgInfo(DebugVar, Object, MST);
445 } else {
446 auto &Object = YMF.StackObjects[StackObject.ID];
447 printStackObjectDbgInfo(DebugVar, Object, MST);
Alex Lorenzdf9e3c62015-08-19 00:13:25 +0000448 }
449 }
Alex Lorenzf6bc8662015-07-10 18:13:57 +0000450}
451
Alex Lorenzab980492015-07-20 20:51:18 +0000452void MIRPrinter::convert(yaml::MachineFunction &MF,
453 const MachineConstantPool &ConstantPool) {
454 unsigned ID = 0;
455 for (const MachineConstantPoolEntry &Constant : ConstantPool.getConstants()) {
Alex Lorenzab980492015-07-20 20:51:18 +0000456 std::string Str;
457 raw_string_ostream StrOS(Str);
Diana Picusd5a00b02017-08-02 11:09:30 +0000458 if (Constant.isMachineConstantPoolEntry()) {
459 Constant.Val.MachineCPVal->print(StrOS);
460 } else {
461 Constant.Val.ConstVal->printAsOperand(StrOS);
462 }
463
464 yaml::MachineConstantPoolValue YamlConstant;
Alex Lorenzab980492015-07-20 20:51:18 +0000465 YamlConstant.ID = ID++;
466 YamlConstant.Value = StrOS.str();
467 YamlConstant.Alignment = Constant.getAlignment();
Diana Picusd5a00b02017-08-02 11:09:30 +0000468 YamlConstant.IsTargetSpecific = Constant.isMachineConstantPoolEntry();
469
Alex Lorenzab980492015-07-20 20:51:18 +0000470 MF.Constants.push_back(YamlConstant);
471 }
472}
473
Alex Lorenz900b5cb2015-07-07 23:27:53 +0000474void MIRPrinter::convert(ModuleSlotTracker &MST,
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000475 yaml::MachineJumpTable &YamlJTI,
476 const MachineJumpTableInfo &JTI) {
477 YamlJTI.Kind = JTI.getEntryKind();
478 unsigned ID = 0;
479 for (const auto &Table : JTI.getJumpTables()) {
480 std::string Str;
481 yaml::MachineJumpTable::Entry Entry;
482 Entry.ID = ID++;
483 for (const auto *MBB : Table.MBBs) {
484 raw_string_ostream StrOS(Str);
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000485 StrOS << printMBBReference(*MBB);
Alex Lorenz6799e9b2015-07-15 23:31:07 +0000486 Entry.Blocks.push_back(StrOS.str());
487 Str.clear();
488 }
489 YamlJTI.Entries.push_back(Entry);
490 }
491}
492
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000493void MIRPrinter::initRegisterMaskIds(const MachineFunction &MF) {
494 const auto *TRI = MF.getSubtarget().getRegisterInfo();
495 unsigned I = 0;
496 for (const uint32_t *Mask : TRI->getRegMasks())
497 RegisterMaskIds.insert(std::make_pair(Mask, I++));
498}
499
Matthias Braun89401142017-05-05 21:09:30 +0000500void llvm::guessSuccessors(const MachineBasicBlock &MBB,
501 SmallVectorImpl<MachineBasicBlock*> &Result,
502 bool &IsFallthrough) {
503 SmallPtrSet<MachineBasicBlock*,8> Seen;
504
505 for (const MachineInstr &MI : MBB) {
506 if (MI.isPHI())
507 continue;
508 for (const MachineOperand &MO : MI.operands()) {
509 if (!MO.isMBB())
510 continue;
511 MachineBasicBlock *Succ = MO.getMBB();
512 auto RP = Seen.insert(Succ);
513 if (RP.second)
514 Result.push_back(Succ);
515 }
516 }
517 MachineBasicBlock::const_iterator I = MBB.getLastNonDebugInstr();
518 IsFallthrough = I == MBB.end() || !I->isBarrier();
519}
520
521bool
522MIPrinter::canPredictBranchProbabilities(const MachineBasicBlock &MBB) const {
523 if (MBB.succ_size() <= 1)
524 return true;
525 if (!MBB.hasSuccessorProbabilities())
526 return true;
527
528 SmallVector<BranchProbability,8> Normalized(MBB.Probs.begin(),
529 MBB.Probs.end());
530 BranchProbability::normalizeProbabilities(Normalized.begin(),
531 Normalized.end());
532 SmallVector<BranchProbability,8> Equal(Normalized.size());
533 BranchProbability::normalizeProbabilities(Equal.begin(), Equal.end());
534
535 return std::equal(Normalized.begin(), Normalized.end(), Equal.begin());
536}
537
538bool MIPrinter::canPredictSuccessors(const MachineBasicBlock &MBB) const {
539 SmallVector<MachineBasicBlock*,8> GuessedSuccs;
540 bool GuessedFallthrough;
541 guessSuccessors(MBB, GuessedSuccs, GuessedFallthrough);
542 if (GuessedFallthrough) {
543 const MachineFunction &MF = *MBB.getParent();
544 MachineFunction::const_iterator NextI = std::next(MBB.getIterator());
545 if (NextI != MF.end()) {
546 MachineBasicBlock *Next = const_cast<MachineBasicBlock*>(&*NextI);
547 if (!is_contained(GuessedSuccs, Next))
548 GuessedSuccs.push_back(Next);
549 }
550 }
551 if (GuessedSuccs.size() != MBB.succ_size())
552 return false;
553 return std::equal(MBB.succ_begin(), MBB.succ_end(), GuessedSuccs.begin());
554}
555
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000556void MIPrinter::print(const MachineBasicBlock &MBB) {
557 assert(MBB.getNumber() >= 0 && "Invalid MBB number");
558 OS << "bb." << MBB.getNumber();
559 bool HasAttributes = false;
560 if (const auto *BB = MBB.getBasicBlock()) {
561 if (BB->hasName()) {
562 OS << "." << BB->getName();
563 } else {
564 HasAttributes = true;
565 OS << " (";
566 int Slot = MST.getLocalSlot(BB);
567 if (Slot == -1)
568 OS << "<ir-block badref>";
569 else
570 OS << (Twine("%ir-block.") + Twine(Slot)).str();
571 }
572 }
573 if (MBB.hasAddressTaken()) {
574 OS << (HasAttributes ? ", " : " (");
575 OS << "address-taken";
576 HasAttributes = true;
577 }
Reid Kleckner0e288232015-08-27 23:27:47 +0000578 if (MBB.isEHPad()) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000579 OS << (HasAttributes ? ", " : " (");
580 OS << "landing-pad";
581 HasAttributes = true;
582 }
583 if (MBB.getAlignment()) {
584 OS << (HasAttributes ? ", " : " (");
585 OS << "align " << MBB.getAlignment();
586 HasAttributes = true;
587 }
588 if (HasAttributes)
589 OS << ")";
590 OS << ":\n";
591
592 bool HasLineAttributes = false;
593 // Print the successors
Matthias Braun89401142017-05-05 21:09:30 +0000594 bool canPredictProbs = canPredictBranchProbabilities(MBB);
Quentin Colombetd652aeb2017-09-19 23:34:12 +0000595 // Even if the list of successors is empty, if we cannot guess it,
596 // we need to print it to tell the parser that the list is empty.
597 // This is needed, because MI model unreachable as empty blocks
598 // with an empty successor list. If the parser would see that
599 // without the successor list, it would guess the code would
600 // fallthrough.
601 if ((!MBB.succ_empty() && !SimplifyMIR) || !canPredictProbs ||
602 !canPredictSuccessors(MBB)) {
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000603 OS.indent(2) << "successors: ";
604 for (auto I = MBB.succ_begin(), E = MBB.succ_end(); I != E; ++I) {
605 if (I != MBB.succ_begin())
606 OS << ", ";
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +0000607 OS << printMBBReference(**I);
Matthias Braun89401142017-05-05 21:09:30 +0000608 if (!SimplifyMIR || !canPredictProbs)
Geoff Berryb51774a2016-11-18 19:37:24 +0000609 OS << '('
610 << format("0x%08" PRIx32, MBB.getSuccProbability(I).getNumerator())
611 << ')';
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000612 }
613 OS << "\n";
614 HasLineAttributes = true;
615 }
616
617 // Print the live in registers.
Matthias Braun11723322017-01-05 20:01:19 +0000618 const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
619 if (MRI.tracksLiveness() && !MBB.livein_empty()) {
620 const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000621 OS.indent(2) << "liveins: ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000622 bool First = true;
Matthias Braund9da1622015-09-09 18:08:03 +0000623 for (const auto &LI : MBB.liveins()) {
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000624 if (!First)
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000625 OS << ", ";
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000626 First = false;
Francis Visoiu Mistrihc71cced2017-11-30 16:12:24 +0000627 OS << printReg(LI.PhysReg, &TRI);
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000628 if (!LI.LaneMask.all())
Krzysztof Parzyszekd62669d2016-10-12 21:06:45 +0000629 OS << ":0x" << PrintLaneMask(LI.LaneMask);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000630 }
631 OS << "\n";
632 HasLineAttributes = true;
633 }
634
635 if (HasLineAttributes)
636 OS << "\n";
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000637 bool IsInBundle = false;
638 for (auto I = MBB.instr_begin(), E = MBB.instr_end(); I != E; ++I) {
639 const MachineInstr &MI = *I;
640 if (IsInBundle && !MI.isInsideBundle()) {
641 OS.indent(2) << "}\n";
642 IsInBundle = false;
643 }
644 OS.indent(IsInBundle ? 4 : 2);
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000645 print(MI);
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000646 if (!IsInBundle && MI.getFlag(MachineInstr::BundledSucc)) {
647 OS << " {";
648 IsInBundle = true;
649 }
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000650 OS << "\n";
651 }
Alex Lorenzf9a2b122015-08-14 18:57:24 +0000652 if (IsInBundle)
653 OS.indent(2) << "}\n";
Alex Lorenz5022f6b2015-08-13 23:10:16 +0000654}
655
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000656void MIPrinter::print(const MachineInstr &MI) {
Justin Bognerfdf9bf42017-10-10 23:50:49 +0000657 const auto *MF = MI.getMF();
Quentin Colombet4e14a492016-03-07 21:57:52 +0000658 const auto &MRI = MF->getRegInfo();
659 const auto &SubTarget = MF->getSubtarget();
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000660 const auto *TRI = SubTarget.getRegisterInfo();
661 assert(TRI && "Expected target register info");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000662 const auto *TII = SubTarget.getInstrInfo();
663 assert(TII && "Expected target instruction info");
Alex Lorenzf4baeb52015-07-21 22:28:27 +0000664 if (MI.isCFIInstruction())
665 assert(MI.getNumOperands() == 1 && "Expected 1 operand in CFI instruction");
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000666
Tim Northoverd28d3cc2016-09-12 11:20:10 +0000667 SmallBitVector PrintedTypes(8);
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000668 bool ShouldPrintRegisterTies = MI.hasComplexRegisterTies();
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000669 unsigned I = 0, E = MI.getNumOperands();
670 for (; I < E && MI.getOperand(I).isReg() && MI.getOperand(I).isDef() &&
671 !MI.getOperand(I).isImplicit();
672 ++I) {
673 if (I)
674 OS << ", ";
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000675 print(MI, I, TRI, ShouldPrintRegisterTies,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000676 MI.getTypeToPrint(I, PrintedTypes, MRI),
677 /*PrintDef=*/false);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000678 }
679
680 if (I)
681 OS << " = ";
Alex Lorenze5a44662015-07-17 00:24:15 +0000682 if (MI.getFlag(MachineInstr::FrameSetup))
683 OS << "frame-setup ";
Francis Visoiu Mistrih3abf05732018-03-13 19:53:16 +0000684 if (MI.getFlag(MachineInstr::FrameDestroy))
Francis Visoiu Mistrihdbf2c482018-01-09 11:33:22 +0000685 OS << "frame-destroy ";
Michael Berg7d1b25d2018-05-03 00:07:56 +0000686 if (MI.getFlag(MachineInstr::FmNoNans))
687 OS << "nnan ";
688 if (MI.getFlag(MachineInstr::FmNoInfs))
689 OS << "ninf ";
690 if (MI.getFlag(MachineInstr::FmNsz))
691 OS << "nsz ";
692 if (MI.getFlag(MachineInstr::FmArcp))
693 OS << "arcp ";
694 if (MI.getFlag(MachineInstr::FmContract))
695 OS << "contract ";
696 if (MI.getFlag(MachineInstr::FmAfn))
697 OS << "afn ";
698 if (MI.getFlag(MachineInstr::FmReassoc))
699 OS << "reassoc ";
Michael Bergc72a7252018-09-11 21:35:32 +0000700 if (MI.getFlag(MachineInstr::NoUWrap))
701 OS << "nuw ";
702 if (MI.getFlag(MachineInstr::NoSWrap))
703 OS << "nsw ";
704 if (MI.getFlag(MachineInstr::IsExact))
705 OS << "exact ";
Francis Visoiu Mistrihdbf2c482018-01-09 11:33:22 +0000706
Alex Lorenz8e0a1b42015-06-22 17:02:30 +0000707 OS << TII->getName(MI.getOpcode());
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000708 if (I < E)
709 OS << ' ';
710
711 bool NeedComma = false;
712 for (; I < E; ++I) {
713 if (NeedComma)
714 OS << ", ";
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000715 print(MI, I, TRI, ShouldPrintRegisterTies,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000716 MI.getTypeToPrint(I, PrintedTypes, MRI));
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000717 NeedComma = true;
718 }
Alex Lorenz46d760d2015-07-22 21:15:11 +0000719
Chandler Carruth75ca6be2018-08-16 23:11:05 +0000720 // Print any optional symbols attached to this instruction as-if they were
721 // operands.
722 if (MCSymbol *PreInstrSymbol = MI.getPreInstrSymbol()) {
723 if (NeedComma)
724 OS << ',';
725 OS << " pre-instr-symbol ";
726 MachineOperand::printSymbol(OS, *PreInstrSymbol);
727 NeedComma = true;
728 }
729 if (MCSymbol *PostInstrSymbol = MI.getPostInstrSymbol()) {
730 if (NeedComma)
731 OS << ',';
732 OS << " post-instr-symbol ";
733 MachineOperand::printSymbol(OS, *PostInstrSymbol);
734 NeedComma = true;
735 }
736
Francis Visoiu Mistrih548add92018-01-19 11:44:42 +0000737 if (const DebugLoc &DL = MI.getDebugLoc()) {
Alex Lorenz46d760d2015-07-22 21:15:11 +0000738 if (NeedComma)
739 OS << ',';
740 OS << " debug-location ";
Francis Visoiu Mistrih548add92018-01-19 11:44:42 +0000741 DL->printAsOperand(OS, MST);
Alex Lorenz46d760d2015-07-22 21:15:11 +0000742 }
Alex Lorenz4af7e612015-08-03 23:08:19 +0000743
744 if (!MI.memoperands_empty()) {
745 OS << " :: ";
Matthias Braunf1caa282017-12-15 22:22:58 +0000746 const LLVMContext &Context = MF->getFunction().getContext();
Francis Visoiu Mistrihe85b06d2018-03-14 21:52:13 +0000747 const MachineFrameInfo &MFI = MF->getFrameInfo();
Alex Lorenz4af7e612015-08-03 23:08:19 +0000748 bool NeedComma = false;
749 for (const auto *Op : MI.memoperands()) {
750 if (NeedComma)
751 OS << ", ";
Francis Visoiu Mistrihe85b06d2018-03-14 21:52:13 +0000752 Op->print(OS, MST, SSNs, Context, &MFI, TII);
Alex Lorenz4af7e612015-08-03 23:08:19 +0000753 NeedComma = true;
754 }
755 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000756}
757
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000758void MIPrinter::printStackObjectReference(int FrameIndex) {
759 auto ObjectInfo = StackObjectOperandMapping.find(FrameIndex);
760 assert(ObjectInfo != StackObjectOperandMapping.end() &&
761 "Invalid frame index");
762 const FrameIndexOperand &Operand = ObjectInfo->second;
Francis Visoiu Mistrih0b5bdce2017-12-15 16:33:45 +0000763 MachineOperand::printStackObjectReference(OS, Operand.ID, Operand.IsFixed,
764 Operand.Name);
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000765}
766
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000767void MIPrinter::print(const MachineInstr &MI, unsigned OpIdx,
768 const TargetRegisterInfo *TRI,
769 bool ShouldPrintRegisterTies, LLT TypeToPrint,
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000770 bool PrintDef) {
Bjorn Petterssona42ed3e2017-11-06 21:46:06 +0000771 const MachineOperand &Op = MI.getOperand(OpIdx);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000772 switch (Op.getType()) {
Francis Visoiu Mistrih440f69c2017-12-08 22:53:21 +0000773 case MachineOperand::MO_Immediate:
774 if (MI.isOperandSubregIdx(OpIdx)) {
Francis Visoiu Mistrih5df3bbf2017-12-14 10:03:09 +0000775 MachineOperand::printTargetFlags(OS, Op);
Francis Visoiu Mistrihecd0b832018-01-16 10:53:11 +0000776 MachineOperand::printSubRegIdx(OS, Op.getImm(), TRI);
Francis Visoiu Mistrih440f69c2017-12-08 22:53:21 +0000777 break;
778 }
779 LLVM_FALLTHROUGH;
Francis Visoiu Mistrih6c4ca712017-12-08 11:40:06 +0000780 case MachineOperand::MO_Register:
Francis Visoiu Mistrihf4bd2952017-12-08 11:48:02 +0000781 case MachineOperand::MO_CImmediate:
Francis Visoiu Mistrih3b265c82017-12-19 21:47:00 +0000782 case MachineOperand::MO_FPImmediate:
Francis Visoiu Mistrih26ae8a62017-12-13 10:30:45 +0000783 case MachineOperand::MO_MachineBasicBlock:
Francis Visoiu Mistrihb3a0d512017-12-13 10:30:51 +0000784 case MachineOperand::MO_ConstantPoolIndex:
Francis Visoiu Mistrihb41dbbe2017-12-13 10:30:59 +0000785 case MachineOperand::MO_TargetIndex:
Francis Visoiu Mistrihe76c5fc2017-12-14 10:02:58 +0000786 case MachineOperand::MO_JumpTableIndex:
Francis Visoiu Mistrih5df3bbf2017-12-14 10:03:09 +0000787 case MachineOperand::MO_ExternalSymbol:
Francis Visoiu Mistrihbdaf8bf2017-12-14 10:03:14 +0000788 case MachineOperand::MO_GlobalAddress:
Francis Visoiu Mistrih2db59382017-12-14 10:03:18 +0000789 case MachineOperand::MO_RegisterLiveOut:
Francis Visoiu Mistrih3c993712017-12-14 10:03:23 +0000790 case MachineOperand::MO_Metadata:
Francis Visoiu Mistrih874ae6f2017-12-19 16:51:52 +0000791 case MachineOperand::MO_MCSymbol:
Francis Visoiu Mistrihbbd610a2017-12-19 21:47:05 +0000792 case MachineOperand::MO_CFIIndex:
Francis Visoiu Mistrihcb2683d2017-12-19 21:47:10 +0000793 case MachineOperand::MO_IntrinsicID:
Francis Visoiu Mistrihf81727d2017-12-19 21:47:14 +0000794 case MachineOperand::MO_Predicate:
795 case MachineOperand::MO_BlockAddress: {
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000796 unsigned TiedOperandIdx = 0;
Francis Visoiu Mistrih440f69c2017-12-08 22:53:21 +0000797 if (ShouldPrintRegisterTies && Op.isReg() && Op.isTied() && !Op.isDef())
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000798 TiedOperandIdx = Op.getParent()->findTiedOperandIdx(OpIdx);
799 const TargetIntrinsicInfo *TII = MI.getMF()->getTarget().getIntrinsicInfo();
Francis Visoiu Mistriheb3f76f2018-01-18 18:05:15 +0000800 Op.print(OS, MST, TypeToPrint, PrintDef, /*IsStandalone=*/false,
Francis Visoiu Mistrih378b5f32018-01-18 17:59:06 +0000801 ShouldPrintRegisterTies, TiedOperandIdx, TRI, TII);
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000802 break;
Justin Bogner6c452832017-10-24 18:04:54 +0000803 }
Alex Lorenz7feaf7c2015-07-16 23:37:45 +0000804 case MachineOperand::MO_FrameIndex:
805 printStackObjectReference(Op.getIndex());
806 break;
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000807 case MachineOperand::MO_RegisterMask: {
808 auto RegMaskInfo = RegisterMaskIds.find(Op.getRegMask());
809 if (RegMaskInfo != RegisterMaskIds.end())
810 OS << StringRef(TRI->getRegMaskNames()[RegMaskInfo->second]).lower();
811 else
Oren Ben Simhon0ef61ec2017-03-19 08:14:18 +0000812 printCustomRegMask(Op.getRegMask(), OS, TRI);
Alex Lorenz8f6f4282015-06-29 16:57:06 +0000813 break;
814 }
Alex Lorenzf3db51de2015-06-23 16:35:26 +0000815 }
Alex Lorenz4f093bf2015-06-19 17:43:07 +0000816}
817
Alex Lorenz345c1442015-06-15 23:52:35 +0000818void llvm::printMIR(raw_ostream &OS, const Module &M) {
819 yaml::Output Out(OS);
820 Out << const_cast<Module &>(M);
821}
822
823void llvm::printMIR(raw_ostream &OS, const MachineFunction &MF) {
824 MIRPrinter Printer(OS);
825 Printer.print(MF);
826}