blob: 395ecc4386541a3dffb2df65cd21e6c771748e82 [file] [log] [blame]
Chris Lattner1c4ae852004-08-01 05:59:33 +00001//===- AsmWriterEmitter.cpp - Generate an assembly writer -----------------===//
Misha Brukman650ba8e2005-04-22 00:00:37 +00002//
Chris Lattner1c4ae852004-08-01 05:59:33 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner8adcd9f2007-12-29 20:37:13 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman650ba8e2005-04-22 00:00:37 +00007//
Chris Lattner1c4ae852004-08-01 05:59:33 +00008//===----------------------------------------------------------------------===//
9//
Xinliang David Lib439c7a2016-02-23 19:18:21 +000010// This tablegen backend emits an assembly printer for the current target.
Chris Lattner1c4ae852004-08-01 05:59:33 +000011// Note that this is currently fairly skeletal, but will grow over time.
12//
13//===----------------------------------------------------------------------===//
14
Sean Callananb7e8f4a2010-02-09 21:50:41 +000015#include "AsmWriterInst.h"
Chris Lattner1c4ae852004-08-01 05:59:33 +000016#include "CodeGenTarget.h"
Jakob Stoklund Olesen892f4802012-03-30 21:12:52 +000017#include "SequenceToOffsetTable.h"
Benjamin Kramerd59664f2014-04-29 23:26:49 +000018#include "llvm/ADT/SmallString.h"
Craig Topperb6350132012-07-27 06:44:02 +000019#include "llvm/ADT/StringExtras.h"
Owen Andersona84be6c2011-06-27 21:06:21 +000020#include "llvm/ADT/Twine.h"
Chris Lattner692374c2006-07-18 17:18:03 +000021#include "llvm/Support/Debug.h"
Benjamin Kramer17c17bc2013-09-11 15:42:16 +000022#include "llvm/Support/Format.h"
Chris Lattner692374c2006-07-18 17:18:03 +000023#include "llvm/Support/MathExtras.h"
Peter Collingbourne84c287e2011-10-01 16:41:13 +000024#include "llvm/TableGen/Error.h"
25#include "llvm/TableGen/Record.h"
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000026#include "llvm/TableGen/TableGenBackend.h"
Jeff Cohenda636b32005-01-22 18:50:10 +000027#include <algorithm>
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000028#include <cassert>
29#include <map>
Benjamin Kramer82de7d32016-05-27 14:27:24 +000030#include <utility>
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000031#include <vector>
Chris Lattner1c4ae852004-08-01 05:59:33 +000032using namespace llvm;
33
Chandler Carruthe96dd892014-04-21 22:55:11 +000034#define DEBUG_TYPE "asm-writer-emitter"
35
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000036namespace {
37class AsmWriterEmitter {
38 RecordKeeper &Records;
Ahmed Bougachabd214002013-10-28 18:07:17 +000039 CodeGenTarget Target;
Craig Topperf9265322016-01-17 20:38:14 +000040 ArrayRef<const CodeGenInstruction *> NumberedInstructions;
Ahmed Bougachabd214002013-10-28 18:07:17 +000041 std::vector<AsmWriterInst> Instructions;
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000042public:
Ahmed Bougachabd214002013-10-28 18:07:17 +000043 AsmWriterEmitter(RecordKeeper &R);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000044
45 void run(raw_ostream &o);
46
47private:
48 void EmitPrintInstruction(raw_ostream &o);
49 void EmitGetRegisterName(raw_ostream &o);
50 void EmitPrintAliasInstruction(raw_ostream &O);
51
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000052 void FindUniqueOperandCommands(std::vector<std::string> &UOC,
Craig Topper5dd7a2c2016-01-24 07:13:28 +000053 std::vector<std::vector<unsigned>> &InstIdxs,
Craig Topperc24a4012016-01-14 06:15:07 +000054 std::vector<unsigned> &InstOpsUsed,
55 bool PassSubtarget) const;
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000056};
57} // end anonymous namespace
58
Chris Lattner59a7f5c2005-01-22 20:31:17 +000059static void PrintCases(std::vector<std::pair<std::string,
Craig Topperc24a4012016-01-14 06:15:07 +000060 AsmWriterOperand> > &OpsToPrint, raw_ostream &O,
61 bool PassSubtarget) {
Craig Topper0b271ad2016-01-13 07:20:13 +000062 O << " case " << OpsToPrint.back().first << ":";
Chris Lattner59a7f5c2005-01-22 20:31:17 +000063 AsmWriterOperand TheOp = OpsToPrint.back().second;
64 OpsToPrint.pop_back();
65
66 // Check to see if any other operands are identical in this list, and if so,
67 // emit a case label for them.
68 for (unsigned i = OpsToPrint.size(); i != 0; --i)
69 if (OpsToPrint[i-1].second == TheOp) {
Craig Topper0b271ad2016-01-13 07:20:13 +000070 O << "\n case " << OpsToPrint[i-1].first << ":";
Chris Lattner59a7f5c2005-01-22 20:31:17 +000071 OpsToPrint.erase(OpsToPrint.begin()+i-1);
72 }
73
74 // Finally, emit the code.
Craig Topperc24a4012016-01-14 06:15:07 +000075 O << "\n " << TheOp.getCode(PassSubtarget);
Craig Topper0b271ad2016-01-13 07:20:13 +000076 O << "\n break;\n";
Chris Lattner59a7f5c2005-01-22 20:31:17 +000077}
78
Chris Lattner9ceb7c82005-01-22 18:38:13 +000079
80/// EmitInstructions - Emit the last instruction in the vector and any other
81/// instructions that are suitably similar to it.
82static void EmitInstructions(std::vector<AsmWriterInst> &Insts,
Craig Topperc24a4012016-01-14 06:15:07 +000083 raw_ostream &O, bool PassSubtarget) {
Chris Lattner9ceb7c82005-01-22 18:38:13 +000084 AsmWriterInst FirstInst = Insts.back();
85 Insts.pop_back();
86
87 std::vector<AsmWriterInst> SimilarInsts;
88 unsigned DifferingOperand = ~0;
89 for (unsigned i = Insts.size(); i != 0; --i) {
Chris Lattner92275bb2005-01-22 19:22:23 +000090 unsigned DiffOp = Insts[i-1].MatchesAllButOneOp(FirstInst);
91 if (DiffOp != ~1U) {
Chris Lattner9ceb7c82005-01-22 18:38:13 +000092 if (DifferingOperand == ~0U) // First match!
93 DifferingOperand = DiffOp;
94
95 // If this differs in the same operand as the rest of the instructions in
96 // this class, move it to the SimilarInsts list.
Chris Lattner92275bb2005-01-22 19:22:23 +000097 if (DifferingOperand == DiffOp || DiffOp == ~0U) {
Chris Lattner9ceb7c82005-01-22 18:38:13 +000098 SimilarInsts.push_back(Insts[i-1]);
99 Insts.erase(Insts.begin()+i-1);
100 }
101 }
102 }
103
Chris Lattner017b93d2006-05-01 17:01:17 +0000104 O << " case " << FirstInst.CGI->Namespace << "::"
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000105 << FirstInst.CGI->TheDef->getName() << ":\n";
Craig Topper190ecd52016-01-08 07:06:32 +0000106 for (const AsmWriterInst &AWI : SimilarInsts)
107 O << " case " << AWI.CGI->Namespace << "::"
108 << AWI.CGI->TheDef->getName() << ":\n";
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000109 for (unsigned i = 0, e = FirstInst.Operands.size(); i != e; ++i) {
110 if (i != DifferingOperand) {
111 // If the operand is the same for all instructions, just print it.
Craig Topperc24a4012016-01-14 06:15:07 +0000112 O << " " << FirstInst.Operands[i].getCode(PassSubtarget);
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000113 } else {
114 // If this is the operand that varies between all of the instructions,
115 // emit a switch for just this operand now.
116 O << " switch (MI->getOpcode()) {\n";
Craig Topper0b271ad2016-01-13 07:20:13 +0000117 O << " default: llvm_unreachable(\"Unexpected opcode.\");\n";
Chris Lattner59a7f5c2005-01-22 20:31:17 +0000118 std::vector<std::pair<std::string, AsmWriterOperand> > OpsToPrint;
Chris Lattner017b93d2006-05-01 17:01:17 +0000119 OpsToPrint.push_back(std::make_pair(FirstInst.CGI->Namespace + "::" +
Chris Lattner59a7f5c2005-01-22 20:31:17 +0000120 FirstInst.CGI->TheDef->getName(),
121 FirstInst.Operands[i]));
Misha Brukman650ba8e2005-04-22 00:00:37 +0000122
Craig Topper190ecd52016-01-08 07:06:32 +0000123 for (const AsmWriterInst &AWI : SimilarInsts) {
Chris Lattner017b93d2006-05-01 17:01:17 +0000124 OpsToPrint.push_back(std::make_pair(AWI.CGI->Namespace+"::"+
Chris Lattner59a7f5c2005-01-22 20:31:17 +0000125 AWI.CGI->TheDef->getName(),
126 AWI.Operands[i]));
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000127 }
Chris Lattner59a7f5c2005-01-22 20:31:17 +0000128 std::reverse(OpsToPrint.begin(), OpsToPrint.end());
129 while (!OpsToPrint.empty())
Craig Topperc24a4012016-01-14 06:15:07 +0000130 PrintCases(OpsToPrint, O, PassSubtarget);
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000131 O << " }";
132 }
133 O << "\n";
134 }
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000135 O << " break;\n";
136}
Chris Lattner0c23ba52005-01-22 17:32:42 +0000137
Chris Lattner692374c2006-07-18 17:18:03 +0000138void AsmWriterEmitter::
Jim Grosbacha5497342010-09-29 22:32:50 +0000139FindUniqueOperandCommands(std::vector<std::string> &UniqueOperandCommands,
Craig Topper5dd7a2c2016-01-24 07:13:28 +0000140 std::vector<std::vector<unsigned>> &InstIdxs,
Craig Topperc24a4012016-01-14 06:15:07 +0000141 std::vector<unsigned> &InstOpsUsed,
142 bool PassSubtarget) const {
Jim Grosbacha5497342010-09-29 22:32:50 +0000143
Chris Lattner692374c2006-07-18 17:18:03 +0000144 // This vector parallels UniqueOperandCommands, keeping track of which
145 // instructions each case are used for. It is a comma separated string of
146 // enums.
147 std::vector<std::string> InstrsForCase;
148 InstrsForCase.resize(UniqueOperandCommands.size());
Chris Lattneredee5252006-07-18 18:28:27 +0000149 InstOpsUsed.assign(UniqueOperandCommands.size(), 0);
Jim Grosbacha5497342010-09-29 22:32:50 +0000150
Craig Topper9e9ae602016-01-17 08:05:33 +0000151 for (size_t i = 0, e = Instructions.size(); i != e; ++i) {
152 const AsmWriterInst &Inst = Instructions[i];
153 if (Inst.Operands.empty())
Chris Lattner692374c2006-07-18 17:18:03 +0000154 continue; // Instruction already done.
Chris Lattner9d250692006-07-18 17:50:22 +0000155
Craig Topper9e9ae602016-01-17 08:05:33 +0000156 std::string Command = " "+Inst.Operands[0].getCode(PassSubtarget)+"\n";
Chris Lattner9d250692006-07-18 17:50:22 +0000157
Chris Lattner692374c2006-07-18 17:18:03 +0000158 // Check to see if we already have 'Command' in UniqueOperandCommands.
159 // If not, add it.
Craig Toppera99859d2016-01-17 08:05:30 +0000160 auto I = std::find(UniqueOperandCommands.begin(),
161 UniqueOperandCommands.end(), Command);
162 if (I != UniqueOperandCommands.end()) {
163 size_t idx = I - UniqueOperandCommands.begin();
Craig Toppera99859d2016-01-17 08:05:30 +0000164 InstrsForCase[idx] += ", ";
Craig Topper9e9ae602016-01-17 08:05:33 +0000165 InstrsForCase[idx] += Inst.CGI->TheDef->getName();
Craig Topper5dd7a2c2016-01-24 07:13:28 +0000166 InstIdxs[idx].push_back(i);
Craig Toppera99859d2016-01-17 08:05:30 +0000167 } else {
Craig Topper1993e3b2016-01-08 07:06:29 +0000168 UniqueOperandCommands.push_back(std::move(Command));
Craig Topper9e9ae602016-01-17 08:05:33 +0000169 InstrsForCase.push_back(Inst.CGI->TheDef->getName());
Craig Topper5dd7a2c2016-01-24 07:13:28 +0000170 InstIdxs.emplace_back();
171 InstIdxs.back().push_back(i);
Chris Lattneredee5252006-07-18 18:28:27 +0000172
173 // This command matches one operand so far.
174 InstOpsUsed.push_back(1);
175 }
176 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000177
Chris Lattneredee5252006-07-18 18:28:27 +0000178 // For each entry of UniqueOperandCommands, there is a set of instructions
179 // that uses it. If the next command of all instructions in the set are
180 // identical, fold it into the command.
Craig Topper5dd7a2c2016-01-24 07:13:28 +0000181 for (size_t CommandIdx = 0, e = UniqueOperandCommands.size();
Chris Lattneredee5252006-07-18 18:28:27 +0000182 CommandIdx != e; ++CommandIdx) {
Jim Grosbacha5497342010-09-29 22:32:50 +0000183
Craig Topper5dd7a2c2016-01-24 07:13:28 +0000184 const auto &Idxs = InstIdxs[CommandIdx];
Chris Lattneredee5252006-07-18 18:28:27 +0000185
Craig Topper5dd7a2c2016-01-24 07:13:28 +0000186 for (unsigned Op = 1; ; ++Op) {
187 // Find the first instruction in the set.
188 const AsmWriterInst &FirstInst = Instructions[Idxs.front()];
Chris Lattneredee5252006-07-18 18:28:27 +0000189 // If this instruction has no more operands, we isn't anything to merge
190 // into this command.
Craig Topper9e9ae602016-01-17 08:05:33 +0000191 if (FirstInst.Operands.size() == Op)
Chris Lattneredee5252006-07-18 18:28:27 +0000192 break;
193
194 // Otherwise, scan to see if all of the other instructions in this command
195 // set share the operand.
Craig Topper5dd7a2c2016-01-24 07:13:28 +0000196 if (std::any_of(Idxs.begin()+1, Idxs.end(),
197 [&](unsigned Idx) {
198 const AsmWriterInst &OtherInst = Instructions[Idx];
199 return OtherInst.Operands.size() == Op ||
200 OtherInst.Operands[Op] != FirstInst.Operands[Op];
201 }))
202 break;
Jim Grosbacha5497342010-09-29 22:32:50 +0000203
Chris Lattneredee5252006-07-18 18:28:27 +0000204 // Okay, everything in this command set has the same next operand. Add it
205 // to UniqueOperandCommands and remember that it was consumed.
Craig Topperc24a4012016-01-14 06:15:07 +0000206 std::string Command = " " +
Craig Topper9e9ae602016-01-17 08:05:33 +0000207 FirstInst.Operands[Op].getCode(PassSubtarget) + "\n";
Jim Grosbacha5497342010-09-29 22:32:50 +0000208
Chris Lattneredee5252006-07-18 18:28:27 +0000209 UniqueOperandCommands[CommandIdx] += Command;
210 InstOpsUsed[CommandIdx]++;
Chris Lattner692374c2006-07-18 17:18:03 +0000211 }
212 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000213
Chris Lattner692374c2006-07-18 17:18:03 +0000214 // Prepend some of the instructions each case is used for onto the case val.
215 for (unsigned i = 0, e = InstrsForCase.size(); i != e; ++i) {
216 std::string Instrs = InstrsForCase[i];
217 if (Instrs.size() > 70) {
218 Instrs.erase(Instrs.begin()+70, Instrs.end());
219 Instrs += "...";
220 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000221
Chris Lattner692374c2006-07-18 17:18:03 +0000222 if (!Instrs.empty())
Jim Grosbacha5497342010-09-29 22:32:50 +0000223 UniqueOperandCommands[i] = " // " + Instrs + "\n" +
Chris Lattner692374c2006-07-18 17:18:03 +0000224 UniqueOperandCommands[i];
225 }
226}
227
228
Daniel Dunbar04f049f2009-10-17 20:43:42 +0000229static void UnescapeString(std::string &Str) {
230 for (unsigned i = 0; i != Str.size(); ++i) {
231 if (Str[i] == '\\' && i != Str.size()-1) {
232 switch (Str[i+1]) {
233 default: continue; // Don't execute the code after the switch.
234 case 'a': Str[i] = '\a'; break;
235 case 'b': Str[i] = '\b'; break;
236 case 'e': Str[i] = 27; break;
237 case 'f': Str[i] = '\f'; break;
238 case 'n': Str[i] = '\n'; break;
239 case 'r': Str[i] = '\r'; break;
240 case 't': Str[i] = '\t'; break;
241 case 'v': Str[i] = '\v'; break;
242 case '"': Str[i] = '\"'; break;
243 case '\'': Str[i] = '\''; break;
244 case '\\': Str[i] = '\\'; break;
245 }
246 // Nuke the second character.
247 Str.erase(Str.begin()+i+1);
248 }
249 }
250}
251
Chris Lattner06c5eed2009-09-13 20:08:00 +0000252/// EmitPrintInstruction - Generate the code for the "printInstruction" method
Ahmed Bougachabd214002013-10-28 18:07:17 +0000253/// implementation. Destroys all instances of AsmWriterInst information, by
254/// clearing the Instructions vector.
Chris Lattner06c5eed2009-09-13 20:08:00 +0000255void AsmWriterEmitter::EmitPrintInstruction(raw_ostream &O) {
Chris Lattner6ffa5012004-08-14 22:50:53 +0000256 Record *AsmWriter = Target.getAsmWriter();
Chris Lattner72770f52004-10-03 20:19:02 +0000257 std::string ClassName = AsmWriter->getValueAsString("AsmWriterClassName");
Craig Topperc24a4012016-01-14 06:15:07 +0000258 bool PassSubtarget = AsmWriter->getValueAsInt("PassSubtarget");
Jim Grosbacha5497342010-09-29 22:32:50 +0000259
Chris Lattner1c4ae852004-08-01 05:59:33 +0000260 O <<
261 "/// printInstruction - This method is automatically generated by tablegen\n"
Chris Lattner06c5eed2009-09-13 20:08:00 +0000262 "/// from the instruction set description.\n"
Chris Lattnerb94284b2009-08-08 01:32:19 +0000263 "void " << Target.getName() << ClassName
Akira Hatanakab46d0232015-03-27 20:36:02 +0000264 << "::printInstruction(const MCInst *MI, "
265 << (PassSubtarget ? "const MCSubtargetInfo &STI, " : "")
266 << "raw_ostream &O) {\n";
Chris Lattner1c4ae852004-08-01 05:59:33 +0000267
Chris Lattnere32982c2006-07-14 22:59:11 +0000268 // Build an aggregate string, and build a table of offsets into it.
Benjamin Kramer22d093e2012-04-02 09:13:46 +0000269 SequenceToOffsetTable<std::string> StringTable;
Jim Grosbacha5497342010-09-29 22:32:50 +0000270
Chris Lattner5d751b42006-09-27 16:44:09 +0000271 /// OpcodeInfo - This encodes the index of the string to use for the first
Chris Lattner1ac0eb72006-07-18 17:32:27 +0000272 /// chunk of the output as well as indices used for operand printing.
Craig Topperf9265322016-01-17 20:38:14 +0000273 std::vector<uint64_t> OpcodeInfo(NumberedInstructions.size());
Craig Topperd4f87a32016-01-13 07:20:12 +0000274 const unsigned OpcodeInfoBits = 64;
Jim Grosbacha5497342010-09-29 22:32:50 +0000275
Benjamin Kramer22d093e2012-04-02 09:13:46 +0000276 // Add all strings to the string table upfront so it can generate an optimized
277 // representation.
Craig Topper9e9ae602016-01-17 08:05:33 +0000278 for (AsmWriterInst &AWI : Instructions) {
279 if (AWI.Operands[0].OperandType ==
Jim Grosbachf4e67082012-04-18 18:56:33 +0000280 AsmWriterOperand::isLiteralTextOperand &&
Craig Topper9e9ae602016-01-17 08:05:33 +0000281 !AWI.Operands[0].Str.empty()) {
282 std::string Str = AWI.Operands[0].Str;
Benjamin Kramer22d093e2012-04-02 09:13:46 +0000283 UnescapeString(Str);
284 StringTable.add(Str);
285 }
286 }
287
288 StringTable.layout();
289
Chris Lattner1ac0eb72006-07-18 17:32:27 +0000290 unsigned MaxStringIdx = 0;
Craig Topper9e9ae602016-01-17 08:05:33 +0000291 for (AsmWriterInst &AWI : Instructions) {
Chris Lattnere32982c2006-07-14 22:59:11 +0000292 unsigned Idx;
Craig Topper9e9ae602016-01-17 08:05:33 +0000293 if (AWI.Operands[0].OperandType != AsmWriterOperand::isLiteralTextOperand ||
294 AWI.Operands[0].Str.empty()) {
Chris Lattner36504652006-07-19 01:39:06 +0000295 // Something handled by the asmwriter printer, but with no leading string.
Benjamin Kramer22d093e2012-04-02 09:13:46 +0000296 Idx = StringTable.get("");
Chris Lattnere32982c2006-07-14 22:59:11 +0000297 } else {
Craig Topper9e9ae602016-01-17 08:05:33 +0000298 std::string Str = AWI.Operands[0].Str;
Chris Lattnerb47ed612009-09-14 01:16:36 +0000299 UnescapeString(Str);
Benjamin Kramer22d093e2012-04-02 09:13:46 +0000300 Idx = StringTable.get(Str);
Chris Lattnerb47ed612009-09-14 01:16:36 +0000301 MaxStringIdx = std::max(MaxStringIdx, Idx);
Jim Grosbacha5497342010-09-29 22:32:50 +0000302
Chris Lattnere32982c2006-07-14 22:59:11 +0000303 // Nuke the string from the operand list. It is now handled!
Craig Topper9e9ae602016-01-17 08:05:33 +0000304 AWI.Operands.erase(AWI.Operands.begin());
Chris Lattner92275bb2005-01-22 19:22:23 +0000305 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000306
Chris Lattnerb47ed612009-09-14 01:16:36 +0000307 // Bias offset by one since we want 0 as a sentinel.
Craig Topper9e9ae602016-01-17 08:05:33 +0000308 OpcodeInfo[AWI.CGIIndex] = Idx+1;
Chris Lattner92275bb2005-01-22 19:22:23 +0000309 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000310
Chris Lattner1ac0eb72006-07-18 17:32:27 +0000311 // Figure out how many bits we used for the string index.
Chris Lattnerb47ed612009-09-14 01:16:36 +0000312 unsigned AsmStrBits = Log2_32_Ceil(MaxStringIdx+2);
Jim Grosbacha5497342010-09-29 22:32:50 +0000313
Chris Lattner692374c2006-07-18 17:18:03 +0000314 // To reduce code size, we compactify common instructions into a few bits
315 // in the opcode-indexed table.
Craig Topperd4f87a32016-01-13 07:20:12 +0000316 unsigned BitsLeft = OpcodeInfoBits-AsmStrBits;
Chris Lattner692374c2006-07-18 17:18:03 +0000317
Craig Topper1f387362014-11-25 20:11:25 +0000318 std::vector<std::vector<std::string>> TableDrivenOperandPrinters;
Jim Grosbacha5497342010-09-29 22:32:50 +0000319
Chris Lattnercb0c8482006-07-18 17:56:07 +0000320 while (1) {
Chris Lattner692374c2006-07-18 17:18:03 +0000321 std::vector<std::string> UniqueOperandCommands;
Craig Topper5dd7a2c2016-01-24 07:13:28 +0000322 std::vector<std::vector<unsigned>> InstIdxs;
Chris Lattneredee5252006-07-18 18:28:27 +0000323 std::vector<unsigned> NumInstOpsHandled;
324 FindUniqueOperandCommands(UniqueOperandCommands, InstIdxs,
Craig Topperc24a4012016-01-14 06:15:07 +0000325 NumInstOpsHandled, PassSubtarget);
Jim Grosbacha5497342010-09-29 22:32:50 +0000326
Chris Lattner692374c2006-07-18 17:18:03 +0000327 // If we ran out of operands to print, we're done.
328 if (UniqueOperandCommands.empty()) break;
Jim Grosbacha5497342010-09-29 22:32:50 +0000329
Chris Lattner692374c2006-07-18 17:18:03 +0000330 // Compute the number of bits we need to represent these cases, this is
331 // ceil(log2(numentries)).
332 unsigned NumBits = Log2_32_Ceil(UniqueOperandCommands.size());
Jim Grosbacha5497342010-09-29 22:32:50 +0000333
Chris Lattner692374c2006-07-18 17:18:03 +0000334 // If we don't have enough bits for this operand, don't include it.
335 if (NumBits > BitsLeft) {
Chris Lattner34822f62009-08-23 04:44:11 +0000336 DEBUG(errs() << "Not enough bits to densely encode " << NumBits
337 << " more bits\n");
Chris Lattner692374c2006-07-18 17:18:03 +0000338 break;
339 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000340
Chris Lattner692374c2006-07-18 17:18:03 +0000341 // Otherwise, we can include this in the initial lookup table. Add it in.
Craig Topper5dd7a2c2016-01-24 07:13:28 +0000342 for (size_t i = 0, e = InstIdxs.size(); i != e; ++i) {
343 unsigned NumOps = NumInstOpsHandled[i];
344 for (unsigned Idx : InstIdxs[i]) {
345 OpcodeInfo[Instructions[Idx].CGIIndex] |=
346 (uint64_t)i << (OpcodeInfoBits-BitsLeft);
347 // Remove the info about this operand from the instruction.
348 AsmWriterInst &Inst = Instructions[Idx];
349 if (!Inst.Operands.empty()) {
350 assert(NumOps <= Inst.Operands.size() &&
351 "Can't remove this many ops!");
352 Inst.Operands.erase(Inst.Operands.begin(),
353 Inst.Operands.begin()+NumOps);
354 }
Craig Topper9e9ae602016-01-17 08:05:33 +0000355 }
Chris Lattnercb0c8482006-07-18 17:56:07 +0000356 }
Craig Topper5dd7a2c2016-01-24 07:13:28 +0000357 BitsLeft -= NumBits;
Jim Grosbacha5497342010-09-29 22:32:50 +0000358
Chris Lattnercb0c8482006-07-18 17:56:07 +0000359 // Remember the handlers for this set of operands.
Craig Topper1f387362014-11-25 20:11:25 +0000360 TableDrivenOperandPrinters.push_back(std::move(UniqueOperandCommands));
Chris Lattner692374c2006-07-18 17:18:03 +0000361 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000362
Craig Topper14d91732016-01-11 05:13:41 +0000363 // Emit the string table itself.
Reid Kleckner132c40f2014-07-17 19:43:40 +0000364 O << " static const char AsmStrs[] = {\n";
Benjamin Kramer22d093e2012-04-02 09:13:46 +0000365 StringTable.emit(O, printChar);
366 O << " };\n\n";
Chris Lattnere32982c2006-07-14 22:59:11 +0000367
Craig Topper14d91732016-01-11 05:13:41 +0000368 // Emit the lookup tables in pieces to minimize wasted bytes.
Craig Topperd4f87a32016-01-13 07:20:12 +0000369 unsigned BytesNeeded = ((OpcodeInfoBits - BitsLeft) + 7) / 8;
Craig Topper14d91732016-01-11 05:13:41 +0000370 unsigned Table = 0, Shift = 0;
371 SmallString<128> BitsString;
372 raw_svector_ostream BitsOS(BitsString);
373 // If the total bits is more than 32-bits we need to use a 64-bit type.
Craig Topperd4f87a32016-01-13 07:20:12 +0000374 BitsOS << " uint" << ((BitsLeft < (OpcodeInfoBits - 32)) ? 64 : 32)
375 << "_t Bits = 0;\n";
Craig Topper14d91732016-01-11 05:13:41 +0000376 while (BytesNeeded != 0) {
377 // Figure out how big this table section needs to be, but no bigger than 4.
378 unsigned TableSize = std::min(1 << Log2_32(BytesNeeded), 4);
379 BytesNeeded -= TableSize;
380 TableSize *= 8; // Convert to bits;
381 uint64_t Mask = (1ULL << TableSize) - 1;
382 O << " static const uint" << TableSize << "_t OpInfo" << Table
383 << "[] = {\n";
Craig Topperf9265322016-01-17 20:38:14 +0000384 for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i) {
Craig Topper14d91732016-01-11 05:13:41 +0000385 O << " " << ((OpcodeInfo[i] >> Shift) & Mask) << "U,\t// "
Craig Topperf9265322016-01-17 20:38:14 +0000386 << NumberedInstructions[i]->TheDef->getName() << "\n";
Craig Topper14d91732016-01-11 05:13:41 +0000387 }
388 O << " };\n\n";
389 // Emit string to combine the individual table lookups.
390 BitsOS << " Bits |= ";
391 // If the total bits is more than 32-bits we need to use a 64-bit type.
Craig Topperd4f87a32016-01-13 07:20:12 +0000392 if (BitsLeft < (OpcodeInfoBits - 32))
Craig Topper14d91732016-01-11 05:13:41 +0000393 BitsOS << "(uint64_t)";
394 BitsOS << "OpInfo" << Table << "[MI->getOpcode()] << " << Shift << ";\n";
395 // Prepare the shift for the next iteration and increment the table count.
396 Shift += TableSize;
397 ++Table;
398 }
399
400 // Emit the initial tab character.
Evan Cheng32e53472008-02-02 08:39:46 +0000401 O << " O << \"\\t\";\n\n";
402
Craig Topper06cec4c2012-09-14 08:33:11 +0000403 O << " // Emit the opcode for the instruction.\n";
Craig Topper14d91732016-01-11 05:13:41 +0000404 O << BitsString;
405
406 // Emit the starting string.
Manman Ren68cf9fc2012-09-13 17:43:46 +0000407 O << " assert(Bits != 0 && \"Cannot print this instruction.\");\n"
Chris Lattnerb47ed612009-09-14 01:16:36 +0000408 << " O << AsmStrs+(Bits & " << (1 << AsmStrBits)-1 << ")-1;\n\n";
David Greenefdd25192009-08-05 21:00:52 +0000409
Chris Lattner692374c2006-07-18 17:18:03 +0000410 // Output the table driven operand information.
Craig Topperd4f87a32016-01-13 07:20:12 +0000411 BitsLeft = OpcodeInfoBits-AsmStrBits;
Chris Lattner692374c2006-07-18 17:18:03 +0000412 for (unsigned i = 0, e = TableDrivenOperandPrinters.size(); i != e; ++i) {
413 std::vector<std::string> &Commands = TableDrivenOperandPrinters[i];
414
415 // Compute the number of bits we need to represent these cases, this is
416 // ceil(log2(numentries)).
417 unsigned NumBits = Log2_32_Ceil(Commands.size());
418 assert(NumBits <= BitsLeft && "consistency error");
Jim Grosbacha5497342010-09-29 22:32:50 +0000419
Chris Lattner692374c2006-07-18 17:18:03 +0000420 // Emit code to extract this field from Bits.
Chris Lattner692374c2006-07-18 17:18:03 +0000421 O << "\n // Fragment " << i << " encoded into " << NumBits
Chris Lattner75dcf6c2006-07-18 17:43:54 +0000422 << " bits for " << Commands.size() << " unique commands.\n";
Jim Grosbacha5497342010-09-29 22:32:50 +0000423
Chris Lattneredee5252006-07-18 18:28:27 +0000424 if (Commands.size() == 2) {
Chris Lattner75dcf6c2006-07-18 17:43:54 +0000425 // Emit two possibilitys with if/else.
Craig Topper06cec4c2012-09-14 08:33:11 +0000426 O << " if ((Bits >> "
Craig Topperd4f87a32016-01-13 07:20:12 +0000427 << (OpcodeInfoBits-BitsLeft) << ") & "
Chris Lattner75dcf6c2006-07-18 17:43:54 +0000428 << ((1 << NumBits)-1) << ") {\n"
429 << Commands[1]
430 << " } else {\n"
431 << Commands[0]
432 << " }\n\n";
Eric Christophera573d192010-09-18 18:50:27 +0000433 } else if (Commands.size() == 1) {
434 // Emit a single possibility.
435 O << Commands[0] << "\n\n";
Chris Lattner75dcf6c2006-07-18 17:43:54 +0000436 } else {
Craig Topper06cec4c2012-09-14 08:33:11 +0000437 O << " switch ((Bits >> "
Craig Topperd4f87a32016-01-13 07:20:12 +0000438 << (OpcodeInfoBits-BitsLeft) << ") & "
Chris Lattner75dcf6c2006-07-18 17:43:54 +0000439 << ((1 << NumBits)-1) << ") {\n"
Craig Toppera4ff6ae2014-11-24 14:09:52 +0000440 << " default: llvm_unreachable(\"Invalid command number.\");\n";
Jim Grosbacha5497342010-09-29 22:32:50 +0000441
Chris Lattner75dcf6c2006-07-18 17:43:54 +0000442 // Print out all the cases.
Craig Topper190ecd52016-01-08 07:06:32 +0000443 for (unsigned j = 0, e = Commands.size(); j != e; ++j) {
444 O << " case " << j << ":\n";
445 O << Commands[j];
Chris Lattner75dcf6c2006-07-18 17:43:54 +0000446 O << " break;\n";
447 }
448 O << " }\n\n";
Chris Lattner692374c2006-07-18 17:18:03 +0000449 }
Craig Topper06cec4c2012-09-14 08:33:11 +0000450 BitsLeft -= NumBits;
Chris Lattner692374c2006-07-18 17:18:03 +0000451 }
Jim Grosbacha5497342010-09-29 22:32:50 +0000452
Chris Lattnercb0c8482006-07-18 17:56:07 +0000453 // Okay, delete instructions with no operand info left.
Craig Topper4f1f1152016-01-13 07:20:10 +0000454 auto I = std::remove_if(Instructions.begin(), Instructions.end(),
455 [](AsmWriterInst &Inst) {
456 return Inst.Operands.empty();
457 });
458 Instructions.erase(I, Instructions.end());
Chris Lattner692374c2006-07-18 17:18:03 +0000459
Jim Grosbacha5497342010-09-29 22:32:50 +0000460
Chris Lattner692374c2006-07-18 17:18:03 +0000461 // Because this is a vector, we want to emit from the end. Reverse all of the
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000462 // elements in the vector.
463 std::reverse(Instructions.begin(), Instructions.end());
Jim Grosbacha5497342010-09-29 22:32:50 +0000464
465
Craig Topperdf390602016-01-13 07:20:07 +0000466 // Now that we've emitted all of the operand info that fit into 64 bits, emit
Chris Lattnerbf1a7692009-09-18 18:10:19 +0000467 // information for those instructions that are left. This is a less dense
Craig Topperdf390602016-01-13 07:20:07 +0000468 // encoding, but we expect the main 64-bit table to handle the majority of
Chris Lattnerbf1a7692009-09-18 18:10:19 +0000469 // instructions.
Chris Lattner66e288b2006-07-18 17:38:46 +0000470 if (!Instructions.empty()) {
471 // Find the opcode # of inline asm.
472 O << " switch (MI->getOpcode()) {\n";
Craig Topper0b271ad2016-01-13 07:20:13 +0000473 O << " default: llvm_unreachable(\"Unexpected opcode.\");\n";
Chris Lattner66e288b2006-07-18 17:38:46 +0000474 while (!Instructions.empty())
Craig Topperc24a4012016-01-14 06:15:07 +0000475 EmitInstructions(Instructions, O, PassSubtarget);
Chris Lattner9ceb7c82005-01-22 18:38:13 +0000476
Chris Lattner66e288b2006-07-18 17:38:46 +0000477 O << " }\n";
478 }
David Greene5b4bc262009-07-29 20:10:24 +0000479
Chris Lattner6e172082006-07-18 19:06:01 +0000480 O << "}\n";
Chris Lattner1c4ae852004-08-01 05:59:33 +0000481}
Chris Lattner06c5eed2009-09-13 20:08:00 +0000482
Craig Topperba6d83e2014-11-24 02:08:35 +0000483static const char *getMinimalTypeForRange(uint64_t Range) {
484 assert(Range < 0xFFFFFFFFULL && "Enum too large");
485 if (Range > 0xFFFF)
486 return "uint32_t";
487 if (Range > 0xFF)
488 return "uint16_t";
489 return "uint8_t";
490}
491
Owen Andersona84be6c2011-06-27 21:06:21 +0000492static void
493emitRegisterNameString(raw_ostream &O, StringRef AltName,
David Blaikie9b613db2014-11-29 18:13:39 +0000494 const std::deque<CodeGenRegister> &Registers) {
Jakob Stoklund Olesen892f4802012-03-30 21:12:52 +0000495 SequenceToOffsetTable<std::string> StringTable;
496 SmallVector<std::string, 4> AsmNames(Registers.size());
David Blaikie9b613db2014-11-29 18:13:39 +0000497 unsigned i = 0;
498 for (const auto &Reg : Registers) {
499 std::string &AsmName = AsmNames[i++];
Owen Andersona84be6c2011-06-27 21:06:21 +0000500
Owen Andersona84be6c2011-06-27 21:06:21 +0000501 // "NoRegAltName" is special. We don't need to do a lookup for that,
502 // as it's just a reference to the default register name.
503 if (AltName == "" || AltName == "NoRegAltName") {
504 AsmName = Reg.TheDef->getValueAsString("AsmName");
505 if (AsmName.empty())
506 AsmName = Reg.getName();
507 } else {
508 // Make sure the register has an alternate name for this index.
509 std::vector<Record*> AltNameList =
510 Reg.TheDef->getValueAsListOfDefs("RegAltNameIndices");
511 unsigned Idx = 0, e;
512 for (e = AltNameList.size();
513 Idx < e && (AltNameList[Idx]->getName() != AltName);
514 ++Idx)
515 ;
516 // If the register has an alternate name for this index, use it.
517 // Otherwise, leave it empty as an error flag.
518 if (Idx < e) {
519 std::vector<std::string> AltNames =
520 Reg.TheDef->getValueAsListOfStrings("AltNames");
521 if (AltNames.size() <= Idx)
Joerg Sonnenberger635debe2012-10-25 20:33:17 +0000522 PrintFatalError(Reg.TheDef->getLoc(),
Benjamin Kramer48e7e852014-03-29 17:17:15 +0000523 "Register definition missing alt name for '" +
524 AltName + "'.");
Owen Andersona84be6c2011-06-27 21:06:21 +0000525 AsmName = AltNames[Idx];
526 }
527 }
Jakob Stoklund Olesen892f4802012-03-30 21:12:52 +0000528 StringTable.add(AsmName);
529 }
Owen Andersona84be6c2011-06-27 21:06:21 +0000530
Craig Topperf8f0a232012-09-15 01:22:42 +0000531 StringTable.layout();
Jakob Stoklund Olesen892f4802012-03-30 21:12:52 +0000532 O << " static const char AsmStrs" << AltName << "[] = {\n";
533 StringTable.emit(O, printChar);
534 O << " };\n\n";
535
Craig Topperba6d83e2014-11-24 02:08:35 +0000536 O << " static const " << getMinimalTypeForRange(StringTable.size()-1)
537 << " RegAsmOffset" << AltName << "[] = {";
Jakob Stoklund Olesen892f4802012-03-30 21:12:52 +0000538 for (unsigned i = 0, e = Registers.size(); i != e; ++i) {
Craig Topper7a2cea12012-04-02 00:47:39 +0000539 if ((i % 14) == 0)
540 O << "\n ";
541 O << StringTable.get(AsmNames[i]) << ", ";
Owen Andersona84be6c2011-06-27 21:06:21 +0000542 }
Craig Topper9c252eb2012-04-03 06:52:47 +0000543 O << "\n };\n"
Owen Andersona84be6c2011-06-27 21:06:21 +0000544 << "\n";
Owen Andersona84be6c2011-06-27 21:06:21 +0000545}
Chris Lattner06c5eed2009-09-13 20:08:00 +0000546
547void AsmWriterEmitter::EmitGetRegisterName(raw_ostream &O) {
Chris Lattner06c5eed2009-09-13 20:08:00 +0000548 Record *AsmWriter = Target.getAsmWriter();
549 std::string ClassName = AsmWriter->getValueAsString("AsmWriterClassName");
David Blaikie9b613db2014-11-29 18:13:39 +0000550 const auto &Registers = Target.getRegBank().getRegisters();
Craig Topper83421ec2016-01-17 20:38:21 +0000551 const std::vector<Record*> &AltNameIndices = Target.getRegAltNameIndices();
Owen Andersona84be6c2011-06-27 21:06:21 +0000552 bool hasAltNames = AltNameIndices.size() > 1;
Hal Finkelcd5f9842015-12-11 17:31:27 +0000553 std::string Namespace =
554 Registers.front().TheDef->getValueAsString("Namespace");
Jim Grosbacha5497342010-09-29 22:32:50 +0000555
Chris Lattner06c5eed2009-09-13 20:08:00 +0000556 O <<
557 "\n\n/// getRegisterName - This method is automatically generated by tblgen\n"
558 "/// from the register set description. This returns the assembler name\n"
559 "/// for the specified register.\n"
Owen Andersona84be6c2011-06-27 21:06:21 +0000560 "const char *" << Target.getName() << ClassName << "::";
561 if (hasAltNames)
562 O << "\ngetRegisterName(unsigned RegNo, unsigned AltIdx) {\n";
563 else
564 O << "getRegisterName(unsigned RegNo) {\n";
565 O << " assert(RegNo && RegNo < " << (Registers.size()+1)
566 << " && \"Invalid register number!\");\n"
Chris Lattnera7e8ae42009-09-14 01:26:18 +0000567 << "\n";
Jim Grosbacha5497342010-09-29 22:32:50 +0000568
Owen Andersona84be6c2011-06-27 21:06:21 +0000569 if (hasAltNames) {
Craig Topper190ecd52016-01-08 07:06:32 +0000570 for (const Record *R : AltNameIndices)
571 emitRegisterNameString(O, R->getName(), Registers);
Owen Andersona84be6c2011-06-27 21:06:21 +0000572 } else
573 emitRegisterNameString(O, "", Registers);
Jim Grosbacha5497342010-09-29 22:32:50 +0000574
Owen Andersona84be6c2011-06-27 21:06:21 +0000575 if (hasAltNames) {
Craig Topperba6d83e2014-11-24 02:08:35 +0000576 O << " switch(AltIdx) {\n"
Craig Topperc4965bc2012-02-05 07:21:30 +0000577 << " default: llvm_unreachable(\"Invalid register alt name index!\");\n";
Craig Topper190ecd52016-01-08 07:06:32 +0000578 for (const Record *R : AltNameIndices) {
Benjamin Kramer4ca41fd2016-06-12 17:30:47 +0000579 const std::string &AltName = R->getName();
Hal Finkelcd5f9842015-12-11 17:31:27 +0000580 std::string Prefix = !Namespace.empty() ? Namespace + "::" : "";
581 O << " case " << Prefix << AltName << ":\n"
Craig Topperba6d83e2014-11-24 02:08:35 +0000582 << " assert(*(AsmStrs" << AltName << "+RegAsmOffset"
583 << AltName << "[RegNo-1]) &&\n"
584 << " \"Invalid alt name index for register!\");\n"
585 << " return AsmStrs" << AltName << "+RegAsmOffset"
586 << AltName << "[RegNo-1];\n";
Owen Andersona84be6c2011-06-27 21:06:21 +0000587 }
Craig Topperba6d83e2014-11-24 02:08:35 +0000588 O << " }\n";
589 } else {
590 O << " assert (*(AsmStrs+RegAsmOffset[RegNo-1]) &&\n"
591 << " \"Invalid alt name index for register!\");\n"
592 << " return AsmStrs+RegAsmOffset[RegNo-1];\n";
Owen Andersona84be6c2011-06-27 21:06:21 +0000593 }
Craig Topperba6d83e2014-11-24 02:08:35 +0000594 O << "}\n";
Chris Lattner06c5eed2009-09-13 20:08:00 +0000595}
596
Bill Wendling7e5771d2011-03-21 08:31:53 +0000597namespace {
Bill Wendling5d3174c2011-03-21 08:40:31 +0000598// IAPrinter - Holds information about an InstAlias. Two InstAliases match if
599// they both have the same conditionals. In which case, we cannot print out the
600// alias for that pattern.
601class IAPrinter {
Bill Wendling5d3174c2011-03-21 08:40:31 +0000602 std::vector<std::string> Conds;
Tim Northoveree20caa2014-05-12 18:04:06 +0000603 std::map<StringRef, std::pair<int, int>> OpMap;
Tim Northoveree20caa2014-05-12 18:04:06 +0000604
Bill Wendling5d3174c2011-03-21 08:40:31 +0000605 std::string Result;
606 std::string AsmString;
Bill Wendling5d3174c2011-03-21 08:40:31 +0000607public:
Benjamin Kramer82de7d32016-05-27 14:27:24 +0000608 IAPrinter(std::string R, std::string AS)
609 : Result(std::move(R)), AsmString(std::move(AS)) {}
Bill Wendling5d3174c2011-03-21 08:40:31 +0000610
611 void addCond(const std::string &C) { Conds.push_back(C); }
Bill Wendling5d3174c2011-03-21 08:40:31 +0000612
Tim Northoveree20caa2014-05-12 18:04:06 +0000613 void addOperand(StringRef Op, int OpIdx, int PrintMethodIdx = -1) {
614 assert(OpIdx >= 0 && OpIdx < 0xFE && "Idx out of range");
Tim Northover0ee9e7e2014-05-13 09:37:41 +0000615 assert(PrintMethodIdx >= -1 && PrintMethodIdx < 0xFF &&
Jay Foadb3590512014-05-13 08:26:53 +0000616 "Idx out of range");
Tim Northoveree20caa2014-05-12 18:04:06 +0000617 OpMap[Op] = std::make_pair(OpIdx, PrintMethodIdx);
Benjamin Kramer17c17bc2013-09-11 15:42:16 +0000618 }
Tim Northoveree20caa2014-05-12 18:04:06 +0000619
Bill Wendling5d3174c2011-03-21 08:40:31 +0000620 bool isOpMapped(StringRef Op) { return OpMap.find(Op) != OpMap.end(); }
Tim Northoveree20caa2014-05-12 18:04:06 +0000621 int getOpIndex(StringRef Op) { return OpMap[Op].first; }
622 std::pair<int, int> &getOpData(StringRef Op) { return OpMap[Op]; }
Bill Wendling5d3174c2011-03-21 08:40:31 +0000623
Tim Northoverd8d65a62014-05-15 11:16:32 +0000624 std::pair<StringRef, StringRef::iterator> parseName(StringRef::iterator Start,
625 StringRef::iterator End) {
626 StringRef::iterator I = Start;
Evgeny Astigeevichb42003d2014-12-16 18:16:17 +0000627 StringRef::iterator Next;
Tim Northoverd8d65a62014-05-15 11:16:32 +0000628 if (*I == '{') {
629 // ${some_name}
630 Start = ++I;
631 while (I != End && *I != '}')
632 ++I;
Evgeny Astigeevichb42003d2014-12-16 18:16:17 +0000633 Next = I;
634 // eat the final '}'
635 if (Next != End)
636 ++Next;
Tim Northoverd8d65a62014-05-15 11:16:32 +0000637 } else {
638 // $name, just eat the usual suspects.
639 while (I != End &&
640 ((*I >= 'a' && *I <= 'z') || (*I >= 'A' && *I <= 'Z') ||
641 (*I >= '0' && *I <= '9') || *I == '_'))
642 ++I;
Evgeny Astigeevichb42003d2014-12-16 18:16:17 +0000643 Next = I;
Tim Northoverd8d65a62014-05-15 11:16:32 +0000644 }
645
Evgeny Astigeevichb42003d2014-12-16 18:16:17 +0000646 return std::make_pair(StringRef(Start, I - Start), Next);
Tim Northoverd8d65a62014-05-15 11:16:32 +0000647 }
648
Evan Cheng4d806e22011-07-06 02:02:33 +0000649 void print(raw_ostream &O) {
Sjoerd Meijer84e2f692016-06-03 13:14:19 +0000650 if (Conds.empty()) {
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000651 O.indent(6) << "return true;\n";
Evan Cheng4d806e22011-07-06 02:02:33 +0000652 return;
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000653 }
Bill Wendling7e570b52011-03-21 08:59:17 +0000654
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000655 O << "if (";
Bill Wendling5d3174c2011-03-21 08:40:31 +0000656
657 for (std::vector<std::string>::iterator
658 I = Conds.begin(), E = Conds.end(); I != E; ++I) {
659 if (I != Conds.begin()) {
660 O << " &&\n";
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000661 O.indent(8);
Bill Wendling5d3174c2011-03-21 08:40:31 +0000662 }
Bill Wendling7e570b52011-03-21 08:59:17 +0000663
Bill Wendling5d3174c2011-03-21 08:40:31 +0000664 O << *I;
665 }
666
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000667 O << ") {\n";
668 O.indent(6) << "// " << Result << "\n";
Bill Wendling5d3174c2011-03-21 08:40:31 +0000669
Benjamin Kramer17c17bc2013-09-11 15:42:16 +0000670 // Directly mangle mapped operands into the string. Each operand is
671 // identified by a '$' sign followed by a byte identifying the number of the
672 // operand. We add one to the index to avoid zero bytes.
Tim Northoverd8d65a62014-05-15 11:16:32 +0000673 StringRef ASM(AsmString);
674 SmallString<128> OutString;
675 raw_svector_ostream OS(OutString);
676 for (StringRef::iterator I = ASM.begin(), E = ASM.end(); I != E;) {
677 OS << *I;
678 if (*I == '$') {
679 StringRef Name;
680 std::tie(Name, I) = parseName(++I, E);
681 assert(isOpMapped(Name) && "Unmapped operand!");
Tim Northoveree20caa2014-05-12 18:04:06 +0000682
Tim Northoverd8d65a62014-05-15 11:16:32 +0000683 int OpIndex, PrintIndex;
684 std::tie(OpIndex, PrintIndex) = getOpData(Name);
685 if (PrintIndex == -1) {
686 // Can use the default printOperand route.
687 OS << format("\\x%02X", (unsigned char)OpIndex + 1);
688 } else
689 // 3 bytes if a PrintMethod is needed: 0xFF, the MCInst operand
690 // number, and which of our pre-detected Methods to call.
691 OS << format("\\xFF\\x%02X\\x%02X", OpIndex + 1, PrintIndex + 1);
692 } else {
693 ++I;
Benjamin Kramer17c17bc2013-09-11 15:42:16 +0000694 }
695 }
696
697 // Emit the string.
Yaron Keren09fb7c62015-03-10 07:33:23 +0000698 O.indent(6) << "AsmString = \"" << OutString << "\";\n";
Bill Wendling5d3174c2011-03-21 08:40:31 +0000699
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000700 O.indent(6) << "break;\n";
701 O.indent(4) << '}';
Bill Wendling5d3174c2011-03-21 08:40:31 +0000702 }
703
David Blaikie4ab57cd2015-08-06 19:23:33 +0000704 bool operator==(const IAPrinter &RHS) const {
Bill Wendling5d3174c2011-03-21 08:40:31 +0000705 if (Conds.size() != RHS.Conds.size())
706 return false;
707
708 unsigned Idx = 0;
David Blaikie4ab57cd2015-08-06 19:23:33 +0000709 for (const auto &str : Conds)
710 if (str != RHS.Conds[Idx++])
Bill Wendling5d3174c2011-03-21 08:40:31 +0000711 return false;
712
713 return true;
714 }
Bill Wendling5d3174c2011-03-21 08:40:31 +0000715};
716
Bill Wendling7e5771d2011-03-21 08:31:53 +0000717} // end anonymous namespace
718
Tim Northover5896b062014-05-16 09:42:04 +0000719static unsigned CountNumOperands(StringRef AsmString, unsigned Variant) {
720 std::string FlatAsmString =
721 CodeGenInstruction::FlattenAsmStringVariants(AsmString, Variant);
722 AsmString = FlatAsmString;
Bill Wendlinge7124492011-06-14 03:17:20 +0000723
Tim Northover5896b062014-05-16 09:42:04 +0000724 return AsmString.count(' ') + AsmString.count('\t');
Bill Wendling36c0c6d2011-06-15 04:31:19 +0000725}
Bill Wendlinge7124492011-06-14 03:17:20 +0000726
Tim Northover9a24f882014-05-20 09:17:16 +0000727namespace {
728struct AliasPriorityComparator {
David Blaikie4ab57cd2015-08-06 19:23:33 +0000729 typedef std::pair<CodeGenInstAlias, int> ValueType;
Tim Northover9a24f882014-05-20 09:17:16 +0000730 bool operator()(const ValueType &LHS, const ValueType &RHS) {
731 if (LHS.second == RHS.second) {
732 // We don't actually care about the order, but for consistency it
733 // shouldn't depend on pointer comparisons.
David Blaikie4ab57cd2015-08-06 19:23:33 +0000734 return LHS.first.TheDef->getName() < RHS.first.TheDef->getName();
Tim Northover9a24f882014-05-20 09:17:16 +0000735 }
736
737 // Aliases with larger priorities should be considered first.
738 return LHS.second > RHS.second;
739 }
740};
741}
742
743
Bill Wendling7e5771d2011-03-21 08:31:53 +0000744void AsmWriterEmitter::EmitPrintAliasInstruction(raw_ostream &O) {
Bill Wendling7e5771d2011-03-21 08:31:53 +0000745 Record *AsmWriter = Target.getAsmWriter();
746
747 O << "\n#ifdef PRINT_ALIAS_INSTR\n";
748 O << "#undef PRINT_ALIAS_INSTR\n\n";
749
Tim Northoveree20caa2014-05-12 18:04:06 +0000750 //////////////////////////////
751 // Gather information about aliases we need to print
752 //////////////////////////////
753
Bill Wendling31ca7ef2011-02-26 03:09:12 +0000754 // Emit the method that prints the alias instruction.
755 std::string ClassName = AsmWriter->getValueAsString("AsmWriterClassName");
Tim Northover9a24f882014-05-20 09:17:16 +0000756 unsigned Variant = AsmWriter->getValueAsInt("Variant");
Craig Topperc24a4012016-01-14 06:15:07 +0000757 bool PassSubtarget = AsmWriter->getValueAsInt("PassSubtarget");
Bill Wendling31ca7ef2011-02-26 03:09:12 +0000758
Bill Wendling31ca7ef2011-02-26 03:09:12 +0000759 std::vector<Record*> AllInstAliases =
760 Records.getAllDerivedDefinitions("InstAlias");
761
762 // Create a map from the qualified name to a list of potential matches.
David Blaikie4ab57cd2015-08-06 19:23:33 +0000763 typedef std::set<std::pair<CodeGenInstAlias, int>, AliasPriorityComparator>
Tim Northover9a24f882014-05-20 09:17:16 +0000764 AliasWithPriority;
765 std::map<std::string, AliasWithPriority> AliasMap;
Craig Topper190ecd52016-01-08 07:06:32 +0000766 for (Record *R : AllInstAliases) {
Tim Northover9a24f882014-05-20 09:17:16 +0000767 int Priority = R->getValueAsInt("EmitPriority");
768 if (Priority < 1)
769 continue; // Aliases with priority 0 are never emitted.
770
Bill Wendling31ca7ef2011-02-26 03:09:12 +0000771 const DagInit *DI = R->getValueAsDag("ResultInst");
Sean Silva88eb8dd2012-10-10 20:24:47 +0000772 const DefInit *Op = cast<DefInit>(DI->getOperator());
David Blaikie4ab57cd2015-08-06 19:23:33 +0000773 AliasMap[getQualifiedName(Op->getDef())].insert(
Craig Topper190ecd52016-01-08 07:06:32 +0000774 std::make_pair(CodeGenInstAlias(R, Variant, Target), Priority));
Bill Wendling31ca7ef2011-02-26 03:09:12 +0000775 }
776
Bill Wendling7e570b52011-03-21 08:59:17 +0000777 // A map of which conditions need to be met for each instruction operand
778 // before it can be matched to the mnemonic.
David Blaikie4ab57cd2015-08-06 19:23:33 +0000779 std::map<std::string, std::vector<IAPrinter>> IAPrinterMap;
Bill Wendling7e570b52011-03-21 08:59:17 +0000780
Craig Topper674d2382016-01-22 05:59:43 +0000781 std::vector<std::string> PrintMethods;
782
Artyom Skrobov6c8682e2014-06-10 13:11:35 +0000783 // A list of MCOperandPredicates for all operands in use, and the reverse map
784 std::vector<const Record*> MCOpPredicates;
785 DenseMap<const Record*, unsigned> MCOpPredicateMap;
786
Tim Northover9a24f882014-05-20 09:17:16 +0000787 for (auto &Aliases : AliasMap) {
788 for (auto &Alias : Aliases.second) {
David Blaikie4ab57cd2015-08-06 19:23:33 +0000789 const CodeGenInstAlias &CGA = Alias.first;
790 unsigned LastOpNo = CGA.ResultInstOperandIndex.size();
Bill Wendling36c0c6d2011-06-15 04:31:19 +0000791 unsigned NumResultOps =
David Blaikie4ab57cd2015-08-06 19:23:33 +0000792 CountNumOperands(CGA.ResultInst->AsmString, Variant);
Bill Wendlinge7124492011-06-14 03:17:20 +0000793
794 // Don't emit the alias if it has more operands than what it's aliasing.
David Blaikie4ab57cd2015-08-06 19:23:33 +0000795 if (NumResultOps < CountNumOperands(CGA.AsmString, Variant))
Bill Wendlinge7124492011-06-14 03:17:20 +0000796 continue;
797
David Blaikie4ab57cd2015-08-06 19:23:33 +0000798 IAPrinter IAP(CGA.Result->getAsString(), CGA.AsmString);
Bill Wendling7e570b52011-03-21 08:59:17 +0000799
Sjoerd Meijer84e2f692016-06-03 13:14:19 +0000800 std::string Namespace = Target.getName();
801 std::vector<Record *> ReqFeatures;
802 if (PassSubtarget) {
803 // We only consider ReqFeatures predicates if PassSubtarget
804 std::vector<Record *> RF =
805 CGA.TheDef->getValueAsListOfDefs("Predicates");
806 std::copy_if(RF.begin(), RF.end(), std::back_inserter(ReqFeatures),
807 [](Record *R) {
808 return R->getValueAsBit("AssemblerMatcherPredicate");
809 });
810 }
811
Tim Northover60091cf2014-05-15 13:36:01 +0000812 unsigned NumMIOps = 0;
David Blaikie4ab57cd2015-08-06 19:23:33 +0000813 for (auto &Operand : CGA.ResultOperands)
Tim Northover60091cf2014-05-15 13:36:01 +0000814 NumMIOps += Operand.getMINumOperands();
815
Bill Wendling7e570b52011-03-21 08:59:17 +0000816 std::string Cond;
Tim Northover60091cf2014-05-15 13:36:01 +0000817 Cond = std::string("MI->getNumOperands() == ") + llvm::utostr(NumMIOps);
David Blaikie4ab57cd2015-08-06 19:23:33 +0000818 IAP.addCond(Cond);
Bill Wendling7e570b52011-03-21 08:59:17 +0000819
Bill Wendling7e570b52011-03-21 08:59:17 +0000820 bool CantHandle = false;
821
Tim Northover60091cf2014-05-15 13:36:01 +0000822 unsigned MIOpNum = 0;
Bill Wendling7e570b52011-03-21 08:59:17 +0000823 for (unsigned i = 0, e = LastOpNo; i != e; ++i) {
Artyom Skrobovaf3c20f2014-06-10 12:47:23 +0000824 std::string Op = "MI->getOperand(" + llvm::utostr(MIOpNum) + ")";
825
David Blaikie4ab57cd2015-08-06 19:23:33 +0000826 const CodeGenInstAlias::ResultOperand &RO = CGA.ResultOperands[i];
Bill Wendling7e570b52011-03-21 08:59:17 +0000827
828 switch (RO.Kind) {
Bill Wendling7e570b52011-03-21 08:59:17 +0000829 case CodeGenInstAlias::ResultOperand::K_Record: {
830 const Record *Rec = RO.getRecord();
831 StringRef ROName = RO.getName();
Tim Northoveree20caa2014-05-12 18:04:06 +0000832 int PrintMethodIdx = -1;
Bill Wendling7e570b52011-03-21 08:59:17 +0000833
Tim Northoveree20caa2014-05-12 18:04:06 +0000834 // These two may have a PrintMethod, which we want to record (if it's
835 // the first time we've seen it) and provide an index for the aliasing
836 // code to use.
837 if (Rec->isSubClassOf("RegisterOperand") ||
838 Rec->isSubClassOf("Operand")) {
839 std::string PrintMethod = Rec->getValueAsString("PrintMethod");
840 if (PrintMethod != "" && PrintMethod != "printOperand") {
841 PrintMethodIdx = std::find(PrintMethods.begin(),
842 PrintMethods.end(), PrintMethod) -
843 PrintMethods.begin();
844 if (static_cast<unsigned>(PrintMethodIdx) == PrintMethods.size())
845 PrintMethods.push_back(PrintMethod);
846 }
847 }
Owen Andersona84be6c2011-06-27 21:06:21 +0000848
849 if (Rec->isSubClassOf("RegisterOperand"))
850 Rec = Rec->getValueAsDef("RegClass");
Bill Wendling7e570b52011-03-21 08:59:17 +0000851 if (Rec->isSubClassOf("RegisterClass")) {
David Blaikie4ab57cd2015-08-06 19:23:33 +0000852 IAP.addCond(Op + ".isReg()");
Bill Wendling7e570b52011-03-21 08:59:17 +0000853
David Blaikie4ab57cd2015-08-06 19:23:33 +0000854 if (!IAP.isOpMapped(ROName)) {
855 IAP.addOperand(ROName, MIOpNum, PrintMethodIdx);
856 Record *R = CGA.ResultOperands[i].getRecord();
Jack Carter9c1a0272013-02-05 08:32:10 +0000857 if (R->isSubClassOf("RegisterOperand"))
858 R = R->getValueAsDef("RegClass");
Benjamin Kramer682de392012-03-30 23:13:40 +0000859 Cond = std::string("MRI.getRegClass(") + Target.getName() + "::" +
Tim Northover60091cf2014-05-15 13:36:01 +0000860 R->getName() + "RegClassID)"
Artyom Skrobovaf3c20f2014-06-10 12:47:23 +0000861 ".contains(" + Op + ".getReg())";
Bill Wendling7e570b52011-03-21 08:59:17 +0000862 } else {
Artyom Skrobovaf3c20f2014-06-10 12:47:23 +0000863 Cond = Op + ".getReg() == MI->getOperand(" +
David Blaikie4ab57cd2015-08-06 19:23:33 +0000864 llvm::utostr(IAP.getOpIndex(ROName)) + ").getReg()";
Bill Wendling7e570b52011-03-21 08:59:17 +0000865 }
866 } else {
Tim Northoveree20caa2014-05-12 18:04:06 +0000867 // Assume all printable operands are desired for now. This can be
Alp Tokerbeaca192014-05-15 01:52:21 +0000868 // overridden in the InstAlias instantiation if necessary.
David Blaikie4ab57cd2015-08-06 19:23:33 +0000869 IAP.addOperand(ROName, MIOpNum, PrintMethodIdx);
Bill Wendling7e570b52011-03-21 08:59:17 +0000870
Artyom Skrobov6c8682e2014-06-10 13:11:35 +0000871 // There might be an additional predicate on the MCOperand
872 unsigned Entry = MCOpPredicateMap[Rec];
873 if (!Entry) {
874 if (!Rec->isValueUnset("MCOperandPredicate")) {
875 MCOpPredicates.push_back(Rec);
876 Entry = MCOpPredicates.size();
877 MCOpPredicateMap[Rec] = Entry;
878 } else
879 break; // No conditions on this operand at all
880 }
881 Cond = Target.getName() + ClassName + "ValidateMCOperand(" +
Oliver Stannarda34e4702015-12-01 10:48:51 +0000882 Op + ", STI, " + llvm::utostr(Entry) + ")";
Artyom Skrobov6c8682e2014-06-10 13:11:35 +0000883 }
884 // for all subcases of ResultOperand::K_Record:
David Blaikie4ab57cd2015-08-06 19:23:33 +0000885 IAP.addCond(Cond);
Bill Wendling7e570b52011-03-21 08:59:17 +0000886 break;
887 }
Tim Northoverab7689e2013-01-09 13:32:04 +0000888 case CodeGenInstAlias::ResultOperand::K_Imm: {
Tim Northoverab7689e2013-01-09 13:32:04 +0000889 // Just because the alias has an immediate result, doesn't mean the
890 // MCInst will. An MCExpr could be present, for example.
David Blaikie4ab57cd2015-08-06 19:23:33 +0000891 IAP.addCond(Op + ".isImm()");
Tim Northoverab7689e2013-01-09 13:32:04 +0000892
David Blaikie4ab57cd2015-08-06 19:23:33 +0000893 Cond = Op + ".getImm() == " +
894 llvm::utostr(CGA.ResultOperands[i].getImm());
895 IAP.addCond(Cond);
Bill Wendling7e570b52011-03-21 08:59:17 +0000896 break;
Tim Northoverab7689e2013-01-09 13:32:04 +0000897 }
Bill Wendling7e570b52011-03-21 08:59:17 +0000898 case CodeGenInstAlias::ResultOperand::K_Reg:
Jim Grosbach29cdcda2011-11-15 01:46:57 +0000899 // If this is zero_reg, something's playing tricks we're not
900 // equipped to handle.
David Blaikie4ab57cd2015-08-06 19:23:33 +0000901 if (!CGA.ResultOperands[i].getRegister()) {
Jim Grosbach29cdcda2011-11-15 01:46:57 +0000902 CantHandle = true;
903 break;
904 }
905
David Blaikie4ab57cd2015-08-06 19:23:33 +0000906 Cond = Op + ".getReg() == " + Target.getName() + "::" +
907 CGA.ResultOperands[i].getRegister()->getName();
908 IAP.addCond(Cond);
Bill Wendling7e570b52011-03-21 08:59:17 +0000909 break;
910 }
911
Tim Northover60091cf2014-05-15 13:36:01 +0000912 MIOpNum += RO.getMINumOperands();
Bill Wendling7e570b52011-03-21 08:59:17 +0000913 }
914
915 if (CantHandle) continue;
Sjoerd Meijer84e2f692016-06-03 13:14:19 +0000916
917 for (auto I = ReqFeatures.cbegin(); I != ReqFeatures.cend(); I++) {
918 Record *R = *I;
919 std::string AsmCondString = R->getValueAsString("AssemblerCondString");
920
921 // AsmCondString has syntax [!]F(,[!]F)*
922 SmallVector<StringRef, 4> Ops;
923 SplitString(AsmCondString, Ops, ",");
924 assert(!Ops.empty() && "AssemblerCondString cannot be empty");
925
926 for (auto &Op : Ops) {
927 assert(!Op.empty() && "Empty operator");
928 if (Op[0] == '!')
929 Cond = "!STI.getFeatureBits()[" + Namespace + "::" +
930 Op.substr(1).str() + "]";
931 else
932 Cond = "STI.getFeatureBits()[" + Namespace + "::" + Op.str() + "]";
933 IAP.addCond(Cond);
934 }
935 }
936
David Blaikie4ab57cd2015-08-06 19:23:33 +0000937 IAPrinterMap[Aliases.first].push_back(std::move(IAP));
Bill Wendling7e570b52011-03-21 08:59:17 +0000938 }
939 }
940
Tim Northoveree20caa2014-05-12 18:04:06 +0000941 //////////////////////////////
942 // Write out the printAliasInstr function
943 //////////////////////////////
944
Bill Wendlingf5199de2011-05-23 00:18:33 +0000945 std::string Header;
946 raw_string_ostream HeaderO(Header);
947
948 HeaderO << "bool " << Target.getName() << ClassName
Bill Wendlinge7124492011-06-14 03:17:20 +0000949 << "::printAliasInstr(const MCInst"
Akira Hatanakab46d0232015-03-27 20:36:02 +0000950 << " *MI, " << (PassSubtarget ? "const MCSubtargetInfo &STI, " : "")
951 << "raw_ostream &OS) {\n";
Bill Wendling7e570b52011-03-21 08:59:17 +0000952
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000953 std::string Cases;
954 raw_string_ostream CasesO(Cases);
955
David Blaikie4ab57cd2015-08-06 19:23:33 +0000956 for (auto &Entry : IAPrinterMap) {
957 std::vector<IAPrinter> &IAPs = Entry.second;
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000958 std::vector<IAPrinter*> UniqueIAPs;
959
David Blaikie4ab57cd2015-08-06 19:23:33 +0000960 for (auto &LHS : IAPs) {
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000961 bool IsDup = false;
David Blaikie4ab57cd2015-08-06 19:23:33 +0000962 for (const auto &RHS : IAPs) {
963 if (&LHS != &RHS && LHS == RHS) {
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000964 IsDup = true;
965 break;
966 }
967 }
968
David Blaikie4ab57cd2015-08-06 19:23:33 +0000969 if (!IsDup)
970 UniqueIAPs.push_back(&LHS);
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000971 }
972
973 if (UniqueIAPs.empty()) continue;
974
David Blaikie4ab57cd2015-08-06 19:23:33 +0000975 CasesO.indent(2) << "case " << Entry.first << ":\n";
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000976
Craig Topper190ecd52016-01-08 07:06:32 +0000977 for (IAPrinter *IAP : UniqueIAPs) {
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000978 CasesO.indent(4);
Evan Cheng4d806e22011-07-06 02:02:33 +0000979 IAP->print(CasesO);
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000980 CasesO << '\n';
981 }
982
Eric Christopher2e3fbaa2011-04-18 21:28:11 +0000983 CasesO.indent(4) << "return false;\n";
Bill Wendlingbc3f7902011-04-07 21:20:06 +0000984 }
985
Bill Wendlinge7124492011-06-14 03:17:20 +0000986 if (CasesO.str().empty()) {
Bill Wendlingf5199de2011-05-23 00:18:33 +0000987 O << HeaderO.str();
Eric Christopher2e3fbaa2011-04-18 21:28:11 +0000988 O << " return false;\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +0000989 O << "}\n\n";
990 O << "#endif // PRINT_ALIAS_INSTR\n";
991 return;
992 }
993
Alexander Kornienko8c0809c2015-01-15 11:41:30 +0000994 if (!MCOpPredicates.empty())
Artyom Skrobov6c8682e2014-06-10 13:11:35 +0000995 O << "static bool " << Target.getName() << ClassName
Oliver Stannarda34e4702015-12-01 10:48:51 +0000996 << "ValidateMCOperand(const MCOperand &MCOp,\n"
997 << " const MCSubtargetInfo &STI,\n"
998 << " unsigned PredicateIndex);\n";
Artyom Skrobov6c8682e2014-06-10 13:11:35 +0000999
Bill Wendlingf5199de2011-05-23 00:18:33 +00001000 O << HeaderO.str();
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001001 O.indent(2) << "const char *AsmString;\n";
Bill Wendlingbc3f7902011-04-07 21:20:06 +00001002 O.indent(2) << "switch (MI->getOpcode()) {\n";
Eric Christopher2e3fbaa2011-04-18 21:28:11 +00001003 O.indent(2) << "default: return false;\n";
Bill Wendlingbc3f7902011-04-07 21:20:06 +00001004 O << CasesO.str();
1005 O.indent(2) << "}\n\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001006
1007 // Code that prints the alias, replacing the operands with the ones from the
1008 // MCInst.
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001009 O << " unsigned I = 0;\n";
Sjoerd Meijer3c2f7852016-06-03 13:17:37 +00001010 O << " while (AsmString[I] != ' ' && AsmString[I] != '\\t' &&\n";
1011 O << " AsmString[I] != '$' && AsmString[I] != '\\0')\n";
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001012 O << " ++I;\n";
1013 O << " OS << '\\t' << StringRef(AsmString, I);\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001014
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001015 O << " if (AsmString[I] != '\\0') {\n";
Sjoerd Meijer3c2f7852016-06-03 13:17:37 +00001016 O << " if (AsmString[I] == ' ' || AsmString[I] == '\\t')";
1017 O << " OS << '\\t';\n";
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001018 O << " do {\n";
1019 O << " if (AsmString[I] == '$') {\n";
1020 O << " ++I;\n";
Tim Northoveree20caa2014-05-12 18:04:06 +00001021 O << " if (AsmString[I] == (char)0xff) {\n";
1022 O << " ++I;\n";
1023 O << " int OpIdx = AsmString[I++] - 1;\n";
1024 O << " int PrintMethodIdx = AsmString[I++] - 1;\n";
Akira Hatanakab46d0232015-03-27 20:36:02 +00001025 O << " printCustomAliasOperand(MI, OpIdx, PrintMethodIdx, ";
1026 O << (PassSubtarget ? "STI, " : "");
1027 O << "OS);\n";
Tim Northoveree20caa2014-05-12 18:04:06 +00001028 O << " } else\n";
Akira Hatanakab46d0232015-03-27 20:36:02 +00001029 O << " printOperand(MI, unsigned(AsmString[I++]) - 1, ";
1030 O << (PassSubtarget ? "STI, " : "");
1031 O << "OS);\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001032 O << " } else {\n";
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001033 O << " OS << AsmString[I++];\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001034 O << " }\n";
Benjamin Kramer17c17bc2013-09-11 15:42:16 +00001035 O << " } while (AsmString[I] != '\\0');\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001036 O << " }\n\n";
Jim Grosbachf4e67082012-04-18 18:56:33 +00001037
Eric Christopher2e3fbaa2011-04-18 21:28:11 +00001038 O << " return true;\n";
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001039 O << "}\n\n";
1040
Tim Northoveree20caa2014-05-12 18:04:06 +00001041 //////////////////////////////
1042 // Write out the printCustomAliasOperand function
1043 //////////////////////////////
1044
1045 O << "void " << Target.getName() << ClassName << "::"
1046 << "printCustomAliasOperand(\n"
1047 << " const MCInst *MI, unsigned OpIdx,\n"
Akira Hatanakab46d0232015-03-27 20:36:02 +00001048 << " unsigned PrintMethodIdx,\n"
1049 << (PassSubtarget ? " const MCSubtargetInfo &STI,\n" : "")
1050 << " raw_ostream &OS) {\n";
Aaron Ballmane58a5702014-05-13 12:52:35 +00001051 if (PrintMethods.empty())
1052 O << " llvm_unreachable(\"Unknown PrintMethod kind\");\n";
1053 else {
1054 O << " switch (PrintMethodIdx) {\n"
1055 << " default:\n"
1056 << " llvm_unreachable(\"Unknown PrintMethod kind\");\n"
Tim Northoveree20caa2014-05-12 18:04:06 +00001057 << " break;\n";
Tim Northoveree20caa2014-05-12 18:04:06 +00001058
Aaron Ballmane58a5702014-05-13 12:52:35 +00001059 for (unsigned i = 0; i < PrintMethods.size(); ++i) {
1060 O << " case " << i << ":\n"
Akira Hatanakab46d0232015-03-27 20:36:02 +00001061 << " " << PrintMethods[i] << "(MI, OpIdx, "
1062 << (PassSubtarget ? "STI, " : "") << "OS);\n"
Aaron Ballmane58a5702014-05-13 12:52:35 +00001063 << " break;\n";
1064 }
1065 O << " }\n";
1066 }
1067 O << "}\n\n";
Tim Northoveree20caa2014-05-12 18:04:06 +00001068
Alexander Kornienko8c0809c2015-01-15 11:41:30 +00001069 if (!MCOpPredicates.empty()) {
Artyom Skrobov6c8682e2014-06-10 13:11:35 +00001070 O << "static bool " << Target.getName() << ClassName
Oliver Stannarda34e4702015-12-01 10:48:51 +00001071 << "ValidateMCOperand(const MCOperand &MCOp,\n"
1072 << " const MCSubtargetInfo &STI,\n"
1073 << " unsigned PredicateIndex) {\n"
Artyom Skrobov6c8682e2014-06-10 13:11:35 +00001074 << " switch (PredicateIndex) {\n"
1075 << " default:\n"
1076 << " llvm_unreachable(\"Unknown MCOperandPredicate kind\");\n"
1077 << " break;\n";
1078
1079 for (unsigned i = 0; i < MCOpPredicates.size(); ++i) {
1080 Init *MCOpPred = MCOpPredicates[i]->getValueInit("MCOperandPredicate");
1081 if (StringInit *SI = dyn_cast<StringInit>(MCOpPred)) {
1082 O << " case " << i + 1 << ": {\n"
1083 << SI->getValue() << "\n"
1084 << " }\n";
1085 } else
1086 llvm_unreachable("Unexpected MCOperandPredicate field!");
1087 }
1088 O << " }\n"
1089 << "}\n\n";
1090 }
1091
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001092 O << "#endif // PRINT_ALIAS_INSTR\n";
1093}
Chris Lattner06c5eed2009-09-13 20:08:00 +00001094
Ahmed Bougachabd214002013-10-28 18:07:17 +00001095AsmWriterEmitter::AsmWriterEmitter(RecordKeeper &R) : Records(R), Target(R) {
1096 Record *AsmWriter = Target.getAsmWriter();
Craig Topper0bd58742016-01-13 07:20:05 +00001097 unsigned Variant = AsmWriter->getValueAsInt("Variant");
Ahmed Bougachabd214002013-10-28 18:07:17 +00001098
1099 // Get the instruction numbering.
Craig Topperf9265322016-01-17 20:38:14 +00001100 NumberedInstructions = Target.getInstructionsByEnumValue();
Ahmed Bougachabd214002013-10-28 18:07:17 +00001101
Craig Topperf9265322016-01-17 20:38:14 +00001102 for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i) {
1103 const CodeGenInstruction *I = NumberedInstructions[i];
Craig Topper9e9ae602016-01-17 08:05:33 +00001104 if (!I->AsmString.empty() && I->TheDef->getName() != "PHI")
1105 Instructions.emplace_back(*I, i, Variant);
1106 }
Ahmed Bougachabd214002013-10-28 18:07:17 +00001107}
1108
Chris Lattner06c5eed2009-09-13 20:08:00 +00001109void AsmWriterEmitter::run(raw_ostream &O) {
Chris Lattner06c5eed2009-09-13 20:08:00 +00001110 EmitPrintInstruction(O);
1111 EmitGetRegisterName(O);
Bill Wendling31ca7ef2011-02-26 03:09:12 +00001112 EmitPrintAliasInstruction(O);
Chris Lattner06c5eed2009-09-13 20:08:00 +00001113}
1114
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +00001115
1116namespace llvm {
1117
1118void EmitAsmWriter(RecordKeeper &RK, raw_ostream &OS) {
1119 emitSourceFileHeader("Assembly Writer Source Fragment", OS);
1120 AsmWriterEmitter(RK).run(OS);
1121}
1122
1123} // End llvm namespace