blob: 4736c4e510d12d2a974f33f7e9653af9cd90394c [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
Craig Topper61b62e52016-08-22 07:38:41 +000026 MAP(C0, 64) \
27 MAP(C1, 65) \
28 MAP(C2, 66) \
29 MAP(C3, 67) \
30 MAP(C4, 68) \
31 MAP(C5, 69) \
32 MAP(C6, 70) \
33 MAP(C7, 71) \
34 MAP(C8, 72) \
35 MAP(C9, 73) \
36 MAP(CA, 74) \
37 MAP(CB, 75) \
38 MAP(CC, 76) \
39 MAP(CD, 77) \
40 MAP(CE, 78) \
41 MAP(CF, 79) \
42 MAP(D0, 80) \
43 MAP(D1, 81) \
44 MAP(D2, 82) \
45 MAP(D3, 83) \
46 MAP(D4, 84) \
47 MAP(D5, 85) \
48 MAP(D6, 86) \
49 MAP(D7, 87) \
50 MAP(D8, 88) \
51 MAP(D9, 89) \
52 MAP(DA, 90) \
53 MAP(DB, 91) \
54 MAP(DC, 92) \
55 MAP(DD, 93) \
56 MAP(DE, 94) \
57 MAP(DF, 95) \
58 MAP(E0, 96) \
59 MAP(E1, 97) \
60 MAP(E2, 98) \
61 MAP(E3, 99) \
62 MAP(E4, 100) \
63 MAP(E5, 101) \
64 MAP(E6, 102) \
65 MAP(E7, 103) \
66 MAP(E8, 104) \
67 MAP(E9, 105) \
68 MAP(EA, 106) \
69 MAP(EB, 107) \
70 MAP(EC, 108) \
71 MAP(ED, 109) \
72 MAP(EE, 110) \
73 MAP(EF, 111) \
74 MAP(F0, 112) \
75 MAP(F1, 113) \
76 MAP(F2, 114) \
77 MAP(F3, 115) \
78 MAP(F4, 116) \
79 MAP(F5, 117) \
80 MAP(F6, 118) \
81 MAP(F7, 119) \
82 MAP(F8, 120) \
83 MAP(F9, 121) \
84 MAP(FA, 122) \
85 MAP(FB, 123) \
86 MAP(FC, 124) \
87 MAP(FD, 125) \
88 MAP(FE, 126) \
89 MAP(FF, 127)
Sean Callanandde9c122010-02-12 23:39:46 +000090
Sean Callanan04cc3072009-12-19 02:59:52 +000091// A clone of X86 since we can't depend on something that is generated.
92namespace X86Local {
93 enum {
Craig Topper61b62e52016-08-22 07:38:41 +000094 Pseudo = 0,
95 RawFrm = 1,
96 AddRegFrm = 2,
97 RawFrmMemOffs = 3,
98 RawFrmSrc = 4,
99 RawFrmDst = 5,
100 RawFrmDstSrc = 6,
101 RawFrmImm8 = 7,
102 RawFrmImm16 = 8,
Craig Topper5f8419d2016-08-22 07:38:50 +0000103 MRMDestMem = 32,
104 MRMSrcMem = 33,
105 MRMSrcMem4VOp3 = 34,
106 MRMSrcMemOp4 = 35,
Craig Topper61b62e52016-08-22 07:38:41 +0000107 MRMXm = 39,
108 MRM0m = 40, MRM1m = 41, MRM2m = 42, MRM3m = 43,
109 MRM4m = 44, MRM5m = 45, MRM6m = 46, MRM7m = 47,
Craig Topper5f8419d2016-08-22 07:38:50 +0000110 MRMDestReg = 48,
111 MRMSrcReg = 49,
112 MRMSrcReg4VOp3 = 50,
113 MRMSrcRegOp4 = 51,
Craig Topper61b62e52016-08-22 07:38:41 +0000114 MRMXr = 55,
115 MRM0r = 56, MRM1r = 57, MRM2r = 58, MRM3r = 59,
116 MRM4r = 60, MRM5r = 61, MRM6r = 62, MRM7r = 63,
Sean Callanandde9c122010-02-12 23:39:46 +0000117#define MAP(from, to) MRM_##from = to,
118 MRM_MAPPING
119#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +0000120 };
Craig Topperac172e22012-07-30 04:48:12 +0000121
Sean Callanan04cc3072009-12-19 02:59:52 +0000122 enum {
Craig Topper56f0ed812014-02-19 08:25:02 +0000123 OB = 0, TB = 1, T8 = 2, TA = 3, XOP8 = 4, XOP9 = 5, XOPA = 6
Craig Topper10243c82014-01-31 08:47:06 +0000124 };
125
126 enum {
Craig Topper5ccb6172014-02-18 00:21:49 +0000127 PS = 1, PD = 2, XS = 3, XD = 4
Sean Callanan04cc3072009-12-19 02:59:52 +0000128 };
Craig Topperd402df32014-02-02 07:08:01 +0000129
130 enum {
131 VEX = 1, XOP = 2, EVEX = 3
132 };
Craig Topperfa6298a2014-02-02 09:25:09 +0000133
134 enum {
135 OpSize16 = 1, OpSize32 = 2
136 };
Craig Topperb86338f2014-12-24 06:05:22 +0000137
138 enum {
139 AdSize16 = 1, AdSize32 = 2, AdSize64 = 3
140 };
Sean Callanan04cc3072009-12-19 02:59:52 +0000141}
Sean Callanandde9c122010-02-12 23:39:46 +0000142
Sean Callanan04cc3072009-12-19 02:59:52 +0000143using namespace X86Disassembler;
144
Sean Callanan04cc3072009-12-19 02:59:52 +0000145/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
146/// Useful for switch statements and the like.
147///
148/// @param init - A reference to the BitsInit to be decoded.
149/// @return - The field, with the first bit in the BitsInit as the lowest
150/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000151static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000152 int width = init.getNumBits();
153
154 assert(width <= 8 && "Field is too large for uint8_t!");
155
156 int index;
157 uint8_t mask = 0x01;
158
159 uint8_t ret = 0;
160
161 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000162 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000163 ret |= mask;
164
165 mask <<= 1;
166 }
167
168 return ret;
169}
170
171/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
172/// name of the field.
173///
174/// @param rec - The record from which to extract the value.
175/// @param name - The name of the field in the record.
176/// @return - The field, as translated by byteFromBitsInit().
177static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000178 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000179 return byteFromBitsInit(*bits);
180}
181
182RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
183 const CodeGenInstruction &insn,
184 InstrUID uid) {
185 UID = uid;
186
187 Rec = insn.TheDef;
188 Name = Rec->getName();
189 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000190
Sean Callanan04cc3072009-12-19 02:59:52 +0000191 if (!Rec->isSubClassOf("X86Inst")) {
192 ShouldBeEmitted = false;
193 return;
194 }
Craig Topperac172e22012-07-30 04:48:12 +0000195
Craig Toppere413b622014-02-26 06:01:21 +0000196 OpPrefix = byteFromRec(Rec, "OpPrefixBits");
197 OpMap = byteFromRec(Rec, "OpMapBits");
Sean Callanan04cc3072009-12-19 02:59:52 +0000198 Opcode = byteFromRec(Rec, "Opcode");
199 Form = byteFromRec(Rec, "FormBits");
Craig Toppere413b622014-02-26 06:01:21 +0000200 Encoding = byteFromRec(Rec, "OpEncBits");
Craig Topperac172e22012-07-30 04:48:12 +0000201
Craig Toppere413b622014-02-26 06:01:21 +0000202 OpSize = byteFromRec(Rec, "OpSizeBits");
Craig Topperb86338f2014-12-24 06:05:22 +0000203 AdSize = byteFromRec(Rec, "AdSizeBits");
Sean Callanan04cc3072009-12-19 02:59:52 +0000204 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Craig Topperd402df32014-02-02 07:08:01 +0000205 HasVEX_4V = Rec->getValueAsBit("hasVEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000206 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000207 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000208 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
209 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000210 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000211 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000212 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000213 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Adam Nemet5933c2f2014-07-17 17:04:56 +0000214 CD8_Scale = byteFromRec(Rec, "CD8_Scale");
Craig Topperac172e22012-07-30 04:48:12 +0000215
Sean Callanan04cc3072009-12-19 02:59:52 +0000216 Name = Rec->getName();
Craig Topperac172e22012-07-30 04:48:12 +0000217
Chris Lattnerd8adec72010-11-01 04:03:32 +0000218 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000219
Craig Topper3f23c1a2012-09-19 06:37:45 +0000220 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000221
Eli Friedman03180362011-07-16 02:41:28 +0000222 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000223 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000224 Is64Bit = false;
225 // FIXME: Is there some better way to check for In64BitMode?
226 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
227 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000228 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
229 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000230 Is32Bit = true;
231 break;
232 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000233 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000234 Is64Bit = true;
235 break;
236 }
237 }
Eli Friedman03180362011-07-16 02:41:28 +0000238
Craig Topper69e245c2014-02-13 07:07:16 +0000239 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble)) {
240 ShouldBeEmitted = false;
241 return;
242 }
243
244 // Special case since there is no attribute class for 64-bit and VEX
245 if (Name == "VMASKMOVDQU64") {
246 ShouldBeEmitted = false;
247 return;
248 }
249
Sean Callanan04cc3072009-12-19 02:59:52 +0000250 ShouldBeEmitted = true;
251}
Craig Topperac172e22012-07-30 04:48:12 +0000252
Sean Callanan04cc3072009-12-19 02:59:52 +0000253void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000254 const CodeGenInstruction &insn,
255 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000256{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000257 // Ignore "asm parser only" instructions.
258 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
259 return;
Craig Topperac172e22012-07-30 04:48:12 +0000260
Sean Callanan04cc3072009-12-19 02:59:52 +0000261 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000262
Craig Topper69e245c2014-02-13 07:07:16 +0000263 if (recogInstr.shouldBeEmitted()) {
264 recogInstr.emitInstructionSpecifier();
Sean Callanan04cc3072009-12-19 02:59:52 +0000265 recogInstr.emitDecodePath(tables);
Craig Topper69e245c2014-02-13 07:07:16 +0000266 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000267}
268
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000269#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
270 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
271 (HasEVEX_KZ ? n##_KZ : \
272 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000273
Sean Callanan04cc3072009-12-19 02:59:52 +0000274InstructionContext RecognizableInstr::insnContext() const {
275 InstructionContext insnContext;
276
Craig Topperd402df32014-02-02 07:08:01 +0000277 if (Encoding == X86Local::EVEX) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000278 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000279 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
280 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000281 }
282 // VEX_L & VEX_W
283 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000284 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000285 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000286 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000287 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000288 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000289 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000290 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000291 insnContext = EVEX_KB(IC_EVEX_L_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000292 else {
293 errs() << "Instruction does not use a prefix: " << Name << "\n";
294 llvm_unreachable("Invalid prefix");
295 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000296 } else if (HasVEX_LPrefix) {
297 // VEX_L
Craig Topper8e92e852014-02-02 07:46:05 +0000298 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000299 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000300 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000301 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000302 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000303 insnContext = EVEX_KB(IC_EVEX_L_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000304 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000305 insnContext = EVEX_KB(IC_EVEX_L);
Craig Topper5ccb6172014-02-18 00:21:49 +0000306 else {
307 errs() << "Instruction does not use a prefix: " << Name << "\n";
308 llvm_unreachable("Invalid prefix");
309 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000310 }
311 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
312 // EVEX_L2 & VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000313 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000314 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000315 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000316 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000317 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000318 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000319 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000320 insnContext = EVEX_KB(IC_EVEX_L2_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000321 else {
322 errs() << "Instruction does not use a prefix: " << Name << "\n";
323 llvm_unreachable("Invalid prefix");
324 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000325 } else if (HasEVEX_L2Prefix) {
326 // EVEX_L2
Craig Topper8e92e852014-02-02 07:46:05 +0000327 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000328 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000329 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000330 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000331 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000332 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper5ccb6172014-02-18 00:21:49 +0000333 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000334 insnContext = EVEX_KB(IC_EVEX_L2);
Craig Topper5ccb6172014-02-18 00:21:49 +0000335 else {
336 errs() << "Instruction does not use a prefix: " << Name << "\n";
337 llvm_unreachable("Invalid prefix");
338 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000339 }
340 else if (HasVEX_WPrefix) {
341 // VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000342 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000343 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000344 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000345 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000346 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000347 insnContext = EVEX_KB(IC_EVEX_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000348 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000349 insnContext = EVEX_KB(IC_EVEX_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000350 else {
351 errs() << "Instruction does not use a prefix: " << Name << "\n";
352 llvm_unreachable("Invalid prefix");
353 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000354 }
355 // No L, no W
Craig Topper8e92e852014-02-02 07:46:05 +0000356 else if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000357 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000358 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000359 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000360 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000361 insnContext = EVEX_KB(IC_EVEX_XS);
362 else
363 insnContext = EVEX_KB(IC_EVEX);
364 /// eof EVEX
Craig Topperd402df32014-02-02 07:08:01 +0000365 } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000366 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000367 if (OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000368 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000369 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000370 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000371 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000372 insnContext = IC_VEX_L_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000373 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000374 insnContext = IC_VEX_L_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000375 else {
376 errs() << "Instruction does not use a prefix: " << Name << "\n";
377 llvm_unreachable("Invalid prefix");
378 }
Craig Topper8e92e852014-02-02 07:46:05 +0000379 } else if (OpPrefix == X86Local::PD && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000380 insnContext = IC_VEX_L_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000381 else if (OpPrefix == X86Local::PD && HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000382 insnContext = IC_VEX_W_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000383 else if (OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000384 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000385 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000386 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000387 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000388 insnContext = IC_VEX_L_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000389 else if (HasVEX_WPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000390 insnContext = IC_VEX_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000391 else if (HasVEX_WPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000392 insnContext = IC_VEX_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000393 else if (HasVEX_WPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000394 insnContext = IC_VEX_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000395 else if (HasVEX_LPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000396 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000397 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000398 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000399 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000400 insnContext = IC_VEX_XS;
Craig Topper5ccb6172014-02-18 00:21:49 +0000401 else if (OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000402 insnContext = IC_VEX;
Craig Topper5ccb6172014-02-18 00:21:49 +0000403 else {
404 errs() << "Instruction does not use a prefix: " << Name << "\n";
405 llvm_unreachable("Invalid prefix");
406 }
Craig Topper055845f2015-01-02 07:02:25 +0000407 } else if (Is64Bit || HasREX_WPrefix || AdSize == X86Local::AdSize64) {
Craig Topperfa6298a2014-02-02 09:25:09 +0000408 if (HasREX_WPrefix && (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000409 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topperae8e1b32015-01-03 00:00:20 +0000410 else if (HasREX_WPrefix && AdSize == X86Local::AdSize32)
411 insnContext = IC_64BIT_REXW_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000412 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000413 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000414 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000415 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topper99bcab72014-12-31 07:07:31 +0000416 else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize32)
417 insnContext = IC_64BIT_OPSIZE_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000418 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000419 insnContext = IC_64BIT_OPSIZE;
Craig Topperb86338f2014-12-24 06:05:22 +0000420 else if (AdSize == X86Local::AdSize32)
Craig Topper6491c802012-02-27 01:54:29 +0000421 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000422 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000423 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000424 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000425 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000426 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000427 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000428 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000429 insnContext = IC_64BIT_XS;
430 else if (HasREX_WPrefix)
431 insnContext = IC_64BIT_REXW;
432 else
433 insnContext = IC_64BIT;
434 } else {
Craig Topperfa6298a2014-02-02 09:25:09 +0000435 if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000436 insnContext = IC_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000437 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000438 insnContext = IC_XS_OPSIZE;
Craig Topper99bcab72014-12-31 07:07:31 +0000439 else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize16)
440 insnContext = IC_OPSIZE_ADSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000441 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000442 insnContext = IC_OPSIZE;
Craig Topperb86338f2014-12-24 06:05:22 +0000443 else if (AdSize == X86Local::AdSize16)
Craig Topper6491c802012-02-27 01:54:29 +0000444 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000445 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000446 insnContext = IC_XD;
Craig Toppere2347df2014-02-20 07:59:43 +0000447 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000448 insnContext = IC_XS;
449 else
450 insnContext = IC;
451 }
452
453 return insnContext;
454}
Craig Topperac172e22012-07-30 04:48:12 +0000455
Adam Nemet5933c2f2014-07-17 17:04:56 +0000456void RecognizableInstr::adjustOperandEncoding(OperandEncoding &encoding) {
457 // The scaling factor for AVX512 compressed displacement encoding is an
458 // instruction attribute. Adjust the ModRM encoding type to include the
459 // scale for compressed displacement.
460 if (encoding != ENCODING_RM || CD8_Scale == 0)
461 return;
462 encoding = (OperandEncoding)(encoding + Log2_32(CD8_Scale));
463 assert(encoding <= ENCODING_RM_CD64 && "Invalid CDisp scaling");
464}
465
Craig Topperf7755df2012-07-12 06:52:41 +0000466void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
467 unsigned &physicalOperandIndex,
Craig Topper983be942016-02-16 04:24:56 +0000468 unsigned numPhysicalOperands,
Craig Topperf7755df2012-07-12 06:52:41 +0000469 const unsigned *operandMapping,
470 OperandEncoding (*encodingFromString)
471 (const std::string&,
Craig Topperfa6298a2014-02-02 09:25:09 +0000472 uint8_t OpSize)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000473 if (optional) {
474 if (physicalOperandIndex >= numPhysicalOperands)
475 return;
476 } else {
477 assert(physicalOperandIndex < numPhysicalOperands);
478 }
Craig Topperac172e22012-07-30 04:48:12 +0000479
Sean Callanan04cc3072009-12-19 02:59:52 +0000480 while (operandMapping[operandIndex] != operandIndex) {
481 Spec->operands[operandIndex].encoding = ENCODING_DUP;
482 Spec->operands[operandIndex].type =
483 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
484 ++operandIndex;
485 }
Craig Topperac172e22012-07-30 04:48:12 +0000486
Sean Callanan04cc3072009-12-19 02:59:52 +0000487 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000488
Adam Nemet5933c2f2014-07-17 17:04:56 +0000489 OperandEncoding encoding = encodingFromString(typeName, OpSize);
490 // Adjust the encoding type for an operand based on the instruction.
491 adjustOperandEncoding(encoding);
492 Spec->operands[operandIndex].encoding = encoding;
Craig Topperac172e22012-07-30 04:48:12 +0000493 Spec->operands[operandIndex].type = typeFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000494 HasREX_WPrefix, OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000495
Sean Callanan04cc3072009-12-19 02:59:52 +0000496 ++operandIndex;
497 ++physicalOperandIndex;
498}
499
Craig Topper83b7e242014-01-02 03:58:45 +0000500void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000501 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000502
Sean Callanan04cc3072009-12-19 02:59:52 +0000503 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000504
Chris Lattnerd8adec72010-11-01 04:03:32 +0000505 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000506
Sean Callanan04cc3072009-12-19 02:59:52 +0000507 unsigned numOperands = OperandList.size();
508 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000509
Sean Callanan04cc3072009-12-19 02:59:52 +0000510 // operandMapping maps from operands in OperandList to their originals.
511 // If operandMapping[i] != i, then the entry is a duplicate.
512 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000513 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000514
Craig Topperf7755df2012-07-12 06:52:41 +0000515 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Alexander Kornienko8c0809c2015-01-15 11:41:30 +0000516 if (!OperandList[operandIndex].Constraints.empty()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000517 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000518 OperandList[operandIndex].Constraints[0];
519 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000520 operandMapping[operandIndex] = operandIndex;
521 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000522 } else {
523 ++numPhysicalOperands;
524 operandMapping[operandIndex] = operandIndex;
525 }
526 } else {
527 ++numPhysicalOperands;
528 operandMapping[operandIndex] = operandIndex;
529 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000530 }
Craig Topperac172e22012-07-30 04:48:12 +0000531
Sean Callanan04cc3072009-12-19 02:59:52 +0000532#define HANDLE_OPERAND(class) \
533 handleOperand(false, \
534 operandIndex, \
535 physicalOperandIndex, \
536 numPhysicalOperands, \
537 operandMapping, \
538 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000539
Sean Callanan04cc3072009-12-19 02:59:52 +0000540#define HANDLE_OPTIONAL(class) \
541 handleOperand(true, \
542 operandIndex, \
543 physicalOperandIndex, \
544 numPhysicalOperands, \
545 operandMapping, \
546 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000547
Sean Callanan04cc3072009-12-19 02:59:52 +0000548 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000549 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000550 // physicalOperandIndex should always be < numPhysicalOperands
551 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000552
Craig Topper802e2e72016-02-18 04:54:32 +0000553#ifndef NDEBUG
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000554 // Given the set of prefix bits, how many additional operands does the
555 // instruction have?
556 unsigned additionalOperands = 0;
Craig Topper5f8419d2016-08-22 07:38:50 +0000557 if (HasVEX_4V)
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000558 ++additionalOperands;
559 if (HasEVEX_K)
560 ++additionalOperands;
Craig Topper802e2e72016-02-18 04:54:32 +0000561#endif
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000562
Sean Callanan04cc3072009-12-19 02:59:52 +0000563 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000564 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000565 case X86Local::RawFrmSrc:
566 HANDLE_OPERAND(relocation);
567 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000568 case X86Local::RawFrmDst:
569 HANDLE_OPERAND(relocation);
570 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000571 case X86Local::RawFrmDstSrc:
572 HANDLE_OPERAND(relocation);
573 HANDLE_OPERAND(relocation);
574 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000575 case X86Local::RawFrm:
576 // Operand 1 (optional) is an address or immediate.
Craig Topper8a01c412016-02-18 04:54:29 +0000577 assert(numPhysicalOperands <= 1 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000578 "Unexpected number of operands for RawFrm");
579 HANDLE_OPTIONAL(relocation)
Sean Callanan04cc3072009-12-19 02:59:52 +0000580 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000581 case X86Local::RawFrmMemOffs:
582 // Operand 1 is an address.
583 HANDLE_OPERAND(relocation);
584 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000585 case X86Local::AddRegFrm:
586 // Operand 1 is added to the opcode.
587 // Operand 2 (optional) is an address.
588 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
589 "Unexpected number of operands for AddRegFrm");
590 HANDLE_OPERAND(opcodeModifier)
591 HANDLE_OPTIONAL(relocation)
592 break;
593 case X86Local::MRMDestReg:
594 // Operand 1 is a register operand in the R/M field.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000595 // - In AVX512 there may be a mask operand here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000596 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000597 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000598 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000599 assert(numPhysicalOperands >= 2 + additionalOperands &&
600 numPhysicalOperands <= 3 + additionalOperands &&
601 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000602
Sean Callanan04cc3072009-12-19 02:59:52 +0000603 HANDLE_OPERAND(rmRegister)
Adam Nemet5068d0f2014-10-08 23:25:29 +0000604 if (HasEVEX_K)
605 HANDLE_OPERAND(writemaskRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000606
Craig Topperd402df32014-02-02 07:08:01 +0000607 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000608 // FIXME: In AVX, the register below becomes the one encoded
609 // in ModRMVEX and the one above the one in the VEX.VVVV field
610 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000611
Sean Callanan04cc3072009-12-19 02:59:52 +0000612 HANDLE_OPERAND(roRegister)
613 HANDLE_OPTIONAL(immediate)
614 break;
615 case X86Local::MRMDestMem:
616 // Operand 1 is a memory operand (possibly SIB-extended)
617 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000618 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000619 // Operand 3 (optional) is an immediate.
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000620 assert(numPhysicalOperands >= 2 + additionalOperands &&
621 numPhysicalOperands <= 3 + additionalOperands &&
622 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
623
Sean Callanan04cc3072009-12-19 02:59:52 +0000624 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000625
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000626 if (HasEVEX_K)
627 HANDLE_OPERAND(writemaskRegister)
628
Craig Topperd402df32014-02-02 07:08:01 +0000629 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000630 // FIXME: In AVX, the register below becomes the one encoded
631 // in ModRMVEX and the one above the one in the VEX.VVVV field
632 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000633
Sean Callanan04cc3072009-12-19 02:59:52 +0000634 HANDLE_OPERAND(roRegister)
635 HANDLE_OPTIONAL(immediate)
636 break;
637 case X86Local::MRMSrcReg:
638 // Operand 1 is a register operand in the Reg/Opcode field.
639 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000640 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000641 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000642 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000643
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000644 assert(numPhysicalOperands >= 2 + additionalOperands &&
645 numPhysicalOperands <= 4 + additionalOperands &&
646 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000647
Sean Callananc3fd5232011-03-15 01:23:15 +0000648 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000649
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000650 if (HasEVEX_K)
651 HANDLE_OPERAND(writemaskRegister)
652
Craig Topperd402df32014-02-02 07:08:01 +0000653 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000654 // FIXME: In AVX, the register below becomes the one encoded
655 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000656 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000657
Sean Callananc3fd5232011-03-15 01:23:15 +0000658 HANDLE_OPERAND(rmRegister)
Craig Topper9b20fec2016-08-22 07:38:45 +0000659 HANDLE_OPTIONAL(immediate)
Craig Topper2ba766a2011-12-30 06:23:39 +0000660 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000661 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000662 break;
Craig Topper5f8419d2016-08-22 07:38:50 +0000663 case X86Local::MRMSrcReg4VOp3:
664 assert(numPhysicalOperands == 3 &&
665 "Unexpected number of operands for MRMSrcRegFrm");
666 HANDLE_OPERAND(roRegister)
667 HANDLE_OPERAND(rmRegister)
668 HANDLE_OPERAND(vvvvRegister)
669 break;
Craig Topper9b20fec2016-08-22 07:38:45 +0000670 case X86Local::MRMSrcRegOp4:
671 assert(numPhysicalOperands >= 4 && numPhysicalOperands <= 5 &&
672 "Unexpected number of operands for MRMSrcRegOp4Frm");
673 HANDLE_OPERAND(roRegister)
674 HANDLE_OPERAND(vvvvRegister)
675 HANDLE_OPERAND(immediate) // Register in imm[7:4]
676 HANDLE_OPERAND(rmRegister)
677 HANDLE_OPTIONAL(immediate)
678 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000679 case X86Local::MRMSrcMem:
680 // Operand 1 is a register operand in the Reg/Opcode field.
681 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000682 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000683 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000684
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000685 assert(numPhysicalOperands >= 2 + additionalOperands &&
686 numPhysicalOperands <= 4 + additionalOperands &&
687 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000688
Sean Callanan04cc3072009-12-19 02:59:52 +0000689 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000690
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000691 if (HasEVEX_K)
692 HANDLE_OPERAND(writemaskRegister)
693
Craig Topperd402df32014-02-02 07:08:01 +0000694 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000695 // FIXME: In AVX, the register below becomes the one encoded
696 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000697 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000698
Sean Callanan04cc3072009-12-19 02:59:52 +0000699 HANDLE_OPERAND(memory)
Craig Topper9b20fec2016-08-22 07:38:45 +0000700 HANDLE_OPTIONAL(immediate)
Craig Topper2ba766a2011-12-30 06:23:39 +0000701 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000702 break;
Craig Topper5f8419d2016-08-22 07:38:50 +0000703 case X86Local::MRMSrcMem4VOp3:
704 assert(numPhysicalOperands == 3 &&
705 "Unexpected number of operands for MRMSrcMemFrm");
706 HANDLE_OPERAND(roRegister)
707 HANDLE_OPERAND(memory)
708 HANDLE_OPERAND(vvvvRegister)
709 break;
Craig Topper9b20fec2016-08-22 07:38:45 +0000710 case X86Local::MRMSrcMemOp4:
711 assert(numPhysicalOperands >= 4 && numPhysicalOperands <= 5 &&
712 "Unexpected number of operands for MRMSrcMemOp4Frm");
713 HANDLE_OPERAND(roRegister)
714 HANDLE_OPERAND(vvvvRegister)
715 HANDLE_OPERAND(immediate) // Register in imm[7:4]
716 HANDLE_OPERAND(memory)
717 HANDLE_OPTIONAL(immediate)
718 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000719 case X86Local::MRMXr:
Sean Callanan04cc3072009-12-19 02:59:52 +0000720 case X86Local::MRM0r:
721 case X86Local::MRM1r:
722 case X86Local::MRM2r:
723 case X86Local::MRM3r:
724 case X86Local::MRM4r:
725 case X86Local::MRM5r:
726 case X86Local::MRM6r:
727 case X86Local::MRM7r:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000728 // Operand 1 is a register operand in the R/M field.
729 // Operand 2 (optional) is an immediate or relocation.
730 // Operand 3 (optional) is an immediate.
731 assert(numPhysicalOperands >= 0 + additionalOperands &&
732 numPhysicalOperands <= 3 + additionalOperands &&
733 "Unexpected number of operands for MRMnr");
734
Craig Topperd402df32014-02-02 07:08:01 +0000735 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000736 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000737
738 if (HasEVEX_K)
739 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000740 HANDLE_OPTIONAL(rmRegister)
741 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000742 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000743 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000744 case X86Local::MRMXm:
Sean Callanan04cc3072009-12-19 02:59:52 +0000745 case X86Local::MRM0m:
746 case X86Local::MRM1m:
747 case X86Local::MRM2m:
748 case X86Local::MRM3m:
749 case X86Local::MRM4m:
750 case X86Local::MRM5m:
751 case X86Local::MRM6m:
752 case X86Local::MRM7m:
Adam Nemetfd6a73d2014-10-01 19:28:11 +0000753 // Operand 1 is a memory operand (possibly SIB-extended)
754 // Operand 2 (optional) is an immediate or relocation.
755 assert(numPhysicalOperands >= 1 + additionalOperands &&
756 numPhysicalOperands <= 2 + additionalOperands &&
757 "Unexpected number of operands for MRMnm");
758
Craig Topperd402df32014-02-02 07:08:01 +0000759 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000760 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000761 if (HasEVEX_K)
762 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000763 HANDLE_OPERAND(memory)
764 HANDLE_OPTIONAL(relocation)
765 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000766 case X86Local::RawFrmImm8:
767 // operand 1 is a 16-bit immediate
768 // operand 2 is an 8-bit immediate
769 assert(numPhysicalOperands == 2 &&
770 "Unexpected number of operands for X86Local::RawFrmImm8");
771 HANDLE_OPERAND(immediate)
772 HANDLE_OPERAND(immediate)
773 break;
774 case X86Local::RawFrmImm16:
775 // operand 1 is a 16-bit immediate
776 // operand 2 is a 16-bit immediate
777 HANDLE_OPERAND(immediate)
778 HANDLE_OPERAND(immediate)
779 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000780 case X86Local::MRM_F8:
781 if (Opcode == 0xc6) {
782 assert(numPhysicalOperands == 1 &&
783 "Unexpected number of operands for X86Local::MRM_F8");
784 HANDLE_OPERAND(immediate)
785 } else if (Opcode == 0xc7) {
786 assert(numPhysicalOperands == 1 &&
787 "Unexpected number of operands for X86Local::MRM_F8");
788 HANDLE_OPERAND(relocation)
789 }
790 break;
Craig Topper56f0ed812014-02-19 08:25:02 +0000791 case X86Local::MRM_C0: case X86Local::MRM_C1: case X86Local::MRM_C2:
792 case X86Local::MRM_C3: case X86Local::MRM_C4: case X86Local::MRM_C8:
793 case X86Local::MRM_C9: case X86Local::MRM_CA: case X86Local::MRM_CB:
Kevin Enderby0d928a12014-07-31 23:57:38 +0000794 case X86Local::MRM_CF: case X86Local::MRM_D0: case X86Local::MRM_D1:
795 case X86Local::MRM_D4: case X86Local::MRM_D5: case X86Local::MRM_D6:
796 case X86Local::MRM_D7: case X86Local::MRM_D8: case X86Local::MRM_D9:
797 case X86Local::MRM_DA: case X86Local::MRM_DB: case X86Local::MRM_DC:
798 case X86Local::MRM_DD: case X86Local::MRM_DE: case X86Local::MRM_DF:
799 case X86Local::MRM_E0: case X86Local::MRM_E1: case X86Local::MRM_E2:
800 case X86Local::MRM_E3: case X86Local::MRM_E4: case X86Local::MRM_E5:
801 case X86Local::MRM_E8: case X86Local::MRM_E9: case X86Local::MRM_EA:
802 case X86Local::MRM_EB: case X86Local::MRM_EC: case X86Local::MRM_ED:
Asaf Badouh9a5a83a2015-12-24 08:25:00 +0000803 case X86Local::MRM_EE: case X86Local::MRM_EF: case X86Local::MRM_F0:
804 case X86Local::MRM_F1: case X86Local::MRM_F2: case X86Local::MRM_F3:
805 case X86Local::MRM_F4: case X86Local::MRM_F5: case X86Local::MRM_F6:
806 case X86Local::MRM_F7: case X86Local::MRM_F9: case X86Local::MRM_FA:
Craig Topper66156542016-02-16 04:24:58 +0000807 case X86Local::MRM_FB: case X86Local::MRM_FC: case X86Local::MRM_FD:
808 case X86Local::MRM_FE: case X86Local::MRM_FF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000809 // Ignored.
810 break;
811 }
Craig Topperac172e22012-07-30 04:48:12 +0000812
Sean Callanan04cc3072009-12-19 02:59:52 +0000813 #undef HANDLE_OPERAND
814 #undef HANDLE_OPTIONAL
815}
816
817void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
818 // Special cases where the LLVM tables are not complete
819
Sean Callanandde9c122010-02-12 23:39:46 +0000820#define MAP(from, to) \
Craig Toppera3776de2015-02-15 04:16:44 +0000821 case X86Local::MRM_##from:
Sean Callanan04cc3072009-12-19 02:59:52 +0000822
823 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000824
Craig Topper24064772014-04-15 07:20:03 +0000825 ModRMFilter* filter = nullptr;
Sean Callanan04cc3072009-12-19 02:59:52 +0000826 uint8_t opcodeToSet = 0;
827
Craig Topper10243c82014-01-31 08:47:06 +0000828 switch (OpMap) {
829 default: llvm_unreachable("Invalid map!");
Craig Toppera0869dc2014-02-10 06:55:41 +0000830 case X86Local::OB:
Sean Callanan04cc3072009-12-19 02:59:52 +0000831 case X86Local::TB:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000832 case X86Local::T8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000833 case X86Local::TA:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000834 case X86Local::XOP8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000835 case X86Local::XOP9:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000836 case X86Local::XOPA:
Craig Toppera0869dc2014-02-10 06:55:41 +0000837 switch (OpMap) {
838 default: llvm_unreachable("Unexpected map!");
839 case X86Local::OB: opcodeType = ONEBYTE; break;
840 case X86Local::TB: opcodeType = TWOBYTE; break;
841 case X86Local::T8: opcodeType = THREEBYTE_38; break;
842 case X86Local::TA: opcodeType = THREEBYTE_3A; break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000843 case X86Local::XOP8: opcodeType = XOP8_MAP; break;
844 case X86Local::XOP9: opcodeType = XOP9_MAP; break;
845 case X86Local::XOPA: opcodeType = XOPA_MAP; break;
846 }
847
848 switch (Form) {
Craig Topper313226f2016-08-22 07:38:30 +0000849 default: llvm_unreachable("Invalid form!");
850 case X86Local::Pseudo: llvm_unreachable("Pseudo should not be emitted!");
851 case X86Local::RawFrm:
852 case X86Local::AddRegFrm:
853 case X86Local::RawFrmMemOffs:
854 case X86Local::RawFrmSrc:
855 case X86Local::RawFrmDst:
856 case X86Local::RawFrmDstSrc:
857 case X86Local::RawFrmImm8:
858 case X86Local::RawFrmImm16:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000859 filter = new DumbFilter();
Craig Toppera0869dc2014-02-10 06:55:41 +0000860 break;
Craig Topper1867c6a2016-08-22 07:38:36 +0000861 case X86Local::MRMDestReg:
862 case X86Local::MRMSrcReg:
Craig Topper5f8419d2016-08-22 07:38:50 +0000863 case X86Local::MRMSrcReg4VOp3:
Craig Topper9b20fec2016-08-22 07:38:45 +0000864 case X86Local::MRMSrcRegOp4:
Craig Topper1867c6a2016-08-22 07:38:36 +0000865 case X86Local::MRMXr:
866 filter = new ModFilter(true);
867 break;
868 case X86Local::MRMDestMem:
869 case X86Local::MRMSrcMem:
Craig Topper5f8419d2016-08-22 07:38:50 +0000870 case X86Local::MRMSrcMem4VOp3:
Craig Topper9b20fec2016-08-22 07:38:45 +0000871 case X86Local::MRMSrcMemOp4:
Craig Topper1867c6a2016-08-22 07:38:36 +0000872 case X86Local::MRMXm:
873 filter = new ModFilter(false);
Craig Toppera0869dc2014-02-10 06:55:41 +0000874 break;
875 case X86Local::MRM0r: case X86Local::MRM1r:
876 case X86Local::MRM2r: case X86Local::MRM3r:
877 case X86Local::MRM4r: case X86Local::MRM5r:
878 case X86Local::MRM6r: case X86Local::MRM7r:
879 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
880 break;
881 case X86Local::MRM0m: case X86Local::MRM1m:
882 case X86Local::MRM2m: case X86Local::MRM3m:
883 case X86Local::MRM4m: case X86Local::MRM5m:
884 case X86Local::MRM6m: case X86Local::MRM7m:
885 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
886 break;
887 MRM_MAPPING
Craig Toppera3776de2015-02-15 04:16:44 +0000888 filter = new ExactFilter(0xC0 + Form - X86Local::MRM_C0); \
889 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000890 } // switch (Form)
891
Craig Topper9e3e38a2013-10-03 05:17:48 +0000892 opcodeToSet = Opcode;
893 break;
Craig Topper10243c82014-01-31 08:47:06 +0000894 } // switch (OpMap)
Sean Callanan04cc3072009-12-19 02:59:52 +0000895
Craig Topper055845f2015-01-02 07:02:25 +0000896 unsigned AddressSize = 0;
897 switch (AdSize) {
898 case X86Local::AdSize16: AddressSize = 16; break;
899 case X86Local::AdSize32: AddressSize = 32; break;
900 case X86Local::AdSize64: AddressSize = 64; break;
901 }
902
Sean Callanan04cc3072009-12-19 02:59:52 +0000903 assert(opcodeType != (OpcodeType)-1 &&
904 "Opcode type not set");
905 assert(filter && "Filter not set");
906
907 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +0000908 assert(((opcodeToSet & 7) == 0) &&
909 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +0000910
Craig Topper623b0d62014-01-01 14:22:37 +0000911 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +0000912
Craig Topper623b0d62014-01-01 14:22:37 +0000913 for (currentOpcode = opcodeToSet;
914 currentOpcode < opcodeToSet + 8;
915 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +0000916 tables.setTableFields(opcodeType,
917 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +0000918 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +0000919 *filter,
Craig Topper055845f2015-01-02 07:02:25 +0000920 UID, Is32Bit, IgnoresVEX_L, AddressSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000921 } else {
922 tables.setTableFields(opcodeType,
923 insnContext(),
924 opcodeToSet,
925 *filter,
Craig Topper055845f2015-01-02 07:02:25 +0000926 UID, Is32Bit, IgnoresVEX_L, AddressSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000927 }
Craig Topperac172e22012-07-30 04:48:12 +0000928
Sean Callanan04cc3072009-12-19 02:59:52 +0000929 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +0000930
Sean Callanandde9c122010-02-12 23:39:46 +0000931#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +0000932}
933
934#define TYPE(str, type) if (s == str) return type;
935OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +0000936 bool hasREX_WPrefix,
Craig Topperfa6298a2014-02-02 09:25:09 +0000937 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000938 if(hasREX_WPrefix) {
939 // For instructions with a REX_W prefix, a declared 32-bit register encoding
940 // is special.
941 TYPE("GR32", TYPE_R32)
942 }
Craig Topperfa6298a2014-02-02 09:25:09 +0000943 if(OpSize == X86Local::OpSize16) {
944 // For OpSize16 instructions, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +0000945 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +0000946 TYPE("GR16", TYPE_Rv)
947 TYPE("i16imm", TYPE_IMMv)
Craig Topperfa6298a2014-02-02 09:25:09 +0000948 } else if(OpSize == X86Local::OpSize32) {
949 // For OpSize32 instructions, a declared 32-bit register or
Craig Topperb7c7f382014-01-15 05:02:02 +0000950 // immediate encoding is special.
951 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000952 }
953 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000954 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000955 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000956 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000957 TYPE("i32mem", TYPE_Mv)
958 TYPE("i32imm", TYPE_IMMv)
959 TYPE("i32i8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +0000960 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +0000961 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000962 TYPE("i64mem", TYPE_Mv)
963 TYPE("i64i32imm", TYPE_IMM64)
964 TYPE("i64i8imm", TYPE_IMM64)
965 TYPE("GR64", TYPE_R64)
966 TYPE("i8mem", TYPE_M8)
967 TYPE("i8imm", TYPE_IMM8)
Craig Topper620b50c2015-01-21 08:15:54 +0000968 TYPE("u8imm", TYPE_UIMM8)
Craig Topper53a84672015-01-25 02:21:16 +0000969 TYPE("i32u8imm", TYPE_UIMM8)
Sean Callanan04cc3072009-12-19 02:59:52 +0000970 TYPE("GR8", TYPE_R8)
971 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000972 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +0000973 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000974 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000975 TYPE("f512mem", TYPE_M512)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +0000976 TYPE("FR128", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +0000977 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000978 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000979 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000980 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000981 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000982 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000983 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000984 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000985 TYPE("RST", TYPE_ST)
986 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +0000987 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000988 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000989 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +0000990 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000991 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +0000992 TYPE("SSECC", TYPE_IMM3)
Craig Topper916708f2015-02-13 07:42:25 +0000993 TYPE("XOPCC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +0000994 TYPE("AVXCC", TYPE_IMM5)
Craig Topper7d3c6d32015-01-28 10:09:56 +0000995 TYPE("AVX512ICC", TYPE_AVX512ICC)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000996 TYPE("AVX512RC", TYPE_IMM32)
Craig Topper63944542015-01-06 08:59:30 +0000997 TYPE("brtarget32", TYPE_RELv)
998 TYPE("brtarget16", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000999 TYPE("brtarget8", TYPE_REL8)
1000 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +00001001 TYPE("lea64_32mem", TYPE_LEA)
1002 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +00001003 TYPE("VR64", TYPE_MM64)
1004 TYPE("i64imm", TYPE_IMMv)
Craig Topper7c102522015-01-08 07:41:30 +00001005 TYPE("anymem", TYPE_M)
Sean Callanan04cc3072009-12-19 02:59:52 +00001006 TYPE("opaque32mem", TYPE_M1616)
1007 TYPE("opaque48mem", TYPE_M1632)
1008 TYPE("opaque80mem", TYPE_M1664)
1009 TYPE("opaque512mem", TYPE_M512)
1010 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1011 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001012 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001013 TYPE("srcidx8", TYPE_SRCIDX8)
1014 TYPE("srcidx16", TYPE_SRCIDX16)
1015 TYPE("srcidx32", TYPE_SRCIDX32)
1016 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001017 TYPE("dstidx8", TYPE_DSTIDX8)
1018 TYPE("dstidx16", TYPE_DSTIDX16)
1019 TYPE("dstidx32", TYPE_DSTIDX32)
1020 TYPE("dstidx64", TYPE_DSTIDX64)
Craig Topper055845f2015-01-02 07:02:25 +00001021 TYPE("offset16_8", TYPE_MOFFS8)
1022 TYPE("offset16_16", TYPE_MOFFS16)
1023 TYPE("offset16_32", TYPE_MOFFS32)
1024 TYPE("offset32_8", TYPE_MOFFS8)
1025 TYPE("offset32_16", TYPE_MOFFS16)
1026 TYPE("offset32_32", TYPE_MOFFS32)
Craig Topperae8e1b32015-01-03 00:00:20 +00001027 TYPE("offset32_64", TYPE_MOFFS64)
Craig Topper055845f2015-01-02 07:02:25 +00001028 TYPE("offset64_8", TYPE_MOFFS8)
1029 TYPE("offset64_16", TYPE_MOFFS16)
1030 TYPE("offset64_32", TYPE_MOFFS32)
1031 TYPE("offset64_64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001032 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001033 TYPE("VR256X", TYPE_XMM256)
1034 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001035 TYPE("VK1", TYPE_VK1)
1036 TYPE("VK1WM", TYPE_VK1)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001037 TYPE("VK2", TYPE_VK2)
1038 TYPE("VK2WM", TYPE_VK2)
1039 TYPE("VK4", TYPE_VK4)
1040 TYPE("VK4WM", TYPE_VK4)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001041 TYPE("VK8", TYPE_VK8)
1042 TYPE("VK8WM", TYPE_VK8)
1043 TYPE("VK16", TYPE_VK16)
1044 TYPE("VK16WM", TYPE_VK16)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001045 TYPE("VK32", TYPE_VK32)
1046 TYPE("VK32WM", TYPE_VK32)
1047 TYPE("VK64", TYPE_VK64)
1048 TYPE("VK64WM", TYPE_VK64)
Craig Topper23eb4682011-10-06 06:44:41 +00001049 TYPE("GR32_NOAX", TYPE_Rv)
Craig Topper01deb5f2012-07-18 04:11:12 +00001050 TYPE("vx64mem", TYPE_M64)
Igor Breger45ef10f2016-02-25 13:30:17 +00001051 TYPE("vx128mem", TYPE_M128)
1052 TYPE("vx256mem", TYPE_M256)
1053 TYPE("vy128mem", TYPE_M128)
1054 TYPE("vy256mem", TYPE_M256)
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00001055 TYPE("vx64xmem", TYPE_M64)
Igor Breger45ef10f2016-02-25 13:30:17 +00001056 TYPE("vx128xmem", TYPE_M128)
1057 TYPE("vx256xmem", TYPE_M256)
1058 TYPE("vy128xmem", TYPE_M128)
1059 TYPE("vy256xmem", TYPE_M256)
1060 TYPE("vy512mem", TYPE_M512)
1061 TYPE("vz512mem", TYPE_M512)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001062 TYPE("BNDR", TYPE_BNDR)
Sean Callanan04cc3072009-12-19 02:59:52 +00001063 errs() << "Unhandled type string " << s << "\n";
1064 llvm_unreachable("Unhandled type string");
1065}
1066#undef TYPE
1067
1068#define ENCODING(str, encoding) if (s == str) return encoding;
Craig Topperfa6298a2014-02-02 09:25:09 +00001069OperandEncoding
1070RecognizableInstr::immediateEncodingFromString(const std::string &s,
1071 uint8_t OpSize) {
1072 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001073 // For instructions without an OpSize prefix, a declared 16-bit register or
1074 // immediate encoding is special.
1075 ENCODING("i16imm", ENCODING_IW)
1076 }
1077 ENCODING("i32i8imm", ENCODING_IB)
1078 ENCODING("SSECC", ENCODING_IB)
Craig Topper916708f2015-02-13 07:42:25 +00001079 ENCODING("XOPCC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001080 ENCODING("AVXCC", ENCODING_IB)
Craig Topper7d3c6d32015-01-28 10:09:56 +00001081 ENCODING("AVX512ICC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001082 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001083 ENCODING("i16imm", ENCODING_Iv)
1084 ENCODING("i16i8imm", ENCODING_IB)
1085 ENCODING("i32imm", ENCODING_Iv)
1086 ENCODING("i64i32imm", ENCODING_ID)
1087 ENCODING("i64i8imm", ENCODING_IB)
1088 ENCODING("i8imm", ENCODING_IB)
Craig Topper620b50c2015-01-21 08:15:54 +00001089 ENCODING("u8imm", ENCODING_IB)
Craig Topper53a84672015-01-25 02:21:16 +00001090 ENCODING("i32u8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001091 // This is not a typo. Instructions like BLENDVPD put
1092 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001093 ENCODING("FR32", ENCODING_IB)
1094 ENCODING("FR64", ENCODING_IB)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001095 ENCODING("FR128", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001096 ENCODING("VR128", ENCODING_IB)
1097 ENCODING("VR256", ENCODING_IB)
1098 ENCODING("FR32X", ENCODING_IB)
1099 ENCODING("FR64X", ENCODING_IB)
1100 ENCODING("VR128X", ENCODING_IB)
1101 ENCODING("VR256X", ENCODING_IB)
1102 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001103 errs() << "Unhandled immediate encoding " << s << "\n";
1104 llvm_unreachable("Unhandled immediate encoding");
1105}
1106
Craig Topperfa6298a2014-02-02 09:25:09 +00001107OperandEncoding
1108RecognizableInstr::rmRegisterEncodingFromString(const std::string &s,
1109 uint8_t OpSize) {
Craig Topper623b0d62014-01-01 14:22:37 +00001110 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001111 ENCODING("GR16", ENCODING_RM)
1112 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001113 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001114 ENCODING("GR64", ENCODING_RM)
1115 ENCODING("GR8", ENCODING_RM)
1116 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001117 ENCODING("VR128X", ENCODING_RM)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001118 ENCODING("FR128", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001119 ENCODING("FR64", ENCODING_RM)
1120 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001121 ENCODING("FR64X", ENCODING_RM)
1122 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001123 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001124 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001125 ENCODING("VR256X", ENCODING_RM)
1126 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001127 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001128 ENCODING("VK2", ENCODING_RM)
1129 ENCODING("VK4", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001130 ENCODING("VK8", ENCODING_RM)
1131 ENCODING("VK16", ENCODING_RM)
Robert Khasanov74acbb72014-07-23 14:49:42 +00001132 ENCODING("VK32", ENCODING_RM)
1133 ENCODING("VK64", ENCODING_RM)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001134 ENCODING("BNDR", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001135 errs() << "Unhandled R/M register encoding " << s << "\n";
1136 llvm_unreachable("Unhandled R/M register encoding");
1137}
1138
Craig Topperfa6298a2014-02-02 09:25:09 +00001139OperandEncoding
1140RecognizableInstr::roRegisterEncodingFromString(const std::string &s,
1141 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001142 ENCODING("GR16", ENCODING_REG)
1143 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001144 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001145 ENCODING("GR64", ENCODING_REG)
1146 ENCODING("GR8", ENCODING_REG)
1147 ENCODING("VR128", ENCODING_REG)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001148 ENCODING("FR128", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001149 ENCODING("FR64", ENCODING_REG)
1150 ENCODING("FR32", ENCODING_REG)
1151 ENCODING("VR64", ENCODING_REG)
1152 ENCODING("SEGMENT_REG", ENCODING_REG)
1153 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001154 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001155 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001156 ENCODING("VR256X", ENCODING_REG)
1157 ENCODING("VR128X", ENCODING_REG)
1158 ENCODING("FR64X", ENCODING_REG)
1159 ENCODING("FR32X", ENCODING_REG)
1160 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001161 ENCODING("VK1", ENCODING_REG)
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001162 ENCODING("VK2", ENCODING_REG)
1163 ENCODING("VK4", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001164 ENCODING("VK8", ENCODING_REG)
1165 ENCODING("VK16", ENCODING_REG)
Robert Khasanov74acbb72014-07-23 14:49:42 +00001166 ENCODING("VK32", ENCODING_REG)
1167 ENCODING("VK64", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001168 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001169 ENCODING("VK2WM", ENCODING_REG)
1170 ENCODING("VK4WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001171 ENCODING("VK8WM", ENCODING_REG)
1172 ENCODING("VK16WM", ENCODING_REG)
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00001173 ENCODING("VK32WM", ENCODING_REG)
1174 ENCODING("VK64WM", ENCODING_REG)
Elena Demikhovsky6b62b652015-06-09 13:02:10 +00001175 ENCODING("BNDR", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001176 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1177 llvm_unreachable("Unhandled reg/opcode register encoding");
1178}
1179
Craig Topperfa6298a2014-02-02 09:25:09 +00001180OperandEncoding
1181RecognizableInstr::vvvvRegisterEncodingFromString(const std::string &s,
1182 uint8_t OpSize) {
Craig Topper965de2c2011-10-14 07:06:56 +00001183 ENCODING("GR32", ENCODING_VVVV)
1184 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001185 ENCODING("FR32", ENCODING_VVVV)
Chih-Hung Hsieh7993e182015-12-14 22:08:36 +00001186 ENCODING("FR128", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001187 ENCODING("FR64", ENCODING_VVVV)
1188 ENCODING("VR128", ENCODING_VVVV)
1189 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001190 ENCODING("FR32X", ENCODING_VVVV)
1191 ENCODING("FR64X", ENCODING_VVVV)
1192 ENCODING("VR128X", ENCODING_VVVV)
1193 ENCODING("VR256X", ENCODING_VVVV)
1194 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001195 ENCODING("VK1", ENCODING_VVVV)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001196 ENCODING("VK2", ENCODING_VVVV)
1197 ENCODING("VK4", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001198 ENCODING("VK8", ENCODING_VVVV)
1199 ENCODING("VK16", ENCODING_VVVV)
Robert Khasanov595683d2014-07-28 13:46:45 +00001200 ENCODING("VK32", ENCODING_VVVV)
1201 ENCODING("VK64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001202 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1203 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1204}
1205
Craig Topperfa6298a2014-02-02 09:25:09 +00001206OperandEncoding
1207RecognizableInstr::writemaskRegisterEncodingFromString(const std::string &s,
1208 uint8_t OpSize) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001209 ENCODING("VK1WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001210 ENCODING("VK2WM", ENCODING_WRITEMASK)
1211 ENCODING("VK4WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001212 ENCODING("VK8WM", ENCODING_WRITEMASK)
1213 ENCODING("VK16WM", ENCODING_WRITEMASK)
Robert Khasanovbfa01312014-07-21 14:54:21 +00001214 ENCODING("VK32WM", ENCODING_WRITEMASK)
1215 ENCODING("VK64WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001216 errs() << "Unhandled mask register encoding " << s << "\n";
1217 llvm_unreachable("Unhandled mask register encoding");
1218}
1219
Craig Topperfa6298a2014-02-02 09:25:09 +00001220OperandEncoding
1221RecognizableInstr::memoryEncodingFromString(const std::string &s,
1222 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001223 ENCODING("i16mem", ENCODING_RM)
1224 ENCODING("i32mem", ENCODING_RM)
1225 ENCODING("i64mem", ENCODING_RM)
1226 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001227 ENCODING("ssmem", ENCODING_RM)
1228 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001229 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001230 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001231 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001232 ENCODING("f64mem", ENCODING_RM)
1233 ENCODING("f32mem", ENCODING_RM)
1234 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001235 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001236 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001237 ENCODING("f80mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001238 ENCODING("lea64_32mem", ENCODING_RM)
1239 ENCODING("lea64mem", ENCODING_RM)
Craig Topper7c102522015-01-08 07:41:30 +00001240 ENCODING("anymem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001241 ENCODING("opaque32mem", ENCODING_RM)
1242 ENCODING("opaque48mem", ENCODING_RM)
1243 ENCODING("opaque80mem", ENCODING_RM)
1244 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001245 ENCODING("vx64mem", ENCODING_RM)
Igor Breger45ef10f2016-02-25 13:30:17 +00001246 ENCODING("vx128mem", ENCODING_RM)
1247 ENCODING("vx256mem", ENCODING_RM)
1248 ENCODING("vy128mem", ENCODING_RM)
1249 ENCODING("vy256mem", ENCODING_RM)
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00001250 ENCODING("vx64xmem", ENCODING_RM)
Igor Breger45ef10f2016-02-25 13:30:17 +00001251 ENCODING("vx128xmem", ENCODING_RM)
1252 ENCODING("vx256xmem", ENCODING_RM)
1253 ENCODING("vy128xmem", ENCODING_RM)
1254 ENCODING("vy256xmem", ENCODING_RM)
1255 ENCODING("vy512mem", ENCODING_RM)
1256 ENCODING("vz512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001257 errs() << "Unhandled memory encoding " << s << "\n";
1258 llvm_unreachable("Unhandled memory encoding");
1259}
1260
Craig Topperfa6298a2014-02-02 09:25:09 +00001261OperandEncoding
1262RecognizableInstr::relocationEncodingFromString(const std::string &s,
1263 uint8_t OpSize) {
1264 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001265 // For instructions without an OpSize prefix, a declared 16-bit register or
1266 // immediate encoding is special.
1267 ENCODING("i16imm", ENCODING_IW)
1268 }
1269 ENCODING("i16imm", ENCODING_Iv)
1270 ENCODING("i16i8imm", ENCODING_IB)
1271 ENCODING("i32imm", ENCODING_Iv)
1272 ENCODING("i32i8imm", ENCODING_IB)
1273 ENCODING("i64i32imm", ENCODING_ID)
1274 ENCODING("i64i8imm", ENCODING_IB)
1275 ENCODING("i8imm", ENCODING_IB)
Craig Topper620b50c2015-01-21 08:15:54 +00001276 ENCODING("u8imm", ENCODING_IB)
Craig Topper53a84672015-01-25 02:21:16 +00001277 ENCODING("i32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001278 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001279 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001280 ENCODING("i32imm_pcrel", ENCODING_ID)
Craig Topper63944542015-01-06 08:59:30 +00001281 ENCODING("brtarget32", ENCODING_Iv)
1282 ENCODING("brtarget16", ENCODING_Iv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001283 ENCODING("brtarget8", ENCODING_IB)
1284 ENCODING("i64imm", ENCODING_IO)
Craig Topper055845f2015-01-02 07:02:25 +00001285 ENCODING("offset16_8", ENCODING_Ia)
1286 ENCODING("offset16_16", ENCODING_Ia)
1287 ENCODING("offset16_32", ENCODING_Ia)
1288 ENCODING("offset32_8", ENCODING_Ia)
1289 ENCODING("offset32_16", ENCODING_Ia)
1290 ENCODING("offset32_32", ENCODING_Ia)
Craig Topperae8e1b32015-01-03 00:00:20 +00001291 ENCODING("offset32_64", ENCODING_Ia)
Craig Topper055845f2015-01-02 07:02:25 +00001292 ENCODING("offset64_8", ENCODING_Ia)
1293 ENCODING("offset64_16", ENCODING_Ia)
1294 ENCODING("offset64_32", ENCODING_Ia)
1295 ENCODING("offset64_64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001296 ENCODING("srcidx8", ENCODING_SI)
1297 ENCODING("srcidx16", ENCODING_SI)
1298 ENCODING("srcidx32", ENCODING_SI)
1299 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001300 ENCODING("dstidx8", ENCODING_DI)
1301 ENCODING("dstidx16", ENCODING_DI)
1302 ENCODING("dstidx32", ENCODING_DI)
1303 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001304 errs() << "Unhandled relocation encoding " << s << "\n";
1305 llvm_unreachable("Unhandled relocation encoding");
1306}
1307
Craig Topperfa6298a2014-02-02 09:25:09 +00001308OperandEncoding
1309RecognizableInstr::opcodeModifierEncodingFromString(const std::string &s,
1310 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001311 ENCODING("GR32", ENCODING_Rv)
1312 ENCODING("GR64", ENCODING_RO)
1313 ENCODING("GR16", ENCODING_Rv)
1314 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001315 ENCODING("GR32_NOAX", ENCODING_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001316 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1317 llvm_unreachable("Unhandled opcode modifier encoding");
1318}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001319#undef ENCODING