blob: ed0152fdbe5e34e1984be19505151e2451a0292a [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsTargetMachine.cpp - Define TargetMachine for Mips -------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// Implements the info about Mips target spec.
11//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000013
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "Mips.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000016#include "Mips16FrameLowering.h"
17#include "Mips16HardFloat.h"
18#include "Mips16ISelDAGToDAG.h"
19#include "Mips16ISelLowering.h"
20#include "Mips16InstrInfo.h"
Akira Hatanakafab89292012-08-02 18:21:47 +000021#include "MipsFrameLowering.h"
22#include "MipsInstrInfo.h"
Reed Kotler1595f362013-04-09 19:46:01 +000023#include "MipsModuleISelDAGToDAG.h"
Reed Kotlerfe94cc32013-04-10 16:58:04 +000024#include "MipsOs16.h"
Reed Kotler1595f362013-04-09 19:46:01 +000025#include "MipsSEFrameLowering.h"
Reed Kotler1595f362013-04-09 19:46:01 +000026#include "MipsSEISelDAGToDAG.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000027#include "MipsSEISelLowering.h"
28#include "MipsSEInstrInfo.h"
Reed Kotler1595f362013-04-09 19:46:01 +000029#include "llvm/Analysis/TargetTransformInfo.h"
Andrew Trickccb67362012-02-03 05:12:41 +000030#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/PassManager.h"
Reed Kotler1595f362013-04-09 19:46:01 +000032#include "llvm/Support/Debug.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000033#include "llvm/Support/TargetRegistry.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000034#include "llvm/Support/raw_ostream.h"
Richard Sandiford37cd6cf2013-08-23 10:27:02 +000035#include "llvm/Transforms/Scalar.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000036using namespace llvm;
37
Chandler Carruthe96dd892014-04-21 22:55:11 +000038#define DEBUG_TYPE "mips"
39
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000040extern "C" void LLVMInitializeMipsTarget() {
41 // Register the target.
Akira Hatanaka3d673cc2011-09-21 03:00:58 +000042 RegisterTargetMachine<MipsebTargetMachine> X(TheMipsTarget);
Eli Friedman57c11da2009-08-03 02:22:28 +000043 RegisterTargetMachine<MipselTargetMachine> Y(TheMipselTarget);
Akira Hatanaka30651802012-07-31 21:39:17 +000044 RegisterTargetMachine<MipsebTargetMachine> A(TheMips64Target);
45 RegisterTargetMachine<MipselTargetMachine> B(TheMips64elTarget);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000046}
47
Bruno Cardoso Lopes43318832007-08-28 05:13:42 +000048// On function prologue, the stack is created by decrementing
49// its pointer. Once decremented, all references are done with positive
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000050// offset from the stack/frame pointer, using StackGrowsUp enables
Bruno Cardoso Lopes4659aad2008-08-06 06:14:43 +000051// an easier handling.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000052// Using CodeModel::Large enables different CALL behavior.
Eric Christopher4407dde2014-07-02 00:54:07 +000053MipsTargetMachine::MipsTargetMachine(const Target &T, StringRef TT,
54 StringRef CPU, StringRef FS,
55 const TargetOptions &Options,
56 Reloc::Model RM, CodeModel::Model CM,
57 CodeGenOpt::Level OL, bool isLittle)
58 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Eric Christopherdaa9dbb2014-07-03 00:10:24 +000059 Subtarget(TT, CPU, FS, isLittle, RM, this) {
Rafael Espindola227144c2013-05-13 01:16:13 +000060 initAsmInfo();
Bruno Cardoso Lopes35d86e62007-10-09 03:01:19 +000061}
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000062
David Blaikiea379b1812011-12-20 02:50:00 +000063void MipsebTargetMachine::anchor() { }
64
Akira Hatanaka3d673cc2011-09-21 03:00:58 +000065MipsebTargetMachine::
66MipsebTargetMachine(const Target &T, StringRef TT,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000067 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000068 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000069 CodeGenOpt::Level OL)
70 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Akira Hatanaka3d673cc2011-09-21 03:00:58 +000071
David Blaikiea379b1812011-12-20 02:50:00 +000072void MipselTargetMachine::anchor() { }
73
Bruno Cardoso Lopes326a0372008-06-04 01:45:25 +000074MipselTargetMachine::
Evan Cheng2129f592011-07-19 06:37:02 +000075MipselTargetMachine(const Target &T, StringRef TT,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000076 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000077 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000078 CodeGenOpt::Level OL)
79 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Bruno Cardoso Lopes326a0372008-06-04 01:45:25 +000080
Andrew Trickccb67362012-02-03 05:12:41 +000081namespace {
82/// Mips Code Generator Pass Configuration Options.
83class MipsPassConfig : public TargetPassConfig {
84public:
Andrew Trickf8ea1082012-02-04 02:56:59 +000085 MipsPassConfig(MipsTargetMachine *TM, PassManagerBase &PM)
Akira Hatanaka3c0d6af2013-10-07 19:13:53 +000086 : TargetPassConfig(TM, PM) {
87 // The current implementation of long branch pass requires a scratch
88 // register ($at) to be available before branch instructions. Tail merging
89 // can break this requirement, so disable it when long branch pass is
90 // enabled.
91 EnableTailMerge = !getMipsSubtarget().enableLongBranchPass();
92 }
Andrew Trickccb67362012-02-03 05:12:41 +000093
94 MipsTargetMachine &getMipsTargetMachine() const {
95 return getTM<MipsTargetMachine>();
96 }
97
98 const MipsSubtarget &getMipsSubtarget() const {
99 return *getMipsTargetMachine().getSubtargetImpl();
100 }
101
Craig Topper56c590a2014-04-29 07:58:02 +0000102 void addIRPasses() override;
103 bool addInstSelector() override;
104 void addMachineSSAOptimization() override;
105 bool addPreEmitPass() override;
Reed Kotler96b74022014-03-10 16:31:25 +0000106
Craig Topper56c590a2014-04-29 07:58:02 +0000107 bool addPreRegAlloc() override;
Reed Kotler96b74022014-03-10 16:31:25 +0000108
Andrew Trickccb67362012-02-03 05:12:41 +0000109};
110} // namespace
111
Andrew Trickf8ea1082012-02-04 02:56:59 +0000112TargetPassConfig *MipsTargetMachine::createPassConfig(PassManagerBase &PM) {
113 return new MipsPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000114}
115
Reed Kotlerfe94cc32013-04-10 16:58:04 +0000116void MipsPassConfig::addIRPasses() {
117 TargetPassConfig::addIRPasses();
118 if (getMipsSubtarget().os16())
119 addPass(createMipsOs16(getMipsTargetMachine()));
Reed Kotler783c7942013-05-10 22:25:39 +0000120 if (getMipsSubtarget().inMips16HardFloat())
121 addPass(createMips16HardFloat(getMipsTargetMachine()));
Richard Sandiford37cd6cf2013-08-23 10:27:02 +0000122 addPass(createPartiallyInlineLibCallsPass());
Reed Kotlerfe94cc32013-04-10 16:58:04 +0000123}
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000124// Install an instruction selector pass using
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000125// the ISelDag to gen Mips code.
Bill Wendlingb12f16e2012-05-01 08:27:43 +0000126bool MipsPassConfig::addInstSelector() {
Eric Christophera08db01b2014-07-18 20:29:02 +0000127 addPass(createMipsModuleISelDag(getMipsTargetMachine()));
128 addPass(createMips16ISelDag(getMipsTargetMachine()));
129 addPass(createMipsSEISelDag(getMipsTargetMachine()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000130 return false;
131}
132
Akira Hatanaka168d4e52013-11-27 23:38:42 +0000133void MipsPassConfig::addMachineSSAOptimization() {
134 addPass(createMipsOptimizePICCallPass(getMipsTargetMachine()));
135 TargetPassConfig::addMachineSSAOptimization();
136}
137
Reed Kotler96b74022014-03-10 16:31:25 +0000138bool MipsPassConfig::addPreRegAlloc() {
139 if (getOptLevel() == CodeGenOpt::None) {
140 addPass(createMipsOptimizePICCallPass(getMipsTargetMachine()));
141 return true;
142 }
143 else
144 return false;
145}
146
Reed Kotler1595f362013-04-09 19:46:01 +0000147void MipsTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
148 if (Subtarget.allowMixed16_32()) {
149 DEBUG(errs() << "No ");
150 //FIXME: The Basic Target Transform Info
151 // pass needs to become a function pass instead of
152 // being an immutable pass and then this method as it exists now
153 // would be unnecessary.
154 PM.add(createNoTargetTransformInfoPass());
155 } else
156 LLVMTargetMachine::addAnalysisPasses(PM);
157 DEBUG(errs() << "Target Transform Info Pass Added\n");
158}
159
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000160// Implemented by targets that want to run passes immediately before
161// machine code is emitted. return true if -print-machineinstrs should
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000162// print out the code after the passes.
Bill Wendlingb12f16e2012-05-01 08:27:43 +0000163bool MipsPassConfig::addPreEmitPass() {
Akira Hatanakaeb365222012-06-14 01:19:35 +0000164 MipsTargetMachine &TM = getMipsTargetMachine();
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000165 addPass(createMipsDelaySlotFillerPass(TM));
Eric Christophera08db01b2014-07-18 20:29:02 +0000166 addPass(createMipsLongBranchPass(TM));
167 addPass(createMipsConstantIslandPass(TM));
Bruno Cardoso Lopesa7465122007-08-18 01:58:15 +0000168 return true;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000169}
Akira Hatanaka27916972011-04-15 19:52:08 +0000170
Bruno Cardoso Lopesd1d9c782011-07-21 16:28:51 +0000171bool MipsTargetMachine::addCodeEmitter(PassManagerBase &PM,
Evan Chengecb29082011-11-16 08:38:26 +0000172 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesd1d9c782011-07-21 16:28:51 +0000173 // Machine code emitter pass for Mips.
174 PM.add(createMipsJITCodeEmitterPass(*this, JCE));
175 return false;
176}