blob: 0e0a02b150a56006381edcf4ca5672467f195d79 [file] [log] [blame]
Chad Rosier095e1cd2012-10-03 19:00:20 +00001//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
Chris Lattner44790342009-09-20 07:17:49 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Chad Rosier095e1cd2012-10-03 19:00:20 +000010// This file includes code for rendering MCInst instances as Intel-style
Chris Lattner44790342009-09-20 07:17:49 +000011// assembly.
12//
13//===----------------------------------------------------------------------===//
14
Chandler Carruth6bda14b2017-06-06 11:49:48 +000015#include "X86IntelInstPrinter.h"
Michael Liao425c0db2012-09-26 05:13:44 +000016#include "MCTargetDesc/X86BaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "X86InstComments.h"
Chris Lattner44790342009-09-20 07:17:49 +000018#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/MC/MCInst.h"
Eugene Zelenko90562df2017-02-06 21:55:43 +000020#include "llvm/MC/MCInstrDesc.h"
Craig Topperdab9e352012-04-02 07:01:04 +000021#include "llvm/MC/MCInstrInfo.h"
Eugene Zelenko90562df2017-02-06 21:55:43 +000022#include "llvm/Support/Casting.h"
Chris Lattner44790342009-09-20 07:17:49 +000023#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko90562df2017-02-06 21:55:43 +000024#include <cassert>
25#include <cstdint>
26
Chris Lattner44790342009-09-20 07:17:49 +000027using namespace llvm;
28
Chandler Carruth84e68b22014-04-22 02:41:26 +000029#define DEBUG_TYPE "asm-printer"
30
Chris Lattner44790342009-09-20 07:17:49 +000031#include "X86GenAsmWriter1.inc"
Chris Lattner44790342009-09-20 07:17:49 +000032
Rafael Espindolad6860522011-06-02 02:34:55 +000033void X86IntelInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
34 OS << getRegisterName(RegNo);
Rafael Espindola08600bc2011-05-30 20:20:15 +000035}
36
Owen Andersona0c3b972011-09-15 23:38:46 +000037void X86IntelInstPrinter::printInst(const MCInst *MI, raw_ostream &OS,
Akira Hatanakab46d0232015-03-27 20:36:02 +000038 StringRef Annot,
39 const MCSubtargetInfo &STI) {
Michael Liao425c0db2012-09-26 05:13:44 +000040 const MCInstrDesc &Desc = MII.get(MI->getOpcode());
41 uint64_t TSFlags = Desc.TSFlags;
Craig Topper6fd634b2018-01-25 21:23:57 +000042 unsigned Flags = MI->getFlags();
Michael Liao425c0db2012-09-26 05:13:44 +000043
Craig Topper6fd634b2018-01-25 21:23:57 +000044 if ((TSFlags & X86II::LOCK) || (Flags & X86::IP_HAS_LOCK))
Andrew V. Tischenko0916c6b2017-11-03 15:25:13 +000045 OS << "\tlock\t";
Michael Liao425c0db2012-09-26 05:13:44 +000046
Andrew V. Tischenkobfc90612017-10-16 11:14:29 +000047 if (Flags & X86::IP_HAS_REPEAT_NE)
Andrew V. Tischenko0916c6b2017-11-03 15:25:13 +000048 OS << "\trepne\t";
Andrew V. Tischenkobfc90612017-10-16 11:14:29 +000049 else if (Flags & X86::IP_HAS_REPEAT)
Andrew V. Tischenko0916c6b2017-11-03 15:25:13 +000050 OS << "\trep\t";
Andrew V. Tischenkobfc90612017-10-16 11:14:29 +000051
Oren Ben Simhonfdd72fd2018-03-17 13:29:46 +000052 if ((TSFlags & X86II::NOTRACK) || (Flags & X86::IP_HAS_NOTRACK))
53 OS << "\tnotrack\t";
54
Chris Lattner70129162010-04-04 05:04:31 +000055 printInstruction(MI, OS);
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +000056
57 // Next always print the annotation.
58 printAnnotation(OS, Annot);
59
Chris Lattner7a05e6d2010-08-28 20:42:31 +000060 // If verbose assembly is enabled, we can print some informative comments.
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +000061 if (CommentStream)
Craig Topper9804c672018-03-10 03:12:00 +000062 EmitAnyX86InstComments(MI, *CommentStream, MII, getRegisterName);
Chris Lattner76c564b2010-04-04 04:47:45 +000063}
Chris Lattner44790342009-09-20 07:17:49 +000064
Craig Topper6772eac2015-01-28 10:09:52 +000065void X86IntelInstPrinter::printSSEAVXCC(const MCInst *MI, unsigned Op,
66 raw_ostream &O) {
67 int64_t Imm = MI->getOperand(Op).getImm();
Craig Topperf1c20162012-10-09 05:26:13 +000068 switch (Imm) {
69 default: llvm_unreachable("Invalid avxcc argument!");
70 case 0: O << "eq"; break;
71 case 1: O << "lt"; break;
72 case 2: O << "le"; break;
73 case 3: O << "unord"; break;
74 case 4: O << "neq"; break;
75 case 5: O << "nlt"; break;
76 case 6: O << "nle"; break;
77 case 7: O << "ord"; break;
78 case 8: O << "eq_uq"; break;
79 case 9: O << "nge"; break;
80 case 0xa: O << "ngt"; break;
81 case 0xb: O << "false"; break;
82 case 0xc: O << "neq_oq"; break;
83 case 0xd: O << "ge"; break;
84 case 0xe: O << "gt"; break;
85 case 0xf: O << "true"; break;
Elena Demikhovsky1adc1d52012-02-08 08:37:26 +000086 case 0x10: O << "eq_os"; break;
87 case 0x11: O << "lt_oq"; break;
88 case 0x12: O << "le_oq"; break;
89 case 0x13: O << "unord_s"; break;
90 case 0x14: O << "neq_us"; break;
91 case 0x15: O << "nlt_uq"; break;
92 case 0x16: O << "nle_uq"; break;
93 case 0x17: O << "ord_s"; break;
94 case 0x18: O << "eq_us"; break;
95 case 0x19: O << "nge_uq"; break;
96 case 0x1a: O << "ngt_uq"; break;
97 case 0x1b: O << "false_os"; break;
98 case 0x1c: O << "neq_os"; break;
99 case 0x1d: O << "ge_oq"; break;
100 case 0x1e: O << "gt_oq"; break;
101 case 0x1f: O << "true_us"; break;
Chris Lattner44790342009-09-20 07:17:49 +0000102 }
103}
104
Craig Topper916708f2015-02-13 07:42:25 +0000105void X86IntelInstPrinter::printXOPCC(const MCInst *MI, unsigned Op,
106 raw_ostream &O) {
107 int64_t Imm = MI->getOperand(Op).getImm();
108 switch (Imm) {
109 default: llvm_unreachable("Invalid xopcc argument!");
110 case 0: O << "lt"; break;
111 case 1: O << "le"; break;
112 case 2: O << "gt"; break;
113 case 3: O << "ge"; break;
114 case 4: O << "eq"; break;
115 case 5: O << "neq"; break;
116 case 6: O << "false"; break;
117 case 7: O << "true"; break;
118 }
119}
120
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000121void X86IntelInstPrinter::printRoundingControl(const MCInst *MI, unsigned Op,
Craig Topper916708f2015-02-13 07:42:25 +0000122 raw_ostream &O) {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000123 int64_t Imm = MI->getOperand(Op).getImm() & 0x3;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000124 switch (Imm) {
125 case 0: O << "{rn-sae}"; break;
126 case 1: O << "{rd-sae}"; break;
127 case 2: O << "{ru-sae}"; break;
128 case 3: O << "{rz-sae}"; break;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000129 }
130}
131
Chad Rosier38e05a92012-09-10 22:50:57 +0000132/// printPCRelImm - This is used to print an immediate value that ends up
Chris Lattner13306a12009-09-20 07:47:59 +0000133/// being encoded as a pc-relative value.
Chad Rosier38e05a92012-09-10 22:50:57 +0000134void X86IntelInstPrinter::printPCRelImm(const MCInst *MI, unsigned OpNo,
135 raw_ostream &O) {
Chris Lattner44790342009-09-20 07:17:49 +0000136 const MCOperand &Op = MI->getOperand(OpNo);
137 if (Op.isImm())
Daniel Maleaa3d42452013-08-01 21:18:16 +0000138 O << formatImm(Op.getImm());
Chris Lattner44790342009-09-20 07:17:49 +0000139 else {
140 assert(Op.isExpr() && "unknown pcrel immediate operand");
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000141 // If a symbolic branch target was added as a constant expression then print
142 // that address in hex.
143 const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
144 int64_t Address;
Jim Grosbach13760bd2015-05-30 01:25:56 +0000145 if (BranchTarget && BranchTarget->evaluateAsAbsolute(Address)) {
Daniel Maleaa3d42452013-08-01 21:18:16 +0000146 O << formatHex((uint64_t)Address);
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000147 }
148 else {
149 // Otherwise, just print the expression.
Matt Arsenault8b643552015-06-09 00:31:39 +0000150 Op.getExpr()->print(O, &MAI);
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000151 }
Chris Lattner44790342009-09-20 07:17:49 +0000152 }
153}
154
Chris Lattner44790342009-09-20 07:17:49 +0000155void X86IntelInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Chris Lattner76c564b2010-04-04 04:47:45 +0000156 raw_ostream &O) {
Chris Lattner44790342009-09-20 07:17:49 +0000157 const MCOperand &Op = MI->getOperand(OpNo);
158 if (Op.isReg()) {
Craig Topperefd67d42013-07-31 02:47:52 +0000159 printRegName(O, Op.getReg());
Chris Lattner44790342009-09-20 07:17:49 +0000160 } else if (Op.isImm()) {
Daniel Maleaa3d42452013-08-01 21:18:16 +0000161 O << formatImm((int64_t)Op.getImm());
Chris Lattner44790342009-09-20 07:17:49 +0000162 } else {
163 assert(Op.isExpr() && "unknown operand kind in printOperand");
Konstantin Belochapka741099b2017-09-25 19:26:48 +0000164 O << "offset ";
Matt Arsenault8b643552015-06-09 00:31:39 +0000165 Op.getExpr()->print(O, &MAI);
Chris Lattner44790342009-09-20 07:17:49 +0000166 }
167}
168
Chris Lattnerf4693072010-07-08 23:46:44 +0000169void X86IntelInstPrinter::printMemReference(const MCInst *MI, unsigned Op,
170 raw_ostream &O) {
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000171 const MCOperand &BaseReg = MI->getOperand(Op+X86::AddrBaseReg);
172 unsigned ScaleVal = MI->getOperand(Op+X86::AddrScaleAmt).getImm();
173 const MCOperand &IndexReg = MI->getOperand(Op+X86::AddrIndexReg);
174 const MCOperand &DispSpec = MI->getOperand(Op+X86::AddrDisp);
175 const MCOperand &SegReg = MI->getOperand(Op+X86::AddrSegmentReg);
Michael Liao5bf95782014-12-04 05:20:33 +0000176
Chris Lattnerf4693072010-07-08 23:46:44 +0000177 // If this has a segment register, print it.
178 if (SegReg.getReg()) {
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000179 printOperand(MI, Op+X86::AddrSegmentReg, O);
Chris Lattnerf4693072010-07-08 23:46:44 +0000180 O << ':';
181 }
Michael Liao5bf95782014-12-04 05:20:33 +0000182
Chris Lattner44790342009-09-20 07:17:49 +0000183 O << '[';
Michael Liao5bf95782014-12-04 05:20:33 +0000184
Chris Lattner44790342009-09-20 07:17:49 +0000185 bool NeedPlus = false;
186 if (BaseReg.getReg()) {
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000187 printOperand(MI, Op+X86::AddrBaseReg, O);
Chris Lattner44790342009-09-20 07:17:49 +0000188 NeedPlus = true;
189 }
Michael Liao5bf95782014-12-04 05:20:33 +0000190
Chris Lattner44790342009-09-20 07:17:49 +0000191 if (IndexReg.getReg()) {
192 if (NeedPlus) O << " + ";
193 if (ScaleVal != 1)
194 O << ScaleVal << '*';
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000195 printOperand(MI, Op+X86::AddrIndexReg, O);
Chris Lattner44790342009-09-20 07:17:49 +0000196 NeedPlus = true;
197 }
Chad Rosier095e1cd2012-10-03 19:00:20 +0000198
Chris Lattner44790342009-09-20 07:17:49 +0000199 if (!DispSpec.isImm()) {
200 if (NeedPlus) O << " + ";
201 assert(DispSpec.isExpr() && "non-immediate displacement for LEA?");
Matt Arsenault8b643552015-06-09 00:31:39 +0000202 DispSpec.getExpr()->print(O, &MAI);
Chris Lattner44790342009-09-20 07:17:49 +0000203 } else {
204 int64_t DispVal = DispSpec.getImm();
205 if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg())) {
206 if (NeedPlus) {
207 if (DispVal > 0)
208 O << " + ";
209 else {
210 O << " - ";
211 DispVal = -DispVal;
212 }
213 }
Daniel Maleaa3d42452013-08-01 21:18:16 +0000214 O << formatImm(DispVal);
Chris Lattner44790342009-09-20 07:17:49 +0000215 }
216 }
Michael Liao5bf95782014-12-04 05:20:33 +0000217
Chris Lattner44790342009-09-20 07:17:49 +0000218 O << ']';
219}
Craig Topper18854172013-08-25 22:23:38 +0000220
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000221void X86IntelInstPrinter::printSrcIdx(const MCInst *MI, unsigned Op,
222 raw_ostream &O) {
223 const MCOperand &SegReg = MI->getOperand(Op+1);
224
225 // If this has a segment register, print it.
226 if (SegReg.getReg()) {
227 printOperand(MI, Op+1, O);
228 O << ':';
229 }
230 O << '[';
231 printOperand(MI, Op, O);
232 O << ']';
233}
234
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000235void X86IntelInstPrinter::printDstIdx(const MCInst *MI, unsigned Op,
236 raw_ostream &O) {
237 // DI accesses are always ES-based.
238 O << "es:[";
239 printOperand(MI, Op, O);
240 O << ']';
241}
242
Craig Topper18854172013-08-25 22:23:38 +0000243void X86IntelInstPrinter::printMemOffset(const MCInst *MI, unsigned Op,
244 raw_ostream &O) {
245 const MCOperand &DispSpec = MI->getOperand(Op);
Craig Topper35da3d12014-01-16 07:36:58 +0000246 const MCOperand &SegReg = MI->getOperand(Op+1);
247
248 // If this has a segment register, print it.
249 if (SegReg.getReg()) {
250 printOperand(MI, Op+1, O);
251 O << ':';
252 }
Craig Topper18854172013-08-25 22:23:38 +0000253
254 O << '[';
255
256 if (DispSpec.isImm()) {
257 O << formatImm(DispSpec.getImm());
258 } else {
259 assert(DispSpec.isExpr() && "non-immediate displacement?");
Matt Arsenault8b643552015-06-09 00:31:39 +0000260 DispSpec.getExpr()->print(O, &MAI);
Craig Topper18854172013-08-25 22:23:38 +0000261 }
262
263 O << ']';
264}
Craig Topper0271d102015-01-23 08:00:59 +0000265
266void X86IntelInstPrinter::printU8Imm(const MCInst *MI, unsigned Op,
267 raw_ostream &O) {
Peter Collingbournec7766772016-10-20 01:58:34 +0000268 if (MI->getOperand(Op).isExpr())
269 return MI->getOperand(Op).getExpr()->print(O, &MAI);
270
Craig Topper0271d102015-01-23 08:00:59 +0000271 O << formatImm(MI->getOperand(Op).getImm() & 0xff);
272}