Chad Rosier | 095e1cd | 2012-10-03 19:00:20 +0000 | [diff] [blame] | 1 | //===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===// |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Chad Rosier | 095e1cd | 2012-10-03 19:00:20 +0000 | [diff] [blame] | 10 | // This file includes code for rendering MCInst instances as Intel-style |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 11 | // assembly. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 15 | #include "X86IntelInstPrinter.h" |
Michael Liao | 425c0db | 2012-09-26 05:13:44 +0000 | [diff] [blame] | 16 | #include "MCTargetDesc/X86BaseInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 17 | #include "X86InstComments.h" |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCExpr.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCInst.h" |
Eugene Zelenko | 90562df | 2017-02-06 21:55:43 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCInstrDesc.h" |
Craig Topper | dab9e35 | 2012-04-02 07:01:04 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCInstrInfo.h" |
Eugene Zelenko | 90562df | 2017-02-06 21:55:43 +0000 | [diff] [blame] | 22 | #include "llvm/Support/Casting.h" |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 23 | #include "llvm/Support/ErrorHandling.h" |
Eugene Zelenko | 90562df | 2017-02-06 21:55:43 +0000 | [diff] [blame] | 24 | #include <cassert> |
| 25 | #include <cstdint> |
| 26 | |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 27 | using namespace llvm; |
| 28 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 29 | #define DEBUG_TYPE "asm-printer" |
| 30 | |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 31 | #include "X86GenAsmWriter1.inc" |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 32 | |
Rafael Espindola | d686052 | 2011-06-02 02:34:55 +0000 | [diff] [blame] | 33 | void X86IntelInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const { |
| 34 | OS << getRegisterName(RegNo); |
Rafael Espindola | 08600bc | 2011-05-30 20:20:15 +0000 | [diff] [blame] | 35 | } |
| 36 | |
Owen Anderson | a0c3b97 | 2011-09-15 23:38:46 +0000 | [diff] [blame] | 37 | void X86IntelInstPrinter::printInst(const MCInst *MI, raw_ostream &OS, |
Akira Hatanaka | b46d023 | 2015-03-27 20:36:02 +0000 | [diff] [blame] | 38 | StringRef Annot, |
| 39 | const MCSubtargetInfo &STI) { |
Michael Liao | 425c0db | 2012-09-26 05:13:44 +0000 | [diff] [blame] | 40 | const MCInstrDesc &Desc = MII.get(MI->getOpcode()); |
| 41 | uint64_t TSFlags = Desc.TSFlags; |
Craig Topper | 6fd634b | 2018-01-25 21:23:57 +0000 | [diff] [blame] | 42 | unsigned Flags = MI->getFlags(); |
Michael Liao | 425c0db | 2012-09-26 05:13:44 +0000 | [diff] [blame] | 43 | |
Craig Topper | 6fd634b | 2018-01-25 21:23:57 +0000 | [diff] [blame] | 44 | if ((TSFlags & X86II::LOCK) || (Flags & X86::IP_HAS_LOCK)) |
Andrew V. Tischenko | 0916c6b | 2017-11-03 15:25:13 +0000 | [diff] [blame] | 45 | OS << "\tlock\t"; |
Michael Liao | 425c0db | 2012-09-26 05:13:44 +0000 | [diff] [blame] | 46 | |
Andrew V. Tischenko | bfc9061 | 2017-10-16 11:14:29 +0000 | [diff] [blame] | 47 | if (Flags & X86::IP_HAS_REPEAT_NE) |
Andrew V. Tischenko | 0916c6b | 2017-11-03 15:25:13 +0000 | [diff] [blame] | 48 | OS << "\trepne\t"; |
Andrew V. Tischenko | bfc9061 | 2017-10-16 11:14:29 +0000 | [diff] [blame] | 49 | else if (Flags & X86::IP_HAS_REPEAT) |
Andrew V. Tischenko | 0916c6b | 2017-11-03 15:25:13 +0000 | [diff] [blame] | 50 | OS << "\trep\t"; |
Andrew V. Tischenko | bfc9061 | 2017-10-16 11:14:29 +0000 | [diff] [blame] | 51 | |
Oren Ben Simhon | fdd72fd | 2018-03-17 13:29:46 +0000 | [diff] [blame] | 52 | if ((TSFlags & X86II::NOTRACK) || (Flags & X86::IP_HAS_NOTRACK)) |
| 53 | OS << "\tnotrack\t"; |
| 54 | |
Chris Lattner | 7012916 | 2010-04-04 05:04:31 +0000 | [diff] [blame] | 55 | printInstruction(MI, OS); |
Kevin Enderby | 6fbcd8d | 2012-02-23 18:18:17 +0000 | [diff] [blame] | 56 | |
| 57 | // Next always print the annotation. |
| 58 | printAnnotation(OS, Annot); |
| 59 | |
Chris Lattner | 7a05e6d | 2010-08-28 20:42:31 +0000 | [diff] [blame] | 60 | // If verbose assembly is enabled, we can print some informative comments. |
Kevin Enderby | 6fbcd8d | 2012-02-23 18:18:17 +0000 | [diff] [blame] | 61 | if (CommentStream) |
Craig Topper | 9804c67 | 2018-03-10 03:12:00 +0000 | [diff] [blame] | 62 | EmitAnyX86InstComments(MI, *CommentStream, MII, getRegisterName); |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 63 | } |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 64 | |
Craig Topper | 6772eac | 2015-01-28 10:09:52 +0000 | [diff] [blame] | 65 | void X86IntelInstPrinter::printSSEAVXCC(const MCInst *MI, unsigned Op, |
| 66 | raw_ostream &O) { |
| 67 | int64_t Imm = MI->getOperand(Op).getImm(); |
Craig Topper | f1c2016 | 2012-10-09 05:26:13 +0000 | [diff] [blame] | 68 | switch (Imm) { |
| 69 | default: llvm_unreachable("Invalid avxcc argument!"); |
| 70 | case 0: O << "eq"; break; |
| 71 | case 1: O << "lt"; break; |
| 72 | case 2: O << "le"; break; |
| 73 | case 3: O << "unord"; break; |
| 74 | case 4: O << "neq"; break; |
| 75 | case 5: O << "nlt"; break; |
| 76 | case 6: O << "nle"; break; |
| 77 | case 7: O << "ord"; break; |
| 78 | case 8: O << "eq_uq"; break; |
| 79 | case 9: O << "nge"; break; |
| 80 | case 0xa: O << "ngt"; break; |
| 81 | case 0xb: O << "false"; break; |
| 82 | case 0xc: O << "neq_oq"; break; |
| 83 | case 0xd: O << "ge"; break; |
| 84 | case 0xe: O << "gt"; break; |
| 85 | case 0xf: O << "true"; break; |
Elena Demikhovsky | 1adc1d5 | 2012-02-08 08:37:26 +0000 | [diff] [blame] | 86 | case 0x10: O << "eq_os"; break; |
| 87 | case 0x11: O << "lt_oq"; break; |
| 88 | case 0x12: O << "le_oq"; break; |
| 89 | case 0x13: O << "unord_s"; break; |
| 90 | case 0x14: O << "neq_us"; break; |
| 91 | case 0x15: O << "nlt_uq"; break; |
| 92 | case 0x16: O << "nle_uq"; break; |
| 93 | case 0x17: O << "ord_s"; break; |
| 94 | case 0x18: O << "eq_us"; break; |
| 95 | case 0x19: O << "nge_uq"; break; |
| 96 | case 0x1a: O << "ngt_uq"; break; |
| 97 | case 0x1b: O << "false_os"; break; |
| 98 | case 0x1c: O << "neq_os"; break; |
| 99 | case 0x1d: O << "ge_oq"; break; |
| 100 | case 0x1e: O << "gt_oq"; break; |
| 101 | case 0x1f: O << "true_us"; break; |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 102 | } |
| 103 | } |
| 104 | |
Craig Topper | 916708f | 2015-02-13 07:42:25 +0000 | [diff] [blame] | 105 | void X86IntelInstPrinter::printXOPCC(const MCInst *MI, unsigned Op, |
| 106 | raw_ostream &O) { |
| 107 | int64_t Imm = MI->getOperand(Op).getImm(); |
| 108 | switch (Imm) { |
| 109 | default: llvm_unreachable("Invalid xopcc argument!"); |
| 110 | case 0: O << "lt"; break; |
| 111 | case 1: O << "le"; break; |
| 112 | case 2: O << "gt"; break; |
| 113 | case 3: O << "ge"; break; |
| 114 | case 4: O << "eq"; break; |
| 115 | case 5: O << "neq"; break; |
| 116 | case 6: O << "false"; break; |
| 117 | case 7: O << "true"; break; |
| 118 | } |
| 119 | } |
| 120 | |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 121 | void X86IntelInstPrinter::printRoundingControl(const MCInst *MI, unsigned Op, |
Craig Topper | 916708f | 2015-02-13 07:42:25 +0000 | [diff] [blame] | 122 | raw_ostream &O) { |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 123 | int64_t Imm = MI->getOperand(Op).getImm() & 0x3; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 124 | switch (Imm) { |
| 125 | case 0: O << "{rn-sae}"; break; |
| 126 | case 1: O << "{rd-sae}"; break; |
| 127 | case 2: O << "{ru-sae}"; break; |
| 128 | case 3: O << "{rz-sae}"; break; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 129 | } |
| 130 | } |
| 131 | |
Chad Rosier | 38e05a9 | 2012-09-10 22:50:57 +0000 | [diff] [blame] | 132 | /// printPCRelImm - This is used to print an immediate value that ends up |
Chris Lattner | 13306a1 | 2009-09-20 07:47:59 +0000 | [diff] [blame] | 133 | /// being encoded as a pc-relative value. |
Chad Rosier | 38e05a9 | 2012-09-10 22:50:57 +0000 | [diff] [blame] | 134 | void X86IntelInstPrinter::printPCRelImm(const MCInst *MI, unsigned OpNo, |
| 135 | raw_ostream &O) { |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 136 | const MCOperand &Op = MI->getOperand(OpNo); |
| 137 | if (Op.isImm()) |
Daniel Malea | a3d4245 | 2013-08-01 21:18:16 +0000 | [diff] [blame] | 138 | O << formatImm(Op.getImm()); |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 139 | else { |
| 140 | assert(Op.isExpr() && "unknown pcrel immediate operand"); |
Kevin Enderby | 6fbcd8d | 2012-02-23 18:18:17 +0000 | [diff] [blame] | 141 | // If a symbolic branch target was added as a constant expression then print |
| 142 | // that address in hex. |
| 143 | const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr()); |
| 144 | int64_t Address; |
Jim Grosbach | 13760bd | 2015-05-30 01:25:56 +0000 | [diff] [blame] | 145 | if (BranchTarget && BranchTarget->evaluateAsAbsolute(Address)) { |
Daniel Malea | a3d4245 | 2013-08-01 21:18:16 +0000 | [diff] [blame] | 146 | O << formatHex((uint64_t)Address); |
Kevin Enderby | 6fbcd8d | 2012-02-23 18:18:17 +0000 | [diff] [blame] | 147 | } |
| 148 | else { |
| 149 | // Otherwise, just print the expression. |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 150 | Op.getExpr()->print(O, &MAI); |
Kevin Enderby | 6fbcd8d | 2012-02-23 18:18:17 +0000 | [diff] [blame] | 151 | } |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 152 | } |
| 153 | } |
| 154 | |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 155 | void X86IntelInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 156 | raw_ostream &O) { |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 157 | const MCOperand &Op = MI->getOperand(OpNo); |
| 158 | if (Op.isReg()) { |
Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 159 | printRegName(O, Op.getReg()); |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 160 | } else if (Op.isImm()) { |
Daniel Malea | a3d4245 | 2013-08-01 21:18:16 +0000 | [diff] [blame] | 161 | O << formatImm((int64_t)Op.getImm()); |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 162 | } else { |
| 163 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Konstantin Belochapka | 741099b | 2017-09-25 19:26:48 +0000 | [diff] [blame] | 164 | O << "offset "; |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 165 | Op.getExpr()->print(O, &MAI); |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 166 | } |
| 167 | } |
| 168 | |
Chris Lattner | f469307 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 169 | void X86IntelInstPrinter::printMemReference(const MCInst *MI, unsigned Op, |
| 170 | raw_ostream &O) { |
Manuel Jacob | dcb78db | 2014-03-18 16:14:11 +0000 | [diff] [blame] | 171 | const MCOperand &BaseReg = MI->getOperand(Op+X86::AddrBaseReg); |
| 172 | unsigned ScaleVal = MI->getOperand(Op+X86::AddrScaleAmt).getImm(); |
| 173 | const MCOperand &IndexReg = MI->getOperand(Op+X86::AddrIndexReg); |
| 174 | const MCOperand &DispSpec = MI->getOperand(Op+X86::AddrDisp); |
| 175 | const MCOperand &SegReg = MI->getOperand(Op+X86::AddrSegmentReg); |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 176 | |
Chris Lattner | f469307 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 177 | // If this has a segment register, print it. |
| 178 | if (SegReg.getReg()) { |
Manuel Jacob | dcb78db | 2014-03-18 16:14:11 +0000 | [diff] [blame] | 179 | printOperand(MI, Op+X86::AddrSegmentReg, O); |
Chris Lattner | f469307 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 180 | O << ':'; |
| 181 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 182 | |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 183 | O << '['; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 184 | |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 185 | bool NeedPlus = false; |
| 186 | if (BaseReg.getReg()) { |
Manuel Jacob | dcb78db | 2014-03-18 16:14:11 +0000 | [diff] [blame] | 187 | printOperand(MI, Op+X86::AddrBaseReg, O); |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 188 | NeedPlus = true; |
| 189 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 190 | |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 191 | if (IndexReg.getReg()) { |
| 192 | if (NeedPlus) O << " + "; |
| 193 | if (ScaleVal != 1) |
| 194 | O << ScaleVal << '*'; |
Manuel Jacob | dcb78db | 2014-03-18 16:14:11 +0000 | [diff] [blame] | 195 | printOperand(MI, Op+X86::AddrIndexReg, O); |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 196 | NeedPlus = true; |
| 197 | } |
Chad Rosier | 095e1cd | 2012-10-03 19:00:20 +0000 | [diff] [blame] | 198 | |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 199 | if (!DispSpec.isImm()) { |
| 200 | if (NeedPlus) O << " + "; |
| 201 | assert(DispSpec.isExpr() && "non-immediate displacement for LEA?"); |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 202 | DispSpec.getExpr()->print(O, &MAI); |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 203 | } else { |
| 204 | int64_t DispVal = DispSpec.getImm(); |
| 205 | if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg())) { |
| 206 | if (NeedPlus) { |
| 207 | if (DispVal > 0) |
| 208 | O << " + "; |
| 209 | else { |
| 210 | O << " - "; |
| 211 | DispVal = -DispVal; |
| 212 | } |
| 213 | } |
Daniel Malea | a3d4245 | 2013-08-01 21:18:16 +0000 | [diff] [blame] | 214 | O << formatImm(DispVal); |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 215 | } |
| 216 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 217 | |
Chris Lattner | 4479034 | 2009-09-20 07:17:49 +0000 | [diff] [blame] | 218 | O << ']'; |
| 219 | } |
Craig Topper | 1885417 | 2013-08-25 22:23:38 +0000 | [diff] [blame] | 220 | |
David Woodhouse | 2ef8d9c | 2014-01-22 15:08:08 +0000 | [diff] [blame] | 221 | void X86IntelInstPrinter::printSrcIdx(const MCInst *MI, unsigned Op, |
| 222 | raw_ostream &O) { |
| 223 | const MCOperand &SegReg = MI->getOperand(Op+1); |
| 224 | |
| 225 | // If this has a segment register, print it. |
| 226 | if (SegReg.getReg()) { |
| 227 | printOperand(MI, Op+1, O); |
| 228 | O << ':'; |
| 229 | } |
| 230 | O << '['; |
| 231 | printOperand(MI, Op, O); |
| 232 | O << ']'; |
| 233 | } |
| 234 | |
David Woodhouse | b33c2ef | 2014-01-22 15:08:21 +0000 | [diff] [blame] | 235 | void X86IntelInstPrinter::printDstIdx(const MCInst *MI, unsigned Op, |
| 236 | raw_ostream &O) { |
| 237 | // DI accesses are always ES-based. |
| 238 | O << "es:["; |
| 239 | printOperand(MI, Op, O); |
| 240 | O << ']'; |
| 241 | } |
| 242 | |
Craig Topper | 1885417 | 2013-08-25 22:23:38 +0000 | [diff] [blame] | 243 | void X86IntelInstPrinter::printMemOffset(const MCInst *MI, unsigned Op, |
| 244 | raw_ostream &O) { |
| 245 | const MCOperand &DispSpec = MI->getOperand(Op); |
Craig Topper | 35da3d1 | 2014-01-16 07:36:58 +0000 | [diff] [blame] | 246 | const MCOperand &SegReg = MI->getOperand(Op+1); |
| 247 | |
| 248 | // If this has a segment register, print it. |
| 249 | if (SegReg.getReg()) { |
| 250 | printOperand(MI, Op+1, O); |
| 251 | O << ':'; |
| 252 | } |
Craig Topper | 1885417 | 2013-08-25 22:23:38 +0000 | [diff] [blame] | 253 | |
| 254 | O << '['; |
| 255 | |
| 256 | if (DispSpec.isImm()) { |
| 257 | O << formatImm(DispSpec.getImm()); |
| 258 | } else { |
| 259 | assert(DispSpec.isExpr() && "non-immediate displacement?"); |
Matt Arsenault | 8b64355 | 2015-06-09 00:31:39 +0000 | [diff] [blame] | 260 | DispSpec.getExpr()->print(O, &MAI); |
Craig Topper | 1885417 | 2013-08-25 22:23:38 +0000 | [diff] [blame] | 261 | } |
| 262 | |
| 263 | O << ']'; |
| 264 | } |
Craig Topper | 0271d10 | 2015-01-23 08:00:59 +0000 | [diff] [blame] | 265 | |
| 266 | void X86IntelInstPrinter::printU8Imm(const MCInst *MI, unsigned Op, |
| 267 | raw_ostream &O) { |
Peter Collingbourne | c776677 | 2016-10-20 01:58:34 +0000 | [diff] [blame] | 268 | if (MI->getOperand(Op).isExpr()) |
| 269 | return MI->getOperand(Op).getExpr()->print(O, &MAI); |
| 270 | |
Craig Topper | 0271d10 | 2015-01-23 08:00:59 +0000 | [diff] [blame] | 271 | O << formatImm(MI->getOperand(Op).getImm() & 0xff); |
| 272 | } |