blob: dd6c8cbef0335a30137cb05ed8ecee17374578ba [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsTargetMachine.cpp - Define TargetMachine for Mips -------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// Implements the info about Mips target spec.
11//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000013
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "Mips.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000016#include "Mips16FrameLowering.h"
17#include "Mips16HardFloat.h"
18#include "Mips16ISelDAGToDAG.h"
19#include "Mips16ISelLowering.h"
20#include "Mips16InstrInfo.h"
Akira Hatanakafab89292012-08-02 18:21:47 +000021#include "MipsFrameLowering.h"
22#include "MipsInstrInfo.h"
Reed Kotler1595f362013-04-09 19:46:01 +000023#include "MipsModuleISelDAGToDAG.h"
Reed Kotlerfe94cc32013-04-10 16:58:04 +000024#include "MipsOs16.h"
Reed Kotler1595f362013-04-09 19:46:01 +000025#include "MipsSEFrameLowering.h"
Reed Kotler1595f362013-04-09 19:46:01 +000026#include "MipsSEISelDAGToDAG.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000027#include "MipsSEISelLowering.h"
28#include "MipsSEInstrInfo.h"
Reed Kotler1595f362013-04-09 19:46:01 +000029#include "llvm/Analysis/TargetTransformInfo.h"
Andrew Trickccb67362012-02-03 05:12:41 +000030#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/PassManager.h"
Reed Kotler1595f362013-04-09 19:46:01 +000032#include "llvm/Support/Debug.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000033#include "llvm/Support/TargetRegistry.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000034#include "llvm/Support/raw_ostream.h"
Richard Sandiford37cd6cf2013-08-23 10:27:02 +000035#include "llvm/Transforms/Scalar.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000036using namespace llvm;
37
Chandler Carruthe96dd892014-04-21 22:55:11 +000038#define DEBUG_TYPE "mips"
39
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000040extern "C" void LLVMInitializeMipsTarget() {
41 // Register the target.
Akira Hatanaka3d673cc2011-09-21 03:00:58 +000042 RegisterTargetMachine<MipsebTargetMachine> X(TheMipsTarget);
Eli Friedman57c11da2009-08-03 02:22:28 +000043 RegisterTargetMachine<MipselTargetMachine> Y(TheMipselTarget);
Akira Hatanaka30651802012-07-31 21:39:17 +000044 RegisterTargetMachine<MipsebTargetMachine> A(TheMips64Target);
45 RegisterTargetMachine<MipselTargetMachine> B(TheMips64elTarget);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000046}
47
Bruno Cardoso Lopes43318832007-08-28 05:13:42 +000048// On function prologue, the stack is created by decrementing
49// its pointer. Once decremented, all references are done with positive
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000050// offset from the stack/frame pointer, using StackGrowsUp enables
Bruno Cardoso Lopes4659aad2008-08-06 06:14:43 +000051// an easier handling.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000052// Using CodeModel::Large enables different CALL behavior.
Eric Christopher4407dde2014-07-02 00:54:07 +000053MipsTargetMachine::MipsTargetMachine(const Target &T, StringRef TT,
54 StringRef CPU, StringRef FS,
55 const TargetOptions &Options,
56 Reloc::Model RM, CodeModel::Model CM,
57 CodeGenOpt::Level OL, bool isLittle)
58 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Eric Christophera9353d12014-09-26 01:44:08 +000059 isLittle(isLittle), Subtarget(nullptr),
60 DefaultSubtarget(TT, CPU, FS, isLittle, this),
Eric Christopher4e7d1e72014-07-18 23:41:32 +000061 NoMips16Subtarget(TT, CPU, FS.empty() ? "-mips16" : FS.str() + ",-mips16",
62 isLittle, this),
63 Mips16Subtarget(TT, CPU, FS.empty() ? "+mips16" : FS.str() + ",+mips16",
64 isLittle, this) {
65 Subtarget = &DefaultSubtarget;
Rafael Espindola227144c2013-05-13 01:16:13 +000066 initAsmInfo();
Bruno Cardoso Lopes35d86e62007-10-09 03:01:19 +000067}
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000068
David Blaikiea379b1812011-12-20 02:50:00 +000069void MipsebTargetMachine::anchor() { }
70
Akira Hatanaka3d673cc2011-09-21 03:00:58 +000071MipsebTargetMachine::
72MipsebTargetMachine(const Target &T, StringRef TT,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000073 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000074 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000075 CodeGenOpt::Level OL)
76 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Akira Hatanaka3d673cc2011-09-21 03:00:58 +000077
David Blaikiea379b1812011-12-20 02:50:00 +000078void MipselTargetMachine::anchor() { }
79
Bruno Cardoso Lopes326a0372008-06-04 01:45:25 +000080MipselTargetMachine::
Evan Cheng2129f592011-07-19 06:37:02 +000081MipselTargetMachine(const Target &T, StringRef TT,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000082 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000083 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000084 CodeGenOpt::Level OL)
85 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Bruno Cardoso Lopes326a0372008-06-04 01:45:25 +000086
Eric Christophera9353d12014-09-26 01:44:08 +000087const MipsSubtarget *
David Majnemerde360752014-09-26 02:57:05 +000088MipsTargetMachine::getSubtargetImpl(const Function &F) const {
Eric Christophera9353d12014-09-26 01:44:08 +000089 AttributeSet FnAttrs = F.getAttributes();
90 Attribute CPUAttr =
91 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-cpu");
92 Attribute FSAttr =
93 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-features");
94
95 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
96 ? CPUAttr.getValueAsString().str()
97 : TargetCPU;
98 std::string FS = !FSAttr.hasAttribute(Attribute::None)
99 ? FSAttr.getValueAsString().str()
100 : TargetFS;
101 bool hasMips16Attr =
102 !FnAttrs.getAttribute(AttributeSet::FunctionIndex, "mips16")
103 .hasAttribute(Attribute::None);
104 bool hasNoMips16Attr =
105 !FnAttrs.getAttribute(AttributeSet::FunctionIndex, "nomips16")
106 .hasAttribute(Attribute::None);
107
Eric Christopher6a0551e2014-09-29 21:57:54 +0000108 // FIXME: This is related to the code below to reset the target options,
109 // we need to know whether or not the soft float flag is set on the
110 // function before we can generate a subtarget. We also need to use
111 // it as a key for the subtarget since that can be the only difference
112 // between two functions.
113 Attribute SFAttr =
114 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "use-soft-float");
115 bool softFloat = !SFAttr.hasAttribute(Attribute::None)
Eric Christophera2db9222014-09-29 23:31:13 +0000116 ? SFAttr.getValueAsString() == "true"
Eric Christopher6a0551e2014-09-29 21:57:54 +0000117 : Options.UseSoftFloat;
118
Eric Christophera9353d12014-09-26 01:44:08 +0000119 if (hasMips16Attr)
120 FS += FS.empty() ? "+mips16" : ",+mips16";
121 else if (hasNoMips16Attr)
122 FS += FS.empty() ? "-mips16" : ",-mips16";
123
Eric Christopher6a0551e2014-09-29 21:57:54 +0000124 auto &I = SubtargetMap[CPU + FS + (softFloat ? "use-soft-float=true"
125 : "use-soft-float=false")];
Eric Christophera9353d12014-09-26 01:44:08 +0000126 if (!I) {
127 // This needs to be done before we create a new subtarget since any
128 // creation will depend on the TM and the code generation flags on the
129 // function that reside in TargetOptions.
130 resetTargetOptions(F);
David Majnemerec44e4d2014-09-26 04:47:54 +0000131 I = llvm::make_unique<MipsSubtarget>(TargetTriple, CPU, FS, isLittle, this);
Eric Christophera9353d12014-09-26 01:44:08 +0000132 }
133 return I.get();
134}
135
Eric Christopher4e7d1e72014-07-18 23:41:32 +0000136void MipsTargetMachine::resetSubtarget(MachineFunction *MF) {
137 DEBUG(dbgs() << "resetSubtarget\n");
Eric Christophera9353d12014-09-26 01:44:08 +0000138
David Majnemerde360752014-09-26 02:57:05 +0000139 Subtarget = const_cast<MipsSubtarget *>(getSubtargetImpl(*MF->getFunction()));
Eric Christopherfc6de422014-08-05 02:39:49 +0000140 MF->setSubtarget(Subtarget);
Eric Christopher4e7d1e72014-07-18 23:41:32 +0000141 return;
142}
143
Andrew Trickccb67362012-02-03 05:12:41 +0000144namespace {
145/// Mips Code Generator Pass Configuration Options.
146class MipsPassConfig : public TargetPassConfig {
147public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000148 MipsPassConfig(MipsTargetMachine *TM, PassManagerBase &PM)
Akira Hatanaka3c0d6af2013-10-07 19:13:53 +0000149 : TargetPassConfig(TM, PM) {
150 // The current implementation of long branch pass requires a scratch
151 // register ($at) to be available before branch instructions. Tail merging
152 // can break this requirement, so disable it when long branch pass is
153 // enabled.
154 EnableTailMerge = !getMipsSubtarget().enableLongBranchPass();
155 }
Andrew Trickccb67362012-02-03 05:12:41 +0000156
157 MipsTargetMachine &getMipsTargetMachine() const {
158 return getTM<MipsTargetMachine>();
159 }
160
161 const MipsSubtarget &getMipsSubtarget() const {
162 return *getMipsTargetMachine().getSubtargetImpl();
163 }
164
Craig Topper56c590a2014-04-29 07:58:02 +0000165 void addIRPasses() override;
166 bool addInstSelector() override;
167 void addMachineSSAOptimization() override;
168 bool addPreEmitPass() override;
Reed Kotler96b74022014-03-10 16:31:25 +0000169
Craig Topper56c590a2014-04-29 07:58:02 +0000170 bool addPreRegAlloc() override;
Reed Kotler96b74022014-03-10 16:31:25 +0000171
Andrew Trickccb67362012-02-03 05:12:41 +0000172};
173} // namespace
174
Andrew Trickf8ea1082012-02-04 02:56:59 +0000175TargetPassConfig *MipsTargetMachine::createPassConfig(PassManagerBase &PM) {
176 return new MipsPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000177}
178
Reed Kotlerfe94cc32013-04-10 16:58:04 +0000179void MipsPassConfig::addIRPasses() {
180 TargetPassConfig::addIRPasses();
Robin Morissete2de06b2014-10-16 20:34:57 +0000181 addPass(createAtomicExpandPass(&getMipsTargetMachine()));
Reed Kotlerfe94cc32013-04-10 16:58:04 +0000182 if (getMipsSubtarget().os16())
183 addPass(createMipsOs16(getMipsTargetMachine()));
Reed Kotler783c7942013-05-10 22:25:39 +0000184 if (getMipsSubtarget().inMips16HardFloat())
185 addPass(createMips16HardFloat(getMipsTargetMachine()));
Reed Kotlerfe94cc32013-04-10 16:58:04 +0000186}
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000187// Install an instruction selector pass using
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000188// the ISelDag to gen Mips code.
Bill Wendlingb12f16e2012-05-01 08:27:43 +0000189bool MipsPassConfig::addInstSelector() {
Eric Christophera08db01b2014-07-18 20:29:02 +0000190 addPass(createMipsModuleISelDag(getMipsTargetMachine()));
191 addPass(createMips16ISelDag(getMipsTargetMachine()));
192 addPass(createMipsSEISelDag(getMipsTargetMachine()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000193 return false;
194}
195
Akira Hatanaka168d4e52013-11-27 23:38:42 +0000196void MipsPassConfig::addMachineSSAOptimization() {
197 addPass(createMipsOptimizePICCallPass(getMipsTargetMachine()));
198 TargetPassConfig::addMachineSSAOptimization();
199}
200
Reed Kotler96b74022014-03-10 16:31:25 +0000201bool MipsPassConfig::addPreRegAlloc() {
202 if (getOptLevel() == CodeGenOpt::None) {
203 addPass(createMipsOptimizePICCallPass(getMipsTargetMachine()));
204 return true;
205 }
206 else
207 return false;
208}
209
Reed Kotler1595f362013-04-09 19:46:01 +0000210void MipsTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
Eric Christopher4e7d1e72014-07-18 23:41:32 +0000211 if (Subtarget->allowMixed16_32()) {
Reed Kotler1595f362013-04-09 19:46:01 +0000212 DEBUG(errs() << "No ");
213 //FIXME: The Basic Target Transform Info
214 // pass needs to become a function pass instead of
215 // being an immutable pass and then this method as it exists now
216 // would be unnecessary.
217 PM.add(createNoTargetTransformInfoPass());
218 } else
219 LLVMTargetMachine::addAnalysisPasses(PM);
220 DEBUG(errs() << "Target Transform Info Pass Added\n");
221}
222
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000223// Implemented by targets that want to run passes immediately before
224// machine code is emitted. return true if -print-machineinstrs should
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000225// print out the code after the passes.
Bill Wendlingb12f16e2012-05-01 08:27:43 +0000226bool MipsPassConfig::addPreEmitPass() {
Akira Hatanakaeb365222012-06-14 01:19:35 +0000227 MipsTargetMachine &TM = getMipsTargetMachine();
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000228 addPass(createMipsDelaySlotFillerPass(TM));
Eric Christophera08db01b2014-07-18 20:29:02 +0000229 addPass(createMipsLongBranchPass(TM));
230 addPass(createMipsConstantIslandPass(TM));
Bruno Cardoso Lopesa7465122007-08-18 01:58:15 +0000231 return true;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000232}