blob: 31cf1c125841cf98860fb1f4cac4a7c50c5217d5 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcTargetMachine.cpp - Define TargetMachine for Sparc -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "SparcTargetMachine.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000014#include "SparcTargetObjectFile.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "Sparc.h"
Andrew Trickccb67362012-02-03 05:12:41 +000016#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/PassManager.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000018#include "llvm/Support/TargetRegistry.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000019using namespace llvm;
20
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000021extern "C" void LLVMInitializeSparcTarget() {
22 // Register the target.
Chris Lattner8228b112010-02-04 06:34:01 +000023 RegisterTargetMachine<SparcV8TargetMachine> X(TheSparcTarget);
24 RegisterTargetMachine<SparcV9TargetMachine> Y(TheSparcV9Target);
Jim Laskeyae92ce82006-09-07 23:39:26 +000025}
26
Chris Lattner158e1f52006-02-05 05:50:24 +000027/// SparcTargetMachine ctor - Create an ILP32 architecture model
28///
Andrew Trickccb67362012-02-03 05:12:41 +000029SparcTargetMachine::SparcTargetMachine(const Target &T, StringRef TT,
Evan Cheng2129f592011-07-19 06:37:02 +000030 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000031 const TargetOptions &Options,
Evan Chengefd9b422011-07-20 07:51:56 +000032 Reloc::Model RM, CodeModel::Model CM,
Evan Chengecb29082011-11-16 08:38:26 +000033 CodeGenOpt::Level OL,
Evan Chengefd9b422011-07-20 07:51:56 +000034 bool is64bit)
Nick Lewycky50f02cb2011-12-02 22:16:29 +000035 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Aditya Nandakumara2719322014-11-13 09:26:31 +000036 TLOF(make_unique<SparcELFTargetObjectFile>()),
Eric Christopherca38fdc2014-06-26 22:33:55 +000037 Subtarget(TT, CPU, FS, *this, is64bit) {
Rafael Espindola227144c2013-05-13 01:16:13 +000038 initAsmInfo();
Chris Lattner158e1f52006-02-05 05:50:24 +000039}
40
Andrew Trickccb67362012-02-03 05:12:41 +000041namespace {
42/// Sparc Code Generator Pass Configuration Options.
43class SparcPassConfig : public TargetPassConfig {
44public:
Andrew Trickf8ea1082012-02-04 02:56:59 +000045 SparcPassConfig(SparcTargetMachine *TM, PassManagerBase &PM)
46 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +000047
48 SparcTargetMachine &getSparcTargetMachine() const {
49 return getTM<SparcTargetMachine>();
50 }
51
Robin Morissete2de06b2014-10-16 20:34:57 +000052 void addIRPasses() override;
Craig Topperb0c941b2014-04-29 07:57:13 +000053 bool addInstSelector() override;
54 bool addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +000055};
56} // namespace
57
Andrew Trickf8ea1082012-02-04 02:56:59 +000058TargetPassConfig *SparcTargetMachine::createPassConfig(PassManagerBase &PM) {
59 return new SparcPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +000060}
61
Robin Morissete2de06b2014-10-16 20:34:57 +000062void SparcPassConfig::addIRPasses() {
63 addPass(createAtomicExpandPass(&getSparcTargetMachine()));
64
65 TargetPassConfig::addIRPasses();
66}
67
Andrew Trickccb67362012-02-03 05:12:41 +000068bool SparcPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000069 addPass(createSparcISelDag(getSparcTargetMachine()));
Chris Lattner158e1f52006-02-05 05:50:24 +000070 return false;
71}
72
Chris Lattner12e97302006-09-04 04:14:57 +000073/// addPreEmitPass - This pass may be implemented by targets that want to run
74/// passes immediately before machine code is emitted. This should return
75/// true if -print-machineinstrs should print out the code after the passes.
Andrew Trickccb67362012-02-03 05:12:41 +000076bool SparcPassConfig::addPreEmitPass(){
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000077 addPass(createSparcDelaySlotFillerPass(getSparcTargetMachine()));
Chris Lattner12e97302006-09-04 04:14:57 +000078 return true;
79}
Chris Lattner8228b112010-02-04 06:34:01 +000080
David Blaikiea379b1812011-12-20 02:50:00 +000081void SparcV8TargetMachine::anchor() { }
82
Chris Lattner8228b112010-02-04 06:34:01 +000083SparcV8TargetMachine::SparcV8TargetMachine(const Target &T,
Evan Chengefd9b422011-07-20 07:51:56 +000084 StringRef TT, StringRef CPU,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000085 StringRef FS,
86 const TargetOptions &Options,
87 Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +000088 CodeModel::Model CM,
89 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +000090 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {
Chris Lattner8228b112010-02-04 06:34:01 +000091}
92
David Blaikiea379b1812011-12-20 02:50:00 +000093void SparcV9TargetMachine::anchor() { }
94
Andrew Trickccb67362012-02-03 05:12:41 +000095SparcV9TargetMachine::SparcV9TargetMachine(const Target &T,
Evan Chengefd9b422011-07-20 07:51:56 +000096 StringRef TT, StringRef CPU,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000097 StringRef FS,
98 const TargetOptions &Options,
99 Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000100 CodeModel::Model CM,
101 CodeGenOpt::Level OL)
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000102 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {
Chris Lattner8228b112010-02-04 06:34:01 +0000103}