blob: 3f117bc61281b3470be315105872d3a4d849bd0b [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015//===----------------------------------------------------------------------===//
16// ARM specific DAG Nodes.
17//
Rafael Espindolae45a79a2006-09-11 17:25:40 +000018
Evan Cheng10043e22007-01-19 07:51:42 +000019// Type profiles.
20def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000021
Evan Cheng10043e22007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000023
Evan Cheng10043e22007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000025
Evan Cheng10043e22007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000029
Evan Cheng10043e22007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
43
Evan Cheng10043e22007-01-19 07:51:42 +000044// Node definitions.
45def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng10043e22007-01-19 07:51:42 +000046def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
47
48def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
49 [SDNPHasChain, SDNPOutFlag]>;
50def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
Evan Cheng456db392007-02-03 09:11:58 +000051 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Evan Cheng10043e22007-01-19 07:51:42 +000052
53def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
55def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
56 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
57
58def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
59 [SDNPHasChain, SDNPOptInFlag]>;
60
61def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
62 [SDNPInFlag]>;
63def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
64 [SDNPInFlag]>;
65
66def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
67 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
68
69def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
70 [SDNPHasChain]>;
71
72def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
73 [SDNPOutFlag]>;
74
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +000075def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
Evan Cheng10043e22007-01-19 07:51:42 +000078def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
79
80def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
81def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
82def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000083
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000084def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
85
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000086//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +000087// ARM Instruction Predicate Definitions.
88//
89def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
90def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
91def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
92def IsThumb : Predicate<"Subtarget->isThumb()">;
93def IsARM : Predicate<"!Subtarget->isThumb()">;
94
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000095//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +000096// ARM Flag Definitions.
97
98class RegConstraint<string C> {
99 string Constraints = C;
100}
101
102//===----------------------------------------------------------------------===//
103// ARM specific transformation functions and pattern fragments.
104//
105
106// so_imm_XFORM - Return a so_imm value packed into the format described for
107// so_imm def below.
108def so_imm_XFORM : SDNodeXForm<imm, [{
109 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getValue()),
110 MVT::i32);
111}]>;
112
113// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
114// so_imm_neg def below.
115def so_imm_neg_XFORM : SDNodeXForm<imm, [{
116 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getValue()),
117 MVT::i32);
118}]>;
119
120// so_imm_not_XFORM - Return a so_imm value packed into the format described for
121// so_imm_not def below.
122def so_imm_not_XFORM : SDNodeXForm<imm, [{
123 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getValue()),
124 MVT::i32);
125}]>;
126
127// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
128def rot_imm : PatLeaf<(i32 imm), [{
129 int32_t v = (int32_t)N->getValue();
130 return v == 8 || v == 16 || v == 24;
131}]>;
132
133/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
134def imm1_15 : PatLeaf<(i32 imm), [{
135 return (int32_t)N->getValue() >= 1 && (int32_t)N->getValue() < 16;
136}]>;
137
138/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
139def imm16_31 : PatLeaf<(i32 imm), [{
140 return (int32_t)N->getValue() >= 16 && (int32_t)N->getValue() < 32;
141}]>;
142
143def so_imm_neg :
144 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(-(int)N->getValue()) != -1; }],
145 so_imm_neg_XFORM>;
146
Evan Cheng5be3e092007-03-19 07:09:02 +0000147def so_imm_not :
Evan Cheng10043e22007-01-19 07:51:42 +0000148 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(~(int)N->getValue()) != -1; }],
149 so_imm_not_XFORM>;
150
151// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
152def sext_16_node : PatLeaf<(i32 GPR:$a), [{
153 return TLI.ComputeNumSignBits(SDOperand(N,0)) >= 17;
154}]>;
155
156
Evan Cheng10043e22007-01-19 07:51:42 +0000157
158//===----------------------------------------------------------------------===//
159// Operand Definitions.
160//
161
162// Branch target.
163def brtarget : Operand<OtherVT>;
164
Evan Cheng10043e22007-01-19 07:51:42 +0000165// A list of registers separated by comma. Used by load/store multiple.
166def reglist : Operand<i32> {
167 let PrintMethod = "printRegisterList";
168}
169
170// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
171def cpinst_operand : Operand<i32> {
172 let PrintMethod = "printCPInstOperand";
173}
174
175def jtblock_operand : Operand<i32> {
176 let PrintMethod = "printJTBlockOperand";
177}
178
179// Local PC labels.
180def pclabel : Operand<i32> {
181 let PrintMethod = "printPCLabel";
182}
183
184// shifter_operand operands: so_reg and so_imm.
185def so_reg : Operand<i32>, // reg reg imm
186 ComplexPattern<i32, 3, "SelectShifterOperandReg",
187 [shl,srl,sra,rotr]> {
188 let PrintMethod = "printSORegOperand";
189 let MIOperandInfo = (ops GPR, GPR, i32imm);
190}
191
192// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
193// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
194// represented in the imm field in the same 12-bit form that they are encoded
195// into so_imm instructions: the 8-bit immediate is the least significant bits
196// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
197def so_imm : Operand<i32>,
198 PatLeaf<(imm),
199 [{ return ARM_AM::getSOImmVal(N->getValue()) != -1; }],
200 so_imm_XFORM> {
201 let PrintMethod = "printSOImmOperand";
202}
203
Evan Cheng9e7b8382007-03-20 08:11:30 +0000204// Break so_imm's up into two pieces. This handles immediates with up to 16
205// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
206// get the first/second pieces.
207def so_imm2part : Operand<i32>,
208 PatLeaf<(imm),
209 [{ return ARM_AM::isSOImmTwoPartVal((unsigned)N->getValue()); }]> {
210 let PrintMethod = "printSOImm2PartOperand";
211}
212
213def so_imm2part_1 : SDNodeXForm<imm, [{
214 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getValue());
215 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
216}]>;
217
218def so_imm2part_2 : SDNodeXForm<imm, [{
219 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getValue());
220 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
221}]>;
222
Evan Cheng10043e22007-01-19 07:51:42 +0000223
224// Define ARM specific addressing modes.
225
226// addrmode2 := reg +/- reg shop imm
227// addrmode2 := reg +/- imm12
228//
229def addrmode2 : Operand<i32>,
230 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
231 let PrintMethod = "printAddrMode2Operand";
232 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
233}
234
235def am2offset : Operand<i32>,
236 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
237 let PrintMethod = "printAddrMode2OffsetOperand";
238 let MIOperandInfo = (ops GPR, i32imm);
239}
240
241// addrmode3 := reg +/- reg
242// addrmode3 := reg +/- imm8
243//
244def addrmode3 : Operand<i32>,
245 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
246 let PrintMethod = "printAddrMode3Operand";
247 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
248}
249
250def am3offset : Operand<i32>,
251 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
252 let PrintMethod = "printAddrMode3OffsetOperand";
253 let MIOperandInfo = (ops GPR, i32imm);
254}
255
256// addrmode4 := reg, <mode|W>
257//
258def addrmode4 : Operand<i32>,
259 ComplexPattern<i32, 2, "", []> {
260 let PrintMethod = "printAddrMode4Operand";
261 let MIOperandInfo = (ops GPR, i32imm);
262}
263
264// addrmode5 := reg +/- imm8*4
265//
266def addrmode5 : Operand<i32>,
267 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
268 let PrintMethod = "printAddrMode5Operand";
269 let MIOperandInfo = (ops GPR, i32imm);
270}
271
272// addrmodepc := pc + reg
273//
274def addrmodepc : Operand<i32>,
275 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
276 let PrintMethod = "printAddrModePCOperand";
277 let MIOperandInfo = (ops GPR, i32imm);
278}
279
Evan Cheng9c031c02007-05-08 21:08:43 +0000280// ARM branch / cmov condition code operand.
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000281def ccop : Operand<i32> {
Evan Cheng9c031c02007-05-08 21:08:43 +0000282 let PrintMethod = "printPredicateOperand";
283}
284
285// ARM Predicate operand. Default to 14 = always (AL).
286def pred : PredicateOperand<i32, (ops i32imm), (ops (i32 14))> {
287 let PrintMethod = "printPredicateOperand";
288}
289
Evan Cheng10043e22007-01-19 07:51:42 +0000290//===----------------------------------------------------------------------===//
291// ARM Instruction flags. These need to match ARMInstrInfo.h.
292//
293
294// Addressing mode.
295class AddrMode<bits<4> val> {
296 bits<4> Value = val;
297}
298def AddrModeNone : AddrMode<0>;
299def AddrMode1 : AddrMode<1>;
300def AddrMode2 : AddrMode<2>;
301def AddrMode3 : AddrMode<3>;
302def AddrMode4 : AddrMode<4>;
303def AddrMode5 : AddrMode<5>;
304def AddrModeT1 : AddrMode<6>;
305def AddrModeT2 : AddrMode<7>;
306def AddrModeT4 : AddrMode<8>;
307def AddrModeTs : AddrMode<9>;
308
309// Instruction size.
310class SizeFlagVal<bits<3> val> {
311 bits<3> Value = val;
312}
313def SizeInvalid : SizeFlagVal<0>; // Unset.
314def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
315def Size8Bytes : SizeFlagVal<2>;
316def Size4Bytes : SizeFlagVal<3>;
317def Size2Bytes : SizeFlagVal<4>;
318
319// Load / store index mode.
320class IndexMode<bits<2> val> {
321 bits<2> Value = val;
322}
323def IndexModeNone : IndexMode<0>;
324def IndexModePre : IndexMode<1>;
325def IndexModePost : IndexMode<2>;
326
327//===----------------------------------------------------------------------===//
328// ARM Instruction templates.
329//
330
331// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
332class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
333 list<Predicate> Predicates = [IsARM];
334}
Evan Cheng77c15de2007-01-19 20:27:35 +0000335class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
336 list<Predicate> Predicates = [IsARM, HasV5TE];
337}
Evan Cheng10043e22007-01-19 07:51:42 +0000338class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
339 list<Predicate> Predicates = [IsARM, HasV6];
340}
341
Evan Cheng10043e22007-01-19 07:51:42 +0000342class InstARM<bits<4> opcod, AddrMode am, SizeFlagVal sz, IndexMode im,
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000343 string cstr>
Evan Cheng10043e22007-01-19 07:51:42 +0000344 : Instruction {
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000345 let Namespace = "ARM";
346
Evan Cheng10043e22007-01-19 07:51:42 +0000347 bits<4> Opcode = opcod;
348 AddrMode AM = am;
349 bits<4> AddrModeBits = AM.Value;
350
351 SizeFlagVal SZ = sz;
352 bits<3> SizeFlag = SZ.Value;
353
354 IndexMode IM = im;
355 bits<2> IndexModeBits = IM.Value;
356
Evan Cheng10043e22007-01-19 07:51:42 +0000357 let Constraints = cstr;
358}
359
360class PseudoInst<dag ops, string asm, list<dag> pattern>
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000361 : InstARM<0, AddrModeNone, SizeSpecial, IndexModeNone, ""> {
362 let OperandList = ops;
363 let AsmString = asm;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000364 let Pattern = pattern;
365}
366
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000367// Almost all ARM instructions are predicable.
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000368class I<dag oprnds, AddrMode am, SizeFlagVal sz, IndexMode im,
369 string opc, string asm, string cstr, list<dag> pattern>
Evan Cheng10043e22007-01-19 07:51:42 +0000370 // FIXME: Set all opcodes to 0 for now.
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000371 : InstARM<0, am, sz, im, cstr> {
372 let OperandList = !con(oprnds, (ops pred:$p));
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000373 let AsmString = !strconcat(opc, !strconcat("${p}", asm));
Evan Cheng10043e22007-01-19 07:51:42 +0000374 let Pattern = pattern;
375 list<Predicate> Predicates = [IsARM];
376}
Rafael Espindola203922d2006-10-16 17:57:20 +0000377
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000378class AI<dag ops, string opc, string asm, list<dag> pattern>
379 : I<ops, AddrModeNone, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
380class AI1<dag ops, string opc, string asm, list<dag> pattern>
381 : I<ops, AddrMode1, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
382class AI2<dag ops, string opc, string asm, list<dag> pattern>
383 : I<ops, AddrMode2, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
384class AI3<dag ops, string opc, string asm, list<dag> pattern>
385 : I<ops, AddrMode3, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
386class AI4<dag ops, string opc, string asm, list<dag> pattern>
387 : I<ops, AddrMode4, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
388class AI1x2<dag ops, string opc, string asm, list<dag> pattern>
389 : I<ops, AddrMode1, Size8Bytes, IndexModeNone, opc, asm, "", pattern>;
Rafael Espindolaf63752f2006-10-16 18:32:36 +0000390
Evan Cheng10043e22007-01-19 07:51:42 +0000391// Pre-indexed ops
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000392class AI2pr<dag ops, string opc, string asm, string cstr, list<dag> pattern>
393 : I<ops, AddrMode2, Size4Bytes, IndexModePre, opc, asm, cstr, pattern>;
394class AI3pr<dag ops, string opc, string asm, string cstr, list<dag> pattern>
395 : I<ops, AddrMode3, Size4Bytes, IndexModePre, opc, asm, cstr, pattern>;
Rafael Espindolae341d602006-10-16 18:39:22 +0000396
Evan Cheng10043e22007-01-19 07:51:42 +0000397// Post-indexed ops
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000398class AI2po<dag ops, string opc, string asm, string cstr, list<dag> pattern>
399 : I<ops, AddrMode2, Size4Bytes, IndexModePost, opc, asm, cstr, pattern>;
400class AI3po<dag ops, string opc, string asm, string cstr, list<dag> pattern>
401 : I<ops, AddrMode3, Size4Bytes, IndexModePost, opc, asm, cstr, pattern>;
Rafael Espindola39682632006-10-17 20:45:22 +0000402
Evan Cheng10043e22007-01-19 07:51:42 +0000403
404class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
405class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
406
407
408/// AI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
409/// binop that produces a value.
410multiclass AI1_bin_irs<string opc, PatFrag opnode> {
411 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000412 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000413 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
414 def rr : AI1<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000415 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000416 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
417 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000418 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000419 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
420}
421
422/// AI1_bin0_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns.
423/// Similar to AI1_bin_irs except the instruction does not produce a result.
424multiclass AI1_bin0_irs<string opc, PatFrag opnode> {
425 def ri : AI1<(ops GPR:$a, so_imm:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000426 opc, " $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000427 [(opnode GPR:$a, so_imm:$b)]>;
428 def rr : AI1<(ops GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000429 opc, " $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000430 [(opnode GPR:$a, GPR:$b)]>;
431 def rs : AI1<(ops GPR:$a, so_reg:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000432 opc, " $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000433 [(opnode GPR:$a, so_reg:$b)]>;
434}
435
436/// AI1_bin_is - Defines a set of (op r, {so_imm|so_reg}) patterns for a binop.
437multiclass AI1_bin_is<string opc, PatFrag opnode> {
438 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000439 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000440 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
441 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000442 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000443 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
444}
445
446/// AI1_unary_irs - Defines a set of (op {so_imm|r|so_reg}) patterns for unary
447/// ops.
448multiclass AI1_unary_irs<string opc, PatFrag opnode> {
449 def i : AI1<(ops GPR:$dst, so_imm:$a),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000450 opc, " $dst, $a",
Evan Cheng10043e22007-01-19 07:51:42 +0000451 [(set GPR:$dst, (opnode so_imm:$a))]>;
452 def r : AI1<(ops GPR:$dst, GPR:$a),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000453 opc, " $dst, $a",
Evan Cheng10043e22007-01-19 07:51:42 +0000454 [(set GPR:$dst, (opnode GPR:$a))]>;
455 def s : AI1<(ops GPR:$dst, so_reg:$a),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000456 opc, " $dst, $a",
Evan Cheng10043e22007-01-19 07:51:42 +0000457 [(set GPR:$dst, (opnode so_reg:$a))]>;
458}
459
460/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
461/// register and one whose operand is a register rotated by 8/16/24.
462multiclass AI_unary_rrot<string opc, PatFrag opnode> {
463 def r : AI<(ops GPR:$dst, GPR:$Src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000464 opc, " $dst, $Src",
Evan Cheng10043e22007-01-19 07:51:42 +0000465 [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>;
466 def r_rot : AI<(ops GPR:$dst, GPR:$Src, i32imm:$rot),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000467 opc, " $dst, $Src, ror $rot",
Evan Cheng10043e22007-01-19 07:51:42 +0000468 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
469 Requires<[IsARM, HasV6]>;
470}
471
472/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
473/// register and one whose operand is a register rotated by 8/16/24.
474multiclass AI_bin_rrot<string opc, PatFrag opnode> {
475 def rr : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000476 opc, " $dst, $LHS, $RHS",
Evan Cheng10043e22007-01-19 07:51:42 +0000477 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
478 Requires<[IsARM, HasV6]>;
479 def rr_rot : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000480 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Cheng10043e22007-01-19 07:51:42 +0000481 [(set GPR:$dst, (opnode GPR:$LHS,
482 (rotr GPR:$RHS, rot_imm:$rot)))]>,
483 Requires<[IsARM, HasV6]>;
484}
485
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000486// Special cases.
487class XI<dag oprnds, AddrMode am, SizeFlagVal sz, IndexMode im,
488 string asm, string cstr, list<dag> pattern>
489 // FIXME: Set all opcodes to 0 for now.
490 : InstARM<0, am, sz, im, cstr> {
491 let OperandList = oprnds;
492 let AsmString = asm;
493 let Pattern = pattern;
494 list<Predicate> Predicates = [IsARM];
495}
496
497class AXI<dag ops, string asm, list<dag> pattern>
498 : XI<ops, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern>;
499class AXI1<dag ops, string asm, list<dag> pattern>
500 : XI<ops, AddrMode1, Size4Bytes, IndexModeNone, asm, "", pattern>;
501class AXI2<dag ops, string asm, list<dag> pattern>
502 : XI<ops, AddrMode2, Size4Bytes, IndexModeNone, asm, "", pattern>;
Dale Johannesend1de2762007-05-21 22:42:04 +0000503class AXI3<dag ops, string asm, list<dag> pattern>
504 : XI<ops, AddrMode3, Size4Bytes, IndexModeNone, asm, "", pattern>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000505class AXI4<dag ops, string asm, list<dag> pattern>
506 : XI<ops, AddrMode4, Size4Bytes, IndexModeNone, asm, "", pattern>;
507
508class AXIx2<dag ops, string asm, list<dag> pattern>
509 : XI<ops, AddrModeNone, Size8Bytes, IndexModeNone, asm, "", pattern>;
510
Evan Chenga2ab4e52007-06-01 00:56:15 +0000511// BR_JT instructions
512class JTI<dag ops, string asm, list<dag> pattern>
513 : XI<ops, AddrModeNone, SizeSpecial, IndexModeNone, asm, "", pattern>;
514class JTI1<dag ops, string asm, list<dag> pattern>
515 : XI<ops, AddrMode1, SizeSpecial, IndexModeNone, asm, "", pattern>;
516class JTI2<dag ops, string asm, list<dag> pattern>
517 : XI<ops, AddrMode2, SizeSpecial, IndexModeNone, asm, "", pattern>;
Rafael Espindolab23dc142006-10-16 18:18:14 +0000518
Rafael Espindola203922d2006-10-16 17:57:20 +0000519//===----------------------------------------------------------------------===//
520// Instructions
521//===----------------------------------------------------------------------===//
522
Evan Cheng10043e22007-01-19 07:51:42 +0000523//===----------------------------------------------------------------------===//
524// Miscellaneous Instructions.
525//
526def IMPLICIT_DEF_GPR :
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000527PseudoInst<(ops GPR:$rD, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +0000528 "@ IMPLICIT_DEF_GPR $rD",
529 [(set GPR:$rD, (undef))]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000530
Rafael Espindolafe03fe92006-08-24 16:13:15 +0000531
Evan Cheng10043e22007-01-19 07:51:42 +0000532/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
533/// the function. The first operand is the ID# for this instruction, the second
534/// is the index into the MachineConstantPool that this is, the third is the
535/// size in bytes of this constant pool entry.
536def CONSTPOOL_ENTRY :
537PseudoInst<(ops cpinst_operand:$instid, cpinst_operand:$cpidx, i32imm:$size),
538 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000539
Evan Cheng10043e22007-01-19 07:51:42 +0000540def ADJCALLSTACKUP :
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000541PseudoInst<(ops i32imm:$amt, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +0000542 "@ ADJCALLSTACKUP $amt",
543 [(ARMcallseq_end imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindola29e48752006-08-24 17:19:08 +0000544
Evan Cheng10043e22007-01-19 07:51:42 +0000545def ADJCALLSTACKDOWN :
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000546PseudoInst<(ops i32imm:$amt, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +0000547 "@ ADJCALLSTACKDOWN $amt",
548 [(ARMcallseq_start imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000549
Evan Cheng10043e22007-01-19 07:51:42 +0000550def DWARF_LOC :
551PseudoInst<(ops i32imm:$line, i32imm:$col, i32imm:$file),
552 ".loc $file, $line, $col",
553 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindolad15c8922006-10-10 12:56:00 +0000554
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000555def PICADD : AXI1<(ops GPR:$dst, GPR:$a, pclabel:$cp, pred:$p),
556 "$cp:\n\tadd$p $dst, pc, $a",
557 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +0000558
559let isLoad = 1, AddedComplexity = 10 in {
560def PICLD : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000561 "${addr:label}:\n\tldr$p $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000562 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola75269be2006-07-16 01:02:57 +0000563
Dale Johannesend1de2762007-05-21 22:42:04 +0000564def PICLDZH : AXI3<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
Dale Johannesen7d55f372007-05-21 22:14:33 +0000565 "${addr:label}:\n\tldr${p}h $dst, $addr",
566 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
567
568def PICLDZB : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
569 "${addr:label}:\n\tldr${p}b $dst, $addr",
570 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
571
Dale Johannesend1de2762007-05-21 22:42:04 +0000572def PICLDH : AXI3<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
Dale Johannesen7d55f372007-05-21 22:14:33 +0000573 "${addr:label}:\n\tldr${p}h $dst, $addr",
574 [(set GPR:$dst, (extloadi16 addrmodepc:$addr))]>;
575
576def PICLDB : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
577 "${addr:label}:\n\tldr${p}b $dst, $addr",
578 [(set GPR:$dst, (extloadi8 addrmodepc:$addr))]>;
579
Dale Johannesend1de2762007-05-21 22:42:04 +0000580def PICLDSH : AXI3<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
Dale Johannesen7d55f372007-05-21 22:14:33 +0000581 "${addr:label}:\n\tldr${p}sh $dst, $addr",
582 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
583
Dale Johannesend1de2762007-05-21 22:42:04 +0000584def PICLDSB : AXI3<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
Dale Johannesen7d55f372007-05-21 22:14:33 +0000585 "${addr:label}:\n\tldr${p}sb $dst, $addr",
586 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
587}
588let isStore = 1, AddedComplexity = 10 in {
589def PICSTR : AXI2<(ops GPR:$src, addrmodepc:$addr, pred:$p),
590 "${addr:label}:\n\tstr$p $src, $addr",
591 [(store GPR:$src, addrmodepc:$addr)]>;
592
Dale Johannesend1de2762007-05-21 22:42:04 +0000593def PICSTRH : AXI3<(ops GPR:$src, addrmodepc:$addr, pred:$p),
Dale Johannesen7d55f372007-05-21 22:14:33 +0000594 "${addr:label}:\n\tstr${p}h $src, $addr",
595 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
596
597def PICSTRB : AXI2<(ops GPR:$src, addrmodepc:$addr, pred:$p),
598 "${addr:label}:\n\tstr${p}b $src, $addr",
599 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
600}
601
Evan Cheng10043e22007-01-19 07:51:42 +0000602//===----------------------------------------------------------------------===//
603// Control Flow Instructions.
604//
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000605
Evan Cheng10043e22007-01-19 07:51:42 +0000606let isReturn = 1, isTerminator = 1 in
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000607 def BX_RET : AI<(ops), "bx", " lr", [(ARMretflag)]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000608
Evan Cheng10043e22007-01-19 07:51:42 +0000609// FIXME: remove when we have a way to marking a MI with these properties.
610let isLoad = 1, isReturn = 1, isTerminator = 1 in
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000611 def LDM_RET : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
612 "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng10043e22007-01-19 07:51:42 +0000613 []>;
Rafael Espindolae04df412006-10-05 16:48:49 +0000614
Evan Cheng10043e22007-01-19 07:51:42 +0000615let isCall = 1, noResults = 1,
616 Defs = [R0, R1, R2, R3, R12, LR,
617 D0, D1, D2, D3, D4, D5, D6, D7] in {
Evan Cheng4ae18402007-05-18 01:53:54 +0000618 def BL : AXI<(ops i32imm:$func, variable_ops),
619 "bl ${func:call}",
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000620 [(ARMcall tglobaladdr:$func)]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000621 // ARMv5T and above
Evan Cheng4ae18402007-05-18 01:53:54 +0000622 def BLX : AXI<(ops GPR:$dst, variable_ops),
623 "blx $dst",
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000624 [(ARMcall GPR:$dst)]>, Requires<[IsARM, HasV5T]>;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +0000625 let Uses = [LR] in {
626 // ARMv4T
Evan Cheng4ae18402007-05-18 01:53:54 +0000627 def BX : AXIx2<(ops GPR:$dst, variable_ops),
628 "mov lr, pc\n\tbx $dst",
Lauro Ramos Venancio143b0df2007-03-27 16:19:21 +0000629 [(ARMcall_nolink GPR:$dst)]>;
Lauro Ramos Venancioa88c4a72007-03-20 17:57:23 +0000630 }
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000631}
Rafael Espindolab15597b2006-05-18 21:45:49 +0000632
Evan Cheng01a42272007-05-16 07:45:54 +0000633let isBranch = 1, isTerminator = 1, noResults = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000634 // B is "predicable" since it can be xformed into a Bcc.
Evan Cheng01a42272007-05-16 07:45:54 +0000635 let isBarrier = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +0000636 let isPredicable = 1 in
637 def B : AXI<(ops brtarget:$dst), "b $dst",
638 [(br bb:$dst)]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000639
Evan Cheng10043e22007-01-19 07:51:42 +0000640 def BR_JTr : JTI<(ops GPR:$dst, jtblock_operand:$jt, i32imm:$id),
Evan Chenga2ab4e52007-06-01 00:56:15 +0000641 "mov pc, $dst \n$jt",
Evan Cheng10043e22007-01-19 07:51:42 +0000642 [(ARMbrjt GPR:$dst, tjumptable:$jt, imm:$id)]>;
643 def BR_JTm : JTI2<(ops addrmode2:$dst, jtblock_operand:$jt, i32imm:$id),
Evan Chenga2ab4e52007-06-01 00:56:15 +0000644 "ldr pc, $dst \n$jt",
Evan Cheng10043e22007-01-19 07:51:42 +0000645 [(ARMbrjt (i32 (load addrmode2:$dst)), tjumptable:$jt,
646 imm:$id)]>;
647 def BR_JTadd : JTI1<(ops GPR:$dst, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Chenga2ab4e52007-06-01 00:56:15 +0000648 "add pc, $dst, $idx \n$jt",
Evan Cheng10043e22007-01-19 07:51:42 +0000649 [(ARMbrjt (add GPR:$dst, GPR:$idx), tjumptable:$jt,
650 imm:$id)]>;
Evan Cheng01a42272007-05-16 07:45:54 +0000651 }
652
653 def Bcc : AXI<(ops brtarget:$dst, ccop:$cc), "b$cc $dst",
654 [(ARMbrcond bb:$dst, imm:$cc)]>;
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000655}
Rafael Espindola75269be2006-07-16 01:02:57 +0000656
Evan Cheng10043e22007-01-19 07:51:42 +0000657//===----------------------------------------------------------------------===//
658// Load / store Instructions.
659//
Rafael Espindola677ee832006-10-16 17:17:22 +0000660
Evan Cheng10043e22007-01-19 07:51:42 +0000661// Load
662let isLoad = 1 in {
663def LDR : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000664 "ldr", " $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000665 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +0000666
Evan Chengee2763f2007-03-19 07:20:03 +0000667// Special LDR for loads from non-pc-relative constpools.
668let isReMaterializable = 1 in
669def LDRcp : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000670 "ldr", " $dst, $addr", []>;
Evan Chengee2763f2007-03-19 07:20:03 +0000671
Evan Cheng10043e22007-01-19 07:51:42 +0000672// Loads with zero extension
673def LDRH : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000674 "ldr", "h $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000675 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +0000676
Evan Cheng10043e22007-01-19 07:51:42 +0000677def LDRB : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000678 "ldr", "b $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000679 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +0000680
Evan Cheng10043e22007-01-19 07:51:42 +0000681// Loads with sign extension
682def LDRSH : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000683 "ldr", "sh $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000684 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000685
Evan Cheng10043e22007-01-19 07:51:42 +0000686def LDRSB : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000687 "ldr", "sb $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000688 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +0000689
Evan Cheng10043e22007-01-19 07:51:42 +0000690// Load doubleword
691def LDRD : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000692 "ldr", "d $dst, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000693 []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +0000694
Evan Cheng10043e22007-01-19 07:51:42 +0000695// Indexed loads
696def LDR_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000697 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindolab15597b2006-05-18 21:45:49 +0000698
Evan Cheng10043e22007-01-19 07:51:42 +0000699def LDR_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base, am2offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000700 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola1bbe5812006-12-12 00:37:38 +0000701
Evan Cheng10043e22007-01-19 07:51:42 +0000702def LDRH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000703 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4443c7d2006-09-08 16:59:47 +0000704
Evan Cheng10043e22007-01-19 07:51:42 +0000705def LDRH_POST : AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000706 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio7251e572006-12-28 13:11:14 +0000707
Evan Cheng10043e22007-01-19 07:51:42 +0000708def LDRB_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000709 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio7251e572006-12-28 13:11:14 +0000710
Evan Cheng10043e22007-01-19 07:51:42 +0000711def LDRB_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am2offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000712 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000713
714def LDRSH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000715 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000716
717def LDRSH_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000718 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000719
720def LDRSB_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000721 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000722
723def LDRSB_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000724 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000725} // isLoad
726
727// Store
728let isStore = 1 in {
729def STR : AI2<(ops GPR:$src, addrmode2:$addr),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000730 "str", " $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000731 [(store GPR:$src, addrmode2:$addr)]>;
732
733// Stores with truncate
734def STRH : AI3<(ops GPR:$src, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000735 "str", "h $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000736 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
737
738def STRB : AI2<(ops GPR:$src, addrmode2:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000739 "str", "b $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000740 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
741
742// Store doubleword
743def STRD : AI3<(ops GPR:$src, addrmode3:$addr),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000744 "str", "d $src, $addr",
Evan Cheng10043e22007-01-19 07:51:42 +0000745 []>, Requires<[IsARM, HasV5T]>;
746
747// Indexed stores
748def STR_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000749 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000750 [(set GPR:$base_wb,
751 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
752
753def STR_POST : AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000754 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000755 [(set GPR:$base_wb,
756 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
757
758def STRH_PRE : AI3pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000759 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000760 [(set GPR:$base_wb,
761 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
762
763def STRH_POST: AI3po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000764 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000765 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
766 GPR:$base, am3offset:$offset))]>;
767
768def STRB_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000769 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000770 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
771 GPR:$base, am2offset:$offset))]>;
772
773def STRB_POST: AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000774 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Cheng10043e22007-01-19 07:51:42 +0000775 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
776 GPR:$base, am2offset:$offset))]>;
777} // isStore
778
779//===----------------------------------------------------------------------===//
780// Load / store multiple Instructions.
781//
782
783let isLoad = 1 in
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000784def LDM : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
785 "ldm${p}${addr:submode} $addr, $dst1",
786 []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000787
788let isStore = 1 in
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000789def STM : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
790 "stm${p}${addr:submode} $addr, $src1",
791 []>;
Evan Cheng10043e22007-01-19 07:51:42 +0000792
793//===----------------------------------------------------------------------===//
794// Move Instructions.
795//
796
Evan Cheng9bb01c92007-03-19 07:48:02 +0000797def MOVr : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000798 "mov", " $dst, $src", []>;
Evan Cheng9bb01c92007-03-19 07:48:02 +0000799def MOVs : AI1<(ops GPR:$dst, so_reg:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000800 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>;
Evan Cheng5be3e092007-03-19 07:09:02 +0000801
802let isReMaterializable = 1 in
Evan Cheng9bb01c92007-03-19 07:48:02 +0000803def MOVi : AI1<(ops GPR:$dst, so_imm:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000804 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000805
806// These aren't really mov instructions, but we have to define them this way
807// due to flag operands.
808
809def MOVsrl_flag : AI1<(ops GPR:$dst, GPR:$src),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000810 "mov", "s $dst, $src, lsr #1",
Evan Cheng10043e22007-01-19 07:51:42 +0000811 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>;
812def MOVsra_flag : AI1<(ops GPR:$dst, GPR:$src),
Evan Chenga6e9a4c2007-05-29 23:32:06 +0000813 "mov", "s $dst, $src, asr #1",
Evan Cheng10043e22007-01-19 07:51:42 +0000814 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>;
Evan Cheng9bb01c92007-03-19 07:48:02 +0000815def MOVrx : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000816 "mov", " $dst, $src, rrx",
Evan Cheng10043e22007-01-19 07:51:42 +0000817 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
818
Evan Cheng10043e22007-01-19 07:51:42 +0000819//===----------------------------------------------------------------------===//
820// Extend Instructions.
821//
822
823// Sign extenders
824
825defm SXTB : AI_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
826defm SXTH : AI_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
827
828defm SXTAB : AI_bin_rrot<"sxtab",
829 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
830defm SXTAH : AI_bin_rrot<"sxtah",
831 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
832
833// TODO: SXT(A){B|H}16
834
835// Zero extenders
836
837let AddedComplexity = 16 in {
838defm UXTB : AI_unary_rrot<"uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
839defm UXTH : AI_unary_rrot<"uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
840defm UXTB16 : AI_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
841
842def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
843 (UXTB16r_rot GPR:$Src, 24)>;
844def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
845 (UXTB16r_rot GPR:$Src, 8)>;
846
847defm UXTAB : AI_bin_rrot<"uxtab",
848 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
849defm UXTAH : AI_bin_rrot<"uxtah",
850 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000851}
852
Evan Cheng10043e22007-01-19 07:51:42 +0000853// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
854//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindolac7829d62006-09-11 19:24:19 +0000855
Evan Cheng10043e22007-01-19 07:51:42 +0000856// TODO: UXT(A){B|H}16
857
858//===----------------------------------------------------------------------===//
859// Arithmetic Instructions.
860//
861
862defm ADD : AI1_bin_irs<"add" , BinOpFrag<(add node:$LHS, node:$RHS)>>;
863defm ADDS : AI1_bin_irs<"adds", BinOpFrag<(addc node:$LHS, node:$RHS)>>;
864defm ADC : AI1_bin_irs<"adc" , BinOpFrag<(adde node:$LHS, node:$RHS)>>;
865defm SUB : AI1_bin_irs<"sub" , BinOpFrag<(sub node:$LHS, node:$RHS)>>;
866defm SUBS : AI1_bin_irs<"subs", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
867defm SBC : AI1_bin_irs<"sbc" , BinOpFrag<(sube node:$LHS, node:$RHS)>>;
868
869// These don't define reg/reg forms, because they are handled above.
870defm RSB : AI1_bin_is <"rsb" , BinOpFrag<(sub node:$RHS, node:$LHS)>>;
871defm RSBS : AI1_bin_is <"rsbs", BinOpFrag<(subc node:$RHS, node:$LHS)>>;
872defm RSC : AI1_bin_is <"rsc" , BinOpFrag<(sube node:$RHS, node:$LHS)>>;
873
874// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
875def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
876 (SUBri GPR:$src, so_imm_neg:$imm)>;
877
878//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
879// (SUBSri GPR:$src, so_imm_neg:$imm)>;
880//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
881// (SBCri GPR:$src, so_imm_neg:$imm)>;
882
883// Note: These are implemented in C++ code, because they have to generate
884// ADD/SUBrs instructions, which use a complex pattern that a xform function
885// cannot produce.
886// (mul X, 2^n+1) -> (add (X << n), X)
887// (mul X, 2^n-1) -> (rsb X, (X << n))
888
889
890//===----------------------------------------------------------------------===//
891// Bitwise Instructions.
892//
893
894defm AND : AI1_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>>;
895defm ORR : AI1_bin_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>>;
896defm EOR : AI1_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>>;
897defm BIC : AI1_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
898
Evan Cheng5be3e092007-03-19 07:09:02 +0000899def MVNr : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000900 "mvn", " $dst, $src", [(set GPR:$dst, (not GPR:$src))]>;
Evan Cheng5be3e092007-03-19 07:09:02 +0000901def MVNs : AI<(ops GPR:$dst, so_reg:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000902 "mvn", " $dst, $src", [(set GPR:$dst, (not so_reg:$src))]>;
Evan Cheng5be3e092007-03-19 07:09:02 +0000903let isReMaterializable = 1 in
904def MVNi : AI<(ops GPR:$dst, so_imm:$imm),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000905 "mvn", " $dst, $imm", [(set GPR:$dst, so_imm_not:$imm)]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000906
907def : ARMPat<(and GPR:$src, so_imm_not:$imm),
908 (BICri GPR:$src, so_imm_not:$imm)>;
909
910//===----------------------------------------------------------------------===//
911// Multiply Instructions.
912//
913
914// AI_orr - Defines a (op r, r) pattern.
915class AI_orr<string opc, SDNode opnode>
916 : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000917 opc, " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000918 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
919
920// AI_oorr - Defines a (op (op r, r), r) pattern.
921class AI_oorr<string opc, SDNode opnode1, SDNode opnode2>
922 : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000923 opc, " $dst, $a, $b, $c",
Evan Cheng10043e22007-01-19 07:51:42 +0000924 [(set GPR:$dst, (opnode1 (opnode2 GPR:$a, GPR:$b), GPR:$c))]>;
925
926def MUL : AI_orr<"mul", mul>;
927def MLA : AI_oorr<"mla", add, mul>;
928
929// Extra precision multiplies with low / high results
930def SMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000931 "smull", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000932 []>;
933
934def UMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000935 "umull", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000936 []>;
937
938// Multiply + accumulate
939def SMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000940 "smlal", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000941 []>;
942
943def UMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000944 "umlal", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000945 []>;
946
947def UMAAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000948 "umaal", " $ldst, $hdst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000949 []>, Requires<[IsARM, HasV6]>;
950
951// Most significant word multiply
952def SMMUL : AI_orr<"smmul", mulhs>, Requires<[IsARM, HasV6]>;
953def SMMLA : AI_oorr<"smmla", add, mulhs>, Requires<[IsARM, HasV6]>;
954
955
956def SMMLS : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000957 "smmls", " $dst, $a, $b, $c",
Evan Cheng10043e22007-01-19 07:51:42 +0000958 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
959 Requires<[IsARM, HasV6]>;
960
961multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng77c15de2007-01-19 20:27:35 +0000962 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000963 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +0000964 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
965 (sext_inreg GPR:$b, i16)))]>,
966 Requires<[IsARM, HasV5TE]>;
967 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000968 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +0000969 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
970 (sra GPR:$b, 16)))]>,
971 Requires<[IsARM, HasV5TE]>;
972 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000973 !strconcat(opc, "tb"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +0000974 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
975 (sext_inreg GPR:$b, i16)))]>,
976 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000977 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000978 !strconcat(opc, "tt"), " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000979 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
980 (sra GPR:$b, 16)))]>,
981 Requires<[IsARM, HasV5TE]>;
Evan Cheng77c15de2007-01-19 20:27:35 +0000982 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000983 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng77c15de2007-01-19 20:27:35 +0000984 [(set GPR:$dst, (sra (opnode GPR:$a,
985 (sext_inreg GPR:$b, i16)), 16))]>,
986 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000987 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000988 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Cheng10043e22007-01-19 07:51:42 +0000989 [(set GPR:$dst, (sra (opnode GPR:$a,
990 (sra GPR:$b, 16)), 16))]>,
991 Requires<[IsARM, HasV5TE]>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +0000992}
993
Evan Cheng10043e22007-01-19 07:51:42 +0000994multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng77c15de2007-01-19 20:27:35 +0000995 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000996 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +0000997 [(set GPR:$dst, (add GPR:$acc,
998 (opnode (sext_inreg GPR:$a, i16),
999 (sext_inreg GPR:$b, i16))))]>,
1000 Requires<[IsARM, HasV5TE]>;
1001 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001002 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +00001003 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Evan Cheng10043e22007-01-19 07:51:42 +00001004 (sra GPR:$b, 16))))]>,
Evan Cheng77c15de2007-01-19 20:27:35 +00001005 Requires<[IsARM, HasV5TE]>;
1006 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001007 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +00001008 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1009 (sext_inreg GPR:$b, i16))))]>,
1010 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001011 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001012 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Evan Cheng10043e22007-01-19 07:51:42 +00001013 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1014 (sra GPR:$b, 16))))]>,
1015 Requires<[IsARM, HasV5TE]>;
1016
Evan Cheng77c15de2007-01-19 20:27:35 +00001017 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001018 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng77c15de2007-01-19 20:27:35 +00001019 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1020 (sext_inreg GPR:$b, i16)), 16)))]>,
1021 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001022 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001023 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Cheng10043e22007-01-19 07:51:42 +00001024 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1025 (sra GPR:$b, 16)), 16)))]>,
1026 Requires<[IsARM, HasV5TE]>;
Rafael Espindola01dd97a2006-10-18 16:20:57 +00001027}
Rafael Espindola778769a2006-09-08 12:47:03 +00001028
Evan Cheng10043e22007-01-19 07:51:42 +00001029defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1030defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001031
Evan Cheng10043e22007-01-19 07:51:42 +00001032// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1033// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola3874a162006-10-13 13:14:59 +00001034
Evan Cheng10043e22007-01-19 07:51:42 +00001035//===----------------------------------------------------------------------===//
1036// Misc. Arithmetic Instructions.
1037//
Rafael Espindolad1a4ea42006-10-10 16:33:47 +00001038
Evan Cheng10043e22007-01-19 07:51:42 +00001039def CLZ : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001040 "clz", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001041 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00001042
Evan Cheng10043e22007-01-19 07:51:42 +00001043def REV : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001044 "rev", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001045 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00001046
Evan Cheng10043e22007-01-19 07:51:42 +00001047def REV16 : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001048 "rev16", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001049 [(set GPR:$dst,
1050 (or (and (srl GPR:$src, 8), 0xFF),
1051 (or (and (shl GPR:$src, 8), 0xFF00),
1052 (or (and (srl GPR:$src, 8), 0xFF0000),
1053 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
1054 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001055
Evan Cheng10043e22007-01-19 07:51:42 +00001056def REVSH : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001057 "revsh", " $dst, $src",
Evan Cheng10043e22007-01-19 07:51:42 +00001058 [(set GPR:$dst,
1059 (sext_inreg
Chris Lattner598bc0d2007-04-17 22:39:58 +00001060 (or (srl (and GPR:$src, 0xFF00), 8),
Evan Cheng10043e22007-01-19 07:51:42 +00001061 (shl GPR:$src, 8)), i16))]>,
1062 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001063
Evan Cheng10043e22007-01-19 07:51:42 +00001064def PKHBT : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001065 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Cheng10043e22007-01-19 07:51:42 +00001066 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1067 (and (shl GPR:$src2, (i32 imm:$shamt)),
1068 0xFFFF0000)))]>,
1069 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00001070
Evan Cheng10043e22007-01-19 07:51:42 +00001071// Alternate cases for PKHBT where identities eliminate some nodes.
1072def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1073 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1074def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1075 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001076
Rafael Espindolae04df412006-10-05 16:48:49 +00001077
Evan Cheng10043e22007-01-19 07:51:42 +00001078def PKHTB : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001079 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Cheng10043e22007-01-19 07:51:42 +00001080 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1081 (and (sra GPR:$src2, imm16_31:$shamt),
1082 0xFFFF)))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001083
Evan Cheng10043e22007-01-19 07:51:42 +00001084// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1085// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1086def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1087 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1088def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1089 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1090 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindola57d109f2006-10-10 18:55:14 +00001091
Rafael Espindola40f5dd22006-10-07 13:46:42 +00001092
Evan Cheng10043e22007-01-19 07:51:42 +00001093//===----------------------------------------------------------------------===//
1094// Comparison Instructions...
1095//
Rafael Espindola57d109f2006-10-10 18:55:14 +00001096
Evan Cheng10043e22007-01-19 07:51:42 +00001097defm CMP : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
1098defm CMN : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolab5093882006-10-07 14:24:52 +00001099
Evan Cheng10043e22007-01-19 07:51:42 +00001100def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1101 (CMNri GPR:$src, so_imm_neg:$imm)>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +00001102
Evan Cheng10043e22007-01-19 07:51:42 +00001103// Note that TST/TEQ don't set all the same flags that CMP does!
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00001104defm TST : AI1_bin0_irs<"tst", BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
1105defm TEQ : AI1_bin0_irs<"teq", BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
1106
1107defm CMPnz : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
1108defm CMNnz : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
1109
1110def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1111 (CMNri GPR:$src, so_imm_neg:$imm)>;
1112
Rafael Espindolab5093882006-10-07 14:24:52 +00001113
Evan Cheng10043e22007-01-19 07:51:42 +00001114// Conditional moves
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001115def MOVCCr : AXI<(ops GPR:$dst, GPR:$false, GPR:$true, ccop:$cc),
1116 "mov$cc $dst, $true",
1117 [(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc))]>,
1118 RegConstraint<"$false = $dst">;
Rafael Espindola8429e1f2006-10-10 20:38:57 +00001119
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001120def MOVCCs : AXI<(ops GPR:$dst, GPR:$false, so_reg:$true, ccop:$cc),
1121 "mov$cc $dst, $true",
1122 [(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true,imm:$cc))]>,
1123 RegConstraint<"$false = $dst">;
Rafael Espindola9e29ec32006-10-09 17:50:29 +00001124
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001125def MOVCCi : AXI<(ops GPR:$dst, GPR:$false, so_imm:$true, ccop:$cc),
1126 "mov$cc $dst, $true",
1127 [(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true,imm:$cc))]>,
1128 RegConstraint<"$false = $dst">;
Rafael Espindola40f5dd22006-10-07 13:46:42 +00001129
Rafael Espindolad15c8922006-10-10 12:56:00 +00001130
Evan Cheng10043e22007-01-19 07:51:42 +00001131// LEApcrel - Load a pc-relative address into a register without offending the
1132// assembler.
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001133def LEApcrel : AXI1<(ops GPR:$dst, i32imm:$label, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +00001134 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1135 "${:private}PCRELL${:uid}+8))\n"),
1136 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001137 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Cheng10043e22007-01-19 07:51:42 +00001138 []>;
Rafael Espindolab5f1ff332006-10-10 19:35:01 +00001139
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001140def LEApcrelJT : AXI1<(ops GPR:$dst, i32imm:$label, i32imm:$id, pred:$p),
Evan Cheng10043e22007-01-19 07:51:42 +00001141 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1142 "${:private}PCRELL${:uid}+8))\n"),
1143 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001144 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Cheng10043e22007-01-19 07:51:42 +00001145 []>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001146//===----------------------------------------------------------------------===//
1147// TLS Instructions
1148//
1149
1150// __aeabi_read_tp preserves the registers r1-r3.
1151let isCall = 1,
1152 Defs = [R0, R12, LR] in {
Evan Cheng4ae18402007-05-18 01:53:54 +00001153 def TPsoft : AXI<(ops),
1154 "bl __aeabi_read_tp",
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00001155 [(set R0, ARMthread_pointer)]>;
1156}
Rafael Espindola99bf1332006-10-17 20:33:13 +00001157
Evan Cheng10043e22007-01-19 07:51:42 +00001158//===----------------------------------------------------------------------===//
1159// Non-Instruction Patterns
1160//
Rafael Espindola58c368b2006-10-07 14:03:39 +00001161
Evan Cheng10043e22007-01-19 07:51:42 +00001162// ConstantPool, GlobalAddress, and JumpTable
1163def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1164def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1165def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Cheng9e7b8382007-03-20 08:11:30 +00001166 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola58c368b2006-10-07 14:03:39 +00001167
Evan Cheng10043e22007-01-19 07:51:42 +00001168// Large immediate handling.
Rafael Espindolaf719c5f2006-10-16 21:10:32 +00001169
Evan Cheng10043e22007-01-19 07:51:42 +00001170// Two piece so_imms.
Evan Cheng9e7b8382007-03-20 08:11:30 +00001171let isReMaterializable = 1 in
1172def MOVi2pieces : AI1x2<(ops GPR:$dst, so_imm2part:$src),
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001173 "mov", " $dst, $src",
Evan Cheng9e7b8382007-03-20 08:11:30 +00001174 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindola418c8e62006-10-17 13:36:07 +00001175
Evan Cheng10043e22007-01-19 07:51:42 +00001176def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1177 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1178 (so_imm2part_2 imm:$RHS))>;
1179def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1180 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1181 (so_imm2part_2 imm:$RHS))>;
Rafael Espindola418c8e62006-10-17 13:36:07 +00001182
Evan Cheng10043e22007-01-19 07:51:42 +00001183// TODO: add,sub,and, 3-instr forms?
Rafael Espindolaf719c5f2006-10-16 21:10:32 +00001184
Rafael Espindola336d62e2006-10-19 17:05:03 +00001185
Evan Cheng10043e22007-01-19 07:51:42 +00001186// Direct calls
1187def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +00001188
Evan Cheng10043e22007-01-19 07:51:42 +00001189// zextload i1 -> zextload i8
1190def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venanciod0ced3f2006-12-26 19:30:42 +00001191
Evan Cheng10043e22007-01-19 07:51:42 +00001192// extload -> zextload
1193def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1194def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1195def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola0cd8d142006-11-01 14:13:27 +00001196
Evan Cheng10043e22007-01-19 07:51:42 +00001197// truncstore i1 -> truncstore i8
Dale Johannesen29c05752007-04-27 22:17:18 +00001198def : ARMPat<(truncstorei1 GPR:$src, addrmode2:$dst),
Dale Johannesen7e7280b52007-04-28 00:36:37 +00001199 (STRB GPR:$src, addrmode2:$dst)>;
Dale Johannesen29c05752007-04-27 22:17:18 +00001200def : ARMPat<(pre_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesen7e7280b52007-04-28 00:36:37 +00001201 (STRB_PRE GPR:$src, GPR:$base, am2offset:$offset)>;
Dale Johannesen29c05752007-04-27 22:17:18 +00001202def : ARMPat<(post_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesen7e7280b52007-04-28 00:36:37 +00001203 (STRB_POST GPR:$src, GPR:$base, am2offset:$offset)>;
Evan Cheng10043e22007-01-19 07:51:42 +00001204
Evan Cheng77c15de2007-01-19 20:27:35 +00001205// smul* and smla*
1206def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1207 (SMULBB GPR:$a, GPR:$b)>;
1208def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1209 (SMULBB GPR:$a, GPR:$b)>;
1210def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1211 (SMULBT GPR:$a, GPR:$b)>;
1212def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1213 (SMULBT GPR:$a, GPR:$b)>;
1214def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1215 (SMULTB GPR:$a, GPR:$b)>;
1216def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1217 (SMULTB GPR:$a, GPR:$b)>;
1218def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1219 (SMULWB GPR:$a, GPR:$b)>;
1220def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1221 (SMULWB GPR:$a, GPR:$b)>;
1222
1223def : ARMV5TEPat<(add GPR:$acc,
1224 (mul (sra (shl GPR:$a, 16), 16),
1225 (sra (shl GPR:$b, 16), 16))),
1226 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1227def : ARMV5TEPat<(add GPR:$acc,
1228 (mul sext_16_node:$a, sext_16_node:$b)),
1229 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1230def : ARMV5TEPat<(add GPR:$acc,
1231 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1232 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1233def : ARMV5TEPat<(add GPR:$acc,
1234 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1235 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1236def : ARMV5TEPat<(add GPR:$acc,
1237 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1238 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1239def : ARMV5TEPat<(add GPR:$acc,
1240 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1241 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1242def : ARMV5TEPat<(add GPR:$acc,
1243 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1244 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1245def : ARMV5TEPat<(add GPR:$acc,
1246 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1247 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1248
Evan Cheng10043e22007-01-19 07:51:42 +00001249//===----------------------------------------------------------------------===//
1250// Thumb Support
1251//
1252
1253include "ARMInstrThumb.td"
1254
1255//===----------------------------------------------------------------------===//
1256// Floating Point Support
1257//
1258
1259include "ARMInstrVFP.td"