blob: b23f288fe9245ffc5ebcb8cc44807959de751fe3 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000011#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
12#define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000013
Matt Arsenault678e1112017-04-10 17:58:06 +000014#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000015#include "llvm/Target/TargetMachine.h"
16
Tom Stellard75aadc22012-12-11 21:25:42 +000017namespace llvm {
18
Tom Stellard75aadc22012-12-11 21:25:42 +000019class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000020class FunctionPass;
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000021class GCNTargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000022class ModulePass;
23class Pass;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000024class Target;
25class TargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000026class PassRegistry;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000027class Module;
Tom Stellard75aadc22012-12-11 21:25:42 +000028
29// R600 Passes
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000030FunctionPass *createR600VectorRegMerger();
31FunctionPass *createR600ExpandSpecialInstrsPass();
Tom Stellard1de55822013-12-11 17:51:41 +000032FunctionPass *createR600EmitClauseMarkers();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000033FunctionPass *createR600ClauseMergePass();
34FunctionPass *createR600Packetizer();
35FunctionPass *createR600ControlFlowFinalizer();
Tom Stellardf2ba9722013-12-11 17:51:47 +000036FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000037
38// SI Passes
Tom Stellardf8794352012-12-19 22:10:31 +000039FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000040FunctionPass *createSIFoldOperandsPass();
Sam Koltonf60ad582017-03-21 12:51:34 +000041FunctionPass *createSIPeepholeSDWAPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000042FunctionPass *createSILowerI1CopiesPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000043FunctionPass *createSIShrinkInstructionsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000044FunctionPass *createSILoadStoreOptimizerPass();
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000045FunctionPass *createSIWholeQuadModePass();
Tom Stellard28d13a42015-05-12 17:13:02 +000046FunctionPass *createSIFixControlFlowLiveIntervalsPass();
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +000047FunctionPass *createSIOptimizeExecMaskingPreRAPass();
Matt Arsenault782c03b2015-11-03 22:30:13 +000048FunctionPass *createSIFixSGPRCopiesPass();
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +000049FunctionPass *createSIMemoryLegalizerPass();
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000050FunctionPass *createSIDebuggerInsertNopsPass();
Tom Stellard6e1967e2016-02-05 17:42:38 +000051FunctionPass *createSIInsertWaitsPass();
Kannan Narayananacb089e2017-04-12 03:25:12 +000052FunctionPass *createSIInsertWaitcntsPass();
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000053FunctionPass *createAMDGPUCodeGenPreparePass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000054FunctionPass *createAMDGPUMachineCFGStructurizerPass();
Matt Arsenaultc06574f2017-07-28 18:40:05 +000055FunctionPass *createAMDGPURewriteOutArgumentsPass();
Jan Sjodina06bfe02017-05-15 20:18:37 +000056
57void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&);
58extern char &AMDGPUMachineCFGStructurizerID;
Tom Stellard75aadc22012-12-11 21:25:42 +000059
Matt Arsenault746e0652017-06-02 18:02:42 +000060void initializeAMDGPUAlwaysInlinePass(PassRegistry&);
61
Matt Arsenault6b930462017-07-13 21:43:42 +000062Pass *createAMDGPUAnnotateKernelFeaturesPass();
Matt Arsenault39319482015-11-06 18:01:57 +000063void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
64extern char &AMDGPUAnnotateKernelFeaturesID;
65
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000066ModulePass *createAMDGPULowerIntrinsicsPass();
Matt Arsenault0699ef32017-02-09 22:00:42 +000067void initializeAMDGPULowerIntrinsicsPass(PassRegistry &);
68extern char &AMDGPULowerIntrinsicsID;
69
Matt Arsenaultc06574f2017-07-28 18:40:05 +000070void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &);
71extern char &AMDGPURewriteOutArgumentsID;
72
Tom Stellarda2f57be2017-08-02 22:19:45 +000073void initializeR600ClauseMergePassPass(PassRegistry &);
74extern char &R600ClauseMergePassID;
75
76void initializeR600ControlFlowFinalizerPass(PassRegistry &);
77extern char &R600ControlFlowFinalizerID;
78
79void initializeR600ExpandSpecialInstrsPassPass(PassRegistry &);
80extern char &R600ExpandSpecialInstrsPassID;
81
82void initializeR600VectorRegMergerPass(PassRegistry &);
83extern char &R600VectorRegMergerID;
84
85void initializeR600PacketizerPass(PassRegistry &);
86extern char &R600PacketizerID;
87
Tom Stellard6596ba72014-11-21 22:06:37 +000088void initializeSIFoldOperandsPass(PassRegistry &);
89extern char &SIFoldOperandsID;
90
Sam Koltonf60ad582017-03-21 12:51:34 +000091void initializeSIPeepholeSDWAPass(PassRegistry &);
92extern char &SIPeepholeSDWAID;
93
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000094void initializeSIShrinkInstructionsPass(PassRegistry&);
95extern char &SIShrinkInstructionsID;
96
Matt Arsenault782c03b2015-11-03 22:30:13 +000097void initializeSIFixSGPRCopiesPass(PassRegistry &);
98extern char &SIFixSGPRCopiesID;
99
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000100void initializeSIFixVGPRCopiesPass(PassRegistry &);
101extern char &SIFixVGPRCopiesID;
102
Tom Stellard1bd80722014-04-30 15:31:33 +0000103void initializeSILowerI1CopiesPass(PassRegistry &);
104extern char &SILowerI1CopiesID;
105
Matt Arsenault41033282014-10-10 22:01:59 +0000106void initializeSILoadStoreOptimizerPass(PassRegistry &);
107extern char &SILoadStoreOptimizerID;
108
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000109void initializeSIWholeQuadModePass(PassRegistry &);
110extern char &SIWholeQuadModeID;
111
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000112void initializeSILowerControlFlowPass(PassRegistry &);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000113extern char &SILowerControlFlowID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000114
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000115void initializeSIInsertSkipsPass(PassRegistry &);
116extern char &SIInsertSkipsPassID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000117
Matt Arsenaulte6740752016-09-29 01:44:16 +0000118void initializeSIOptimizeExecMaskingPass(PassRegistry &);
119extern char &SIOptimizeExecMaskingID;
120
Tom Stellard75aadc22012-12-11 21:25:42 +0000121// Passes common to R600 and SI
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000122FunctionPass *createAMDGPUPromoteAlloca();
Matt Arsenaulte0132462016-01-30 05:19:45 +0000123void initializeAMDGPUPromoteAllocaPass(PassRegistry&);
124extern char &AMDGPUPromoteAllocaID;
125
Tom Stellardf8794352012-12-19 22:10:31 +0000126Pass *createAMDGPUStructurizeCFGPass();
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000127FunctionPass *createAMDGPUISelDag(TargetMachine &TM,
128 CodeGenOpt::Level OptLevel);
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000129ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true);
Tom Stellardfd253952015-08-07 23:19:30 +0000130ModulePass *createAMDGPUOpenCLImageTypeLoweringPass();
Tom Stellarda6f24c62015-12-15 20:55:55 +0000131FunctionPass *createAMDGPUAnnotateUniformValues();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000132
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000133ModulePass* createAMDGPUUnifyMetadataPass();
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000134void initializeAMDGPUUnifyMetadataPass(PassRegistry&);
135extern char &AMDGPUUnifyMetadataID;
136
Tom Stellard28d13a42015-05-12 17:13:02 +0000137void initializeSIFixControlFlowLiveIntervalsPass(PassRegistry&);
138extern char &SIFixControlFlowLiveIntervalsID;
139
Stanislav Mekhanoshin37e7f952017-08-01 23:14:32 +0000140void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&);
141extern char &SIOptimizeExecMaskingPreRAID;
142
Tom Stellarda6f24c62015-12-15 20:55:55 +0000143void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&);
144extern char &AMDGPUAnnotateUniformValuesPassID;
Tom Stellardb2de94e2014-07-02 20:53:48 +0000145
Matt Arsenault86de4862016-06-24 07:07:55 +0000146void initializeAMDGPUCodeGenPreparePass(PassRegistry&);
147extern char &AMDGPUCodeGenPrepareID;
148
Tom Stellard77a17772016-01-20 15:48:27 +0000149void initializeSIAnnotateControlFlowPass(PassRegistry&);
150extern char &SIAnnotateControlFlowPassID;
151
Konstantin Zhuravlyove9a5a772017-07-21 21:19:23 +0000152void initializeSIMemoryLegalizerPass(PassRegistry&);
153extern char &SIMemoryLegalizerID;
154
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +0000155void initializeSIDebuggerInsertNopsPass(PassRegistry&);
156extern char &SIDebuggerInsertNopsID;
Tom Stellardcc7067a62016-03-03 03:53:29 +0000157
Tom Stellard6e1967e2016-02-05 17:42:38 +0000158void initializeSIInsertWaitsPass(PassRegistry&);
159extern char &SIInsertWaitsID;
160
Kannan Narayananacb089e2017-04-12 03:25:12 +0000161void initializeSIInsertWaitcntsPass(PassRegistry&);
162extern char &SIInsertWaitcntsID;
163
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000164void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&);
165extern char &AMDGPUUnifyDivergentExitNodesID;
166
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000167ImmutablePass *createAMDGPUAAWrapperPass();
168void initializeAMDGPUAAWrapperPassPass(PassRegistry&);
169
Mehdi Aminif42454b2016-10-09 23:00:34 +0000170Target &getTheAMDGPUTarget();
171Target &getTheGCNTarget();
Tom Stellard75aadc22012-12-11 21:25:42 +0000172
Tom Stellard067c8152014-07-21 14:01:14 +0000173namespace AMDGPU {
174enum TargetIndex {
Tom Stellard95292bb2015-01-20 17:49:47 +0000175 TI_CONSTDATA_START,
176 TI_SCRATCH_RSRC_DWORD0,
177 TI_SCRATCH_RSRC_DWORD1,
178 TI_SCRATCH_RSRC_DWORD2,
179 TI_SCRATCH_RSRC_DWORD3
Tom Stellard067c8152014-07-21 14:01:14 +0000180};
181}
182
Tom Stellard75aadc22012-12-11 21:25:42 +0000183} // End namespace llvm
184
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000185/// OpenCL uses address spaces to differentiate between
186/// various memory regions on the hardware. On the CPU
187/// all of the address spaces point to the same memory,
188/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000189/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000190/// memory locations.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000191struct AMDGPUAS {
192 // The following address space values depend on the triple environment.
193 unsigned PRIVATE_ADDRESS; ///< Address space for private memory.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000194 unsigned FLAT_ADDRESS; ///< Address space for flat memory.
195 unsigned REGION_ADDRESS; ///< Address space for region memory.
196
197 // The maximum value for flat, generic, local, private, constant and region.
198 const static unsigned MAX_COMMON_ADDRESS = 5;
199
200 const static unsigned GLOBAL_ADDRESS = 1; ///< Address space for global memory (RAT0, VTX0).
Yaxun Liu76ae47c2017-04-06 19:17:32 +0000201 const static unsigned CONSTANT_ADDRESS = 2; ///< Address space for constant memory (VTX2)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000202 const static unsigned LOCAL_ADDRESS = 3; ///< Address space for local memory.
203 const static unsigned PARAM_D_ADDRESS = 6; ///< Address space for direct addressible parameter memory (CONST0)
204 const static unsigned PARAM_I_ADDRESS = 7; ///< Address space for indirect addressible parameter memory (VTX1)
Tom Stellard1e803092013-07-23 01:48:18 +0000205
206 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on this
207 // order to be able to dynamically index a constant buffer, for example:
208 //
209 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
210
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000211 const static unsigned CONSTANT_BUFFER_0 = 8;
212 const static unsigned CONSTANT_BUFFER_1 = 9;
213 const static unsigned CONSTANT_BUFFER_2 = 10;
214 const static unsigned CONSTANT_BUFFER_3 = 11;
215 const static unsigned CONSTANT_BUFFER_4 = 12;
216 const static unsigned CONSTANT_BUFFER_5 = 13;
217 const static unsigned CONSTANT_BUFFER_6 = 14;
218 const static unsigned CONSTANT_BUFFER_7 = 15;
219 const static unsigned CONSTANT_BUFFER_8 = 16;
220 const static unsigned CONSTANT_BUFFER_9 = 17;
221 const static unsigned CONSTANT_BUFFER_10 = 18;
222 const static unsigned CONSTANT_BUFFER_11 = 19;
223 const static unsigned CONSTANT_BUFFER_12 = 20;
224 const static unsigned CONSTANT_BUFFER_13 = 21;
225 const static unsigned CONSTANT_BUFFER_14 = 22;
226 const static unsigned CONSTANT_BUFFER_15 = 23;
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000227
228 // Some places use this if the address space can't be determined.
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000229 const static unsigned UNKNOWN_ADDRESS_SPACE = ~0u;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000230};
231
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000232namespace llvm {
233namespace AMDGPU {
234AMDGPUAS getAMDGPUAS(const Module &M);
235AMDGPUAS getAMDGPUAS(const TargetMachine &TM);
236AMDGPUAS getAMDGPUAS(Triple T);
237} // namespace AMDGPU
238} // namespace llvm
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000239
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000240#endif