blob: aa931b134da9aac8409f095d7b78d86cf90c6cfb [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000019#include "NVPTXTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000020#include "NVPTXTargetTransformInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/Analysis/Passes.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000022#include "llvm/CodeGen/AsmPrinter.h"
23#include "llvm/CodeGen/MachineFunctionAnalysis.h"
24#include "llvm/CodeGen/MachineModuleInfo.h"
25#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DataLayout.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000027#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000028#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000029#include "llvm/IR/Verifier.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000030#include "llvm/MC/MCAsmInfo.h"
31#include "llvm/MC/MCInstrInfo.h"
32#include "llvm/MC/MCStreamer.h"
33#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/FormattedStream.h"
37#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42#include "llvm/Target/TargetMachine.h"
43#include "llvm/Target/TargetOptions.h"
44#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetSubtargetInfo.h"
46#include "llvm/Transforms/Scalar.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000047
Justin Holewinskiae556d32012-05-04 20:18:50 +000048using namespace llvm;
49
Justin Holewinskib94bd052013-03-30 14:29:25 +000050namespace llvm {
51void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000052void initializeGenericToNVVMPass(PassRegistry&);
Benjamin Kramer414c0962015-03-10 19:20:52 +000053void initializeNVPTXAllocaHoistingPass(PassRegistry &);
Eli Bendersky264cd462014-03-31 15:56:26 +000054void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&);
Eli Benderskybbef1722014-04-03 21:18:25 +000055void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &);
Eli Benderskyf14af162015-07-16 16:27:19 +000056void initializeNVPTXLowerAggrCopiesPass(PassRegistry &);
Jingyue Wua2f60272015-06-04 21:28:26 +000057void initializeNVPTXLowerKernelArgsPass(PassRegistry &);
Jingyue Wucd3afea2015-06-17 22:31:02 +000058void initializeNVPTXLowerAllocaPass(PassRegistry &);
Justin Holewinskib94bd052013-03-30 14:29:25 +000059}
60
Justin Holewinskiae556d32012-05-04 20:18:50 +000061extern "C" void LLVMInitializeNVPTXTarget() {
62 // Register the target.
63 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
64 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
65
Justin Holewinskib94bd052013-03-30 14:29:25 +000066 // FIXME: This pass is really intended to be invoked during IR optimization,
67 // but it's very NVPTX-specific.
Eli Benderskyf14af162015-07-16 16:27:19 +000068 PassRegistry &PR = *PassRegistry::getPassRegistry();
69 initializeNVVMReflectPass(PR);
70 initializeGenericToNVVMPass(PR);
71 initializeNVPTXAllocaHoistingPass(PR);
72 initializeNVPTXAssignValidGlobalNamesPass(PR);
73 initializeNVPTXFavorNonGenericAddrSpacesPass(PR);
74 initializeNVPTXLowerKernelArgsPass(PR);
75 initializeNVPTXLowerAllocaPass(PR);
76 initializeNVPTXLowerAggrCopiesPass(PR);
Justin Holewinskiae556d32012-05-04 20:18:50 +000077}
78
Eric Christopher8b770652015-01-26 19:03:15 +000079static std::string computeDataLayout(bool is64Bit) {
80 std::string Ret = "e";
81
82 if (!is64Bit)
83 Ret += "-p:32:32";
84
85 Ret += "-i64:64-v16:16-v32:32-n16:32:64";
86
87 return Ret;
88}
89
Daniel Sanders3e5de882015-06-11 19:41:26 +000090NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, const Triple &TT,
Eric Christophera1869462014-06-27 01:27:06 +000091 StringRef CPU, StringRef FS,
92 const TargetOptions &Options,
93 Reloc::Model RM, CodeModel::Model CM,
94 CodeGenOpt::Level OL, bool is64bit)
Mehdi Amini93e1ea12015-03-12 00:07:24 +000095 : LLVMTargetMachine(T, computeDataLayout(is64bit), TT, CPU, FS, Options, RM,
96 CM, OL),
97 is64bit(is64bit), TLOF(make_unique<NVPTXTargetObjectFile>()),
Daniel Sanders3e5de882015-06-11 19:41:26 +000098 Subtarget(TT, CPU, FS, *this) {
99 if (TT.getOS() == Triple::NVCL)
Eric Christopher6aad8b12015-02-19 00:08:14 +0000100 drvInterface = NVPTX::NVCL;
101 else
102 drvInterface = NVPTX::CUDA;
Rafael Espindola227144c2013-05-13 01:16:13 +0000103 initAsmInfo();
104}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000105
Reid Kleckner357600e2014-11-20 23:37:18 +0000106NVPTXTargetMachine::~NVPTXTargetMachine() {}
107
Justin Holewinskiae556d32012-05-04 20:18:50 +0000108void NVPTXTargetMachine32::anchor() {}
109
Daniel Sanders3e5de882015-06-11 19:41:26 +0000110NVPTXTargetMachine32::NVPTXTargetMachine32(const Target &T, const Triple &TT,
111 StringRef CPU, StringRef FS,
112 const TargetOptions &Options,
113 Reloc::Model RM, CodeModel::Model CM,
114 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000115 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000116
117void NVPTXTargetMachine64::anchor() {}
118
Daniel Sanders3e5de882015-06-11 19:41:26 +0000119NVPTXTargetMachine64::NVPTXTargetMachine64(const Target &T, const Triple &TT,
120 StringRef CPU, StringRef FS,
121 const TargetOptions &Options,
122 Reloc::Model RM, CodeModel::Model CM,
123 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000124 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000125
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000126namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000127class NVPTXPassConfig : public TargetPassConfig {
128public:
129 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000130 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000131
132 NVPTXTargetMachine &getNVPTXTargetMachine() const {
133 return getTM<NVPTXTargetMachine>();
134 }
135
Craig Topper2865c982014-04-29 07:57:44 +0000136 void addIRPasses() override;
137 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000138 void addPostRegAlloc() override;
Justin Holewinski6dca8392014-06-27 18:35:14 +0000139 void addMachineSSAOptimization() override;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000140
Craig Topper2865c982014-04-29 07:57:44 +0000141 FunctionPass *createTargetRegisterAllocator(bool) override;
142 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
143 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000144
145private:
146 // if the opt level is aggressive, add GVN; otherwise, add EarlyCSE.
147 void addEarlyCSEOrGVNPass();
Justin Holewinskiae556d32012-05-04 20:18:50 +0000148};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000149} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000150
151TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
152 NVPTXPassConfig *PassConfig = new NVPTXPassConfig(this, PM);
153 return PassConfig;
154}
155
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000156TargetIRAnalysis NVPTXTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000157 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000158 return TargetTransformInfo(NVPTXTTIImpl(this, F));
159 });
Jingyue Wu0c981bd2014-11-10 18:38:25 +0000160}
161
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000162void NVPTXPassConfig::addEarlyCSEOrGVNPass() {
163 if (getOptLevel() == CodeGenOpt::Aggressive)
164 addPass(createGVNPass());
165 else
166 addPass(createEarlyCSEPass());
167}
168
Justin Holewinski01f89f02013-05-20 12:13:32 +0000169void NVPTXPassConfig::addIRPasses() {
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000170 // The following passes are known to not play well with virtual regs hanging
171 // around after register allocation (which in our case, is *all* registers).
172 // We explicitly disable them here. We do, however, need some functionality
173 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
174 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
175 disablePass(&PrologEpilogCodeInserterID);
176 disablePass(&MachineCopyPropagationID);
Justin Holewinskieeb109a2013-11-11 12:58:14 +0000177 disablePass(&TailDuplicateID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000178
Artem Belevich0127d802015-09-08 21:04:55 +0000179 addPass(createNVVMReflectPass());
Justin Holewinski30d56a72014-04-09 15:39:15 +0000180 addPass(createNVPTXImageOptimizerPass());
Eli Bendersky264cd462014-03-31 15:56:26 +0000181 addPass(createNVPTXAssignValidGlobalNamesPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000182 addPass(createGenericToNVVMPass());
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000183
184 // === Propagate special address spaces ===
Jingyue Wua2f60272015-06-04 21:28:26 +0000185 addPass(createNVPTXLowerKernelArgsPass(&getNVPTXTargetMachine()));
Jingyue Wu2e4d1dd2015-06-09 00:05:56 +0000186 // NVPTXLowerKernelArgs emits alloca for byval parameters which can often
Jingyue Wucd3afea2015-06-17 22:31:02 +0000187 // be eliminated by SROA.
Jingyue Wu2e4d1dd2015-06-09 00:05:56 +0000188 addPass(createSROAPass());
Jingyue Wucd3afea2015-06-17 22:31:02 +0000189 addPass(createNVPTXLowerAllocaPass());
190 addPass(createNVPTXFavorNonGenericAddrSpacesPass());
Jingyue Wu66a161f2015-04-21 20:47:15 +0000191 // FavorNonGenericAddrSpaces shortcuts unnecessary addrspacecasts, and leave
192 // them unused. We could remove dead code in an ad-hoc manner, but that
193 // requires manual work and might be error-prone.
194 addPass(createDeadCodeEliminationPass());
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000195
196 // === Straight-line scalar optimizations ===
Eli Benderskya108a652014-05-01 18:38:36 +0000197 addPass(createSeparateConstOffsetFromGEPPass());
Jingyue Wue7981ce2015-07-16 20:13:48 +0000198 addPass(createSpeculativeExecutionPass());
Jingyue Wu3286ec12015-04-23 20:00:04 +0000199 // ReassociateGEPs exposes more opportunites for SLSR. See
200 // the example in reassociate-geps-and-slsr.ll.
201 addPass(createStraightLineStrengthReducePass());
202 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
203 // EarlyCSE can reuse. GVN generates significantly better code than EarlyCSE
204 // for some of our benchmarks.
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000205 addEarlyCSEOrGVNPass();
Jingyue Wu72fca6c2015-04-24 04:22:39 +0000206 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
207 addPass(createNaryReassociatePass());
Jingyue Wuc2a01462015-05-28 04:56:52 +0000208 // NaryReassociate on GEPs creates redundant common expressions, so run
209 // EarlyCSE after it.
210 addPass(createEarlyCSEPass());
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000211
212 // === LSR and other generic IR passes ===
213 TargetPassConfig::addIRPasses();
214 // EarlyCSE is not always strong enough to clean up what LSR produces. For
215 // example, GVN can combine
216 //
217 // %0 = add %a, %b
218 // %1 = add %b, %a
219 //
220 // and
221 //
222 // %0 = shl nsw %a, 2
223 // %1 = shl %a, 2
224 //
225 // but EarlyCSE can do neither of them.
226 addEarlyCSEOrGVNPass();
Justin Holewinski01f89f02013-05-20 12:13:32 +0000227}
228
Justin Holewinskiae556d32012-05-04 20:18:50 +0000229bool NVPTXPassConfig::addInstSelector() {
Eric Christopher5c3dffc2015-03-21 03:13:03 +0000230 const NVPTXSubtarget &ST = *getTM<NVPTXTargetMachine>().getSubtargetImpl();
Justin Holewinski30d56a72014-04-09 15:39:15 +0000231
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000232 addPass(createLowerAggrCopies());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000233 addPass(createAllocaHoisting());
234 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinski30d56a72014-04-09 15:39:15 +0000235
236 if (!ST.hasImageHandles())
237 addPass(createNVPTXReplaceImageHandlesPass());
238
Justin Holewinskiae556d32012-05-04 20:18:50 +0000239 return false;
240}
241
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000242void NVPTXPassConfig::addPostRegAlloc() {
243 addPass(createNVPTXPrologEpilogPass(), false);
Jingyue Wu77b5b382015-07-01 20:08:06 +0000244 // NVPTXPrologEpilogPass calculates frame object offset and replace frame
245 // index with VRFrame register. NVPTXPeephole need to be run after that and
246 // will replace VRFrame with VRFrameLocal when possible.
247 addPass(createNVPTXPeephole());
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000248}
249
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000250FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000251 return nullptr; // No reg alloc
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000252}
253
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000254void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000255 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000256 addPass(&PHIEliminationID);
257 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000258}
259
260void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000261 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000262
263 addPass(&ProcessImplicitDefsID);
264 addPass(&LiveVariablesID);
265 addPass(&MachineLoopInfoID);
266 addPass(&PHIEliminationID);
267
268 addPass(&TwoAddressInstructionPassID);
269 addPass(&RegisterCoalescerID);
270
271 // PreRA instruction scheduling.
272 if (addPass(&MachineSchedulerID))
273 printAndVerify("After Machine Scheduling");
274
275
276 addPass(&StackSlotColoringID);
277
278 // FIXME: Needs physical registers
279 //addPass(&PostRAMachineLICMID);
280
281 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000282}
Justin Holewinski6dca8392014-06-27 18:35:14 +0000283
284void NVPTXPassConfig::addMachineSSAOptimization() {
285 // Pre-ra tail duplication.
286 if (addPass(&EarlyTailDuplicateID))
287 printAndVerify("After Pre-RegAlloc TailDuplicate");
288
289 // Optimize PHIs before DCE: removing dead PHI cycles may make more
290 // instructions dead.
291 addPass(&OptimizePHIsID);
292
293 // This pass merges large allocas. StackSlotColoring is a different pass
294 // which merges spill slots.
295 addPass(&StackColoringID);
296
297 // If the target requests it, assign local variables to stack slots relative
298 // to one another and simplify frame index references where possible.
299 addPass(&LocalStackSlotAllocationID);
300
301 // With optimization, dead code should already be eliminated. However
302 // there is one known exception: lowered code for arguments that are only
303 // used by tail calls, where the tail calls reuse the incoming stack
304 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
305 addPass(&DeadMachineInstructionElimID);
306 printAndVerify("After codegen DCE pass");
307
308 // Allow targets to insert passes that improve instruction level parallelism,
309 // like if-conversion. Such passes will typically need dominator trees and
310 // loop info, just like LICM and CSE below.
311 if (addILPOpts())
312 printAndVerify("After ILP optimizations");
313
314 addPass(&MachineLICMID);
315 addPass(&MachineCSEID);
316
317 addPass(&MachineSinkingID);
318 printAndVerify("After Machine LICM, CSE and Sinking passes");
319
320 addPass(&PeepholeOptimizerID);
321 printAndVerify("After codegen peephole optimization pass");
322}