blob: c3196552f2af7e586a8619b6a1451e1ccdba1a7c [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
19#include "NVPTXSplitBBatBar.h"
20#include "llvm/ADT/OwningPtr.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/Analysis/Passes.h"
22#include "llvm/Analysis/Verifier.h"
23#include "llvm/Assembly/PrintModulePass.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000024#include "llvm/CodeGen/AsmPrinter.h"
25#include "llvm/CodeGen/MachineFunctionAnalysis.h"
26#include "llvm/CodeGen/MachineModuleInfo.h"
27#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/DataLayout.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000029#include "llvm/MC/MCAsmInfo.h"
30#include "llvm/MC/MCInstrInfo.h"
31#include "llvm/MC/MCStreamer.h"
32#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/PassManager.h"
34#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/FormattedStream.h"
37#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42#include "llvm/Target/TargetMachine.h"
43#include "llvm/Target/TargetOptions.h"
44#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetSubtargetInfo.h"
46#include "llvm/Transforms/Scalar.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000047
Justin Holewinskiae556d32012-05-04 20:18:50 +000048using namespace llvm;
49
Justin Holewinskib94bd052013-03-30 14:29:25 +000050namespace llvm {
51void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000052void initializeGenericToNVVMPass(PassRegistry&);
Justin Holewinskib94bd052013-03-30 14:29:25 +000053}
54
Justin Holewinskiae556d32012-05-04 20:18:50 +000055extern "C" void LLVMInitializeNVPTXTarget() {
56 // Register the target.
57 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
58 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
59
60 RegisterMCAsmInfo<NVPTXMCAsmInfo> A(TheNVPTXTarget32);
61 RegisterMCAsmInfo<NVPTXMCAsmInfo> B(TheNVPTXTarget64);
62
Justin Holewinskib94bd052013-03-30 14:29:25 +000063 // FIXME: This pass is really intended to be invoked during IR optimization,
64 // but it's very NVPTX-specific.
65 initializeNVVMReflectPass(*PassRegistry::getPassRegistry());
Justin Holewinski01f89f02013-05-20 12:13:32 +000066 initializeGenericToNVVMPass(*PassRegistry::getPassRegistry());
Justin Holewinskiae556d32012-05-04 20:18:50 +000067}
68
Justin Holewinski0497ab12013-03-30 14:29:21 +000069NVPTXTargetMachine::NVPTXTargetMachine(
70 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
71 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
72 CodeGenOpt::Level OL, bool is64bit)
73 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
74 Subtarget(TT, CPU, FS, is64bit), DL(Subtarget.getDataLayout()),
75 InstrInfo(*this), TLInfo(*this), TSInfo(*this),
76 FrameLowering(
Rafael Espindola227144c2013-05-13 01:16:13 +000077 *this, is64bit) /*FrameInfo(TargetFrameInfo::StackGrowsUp, 8, 0)*/ {
78 initAsmInfo();
79}
Justin Holewinskiae556d32012-05-04 20:18:50 +000080
81void NVPTXTargetMachine32::anchor() {}
82
Justin Holewinski0497ab12013-03-30 14:29:21 +000083NVPTXTargetMachine32::NVPTXTargetMachine32(
84 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
85 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
86 CodeGenOpt::Level OL)
87 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +000088
89void NVPTXTargetMachine64::anchor() {}
90
Justin Holewinski0497ab12013-03-30 14:29:21 +000091NVPTXTargetMachine64::NVPTXTargetMachine64(
92 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
93 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
94 CodeGenOpt::Level OL)
95 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +000096
Benjamin Kramerd78bb462013-05-23 17:10:37 +000097namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +000098class NVPTXPassConfig : public TargetPassConfig {
99public:
100 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000101 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000102
103 NVPTXTargetMachine &getNVPTXTargetMachine() const {
104 return getTM<NVPTXTargetMachine>();
105 }
106
Justin Holewinski01f89f02013-05-20 12:13:32 +0000107 virtual void addIRPasses();
Justin Holewinskiae556d32012-05-04 20:18:50 +0000108 virtual bool addInstSelector();
109 virtual bool addPreRegAlloc();
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000110 virtual bool addPostRegAlloc();
111
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000112 virtual FunctionPass *createTargetRegisterAllocator(bool) LLVM_OVERRIDE;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000113 virtual void addFastRegAlloc(FunctionPass *RegAllocPass);
114 virtual void addOptimizedRegAlloc(FunctionPass *RegAllocPass);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000115};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000116} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000117
118TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
119 NVPTXPassConfig *PassConfig = new NVPTXPassConfig(this, PM);
120 return PassConfig;
121}
122
Justin Holewinski01f89f02013-05-20 12:13:32 +0000123void NVPTXPassConfig::addIRPasses() {
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000124 // The following passes are known to not play well with virtual regs hanging
125 // around after register allocation (which in our case, is *all* registers).
126 // We explicitly disable them here. We do, however, need some functionality
127 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
128 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
129 disablePass(&PrologEpilogCodeInserterID);
130 disablePass(&MachineCopyPropagationID);
131 disablePass(&BranchFolderPassID);
132
Justin Holewinski01f89f02013-05-20 12:13:32 +0000133 TargetPassConfig::addIRPasses();
134 addPass(createGenericToNVVMPass());
135}
136
Justin Holewinskiae556d32012-05-04 20:18:50 +0000137bool NVPTXPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000138 addPass(createLowerAggrCopies());
139 addPass(createSplitBBatBarPass());
140 addPass(createAllocaHoisting());
141 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinskiae556d32012-05-04 20:18:50 +0000142 return false;
143}
144
Justin Holewinski0497ab12013-03-30 14:29:21 +0000145bool NVPTXPassConfig::addPreRegAlloc() { return false; }
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000146bool NVPTXPassConfig::addPostRegAlloc() {
147 addPass(createNVPTXPrologEpilogPass());
148 return false;
149}
150
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000151FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
152 return 0; // No reg alloc
153}
154
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000155void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000156 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000157 addPass(&PHIEliminationID);
158 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000159}
160
161void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000162 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000163
164 addPass(&ProcessImplicitDefsID);
165 addPass(&LiveVariablesID);
166 addPass(&MachineLoopInfoID);
167 addPass(&PHIEliminationID);
168
169 addPass(&TwoAddressInstructionPassID);
170 addPass(&RegisterCoalescerID);
171
172 // PreRA instruction scheduling.
173 if (addPass(&MachineSchedulerID))
174 printAndVerify("After Machine Scheduling");
175
176
177 addPass(&StackSlotColoringID);
178
179 // FIXME: Needs physical registers
180 //addPass(&PostRAMachineLICMID);
181
182 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000183}